main.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <linux/io-mapping.h>
  42. #include <linux/delay.h>
  43. #include <linux/kmod.h>
  44. #include <net/devlink.h>
  45. #include <linux/mlx4/device.h>
  46. #include <linux/mlx4/doorbell.h>
  47. #include "mlx4.h"
  48. #include "fw.h"
  49. #include "icm.h"
  50. MODULE_AUTHOR("Roland Dreier");
  51. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  52. MODULE_LICENSE("Dual BSD/GPL");
  53. MODULE_VERSION(DRV_VERSION);
  54. struct workqueue_struct *mlx4_wq;
  55. #ifdef CONFIG_MLX4_DEBUG
  56. int mlx4_debug_level = 0;
  57. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  58. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  59. #endif /* CONFIG_MLX4_DEBUG */
  60. #ifdef CONFIG_PCI_MSI
  61. static int msi_x = 1;
  62. module_param(msi_x, int, 0444);
  63. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  64. #else /* CONFIG_PCI_MSI */
  65. #define msi_x (0)
  66. #endif /* CONFIG_PCI_MSI */
  67. static uint8_t num_vfs[3] = {0, 0, 0};
  68. static int num_vfs_argc;
  69. module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
  70. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
  71. "num_vfs=port1,port2,port1+2");
  72. static uint8_t probe_vf[3] = {0, 0, 0};
  73. static int probe_vfs_argc;
  74. module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
  75. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
  76. "probe_vf=port1,port2,port1+2");
  77. int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
  78. module_param_named(log_num_mgm_entry_size,
  79. mlx4_log_num_mgm_entry_size, int, 0444);
  80. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  81. " of qp per mcg, for example:"
  82. " 10 gives 248.range: 7 <="
  83. " log_num_mgm_entry_size <= 12."
  84. " To activate device managed"
  85. " flow steering when available, set to -1");
  86. static bool enable_64b_cqe_eqe = true;
  87. module_param(enable_64b_cqe_eqe, bool, 0444);
  88. MODULE_PARM_DESC(enable_64b_cqe_eqe,
  89. "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
  90. static bool enable_4k_uar;
  91. module_param(enable_4k_uar, bool, 0444);
  92. MODULE_PARM_DESC(enable_4k_uar,
  93. "Enable using 4K UAR. Should not be enabled if have VFs which do not support 4K UARs (default: false)");
  94. #define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \
  95. MLX4_FUNC_CAP_EQE_CQE_STRIDE | \
  96. MLX4_FUNC_CAP_DMFS_A0_STATIC)
  97. #define RESET_PERSIST_MASK_FLAGS (MLX4_FLAG_SRIOV)
  98. static char mlx4_version[] =
  99. DRV_NAME ": Mellanox ConnectX core driver v"
  100. DRV_VERSION " (" DRV_RELDATE ")\n";
  101. static struct mlx4_profile default_profile = {
  102. .num_qp = 1 << 18,
  103. .num_srq = 1 << 16,
  104. .rdmarc_per_qp = 1 << 4,
  105. .num_cq = 1 << 16,
  106. .num_mcg = 1 << 13,
  107. .num_mpt = 1 << 19,
  108. .num_mtt = 1 << 20, /* It is really num mtt segements */
  109. };
  110. static struct mlx4_profile low_mem_profile = {
  111. .num_qp = 1 << 17,
  112. .num_srq = 1 << 6,
  113. .rdmarc_per_qp = 1 << 4,
  114. .num_cq = 1 << 8,
  115. .num_mcg = 1 << 8,
  116. .num_mpt = 1 << 9,
  117. .num_mtt = 1 << 7,
  118. };
  119. static int log_num_mac = 7;
  120. module_param_named(log_num_mac, log_num_mac, int, 0444);
  121. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  122. static int log_num_vlan;
  123. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  124. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  125. /* Log2 max number of VLANs per ETH port (0-7) */
  126. #define MLX4_LOG_NUM_VLANS 7
  127. #define MLX4_MIN_LOG_NUM_VLANS 0
  128. #define MLX4_MIN_LOG_NUM_MAC 1
  129. static bool use_prio;
  130. module_param_named(use_prio, use_prio, bool, 0444);
  131. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
  132. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  133. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  134. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  135. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  136. static int arr_argc = 2;
  137. module_param_array(port_type_array, int, &arr_argc, 0444);
  138. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  139. "1 for IB, 2 for Ethernet");
  140. struct mlx4_port_config {
  141. struct list_head list;
  142. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  143. struct pci_dev *pdev;
  144. };
  145. static atomic_t pf_loading = ATOMIC_INIT(0);
  146. static inline void mlx4_set_num_reserved_uars(struct mlx4_dev *dev,
  147. struct mlx4_dev_cap *dev_cap)
  148. {
  149. /* The reserved_uars is calculated by system page size unit.
  150. * Therefore, adjustment is added when the uar page size is less
  151. * than the system page size
  152. */
  153. dev->caps.reserved_uars =
  154. max_t(int,
  155. mlx4_get_num_reserved_uar(dev),
  156. dev_cap->reserved_uars /
  157. (1 << (PAGE_SHIFT - dev->uar_page_shift)));
  158. }
  159. int mlx4_check_port_params(struct mlx4_dev *dev,
  160. enum mlx4_port_type *port_type)
  161. {
  162. int i;
  163. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  164. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  165. if (port_type[i] != port_type[i + 1]) {
  166. mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
  167. return -EINVAL;
  168. }
  169. }
  170. }
  171. for (i = 0; i < dev->caps.num_ports; i++) {
  172. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  173. mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
  174. i + 1);
  175. return -EINVAL;
  176. }
  177. }
  178. return 0;
  179. }
  180. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  181. {
  182. int i;
  183. for (i = 1; i <= dev->caps.num_ports; ++i)
  184. dev->caps.port_mask[i] = dev->caps.port_type[i];
  185. }
  186. enum {
  187. MLX4_QUERY_FUNC_NUM_SYS_EQS = 1 << 0,
  188. };
  189. static int mlx4_query_func(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  190. {
  191. int err = 0;
  192. struct mlx4_func func;
  193. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
  194. err = mlx4_QUERY_FUNC(dev, &func, 0);
  195. if (err) {
  196. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  197. return err;
  198. }
  199. dev_cap->max_eqs = func.max_eq;
  200. dev_cap->reserved_eqs = func.rsvd_eqs;
  201. dev_cap->reserved_uars = func.rsvd_uars;
  202. err |= MLX4_QUERY_FUNC_NUM_SYS_EQS;
  203. }
  204. return err;
  205. }
  206. static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
  207. {
  208. struct mlx4_caps *dev_cap = &dev->caps;
  209. /* FW not supporting or cancelled by user */
  210. if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
  211. !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
  212. return;
  213. /* Must have 64B CQE_EQE enabled by FW to use bigger stride
  214. * When FW has NCSI it may decide not to report 64B CQE/EQEs
  215. */
  216. if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
  217. !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
  218. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  219. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  220. return;
  221. }
  222. if (cache_line_size() == 128 || cache_line_size() == 256) {
  223. mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
  224. /* Changing the real data inside CQE size to 32B */
  225. dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
  226. dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
  227. if (mlx4_is_master(dev))
  228. dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
  229. } else {
  230. if (cache_line_size() != 32 && cache_line_size() != 64)
  231. mlx4_dbg(dev, "Disabling CQE stride, cacheLine size unsupported\n");
  232. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  233. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  234. }
  235. }
  236. static int _mlx4_dev_port(struct mlx4_dev *dev, int port,
  237. struct mlx4_port_cap *port_cap)
  238. {
  239. dev->caps.vl_cap[port] = port_cap->max_vl;
  240. dev->caps.ib_mtu_cap[port] = port_cap->ib_mtu;
  241. dev->phys_caps.gid_phys_table_len[port] = port_cap->max_gids;
  242. dev->phys_caps.pkey_phys_table_len[port] = port_cap->max_pkeys;
  243. /* set gid and pkey table operating lengths by default
  244. * to non-sriov values
  245. */
  246. dev->caps.gid_table_len[port] = port_cap->max_gids;
  247. dev->caps.pkey_table_len[port] = port_cap->max_pkeys;
  248. dev->caps.port_width_cap[port] = port_cap->max_port_width;
  249. dev->caps.eth_mtu_cap[port] = port_cap->eth_mtu;
  250. dev->caps.def_mac[port] = port_cap->def_mac;
  251. dev->caps.supported_type[port] = port_cap->supported_port_types;
  252. dev->caps.suggested_type[port] = port_cap->suggested_type;
  253. dev->caps.default_sense[port] = port_cap->default_sense;
  254. dev->caps.trans_type[port] = port_cap->trans_type;
  255. dev->caps.vendor_oui[port] = port_cap->vendor_oui;
  256. dev->caps.wavelength[port] = port_cap->wavelength;
  257. dev->caps.trans_code[port] = port_cap->trans_code;
  258. return 0;
  259. }
  260. static int mlx4_dev_port(struct mlx4_dev *dev, int port,
  261. struct mlx4_port_cap *port_cap)
  262. {
  263. int err = 0;
  264. err = mlx4_QUERY_PORT(dev, port, port_cap);
  265. if (err)
  266. mlx4_err(dev, "QUERY_PORT command failed.\n");
  267. return err;
  268. }
  269. static inline void mlx4_enable_ignore_fcs(struct mlx4_dev *dev)
  270. {
  271. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_IGNORE_FCS))
  272. return;
  273. if (mlx4_is_mfunc(dev)) {
  274. mlx4_dbg(dev, "SRIOV mode - Disabling Ignore FCS");
  275. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
  276. return;
  277. }
  278. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) {
  279. mlx4_dbg(dev,
  280. "Keep FCS is not supported - Disabling Ignore FCS");
  281. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
  282. return;
  283. }
  284. }
  285. #define MLX4_A0_STEERING_TABLE_SIZE 256
  286. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  287. {
  288. int err;
  289. int i;
  290. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  291. if (err) {
  292. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
  293. return err;
  294. }
  295. mlx4_dev_cap_dump(dev, dev_cap);
  296. if (dev_cap->min_page_sz > PAGE_SIZE) {
  297. mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
  298. dev_cap->min_page_sz, PAGE_SIZE);
  299. return -ENODEV;
  300. }
  301. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  302. mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
  303. dev_cap->num_ports, MLX4_MAX_PORTS);
  304. return -ENODEV;
  305. }
  306. if (dev_cap->uar_size > pci_resource_len(dev->persist->pdev, 2)) {
  307. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
  308. dev_cap->uar_size,
  309. (unsigned long long)
  310. pci_resource_len(dev->persist->pdev, 2));
  311. return -ENODEV;
  312. }
  313. dev->caps.num_ports = dev_cap->num_ports;
  314. dev->caps.num_sys_eqs = dev_cap->num_sys_eqs;
  315. dev->phys_caps.num_phys_eqs = dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS ?
  316. dev->caps.num_sys_eqs :
  317. MLX4_MAX_EQ_NUM;
  318. for (i = 1; i <= dev->caps.num_ports; ++i) {
  319. err = _mlx4_dev_port(dev, i, dev_cap->port_cap + i);
  320. if (err) {
  321. mlx4_err(dev, "QUERY_PORT command failed, aborting\n");
  322. return err;
  323. }
  324. }
  325. dev->caps.uar_page_size = PAGE_SIZE;
  326. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  327. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  328. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  329. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  330. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  331. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  332. dev->caps.max_wqes = dev_cap->max_qp_sz;
  333. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  334. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  335. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  336. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  337. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  338. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  339. /*
  340. * Subtract 1 from the limit because we need to allocate a
  341. * spare CQE so the HCA HW can tell the difference between an
  342. * empty CQ and a full CQ.
  343. */
  344. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  345. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  346. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  347. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  348. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  349. dev->caps.reserved_pds = dev_cap->reserved_pds;
  350. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  351. dev_cap->reserved_xrcds : 0;
  352. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  353. dev_cap->max_xrcds : 0;
  354. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  355. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  356. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  357. dev->caps.flags = dev_cap->flags;
  358. dev->caps.flags2 = dev_cap->flags2;
  359. dev->caps.bmme_flags = dev_cap->bmme_flags;
  360. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  361. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  362. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  363. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  364. /* Save uar page shift */
  365. if (!mlx4_is_slave(dev)) {
  366. /* Virtual PCI function needs to determine UAR page size from
  367. * firmware. Only master PCI function can set the uar page size
  368. */
  369. if (enable_4k_uar)
  370. dev->uar_page_shift = DEFAULT_UAR_PAGE_SHIFT;
  371. else
  372. dev->uar_page_shift = PAGE_SHIFT;
  373. mlx4_set_num_reserved_uars(dev, dev_cap);
  374. }
  375. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN) {
  376. struct mlx4_init_hca_param hca_param;
  377. memset(&hca_param, 0, sizeof(hca_param));
  378. err = mlx4_QUERY_HCA(dev, &hca_param);
  379. /* Turn off PHV_EN flag in case phv_check_en is set.
  380. * phv_check_en is a HW check that parse the packet and verify
  381. * phv bit was reported correctly in the wqe. To allow QinQ
  382. * PHV_EN flag should be set and phv_check_en must be cleared
  383. * otherwise QinQ packets will be drop by the HW.
  384. */
  385. if (err || hca_param.phv_check_en)
  386. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_PHV_EN;
  387. }
  388. /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
  389. if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
  390. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  391. /* Don't do sense port on multifunction devices (for now at least) */
  392. if (mlx4_is_mfunc(dev))
  393. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  394. if (mlx4_low_memory_profile()) {
  395. dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
  396. dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
  397. } else {
  398. dev->caps.log_num_macs = log_num_mac;
  399. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  400. }
  401. for (i = 1; i <= dev->caps.num_ports; ++i) {
  402. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  403. if (dev->caps.supported_type[i]) {
  404. /* if only ETH is supported - assign ETH */
  405. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  406. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  407. /* if only IB is supported, assign IB */
  408. else if (dev->caps.supported_type[i] ==
  409. MLX4_PORT_TYPE_IB)
  410. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  411. else {
  412. /* if IB and ETH are supported, we set the port
  413. * type according to user selection of port type;
  414. * if user selected none, take the FW hint */
  415. if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
  416. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  417. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  418. else
  419. dev->caps.port_type[i] = port_type_array[i - 1];
  420. }
  421. }
  422. /*
  423. * Link sensing is allowed on the port if 3 conditions are true:
  424. * 1. Both protocols are supported on the port.
  425. * 2. Different types are supported on the port
  426. * 3. FW declared that it supports link sensing
  427. */
  428. mlx4_priv(dev)->sense.sense_allowed[i] =
  429. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  430. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  431. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  432. /*
  433. * If "default_sense" bit is set, we move the port to "AUTO" mode
  434. * and perform sense_port FW command to try and set the correct
  435. * port type from beginning
  436. */
  437. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  438. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  439. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  440. mlx4_SENSE_PORT(dev, i, &sensed_port);
  441. if (sensed_port != MLX4_PORT_TYPE_NONE)
  442. dev->caps.port_type[i] = sensed_port;
  443. } else {
  444. dev->caps.possible_type[i] = dev->caps.port_type[i];
  445. }
  446. if (dev->caps.log_num_macs > dev_cap->port_cap[i].log_max_macs) {
  447. dev->caps.log_num_macs = dev_cap->port_cap[i].log_max_macs;
  448. mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
  449. i, 1 << dev->caps.log_num_macs);
  450. }
  451. if (dev->caps.log_num_vlans > dev_cap->port_cap[i].log_max_vlans) {
  452. dev->caps.log_num_vlans = dev_cap->port_cap[i].log_max_vlans;
  453. mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
  454. i, 1 << dev->caps.log_num_vlans);
  455. }
  456. }
  457. if (mlx4_is_master(dev) && (dev->caps.num_ports == 2) &&
  458. (port_type_array[0] == MLX4_PORT_TYPE_IB) &&
  459. (port_type_array[1] == MLX4_PORT_TYPE_ETH)) {
  460. mlx4_warn(dev,
  461. "Granular QoS per VF not supported with IB/Eth configuration\n");
  462. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_QOS_VPP;
  463. }
  464. dev->caps.max_counters = dev_cap->max_counters;
  465. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  466. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  467. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  468. (1 << dev->caps.log_num_macs) *
  469. (1 << dev->caps.log_num_vlans) *
  470. dev->caps.num_ports;
  471. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  472. if (dev_cap->dmfs_high_rate_qpn_base > 0 &&
  473. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN)
  474. dev->caps.dmfs_high_rate_qpn_base = dev_cap->dmfs_high_rate_qpn_base;
  475. else
  476. dev->caps.dmfs_high_rate_qpn_base =
  477. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  478. if (dev_cap->dmfs_high_rate_qpn_range > 0 &&
  479. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
  480. dev->caps.dmfs_high_rate_qpn_range = dev_cap->dmfs_high_rate_qpn_range;
  481. dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DEFAULT;
  482. dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_FS_A0;
  483. } else {
  484. dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_NOT_SUPPORTED;
  485. dev->caps.dmfs_high_rate_qpn_base =
  486. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  487. dev->caps.dmfs_high_rate_qpn_range = MLX4_A0_STEERING_TABLE_SIZE;
  488. }
  489. dev->caps.rl_caps = dev_cap->rl_caps;
  490. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_RSS_RAW_ETH] =
  491. dev->caps.dmfs_high_rate_qpn_range;
  492. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  493. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  494. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  495. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  496. dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
  497. if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
  498. if (dev_cap->flags &
  499. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
  500. mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
  501. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
  502. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
  503. }
  504. if (dev_cap->flags2 &
  505. (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
  506. MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
  507. mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
  508. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  509. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  510. }
  511. }
  512. if ((dev->caps.flags &
  513. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
  514. mlx4_is_master(dev))
  515. dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
  516. if (!mlx4_is_slave(dev)) {
  517. mlx4_enable_cqe_eqe_stride(dev);
  518. dev->caps.alloc_res_qp_mask =
  519. (dev->caps.bf_reg_size ? MLX4_RESERVE_ETH_BF_QP : 0) |
  520. MLX4_RESERVE_A0_QP;
  521. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG) &&
  522. dev->caps.flags & MLX4_DEV_CAP_FLAG_SET_ETH_SCHED) {
  523. mlx4_warn(dev, "Old device ETS support detected\n");
  524. mlx4_warn(dev, "Consider upgrading device FW.\n");
  525. dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
  526. }
  527. } else {
  528. dev->caps.alloc_res_qp_mask = 0;
  529. }
  530. mlx4_enable_ignore_fcs(dev);
  531. return 0;
  532. }
  533. static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
  534. enum pci_bus_speed *speed,
  535. enum pcie_link_width *width)
  536. {
  537. u32 lnkcap1, lnkcap2;
  538. int err1, err2;
  539. #define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
  540. *speed = PCI_SPEED_UNKNOWN;
  541. *width = PCIE_LNK_WIDTH_UNKNOWN;
  542. err1 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP,
  543. &lnkcap1);
  544. err2 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP2,
  545. &lnkcap2);
  546. if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
  547. if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
  548. *speed = PCIE_SPEED_8_0GT;
  549. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
  550. *speed = PCIE_SPEED_5_0GT;
  551. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
  552. *speed = PCIE_SPEED_2_5GT;
  553. }
  554. if (!err1) {
  555. *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
  556. if (!lnkcap2) { /* pre-r3.0 */
  557. if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
  558. *speed = PCIE_SPEED_5_0GT;
  559. else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
  560. *speed = PCIE_SPEED_2_5GT;
  561. }
  562. }
  563. if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
  564. return err1 ? err1 :
  565. err2 ? err2 : -EINVAL;
  566. }
  567. return 0;
  568. }
  569. static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
  570. {
  571. enum pcie_link_width width, width_cap;
  572. enum pci_bus_speed speed, speed_cap;
  573. int err;
  574. #define PCIE_SPEED_STR(speed) \
  575. (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
  576. speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
  577. speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
  578. "Unknown")
  579. err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
  580. if (err) {
  581. mlx4_warn(dev,
  582. "Unable to determine PCIe device BW capabilities\n");
  583. return;
  584. }
  585. err = pcie_get_minimum_link(dev->persist->pdev, &speed, &width);
  586. if (err || speed == PCI_SPEED_UNKNOWN ||
  587. width == PCIE_LNK_WIDTH_UNKNOWN) {
  588. mlx4_warn(dev,
  589. "Unable to determine PCI device chain minimum BW\n");
  590. return;
  591. }
  592. if (width != width_cap || speed != speed_cap)
  593. mlx4_warn(dev,
  594. "PCIe BW is different than device's capability\n");
  595. mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
  596. PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
  597. mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
  598. width, width_cap);
  599. return;
  600. }
  601. /*The function checks if there are live vf, return the num of them*/
  602. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  603. {
  604. struct mlx4_priv *priv = mlx4_priv(dev);
  605. struct mlx4_slave_state *s_state;
  606. int i;
  607. int ret = 0;
  608. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  609. s_state = &priv->mfunc.master.slave_state[i];
  610. if (s_state->active && s_state->last_cmd !=
  611. MLX4_COMM_CMD_RESET) {
  612. mlx4_warn(dev, "%s: slave: %d is still active\n",
  613. __func__, i);
  614. ret++;
  615. }
  616. }
  617. return ret;
  618. }
  619. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
  620. {
  621. u32 qk = MLX4_RESERVED_QKEY_BASE;
  622. if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
  623. qpn < dev->phys_caps.base_proxy_sqpn)
  624. return -EINVAL;
  625. if (qpn >= dev->phys_caps.base_tunnel_sqpn)
  626. /* tunnel qp */
  627. qk += qpn - dev->phys_caps.base_tunnel_sqpn;
  628. else
  629. qk += qpn - dev->phys_caps.base_proxy_sqpn;
  630. *qkey = qk;
  631. return 0;
  632. }
  633. EXPORT_SYMBOL(mlx4_get_parav_qkey);
  634. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
  635. {
  636. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  637. if (!mlx4_is_master(dev))
  638. return;
  639. priv->virt2phys_pkey[slave][port - 1][i] = val;
  640. }
  641. EXPORT_SYMBOL(mlx4_sync_pkey_table);
  642. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
  643. {
  644. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  645. if (!mlx4_is_master(dev))
  646. return;
  647. priv->slave_node_guids[slave] = guid;
  648. }
  649. EXPORT_SYMBOL(mlx4_put_slave_node_guid);
  650. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
  651. {
  652. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  653. if (!mlx4_is_master(dev))
  654. return 0;
  655. return priv->slave_node_guids[slave];
  656. }
  657. EXPORT_SYMBOL(mlx4_get_slave_node_guid);
  658. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  659. {
  660. struct mlx4_priv *priv = mlx4_priv(dev);
  661. struct mlx4_slave_state *s_slave;
  662. if (!mlx4_is_master(dev))
  663. return 0;
  664. s_slave = &priv->mfunc.master.slave_state[slave];
  665. return !!s_slave->active;
  666. }
  667. EXPORT_SYMBOL(mlx4_is_slave_active);
  668. static void slave_adjust_steering_mode(struct mlx4_dev *dev,
  669. struct mlx4_dev_cap *dev_cap,
  670. struct mlx4_init_hca_param *hca_param)
  671. {
  672. dev->caps.steering_mode = hca_param->steering_mode;
  673. if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  674. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  675. dev->caps.fs_log_max_ucast_qp_range_size =
  676. dev_cap->fs_log_max_ucast_qp_range_size;
  677. } else
  678. dev->caps.num_qp_per_mgm =
  679. 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
  680. mlx4_dbg(dev, "Steering mode is: %s\n",
  681. mlx4_steering_mode_str(dev->caps.steering_mode));
  682. }
  683. static int mlx4_slave_cap(struct mlx4_dev *dev)
  684. {
  685. int err;
  686. u32 page_size;
  687. struct mlx4_dev_cap dev_cap;
  688. struct mlx4_func_cap func_cap;
  689. struct mlx4_init_hca_param hca_param;
  690. u8 i;
  691. memset(&hca_param, 0, sizeof(hca_param));
  692. err = mlx4_QUERY_HCA(dev, &hca_param);
  693. if (err) {
  694. mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
  695. return err;
  696. }
  697. /* fail if the hca has an unknown global capability
  698. * at this time global_caps should be always zeroed
  699. */
  700. if (hca_param.global_caps) {
  701. mlx4_err(dev, "Unknown hca global capabilities\n");
  702. return -ENOSYS;
  703. }
  704. mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
  705. dev->caps.hca_core_clock = hca_param.hca_core_clock;
  706. memset(&dev_cap, 0, sizeof(dev_cap));
  707. dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
  708. err = mlx4_dev_cap(dev, &dev_cap);
  709. if (err) {
  710. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
  711. return err;
  712. }
  713. err = mlx4_QUERY_FW(dev);
  714. if (err)
  715. mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
  716. page_size = ~dev->caps.page_size_cap + 1;
  717. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  718. if (page_size > PAGE_SIZE) {
  719. mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
  720. page_size, PAGE_SIZE);
  721. return -ENODEV;
  722. }
  723. /* Set uar_page_shift for VF */
  724. dev->uar_page_shift = hca_param.uar_page_sz + 12;
  725. /* Make sure the master uar page size is valid */
  726. if (dev->uar_page_shift > PAGE_SHIFT) {
  727. mlx4_err(dev,
  728. "Invalid configuration: uar page size is larger than system page size\n");
  729. return -ENODEV;
  730. }
  731. /* Set reserved_uars based on the uar_page_shift */
  732. mlx4_set_num_reserved_uars(dev, &dev_cap);
  733. /* Although uar page size in FW differs from system page size,
  734. * upper software layers (mlx4_ib, mlx4_en and part of mlx4_core)
  735. * still works with assumption that uar page size == system page size
  736. */
  737. dev->caps.uar_page_size = PAGE_SIZE;
  738. memset(&func_cap, 0, sizeof(func_cap));
  739. err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
  740. if (err) {
  741. mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
  742. err);
  743. return err;
  744. }
  745. if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  746. PF_CONTEXT_BEHAVIOUR_MASK) {
  747. mlx4_err(dev, "Unknown pf context behaviour %x known flags %x\n",
  748. func_cap.pf_context_behaviour, PF_CONTEXT_BEHAVIOUR_MASK);
  749. return -ENOSYS;
  750. }
  751. dev->caps.num_ports = func_cap.num_ports;
  752. dev->quotas.qp = func_cap.qp_quota;
  753. dev->quotas.srq = func_cap.srq_quota;
  754. dev->quotas.cq = func_cap.cq_quota;
  755. dev->quotas.mpt = func_cap.mpt_quota;
  756. dev->quotas.mtt = func_cap.mtt_quota;
  757. dev->caps.num_qps = 1 << hca_param.log_num_qps;
  758. dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
  759. dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
  760. dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
  761. dev->caps.num_eqs = func_cap.max_eq;
  762. dev->caps.reserved_eqs = func_cap.reserved_eq;
  763. dev->caps.reserved_lkey = func_cap.reserved_lkey;
  764. dev->caps.num_pds = MLX4_NUM_PDS;
  765. dev->caps.num_mgms = 0;
  766. dev->caps.num_amgms = 0;
  767. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  768. mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
  769. dev->caps.num_ports, MLX4_MAX_PORTS);
  770. return -ENODEV;
  771. }
  772. mlx4_replace_zero_macs(dev);
  773. dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
  774. dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  775. dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  776. dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  777. dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  778. if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
  779. !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
  780. !dev->caps.qp0_qkey) {
  781. err = -ENOMEM;
  782. goto err_mem;
  783. }
  784. for (i = 1; i <= dev->caps.num_ports; ++i) {
  785. err = mlx4_QUERY_FUNC_CAP(dev, i, &func_cap);
  786. if (err) {
  787. mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
  788. i, err);
  789. goto err_mem;
  790. }
  791. dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
  792. dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
  793. dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
  794. dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
  795. dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
  796. dev->caps.port_mask[i] = dev->caps.port_type[i];
  797. dev->caps.phys_port_id[i] = func_cap.phys_port_id;
  798. err = mlx4_get_slave_pkey_gid_tbl_len(dev, i,
  799. &dev->caps.gid_table_len[i],
  800. &dev->caps.pkey_table_len[i]);
  801. if (err)
  802. goto err_mem;
  803. }
  804. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  805. dev->caps.reserved_uars) >
  806. pci_resource_len(dev->persist->pdev,
  807. 2)) {
  808. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
  809. dev->caps.uar_page_size * dev->caps.num_uars,
  810. (unsigned long long)
  811. pci_resource_len(dev->persist->pdev, 2));
  812. err = -ENOMEM;
  813. goto err_mem;
  814. }
  815. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
  816. dev->caps.eqe_size = 64;
  817. dev->caps.eqe_factor = 1;
  818. } else {
  819. dev->caps.eqe_size = 32;
  820. dev->caps.eqe_factor = 0;
  821. }
  822. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
  823. dev->caps.cqe_size = 64;
  824. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  825. } else {
  826. dev->caps.cqe_size = 32;
  827. }
  828. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
  829. dev->caps.eqe_size = hca_param.eqe_size;
  830. dev->caps.eqe_factor = 0;
  831. }
  832. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
  833. dev->caps.cqe_size = hca_param.cqe_size;
  834. /* User still need to know when CQE > 32B */
  835. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  836. }
  837. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  838. mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
  839. slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
  840. mlx4_dbg(dev, "RSS support for IP fragments is %s\n",
  841. hca_param.rss_ip_frags ? "on" : "off");
  842. if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_BF_RES_QP &&
  843. dev->caps.bf_reg_size)
  844. dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_ETH_BF_QP;
  845. if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_A0_RES_QP)
  846. dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_A0_QP;
  847. return 0;
  848. err_mem:
  849. kfree(dev->caps.qp0_qkey);
  850. kfree(dev->caps.qp0_tunnel);
  851. kfree(dev->caps.qp0_proxy);
  852. kfree(dev->caps.qp1_tunnel);
  853. kfree(dev->caps.qp1_proxy);
  854. dev->caps.qp0_qkey = NULL;
  855. dev->caps.qp0_tunnel = NULL;
  856. dev->caps.qp0_proxy = NULL;
  857. dev->caps.qp1_tunnel = NULL;
  858. dev->caps.qp1_proxy = NULL;
  859. return err;
  860. }
  861. static void mlx4_request_modules(struct mlx4_dev *dev)
  862. {
  863. int port;
  864. int has_ib_port = false;
  865. int has_eth_port = false;
  866. #define EN_DRV_NAME "mlx4_en"
  867. #define IB_DRV_NAME "mlx4_ib"
  868. for (port = 1; port <= dev->caps.num_ports; port++) {
  869. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
  870. has_ib_port = true;
  871. else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  872. has_eth_port = true;
  873. }
  874. if (has_eth_port)
  875. request_module_nowait(EN_DRV_NAME);
  876. if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  877. request_module_nowait(IB_DRV_NAME);
  878. }
  879. /*
  880. * Change the port configuration of the device.
  881. * Every user of this function must hold the port mutex.
  882. */
  883. int mlx4_change_port_types(struct mlx4_dev *dev,
  884. enum mlx4_port_type *port_types)
  885. {
  886. int err = 0;
  887. int change = 0;
  888. int port;
  889. for (port = 0; port < dev->caps.num_ports; port++) {
  890. /* Change the port type only if the new type is different
  891. * from the current, and not set to Auto */
  892. if (port_types[port] != dev->caps.port_type[port + 1])
  893. change = 1;
  894. }
  895. if (change) {
  896. mlx4_unregister_device(dev);
  897. for (port = 1; port <= dev->caps.num_ports; port++) {
  898. mlx4_CLOSE_PORT(dev, port);
  899. dev->caps.port_type[port] = port_types[port - 1];
  900. err = mlx4_SET_PORT(dev, port, -1);
  901. if (err) {
  902. mlx4_err(dev, "Failed to set port %d, aborting\n",
  903. port);
  904. goto out;
  905. }
  906. }
  907. mlx4_set_port_mask(dev);
  908. err = mlx4_register_device(dev);
  909. if (err) {
  910. mlx4_err(dev, "Failed to register device\n");
  911. goto out;
  912. }
  913. mlx4_request_modules(dev);
  914. }
  915. out:
  916. return err;
  917. }
  918. static ssize_t show_port_type(struct device *dev,
  919. struct device_attribute *attr,
  920. char *buf)
  921. {
  922. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  923. port_attr);
  924. struct mlx4_dev *mdev = info->dev;
  925. char type[8];
  926. sprintf(type, "%s",
  927. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  928. "ib" : "eth");
  929. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  930. sprintf(buf, "auto (%s)\n", type);
  931. else
  932. sprintf(buf, "%s\n", type);
  933. return strlen(buf);
  934. }
  935. static int __set_port_type(struct mlx4_port_info *info,
  936. enum mlx4_port_type port_type)
  937. {
  938. struct mlx4_dev *mdev = info->dev;
  939. struct mlx4_priv *priv = mlx4_priv(mdev);
  940. enum mlx4_port_type types[MLX4_MAX_PORTS];
  941. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  942. int i;
  943. int err = 0;
  944. mlx4_stop_sense(mdev);
  945. mutex_lock(&priv->port_mutex);
  946. info->tmp_type = port_type;
  947. /* Possible type is always the one that was delivered */
  948. mdev->caps.possible_type[info->port] = info->tmp_type;
  949. for (i = 0; i < mdev->caps.num_ports; i++) {
  950. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  951. mdev->caps.possible_type[i+1];
  952. if (types[i] == MLX4_PORT_TYPE_AUTO)
  953. types[i] = mdev->caps.port_type[i+1];
  954. }
  955. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  956. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  957. for (i = 1; i <= mdev->caps.num_ports; i++) {
  958. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  959. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  960. err = -EINVAL;
  961. }
  962. }
  963. }
  964. if (err) {
  965. mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
  966. goto out;
  967. }
  968. mlx4_do_sense_ports(mdev, new_types, types);
  969. err = mlx4_check_port_params(mdev, new_types);
  970. if (err)
  971. goto out;
  972. /* We are about to apply the changes after the configuration
  973. * was verified, no need to remember the temporary types
  974. * any more */
  975. for (i = 0; i < mdev->caps.num_ports; i++)
  976. priv->port[i + 1].tmp_type = 0;
  977. err = mlx4_change_port_types(mdev, new_types);
  978. out:
  979. mlx4_start_sense(mdev);
  980. mutex_unlock(&priv->port_mutex);
  981. return err;
  982. }
  983. static ssize_t set_port_type(struct device *dev,
  984. struct device_attribute *attr,
  985. const char *buf, size_t count)
  986. {
  987. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  988. port_attr);
  989. struct mlx4_dev *mdev = info->dev;
  990. enum mlx4_port_type port_type;
  991. static DEFINE_MUTEX(set_port_type_mutex);
  992. int err;
  993. mutex_lock(&set_port_type_mutex);
  994. if (!strcmp(buf, "ib\n")) {
  995. port_type = MLX4_PORT_TYPE_IB;
  996. } else if (!strcmp(buf, "eth\n")) {
  997. port_type = MLX4_PORT_TYPE_ETH;
  998. } else if (!strcmp(buf, "auto\n")) {
  999. port_type = MLX4_PORT_TYPE_AUTO;
  1000. } else {
  1001. mlx4_err(mdev, "%s is not supported port type\n", buf);
  1002. err = -EINVAL;
  1003. goto err_out;
  1004. }
  1005. err = __set_port_type(info, port_type);
  1006. err_out:
  1007. mutex_unlock(&set_port_type_mutex);
  1008. return err ? err : count;
  1009. }
  1010. enum ibta_mtu {
  1011. IB_MTU_256 = 1,
  1012. IB_MTU_512 = 2,
  1013. IB_MTU_1024 = 3,
  1014. IB_MTU_2048 = 4,
  1015. IB_MTU_4096 = 5
  1016. };
  1017. static inline int int_to_ibta_mtu(int mtu)
  1018. {
  1019. switch (mtu) {
  1020. case 256: return IB_MTU_256;
  1021. case 512: return IB_MTU_512;
  1022. case 1024: return IB_MTU_1024;
  1023. case 2048: return IB_MTU_2048;
  1024. case 4096: return IB_MTU_4096;
  1025. default: return -1;
  1026. }
  1027. }
  1028. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  1029. {
  1030. switch (mtu) {
  1031. case IB_MTU_256: return 256;
  1032. case IB_MTU_512: return 512;
  1033. case IB_MTU_1024: return 1024;
  1034. case IB_MTU_2048: return 2048;
  1035. case IB_MTU_4096: return 4096;
  1036. default: return -1;
  1037. }
  1038. }
  1039. static ssize_t show_port_ib_mtu(struct device *dev,
  1040. struct device_attribute *attr,
  1041. char *buf)
  1042. {
  1043. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  1044. port_mtu_attr);
  1045. struct mlx4_dev *mdev = info->dev;
  1046. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  1047. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  1048. sprintf(buf, "%d\n",
  1049. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  1050. return strlen(buf);
  1051. }
  1052. static ssize_t set_port_ib_mtu(struct device *dev,
  1053. struct device_attribute *attr,
  1054. const char *buf, size_t count)
  1055. {
  1056. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  1057. port_mtu_attr);
  1058. struct mlx4_dev *mdev = info->dev;
  1059. struct mlx4_priv *priv = mlx4_priv(mdev);
  1060. int err, port, mtu, ibta_mtu = -1;
  1061. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  1062. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  1063. return -EINVAL;
  1064. }
  1065. err = kstrtoint(buf, 0, &mtu);
  1066. if (!err)
  1067. ibta_mtu = int_to_ibta_mtu(mtu);
  1068. if (err || ibta_mtu < 0) {
  1069. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  1070. return -EINVAL;
  1071. }
  1072. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  1073. mlx4_stop_sense(mdev);
  1074. mutex_lock(&priv->port_mutex);
  1075. mlx4_unregister_device(mdev);
  1076. for (port = 1; port <= mdev->caps.num_ports; port++) {
  1077. mlx4_CLOSE_PORT(mdev, port);
  1078. err = mlx4_SET_PORT(mdev, port, -1);
  1079. if (err) {
  1080. mlx4_err(mdev, "Failed to set port %d, aborting\n",
  1081. port);
  1082. goto err_set_port;
  1083. }
  1084. }
  1085. err = mlx4_register_device(mdev);
  1086. err_set_port:
  1087. mutex_unlock(&priv->port_mutex);
  1088. mlx4_start_sense(mdev);
  1089. return err ? err : count;
  1090. }
  1091. /* bond for multi-function device */
  1092. #define MAX_MF_BOND_ALLOWED_SLAVES 63
  1093. static int mlx4_mf_bond(struct mlx4_dev *dev)
  1094. {
  1095. int err = 0;
  1096. int nvfs;
  1097. struct mlx4_slaves_pport slaves_port1;
  1098. struct mlx4_slaves_pport slaves_port2;
  1099. DECLARE_BITMAP(slaves_port_1_2, MLX4_MFUNC_MAX);
  1100. slaves_port1 = mlx4_phys_to_slaves_pport(dev, 1);
  1101. slaves_port2 = mlx4_phys_to_slaves_pport(dev, 2);
  1102. bitmap_and(slaves_port_1_2,
  1103. slaves_port1.slaves, slaves_port2.slaves,
  1104. dev->persist->num_vfs + 1);
  1105. /* only single port vfs are allowed */
  1106. if (bitmap_weight(slaves_port_1_2, dev->persist->num_vfs + 1) > 1) {
  1107. mlx4_warn(dev, "HA mode unsupported for dual ported VFs\n");
  1108. return -EINVAL;
  1109. }
  1110. /* number of virtual functions is number of total functions minus one
  1111. * physical function for each port.
  1112. */
  1113. nvfs = bitmap_weight(slaves_port1.slaves, dev->persist->num_vfs + 1) +
  1114. bitmap_weight(slaves_port2.slaves, dev->persist->num_vfs + 1) - 2;
  1115. /* limit on maximum allowed VFs */
  1116. if (nvfs > MAX_MF_BOND_ALLOWED_SLAVES) {
  1117. mlx4_warn(dev, "HA mode is not supported for %d VFs (max %d are allowed)\n",
  1118. nvfs, MAX_MF_BOND_ALLOWED_SLAVES);
  1119. return -EINVAL;
  1120. }
  1121. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1122. mlx4_warn(dev, "HA mode unsupported for NON DMFS steering\n");
  1123. return -EINVAL;
  1124. }
  1125. err = mlx4_bond_mac_table(dev);
  1126. if (err)
  1127. return err;
  1128. err = mlx4_bond_vlan_table(dev);
  1129. if (err)
  1130. goto err1;
  1131. err = mlx4_bond_fs_rules(dev);
  1132. if (err)
  1133. goto err2;
  1134. return 0;
  1135. err2:
  1136. (void)mlx4_unbond_vlan_table(dev);
  1137. err1:
  1138. (void)mlx4_unbond_mac_table(dev);
  1139. return err;
  1140. }
  1141. static int mlx4_mf_unbond(struct mlx4_dev *dev)
  1142. {
  1143. int ret, ret1;
  1144. ret = mlx4_unbond_fs_rules(dev);
  1145. if (ret)
  1146. mlx4_warn(dev, "multifunction unbond for flow rules failedi (%d)\n", ret);
  1147. ret1 = mlx4_unbond_mac_table(dev);
  1148. if (ret1) {
  1149. mlx4_warn(dev, "multifunction unbond for MAC table failed (%d)\n", ret1);
  1150. ret = ret1;
  1151. }
  1152. ret1 = mlx4_unbond_vlan_table(dev);
  1153. if (ret1) {
  1154. mlx4_warn(dev, "multifunction unbond for VLAN table failed (%d)\n", ret1);
  1155. ret = ret1;
  1156. }
  1157. return ret;
  1158. }
  1159. int mlx4_bond(struct mlx4_dev *dev)
  1160. {
  1161. int ret = 0;
  1162. struct mlx4_priv *priv = mlx4_priv(dev);
  1163. mutex_lock(&priv->bond_mutex);
  1164. if (!mlx4_is_bonded(dev)) {
  1165. ret = mlx4_do_bond(dev, true);
  1166. if (ret)
  1167. mlx4_err(dev, "Failed to bond device: %d\n", ret);
  1168. if (!ret && mlx4_is_master(dev)) {
  1169. ret = mlx4_mf_bond(dev);
  1170. if (ret) {
  1171. mlx4_err(dev, "bond for multifunction failed\n");
  1172. mlx4_do_bond(dev, false);
  1173. }
  1174. }
  1175. }
  1176. mutex_unlock(&priv->bond_mutex);
  1177. if (!ret)
  1178. mlx4_dbg(dev, "Device is bonded\n");
  1179. return ret;
  1180. }
  1181. EXPORT_SYMBOL_GPL(mlx4_bond);
  1182. int mlx4_unbond(struct mlx4_dev *dev)
  1183. {
  1184. int ret = 0;
  1185. struct mlx4_priv *priv = mlx4_priv(dev);
  1186. mutex_lock(&priv->bond_mutex);
  1187. if (mlx4_is_bonded(dev)) {
  1188. int ret2 = 0;
  1189. ret = mlx4_do_bond(dev, false);
  1190. if (ret)
  1191. mlx4_err(dev, "Failed to unbond device: %d\n", ret);
  1192. if (mlx4_is_master(dev))
  1193. ret2 = mlx4_mf_unbond(dev);
  1194. if (ret2) {
  1195. mlx4_warn(dev, "Failed to unbond device for multifunction (%d)\n", ret2);
  1196. ret = ret2;
  1197. }
  1198. }
  1199. mutex_unlock(&priv->bond_mutex);
  1200. if (!ret)
  1201. mlx4_dbg(dev, "Device is unbonded\n");
  1202. return ret;
  1203. }
  1204. EXPORT_SYMBOL_GPL(mlx4_unbond);
  1205. int mlx4_port_map_set(struct mlx4_dev *dev, struct mlx4_port_map *v2p)
  1206. {
  1207. u8 port1 = v2p->port1;
  1208. u8 port2 = v2p->port2;
  1209. struct mlx4_priv *priv = mlx4_priv(dev);
  1210. int err;
  1211. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_REMAP))
  1212. return -ENOTSUPP;
  1213. mutex_lock(&priv->bond_mutex);
  1214. /* zero means keep current mapping for this port */
  1215. if (port1 == 0)
  1216. port1 = priv->v2p.port1;
  1217. if (port2 == 0)
  1218. port2 = priv->v2p.port2;
  1219. if ((port1 < 1) || (port1 > MLX4_MAX_PORTS) ||
  1220. (port2 < 1) || (port2 > MLX4_MAX_PORTS) ||
  1221. (port1 == 2 && port2 == 1)) {
  1222. /* besides boundary checks cross mapping makes
  1223. * no sense and therefore not allowed */
  1224. err = -EINVAL;
  1225. } else if ((port1 == priv->v2p.port1) &&
  1226. (port2 == priv->v2p.port2)) {
  1227. err = 0;
  1228. } else {
  1229. err = mlx4_virt2phy_port_map(dev, port1, port2);
  1230. if (!err) {
  1231. mlx4_dbg(dev, "port map changed: [%d][%d]\n",
  1232. port1, port2);
  1233. priv->v2p.port1 = port1;
  1234. priv->v2p.port2 = port2;
  1235. } else {
  1236. mlx4_err(dev, "Failed to change port mape: %d\n", err);
  1237. }
  1238. }
  1239. mutex_unlock(&priv->bond_mutex);
  1240. return err;
  1241. }
  1242. EXPORT_SYMBOL_GPL(mlx4_port_map_set);
  1243. static int mlx4_load_fw(struct mlx4_dev *dev)
  1244. {
  1245. struct mlx4_priv *priv = mlx4_priv(dev);
  1246. int err;
  1247. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  1248. GFP_HIGHUSER | __GFP_NOWARN, 0);
  1249. if (!priv->fw.fw_icm) {
  1250. mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
  1251. return -ENOMEM;
  1252. }
  1253. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  1254. if (err) {
  1255. mlx4_err(dev, "MAP_FA command failed, aborting\n");
  1256. goto err_free;
  1257. }
  1258. err = mlx4_RUN_FW(dev);
  1259. if (err) {
  1260. mlx4_err(dev, "RUN_FW command failed, aborting\n");
  1261. goto err_unmap_fa;
  1262. }
  1263. return 0;
  1264. err_unmap_fa:
  1265. mlx4_UNMAP_FA(dev);
  1266. err_free:
  1267. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1268. return err;
  1269. }
  1270. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  1271. int cmpt_entry_sz)
  1272. {
  1273. struct mlx4_priv *priv = mlx4_priv(dev);
  1274. int err;
  1275. int num_eqs;
  1276. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  1277. cmpt_base +
  1278. ((u64) (MLX4_CMPT_TYPE_QP *
  1279. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  1280. cmpt_entry_sz, dev->caps.num_qps,
  1281. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1282. 0, 0);
  1283. if (err)
  1284. goto err;
  1285. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  1286. cmpt_base +
  1287. ((u64) (MLX4_CMPT_TYPE_SRQ *
  1288. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  1289. cmpt_entry_sz, dev->caps.num_srqs,
  1290. dev->caps.reserved_srqs, 0, 0);
  1291. if (err)
  1292. goto err_qp;
  1293. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  1294. cmpt_base +
  1295. ((u64) (MLX4_CMPT_TYPE_CQ *
  1296. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  1297. cmpt_entry_sz, dev->caps.num_cqs,
  1298. dev->caps.reserved_cqs, 0, 0);
  1299. if (err)
  1300. goto err_srq;
  1301. num_eqs = dev->phys_caps.num_phys_eqs;
  1302. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  1303. cmpt_base +
  1304. ((u64) (MLX4_CMPT_TYPE_EQ *
  1305. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  1306. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  1307. if (err)
  1308. goto err_cq;
  1309. return 0;
  1310. err_cq:
  1311. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1312. err_srq:
  1313. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1314. err_qp:
  1315. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1316. err:
  1317. return err;
  1318. }
  1319. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  1320. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  1321. {
  1322. struct mlx4_priv *priv = mlx4_priv(dev);
  1323. u64 aux_pages;
  1324. int num_eqs;
  1325. int err;
  1326. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  1327. if (err) {
  1328. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
  1329. return err;
  1330. }
  1331. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
  1332. (unsigned long long) icm_size >> 10,
  1333. (unsigned long long) aux_pages << 2);
  1334. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  1335. GFP_HIGHUSER | __GFP_NOWARN, 0);
  1336. if (!priv->fw.aux_icm) {
  1337. mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
  1338. return -ENOMEM;
  1339. }
  1340. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  1341. if (err) {
  1342. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
  1343. goto err_free_aux;
  1344. }
  1345. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  1346. if (err) {
  1347. mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
  1348. goto err_unmap_aux;
  1349. }
  1350. num_eqs = dev->phys_caps.num_phys_eqs;
  1351. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  1352. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  1353. num_eqs, num_eqs, 0, 0);
  1354. if (err) {
  1355. mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
  1356. goto err_unmap_cmpt;
  1357. }
  1358. /*
  1359. * Reserved MTT entries must be aligned up to a cacheline
  1360. * boundary, since the FW will write to them, while the driver
  1361. * writes to all other MTT entries. (The variable
  1362. * dev->caps.mtt_entry_sz below is really the MTT segment
  1363. * size, not the raw entry size)
  1364. */
  1365. dev->caps.reserved_mtts =
  1366. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  1367. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  1368. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  1369. init_hca->mtt_base,
  1370. dev->caps.mtt_entry_sz,
  1371. dev->caps.num_mtts,
  1372. dev->caps.reserved_mtts, 1, 0);
  1373. if (err) {
  1374. mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
  1375. goto err_unmap_eq;
  1376. }
  1377. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  1378. init_hca->dmpt_base,
  1379. dev_cap->dmpt_entry_sz,
  1380. dev->caps.num_mpts,
  1381. dev->caps.reserved_mrws, 1, 1);
  1382. if (err) {
  1383. mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
  1384. goto err_unmap_mtt;
  1385. }
  1386. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  1387. init_hca->qpc_base,
  1388. dev_cap->qpc_entry_sz,
  1389. dev->caps.num_qps,
  1390. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1391. 0, 0);
  1392. if (err) {
  1393. mlx4_err(dev, "Failed to map QP context memory, aborting\n");
  1394. goto err_unmap_dmpt;
  1395. }
  1396. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  1397. init_hca->auxc_base,
  1398. dev_cap->aux_entry_sz,
  1399. dev->caps.num_qps,
  1400. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1401. 0, 0);
  1402. if (err) {
  1403. mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
  1404. goto err_unmap_qp;
  1405. }
  1406. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  1407. init_hca->altc_base,
  1408. dev_cap->altc_entry_sz,
  1409. dev->caps.num_qps,
  1410. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1411. 0, 0);
  1412. if (err) {
  1413. mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
  1414. goto err_unmap_auxc;
  1415. }
  1416. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  1417. init_hca->rdmarc_base,
  1418. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  1419. dev->caps.num_qps,
  1420. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1421. 0, 0);
  1422. if (err) {
  1423. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  1424. goto err_unmap_altc;
  1425. }
  1426. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  1427. init_hca->cqc_base,
  1428. dev_cap->cqc_entry_sz,
  1429. dev->caps.num_cqs,
  1430. dev->caps.reserved_cqs, 0, 0);
  1431. if (err) {
  1432. mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
  1433. goto err_unmap_rdmarc;
  1434. }
  1435. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  1436. init_hca->srqc_base,
  1437. dev_cap->srq_entry_sz,
  1438. dev->caps.num_srqs,
  1439. dev->caps.reserved_srqs, 0, 0);
  1440. if (err) {
  1441. mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
  1442. goto err_unmap_cq;
  1443. }
  1444. /*
  1445. * For flow steering device managed mode it is required to use
  1446. * mlx4_init_icm_table. For B0 steering mode it's not strictly
  1447. * required, but for simplicity just map the whole multicast
  1448. * group table now. The table isn't very big and it's a lot
  1449. * easier than trying to track ref counts.
  1450. */
  1451. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  1452. init_hca->mc_base,
  1453. mlx4_get_mgm_entry_size(dev),
  1454. dev->caps.num_mgms + dev->caps.num_amgms,
  1455. dev->caps.num_mgms + dev->caps.num_amgms,
  1456. 0, 0);
  1457. if (err) {
  1458. mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
  1459. goto err_unmap_srq;
  1460. }
  1461. return 0;
  1462. err_unmap_srq:
  1463. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  1464. err_unmap_cq:
  1465. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  1466. err_unmap_rdmarc:
  1467. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  1468. err_unmap_altc:
  1469. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  1470. err_unmap_auxc:
  1471. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  1472. err_unmap_qp:
  1473. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  1474. err_unmap_dmpt:
  1475. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  1476. err_unmap_mtt:
  1477. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  1478. err_unmap_eq:
  1479. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  1480. err_unmap_cmpt:
  1481. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  1482. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1483. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1484. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1485. err_unmap_aux:
  1486. mlx4_UNMAP_ICM_AUX(dev);
  1487. err_free_aux:
  1488. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  1489. return err;
  1490. }
  1491. static void mlx4_free_icms(struct mlx4_dev *dev)
  1492. {
  1493. struct mlx4_priv *priv = mlx4_priv(dev);
  1494. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  1495. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  1496. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  1497. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  1498. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  1499. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  1500. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  1501. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  1502. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  1503. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  1504. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  1505. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1506. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1507. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1508. mlx4_UNMAP_ICM_AUX(dev);
  1509. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  1510. }
  1511. static void mlx4_slave_exit(struct mlx4_dev *dev)
  1512. {
  1513. struct mlx4_priv *priv = mlx4_priv(dev);
  1514. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1515. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP,
  1516. MLX4_COMM_TIME))
  1517. mlx4_warn(dev, "Failed to close slave function\n");
  1518. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1519. }
  1520. static int map_bf_area(struct mlx4_dev *dev)
  1521. {
  1522. struct mlx4_priv *priv = mlx4_priv(dev);
  1523. resource_size_t bf_start;
  1524. resource_size_t bf_len;
  1525. int err = 0;
  1526. if (!dev->caps.bf_reg_size)
  1527. return -ENXIO;
  1528. bf_start = pci_resource_start(dev->persist->pdev, 2) +
  1529. (dev->caps.num_uars << PAGE_SHIFT);
  1530. bf_len = pci_resource_len(dev->persist->pdev, 2) -
  1531. (dev->caps.num_uars << PAGE_SHIFT);
  1532. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  1533. if (!priv->bf_mapping)
  1534. err = -ENOMEM;
  1535. return err;
  1536. }
  1537. static void unmap_bf_area(struct mlx4_dev *dev)
  1538. {
  1539. if (mlx4_priv(dev)->bf_mapping)
  1540. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  1541. }
  1542. cycle_t mlx4_read_clock(struct mlx4_dev *dev)
  1543. {
  1544. u32 clockhi, clocklo, clockhi1;
  1545. cycle_t cycles;
  1546. int i;
  1547. struct mlx4_priv *priv = mlx4_priv(dev);
  1548. for (i = 0; i < 10; i++) {
  1549. clockhi = swab32(readl(priv->clock_mapping));
  1550. clocklo = swab32(readl(priv->clock_mapping + 4));
  1551. clockhi1 = swab32(readl(priv->clock_mapping));
  1552. if (clockhi == clockhi1)
  1553. break;
  1554. }
  1555. cycles = (u64) clockhi << 32 | (u64) clocklo;
  1556. return cycles;
  1557. }
  1558. EXPORT_SYMBOL_GPL(mlx4_read_clock);
  1559. static int map_internal_clock(struct mlx4_dev *dev)
  1560. {
  1561. struct mlx4_priv *priv = mlx4_priv(dev);
  1562. priv->clock_mapping =
  1563. ioremap(pci_resource_start(dev->persist->pdev,
  1564. priv->fw.clock_bar) +
  1565. priv->fw.clock_offset, MLX4_CLOCK_SIZE);
  1566. if (!priv->clock_mapping)
  1567. return -ENOMEM;
  1568. return 0;
  1569. }
  1570. int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
  1571. struct mlx4_clock_params *params)
  1572. {
  1573. struct mlx4_priv *priv = mlx4_priv(dev);
  1574. if (mlx4_is_slave(dev))
  1575. return -ENOTSUPP;
  1576. if (!params)
  1577. return -EINVAL;
  1578. params->bar = priv->fw.clock_bar;
  1579. params->offset = priv->fw.clock_offset;
  1580. params->size = MLX4_CLOCK_SIZE;
  1581. return 0;
  1582. }
  1583. EXPORT_SYMBOL_GPL(mlx4_get_internal_clock_params);
  1584. static void unmap_internal_clock(struct mlx4_dev *dev)
  1585. {
  1586. struct mlx4_priv *priv = mlx4_priv(dev);
  1587. if (priv->clock_mapping)
  1588. iounmap(priv->clock_mapping);
  1589. }
  1590. static void mlx4_close_hca(struct mlx4_dev *dev)
  1591. {
  1592. unmap_internal_clock(dev);
  1593. unmap_bf_area(dev);
  1594. if (mlx4_is_slave(dev))
  1595. mlx4_slave_exit(dev);
  1596. else {
  1597. mlx4_CLOSE_HCA(dev, 0);
  1598. mlx4_free_icms(dev);
  1599. }
  1600. }
  1601. static void mlx4_close_fw(struct mlx4_dev *dev)
  1602. {
  1603. if (!mlx4_is_slave(dev)) {
  1604. mlx4_UNMAP_FA(dev);
  1605. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  1606. }
  1607. }
  1608. static int mlx4_comm_check_offline(struct mlx4_dev *dev)
  1609. {
  1610. #define COMM_CHAN_OFFLINE_OFFSET 0x09
  1611. u32 comm_flags;
  1612. u32 offline_bit;
  1613. unsigned long end;
  1614. struct mlx4_priv *priv = mlx4_priv(dev);
  1615. end = msecs_to_jiffies(MLX4_COMM_OFFLINE_TIME_OUT) + jiffies;
  1616. while (time_before(jiffies, end)) {
  1617. comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm +
  1618. MLX4_COMM_CHAN_FLAGS));
  1619. offline_bit = (comm_flags &
  1620. (u32)(1 << COMM_CHAN_OFFLINE_OFFSET));
  1621. if (!offline_bit)
  1622. return 0;
  1623. /* There are cases as part of AER/Reset flow that PF needs
  1624. * around 100 msec to load. We therefore sleep for 100 msec
  1625. * to allow other tasks to make use of that CPU during this
  1626. * time interval.
  1627. */
  1628. msleep(100);
  1629. }
  1630. mlx4_err(dev, "Communication channel is offline.\n");
  1631. return -EIO;
  1632. }
  1633. static void mlx4_reset_vf_support(struct mlx4_dev *dev)
  1634. {
  1635. #define COMM_CHAN_RST_OFFSET 0x1e
  1636. struct mlx4_priv *priv = mlx4_priv(dev);
  1637. u32 comm_rst;
  1638. u32 comm_caps;
  1639. comm_caps = swab32(readl((__iomem char *)priv->mfunc.comm +
  1640. MLX4_COMM_CHAN_CAPS));
  1641. comm_rst = (comm_caps & (u32)(1 << COMM_CHAN_RST_OFFSET));
  1642. if (comm_rst)
  1643. dev->caps.vf_caps |= MLX4_VF_CAP_FLAG_RESET;
  1644. }
  1645. static int mlx4_init_slave(struct mlx4_dev *dev)
  1646. {
  1647. struct mlx4_priv *priv = mlx4_priv(dev);
  1648. u64 dma = (u64) priv->mfunc.vhcr_dma;
  1649. int ret_from_reset = 0;
  1650. u32 slave_read;
  1651. u32 cmd_channel_ver;
  1652. if (atomic_read(&pf_loading)) {
  1653. mlx4_warn(dev, "PF is not ready - Deferring probe\n");
  1654. return -EPROBE_DEFER;
  1655. }
  1656. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1657. priv->cmd.max_cmds = 1;
  1658. if (mlx4_comm_check_offline(dev)) {
  1659. mlx4_err(dev, "PF is not responsive, skipping initialization\n");
  1660. goto err_offline;
  1661. }
  1662. mlx4_reset_vf_support(dev);
  1663. mlx4_warn(dev, "Sending reset\n");
  1664. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  1665. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME);
  1666. /* if we are in the middle of flr the slave will try
  1667. * NUM_OF_RESET_RETRIES times before leaving.*/
  1668. if (ret_from_reset) {
  1669. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  1670. mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
  1671. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1672. return -EPROBE_DEFER;
  1673. } else
  1674. goto err;
  1675. }
  1676. /* check the driver version - the slave I/F revision
  1677. * must match the master's */
  1678. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  1679. cmd_channel_ver = mlx4_comm_get_version();
  1680. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  1681. MLX4_COMM_GET_IF_REV(slave_read)) {
  1682. mlx4_err(dev, "slave driver version is not supported by the master\n");
  1683. goto err;
  1684. }
  1685. mlx4_warn(dev, "Sending vhcr0\n");
  1686. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  1687. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
  1688. goto err;
  1689. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  1690. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
  1691. goto err;
  1692. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  1693. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
  1694. goto err;
  1695. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma,
  1696. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
  1697. goto err;
  1698. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1699. return 0;
  1700. err:
  1701. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP, 0);
  1702. err_offline:
  1703. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1704. return -EIO;
  1705. }
  1706. static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
  1707. {
  1708. int i;
  1709. for (i = 1; i <= dev->caps.num_ports; i++) {
  1710. if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
  1711. dev->caps.gid_table_len[i] =
  1712. mlx4_get_slave_num_gids(dev, 0, i);
  1713. else
  1714. dev->caps.gid_table_len[i] = 1;
  1715. dev->caps.pkey_table_len[i] =
  1716. dev->phys_caps.pkey_phys_table_len[i] - 1;
  1717. }
  1718. }
  1719. static int choose_log_fs_mgm_entry_size(int qp_per_entry)
  1720. {
  1721. int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
  1722. for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
  1723. i++) {
  1724. if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
  1725. break;
  1726. }
  1727. return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
  1728. }
  1729. static const char *dmfs_high_rate_steering_mode_str(int dmfs_high_steer_mode)
  1730. {
  1731. switch (dmfs_high_steer_mode) {
  1732. case MLX4_STEERING_DMFS_A0_DEFAULT:
  1733. return "default performance";
  1734. case MLX4_STEERING_DMFS_A0_DYNAMIC:
  1735. return "dynamic hybrid mode";
  1736. case MLX4_STEERING_DMFS_A0_STATIC:
  1737. return "performance optimized for limited rule configuration (static)";
  1738. case MLX4_STEERING_DMFS_A0_DISABLE:
  1739. return "disabled performance optimized steering";
  1740. case MLX4_STEERING_DMFS_A0_NOT_SUPPORTED:
  1741. return "performance optimized steering not supported";
  1742. default:
  1743. return "Unrecognized mode";
  1744. }
  1745. }
  1746. #define MLX4_DMFS_A0_STEERING (1UL << 2)
  1747. static void choose_steering_mode(struct mlx4_dev *dev,
  1748. struct mlx4_dev_cap *dev_cap)
  1749. {
  1750. if (mlx4_log_num_mgm_entry_size <= 0) {
  1751. if ((-mlx4_log_num_mgm_entry_size) & MLX4_DMFS_A0_STEERING) {
  1752. if (dev->caps.dmfs_high_steer_mode ==
  1753. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1754. mlx4_err(dev, "DMFS high rate mode not supported\n");
  1755. else
  1756. dev->caps.dmfs_high_steer_mode =
  1757. MLX4_STEERING_DMFS_A0_STATIC;
  1758. }
  1759. }
  1760. if (mlx4_log_num_mgm_entry_size <= 0 &&
  1761. dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
  1762. (!mlx4_is_mfunc(dev) ||
  1763. (dev_cap->fs_max_num_qp_per_entry >=
  1764. (dev->persist->num_vfs + 1))) &&
  1765. choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
  1766. MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
  1767. dev->oper_log_mgm_entry_size =
  1768. choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
  1769. dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1770. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  1771. dev->caps.fs_log_max_ucast_qp_range_size =
  1772. dev_cap->fs_log_max_ucast_qp_range_size;
  1773. } else {
  1774. if (dev->caps.dmfs_high_steer_mode !=
  1775. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1776. dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DISABLE;
  1777. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
  1778. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  1779. dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
  1780. else {
  1781. dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
  1782. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
  1783. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  1784. mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
  1785. }
  1786. dev->oper_log_mgm_entry_size =
  1787. mlx4_log_num_mgm_entry_size > 0 ?
  1788. mlx4_log_num_mgm_entry_size :
  1789. MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
  1790. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  1791. }
  1792. mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
  1793. mlx4_steering_mode_str(dev->caps.steering_mode),
  1794. dev->oper_log_mgm_entry_size,
  1795. mlx4_log_num_mgm_entry_size);
  1796. }
  1797. static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
  1798. struct mlx4_dev_cap *dev_cap)
  1799. {
  1800. if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
  1801. dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
  1802. dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
  1803. else
  1804. dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
  1805. mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
  1806. == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
  1807. }
  1808. static int mlx4_validate_optimized_steering(struct mlx4_dev *dev)
  1809. {
  1810. int i;
  1811. struct mlx4_port_cap port_cap;
  1812. if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1813. return -EINVAL;
  1814. for (i = 1; i <= dev->caps.num_ports; i++) {
  1815. if (mlx4_dev_port(dev, i, &port_cap)) {
  1816. mlx4_err(dev,
  1817. "QUERY_DEV_CAP command failed, can't veify DMFS high rate steering.\n");
  1818. } else if ((dev->caps.dmfs_high_steer_mode !=
  1819. MLX4_STEERING_DMFS_A0_DEFAULT) &&
  1820. (port_cap.dmfs_optimized_state ==
  1821. !!(dev->caps.dmfs_high_steer_mode ==
  1822. MLX4_STEERING_DMFS_A0_DISABLE))) {
  1823. mlx4_err(dev,
  1824. "DMFS high rate steer mode differ, driver requested %s but %s in FW.\n",
  1825. dmfs_high_rate_steering_mode_str(
  1826. dev->caps.dmfs_high_steer_mode),
  1827. (port_cap.dmfs_optimized_state ?
  1828. "enabled" : "disabled"));
  1829. }
  1830. }
  1831. return 0;
  1832. }
  1833. static int mlx4_init_fw(struct mlx4_dev *dev)
  1834. {
  1835. struct mlx4_mod_stat_cfg mlx4_cfg;
  1836. int err = 0;
  1837. if (!mlx4_is_slave(dev)) {
  1838. err = mlx4_QUERY_FW(dev);
  1839. if (err) {
  1840. if (err == -EACCES)
  1841. mlx4_info(dev, "non-primary physical function, skipping\n");
  1842. else
  1843. mlx4_err(dev, "QUERY_FW command failed, aborting\n");
  1844. return err;
  1845. }
  1846. err = mlx4_load_fw(dev);
  1847. if (err) {
  1848. mlx4_err(dev, "Failed to start FW, aborting\n");
  1849. return err;
  1850. }
  1851. mlx4_cfg.log_pg_sz_m = 1;
  1852. mlx4_cfg.log_pg_sz = 0;
  1853. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1854. if (err)
  1855. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1856. }
  1857. return err;
  1858. }
  1859. static int mlx4_init_hca(struct mlx4_dev *dev)
  1860. {
  1861. struct mlx4_priv *priv = mlx4_priv(dev);
  1862. struct mlx4_adapter adapter;
  1863. struct mlx4_dev_cap dev_cap;
  1864. struct mlx4_profile profile;
  1865. struct mlx4_init_hca_param init_hca;
  1866. u64 icm_size;
  1867. struct mlx4_config_dev_params params;
  1868. int err;
  1869. if (!mlx4_is_slave(dev)) {
  1870. err = mlx4_dev_cap(dev, &dev_cap);
  1871. if (err) {
  1872. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
  1873. return err;
  1874. }
  1875. choose_steering_mode(dev, &dev_cap);
  1876. choose_tunnel_offload_mode(dev, &dev_cap);
  1877. if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_STATIC &&
  1878. mlx4_is_master(dev))
  1879. dev->caps.function_caps |= MLX4_FUNC_CAP_DMFS_A0_STATIC;
  1880. err = mlx4_get_phys_port_id(dev);
  1881. if (err)
  1882. mlx4_err(dev, "Fail to get physical port id\n");
  1883. if (mlx4_is_master(dev))
  1884. mlx4_parav_master_pf_caps(dev);
  1885. if (mlx4_low_memory_profile()) {
  1886. mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
  1887. profile = low_mem_profile;
  1888. } else {
  1889. profile = default_profile;
  1890. }
  1891. if (dev->caps.steering_mode ==
  1892. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1893. profile.num_mcg = MLX4_FS_NUM_MCG;
  1894. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1895. &init_hca);
  1896. if ((long long) icm_size < 0) {
  1897. err = icm_size;
  1898. return err;
  1899. }
  1900. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1901. if (enable_4k_uar) {
  1902. init_hca.log_uar_sz = ilog2(dev->caps.num_uars) +
  1903. PAGE_SHIFT - DEFAULT_UAR_PAGE_SHIFT;
  1904. init_hca.uar_page_sz = DEFAULT_UAR_PAGE_SHIFT - 12;
  1905. } else {
  1906. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1907. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1908. }
  1909. init_hca.mw_enabled = 0;
  1910. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
  1911. dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
  1912. init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
  1913. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1914. if (err)
  1915. return err;
  1916. err = mlx4_INIT_HCA(dev, &init_hca);
  1917. if (err) {
  1918. mlx4_err(dev, "INIT_HCA command failed, aborting\n");
  1919. goto err_free_icm;
  1920. }
  1921. if (dev_cap.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
  1922. err = mlx4_query_func(dev, &dev_cap);
  1923. if (err < 0) {
  1924. mlx4_err(dev, "QUERY_FUNC command failed, aborting.\n");
  1925. goto err_close;
  1926. } else if (err & MLX4_QUERY_FUNC_NUM_SYS_EQS) {
  1927. dev->caps.num_eqs = dev_cap.max_eqs;
  1928. dev->caps.reserved_eqs = dev_cap.reserved_eqs;
  1929. dev->caps.reserved_uars = dev_cap.reserved_uars;
  1930. }
  1931. }
  1932. /*
  1933. * If TS is supported by FW
  1934. * read HCA frequency by QUERY_HCA command
  1935. */
  1936. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
  1937. memset(&init_hca, 0, sizeof(init_hca));
  1938. err = mlx4_QUERY_HCA(dev, &init_hca);
  1939. if (err) {
  1940. mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
  1941. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  1942. } else {
  1943. dev->caps.hca_core_clock =
  1944. init_hca.hca_core_clock;
  1945. }
  1946. /* In case we got HCA frequency 0 - disable timestamping
  1947. * to avoid dividing by zero
  1948. */
  1949. if (!dev->caps.hca_core_clock) {
  1950. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  1951. mlx4_err(dev,
  1952. "HCA frequency is 0 - timestamping is not supported\n");
  1953. } else if (map_internal_clock(dev)) {
  1954. /*
  1955. * Map internal clock,
  1956. * in case of failure disable timestamping
  1957. */
  1958. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  1959. mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
  1960. }
  1961. }
  1962. if (dev->caps.dmfs_high_steer_mode !=
  1963. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) {
  1964. if (mlx4_validate_optimized_steering(dev))
  1965. mlx4_warn(dev, "Optimized steering validation failed\n");
  1966. if (dev->caps.dmfs_high_steer_mode ==
  1967. MLX4_STEERING_DMFS_A0_DISABLE) {
  1968. dev->caps.dmfs_high_rate_qpn_base =
  1969. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1970. dev->caps.dmfs_high_rate_qpn_range =
  1971. MLX4_A0_STEERING_TABLE_SIZE;
  1972. }
  1973. mlx4_dbg(dev, "DMFS high rate steer mode is: %s\n",
  1974. dmfs_high_rate_steering_mode_str(
  1975. dev->caps.dmfs_high_steer_mode));
  1976. }
  1977. } else {
  1978. err = mlx4_init_slave(dev);
  1979. if (err) {
  1980. if (err != -EPROBE_DEFER)
  1981. mlx4_err(dev, "Failed to initialize slave\n");
  1982. return err;
  1983. }
  1984. err = mlx4_slave_cap(dev);
  1985. if (err) {
  1986. mlx4_err(dev, "Failed to obtain slave caps\n");
  1987. goto err_close;
  1988. }
  1989. }
  1990. if (map_bf_area(dev))
  1991. mlx4_dbg(dev, "Failed to map blue flame area\n");
  1992. /*Only the master set the ports, all the rest got it from it.*/
  1993. if (!mlx4_is_slave(dev))
  1994. mlx4_set_port_mask(dev);
  1995. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  1996. if (err) {
  1997. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
  1998. goto unmap_bf;
  1999. }
  2000. /* Query CONFIG_DEV parameters */
  2001. err = mlx4_config_dev_retrieval(dev, &params);
  2002. if (err && err != -ENOTSUPP) {
  2003. mlx4_err(dev, "Failed to query CONFIG_DEV parameters\n");
  2004. } else if (!err) {
  2005. dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1;
  2006. dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2;
  2007. }
  2008. priv->eq_table.inta_pin = adapter.inta_pin;
  2009. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  2010. return 0;
  2011. unmap_bf:
  2012. unmap_internal_clock(dev);
  2013. unmap_bf_area(dev);
  2014. if (mlx4_is_slave(dev)) {
  2015. kfree(dev->caps.qp0_qkey);
  2016. kfree(dev->caps.qp0_tunnel);
  2017. kfree(dev->caps.qp0_proxy);
  2018. kfree(dev->caps.qp1_tunnel);
  2019. kfree(dev->caps.qp1_proxy);
  2020. }
  2021. err_close:
  2022. if (mlx4_is_slave(dev))
  2023. mlx4_slave_exit(dev);
  2024. else
  2025. mlx4_CLOSE_HCA(dev, 0);
  2026. err_free_icm:
  2027. if (!mlx4_is_slave(dev))
  2028. mlx4_free_icms(dev);
  2029. return err;
  2030. }
  2031. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  2032. {
  2033. struct mlx4_priv *priv = mlx4_priv(dev);
  2034. int nent_pow2;
  2035. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  2036. return -ENOENT;
  2037. if (!dev->caps.max_counters)
  2038. return -ENOSPC;
  2039. nent_pow2 = roundup_pow_of_two(dev->caps.max_counters);
  2040. /* reserve last counter index for sink counter */
  2041. return mlx4_bitmap_init(&priv->counters_bitmap, nent_pow2,
  2042. nent_pow2 - 1, 0,
  2043. nent_pow2 - dev->caps.max_counters + 1);
  2044. }
  2045. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  2046. {
  2047. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  2048. return;
  2049. if (!dev->caps.max_counters)
  2050. return;
  2051. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  2052. }
  2053. static void mlx4_cleanup_default_counters(struct mlx4_dev *dev)
  2054. {
  2055. struct mlx4_priv *priv = mlx4_priv(dev);
  2056. int port;
  2057. for (port = 0; port < dev->caps.num_ports; port++)
  2058. if (priv->def_counter[port] != -1)
  2059. mlx4_counter_free(dev, priv->def_counter[port]);
  2060. }
  2061. static int mlx4_allocate_default_counters(struct mlx4_dev *dev)
  2062. {
  2063. struct mlx4_priv *priv = mlx4_priv(dev);
  2064. int port, err = 0;
  2065. u32 idx;
  2066. for (port = 0; port < dev->caps.num_ports; port++)
  2067. priv->def_counter[port] = -1;
  2068. for (port = 0; port < dev->caps.num_ports; port++) {
  2069. err = mlx4_counter_alloc(dev, &idx);
  2070. if (!err || err == -ENOSPC) {
  2071. priv->def_counter[port] = idx;
  2072. } else if (err == -ENOENT) {
  2073. err = 0;
  2074. continue;
  2075. } else if (mlx4_is_slave(dev) && err == -EINVAL) {
  2076. priv->def_counter[port] = MLX4_SINK_COUNTER_INDEX(dev);
  2077. mlx4_warn(dev, "can't allocate counter from old PF driver, using index %d\n",
  2078. MLX4_SINK_COUNTER_INDEX(dev));
  2079. err = 0;
  2080. } else {
  2081. mlx4_err(dev, "%s: failed to allocate default counter port %d err %d\n",
  2082. __func__, port + 1, err);
  2083. mlx4_cleanup_default_counters(dev);
  2084. return err;
  2085. }
  2086. mlx4_dbg(dev, "%s: default counter index %d for port %d\n",
  2087. __func__, priv->def_counter[port], port + 1);
  2088. }
  2089. return err;
  2090. }
  2091. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  2092. {
  2093. struct mlx4_priv *priv = mlx4_priv(dev);
  2094. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  2095. return -ENOENT;
  2096. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  2097. if (*idx == -1) {
  2098. *idx = MLX4_SINK_COUNTER_INDEX(dev);
  2099. return -ENOSPC;
  2100. }
  2101. return 0;
  2102. }
  2103. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  2104. {
  2105. u64 out_param;
  2106. int err;
  2107. if (mlx4_is_mfunc(dev)) {
  2108. err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
  2109. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  2110. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  2111. if (!err)
  2112. *idx = get_param_l(&out_param);
  2113. return err;
  2114. }
  2115. return __mlx4_counter_alloc(dev, idx);
  2116. }
  2117. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  2118. static int __mlx4_clear_if_stat(struct mlx4_dev *dev,
  2119. u8 counter_index)
  2120. {
  2121. struct mlx4_cmd_mailbox *if_stat_mailbox;
  2122. int err;
  2123. u32 if_stat_in_mod = (counter_index & 0xff) | MLX4_QUERY_IF_STAT_RESET;
  2124. if_stat_mailbox = mlx4_alloc_cmd_mailbox(dev);
  2125. if (IS_ERR(if_stat_mailbox))
  2126. return PTR_ERR(if_stat_mailbox);
  2127. err = mlx4_cmd_box(dev, 0, if_stat_mailbox->dma, if_stat_in_mod, 0,
  2128. MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
  2129. MLX4_CMD_NATIVE);
  2130. mlx4_free_cmd_mailbox(dev, if_stat_mailbox);
  2131. return err;
  2132. }
  2133. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  2134. {
  2135. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  2136. return;
  2137. if (idx == MLX4_SINK_COUNTER_INDEX(dev))
  2138. return;
  2139. __mlx4_clear_if_stat(dev, idx);
  2140. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
  2141. return;
  2142. }
  2143. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  2144. {
  2145. u64 in_param = 0;
  2146. if (mlx4_is_mfunc(dev)) {
  2147. set_param_l(&in_param, idx);
  2148. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  2149. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  2150. MLX4_CMD_WRAPPED);
  2151. return;
  2152. }
  2153. __mlx4_counter_free(dev, idx);
  2154. }
  2155. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  2156. int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port)
  2157. {
  2158. struct mlx4_priv *priv = mlx4_priv(dev);
  2159. return priv->def_counter[port - 1];
  2160. }
  2161. EXPORT_SYMBOL_GPL(mlx4_get_default_counter_index);
  2162. void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry, int port)
  2163. {
  2164. struct mlx4_priv *priv = mlx4_priv(dev);
  2165. priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
  2166. }
  2167. EXPORT_SYMBOL_GPL(mlx4_set_admin_guid);
  2168. __be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port)
  2169. {
  2170. struct mlx4_priv *priv = mlx4_priv(dev);
  2171. return priv->mfunc.master.vf_admin[entry].vport[port].guid;
  2172. }
  2173. EXPORT_SYMBOL_GPL(mlx4_get_admin_guid);
  2174. void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port)
  2175. {
  2176. struct mlx4_priv *priv = mlx4_priv(dev);
  2177. __be64 guid;
  2178. /* hw GUID */
  2179. if (entry == 0)
  2180. return;
  2181. get_random_bytes((char *)&guid, sizeof(guid));
  2182. guid &= ~(cpu_to_be64(1ULL << 56));
  2183. guid |= cpu_to_be64(1ULL << 57);
  2184. priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
  2185. }
  2186. static int mlx4_setup_hca(struct mlx4_dev *dev)
  2187. {
  2188. struct mlx4_priv *priv = mlx4_priv(dev);
  2189. int err;
  2190. int port;
  2191. __be32 ib_port_default_caps;
  2192. err = mlx4_init_uar_table(dev);
  2193. if (err) {
  2194. mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
  2195. return err;
  2196. }
  2197. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  2198. if (err) {
  2199. mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
  2200. goto err_uar_table_free;
  2201. }
  2202. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  2203. if (!priv->kar) {
  2204. mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
  2205. err = -ENOMEM;
  2206. goto err_uar_free;
  2207. }
  2208. err = mlx4_init_pd_table(dev);
  2209. if (err) {
  2210. mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
  2211. goto err_kar_unmap;
  2212. }
  2213. err = mlx4_init_xrcd_table(dev);
  2214. if (err) {
  2215. mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
  2216. goto err_pd_table_free;
  2217. }
  2218. err = mlx4_init_mr_table(dev);
  2219. if (err) {
  2220. mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
  2221. goto err_xrcd_table_free;
  2222. }
  2223. if (!mlx4_is_slave(dev)) {
  2224. err = mlx4_init_mcg_table(dev);
  2225. if (err) {
  2226. mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
  2227. goto err_mr_table_free;
  2228. }
  2229. err = mlx4_config_mad_demux(dev);
  2230. if (err) {
  2231. mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
  2232. goto err_mcg_table_free;
  2233. }
  2234. }
  2235. err = mlx4_init_eq_table(dev);
  2236. if (err) {
  2237. mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
  2238. goto err_mcg_table_free;
  2239. }
  2240. err = mlx4_cmd_use_events(dev);
  2241. if (err) {
  2242. mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
  2243. goto err_eq_table_free;
  2244. }
  2245. err = mlx4_NOP(dev);
  2246. if (err) {
  2247. if (dev->flags & MLX4_FLAG_MSI_X) {
  2248. mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
  2249. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  2250. mlx4_warn(dev, "Trying again without MSI-X\n");
  2251. } else {
  2252. mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
  2253. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  2254. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  2255. }
  2256. goto err_cmd_poll;
  2257. }
  2258. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  2259. err = mlx4_init_cq_table(dev);
  2260. if (err) {
  2261. mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
  2262. goto err_cmd_poll;
  2263. }
  2264. err = mlx4_init_srq_table(dev);
  2265. if (err) {
  2266. mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
  2267. goto err_cq_table_free;
  2268. }
  2269. err = mlx4_init_qp_table(dev);
  2270. if (err) {
  2271. mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
  2272. goto err_srq_table_free;
  2273. }
  2274. if (!mlx4_is_slave(dev)) {
  2275. err = mlx4_init_counters_table(dev);
  2276. if (err && err != -ENOENT) {
  2277. mlx4_err(dev, "Failed to initialize counters table, aborting\n");
  2278. goto err_qp_table_free;
  2279. }
  2280. }
  2281. err = mlx4_allocate_default_counters(dev);
  2282. if (err) {
  2283. mlx4_err(dev, "Failed to allocate default counters, aborting\n");
  2284. goto err_counters_table_free;
  2285. }
  2286. if (!mlx4_is_slave(dev)) {
  2287. for (port = 1; port <= dev->caps.num_ports; port++) {
  2288. ib_port_default_caps = 0;
  2289. err = mlx4_get_port_ib_caps(dev, port,
  2290. &ib_port_default_caps);
  2291. if (err)
  2292. mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
  2293. port, err);
  2294. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  2295. /* initialize per-slave default ib port capabilities */
  2296. if (mlx4_is_master(dev)) {
  2297. int i;
  2298. for (i = 0; i < dev->num_slaves; i++) {
  2299. if (i == mlx4_master_func_num(dev))
  2300. continue;
  2301. priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
  2302. ib_port_default_caps;
  2303. }
  2304. }
  2305. if (mlx4_is_mfunc(dev))
  2306. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  2307. else
  2308. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  2309. err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
  2310. dev->caps.pkey_table_len[port] : -1);
  2311. if (err) {
  2312. mlx4_err(dev, "Failed to set port %d, aborting\n",
  2313. port);
  2314. goto err_default_countes_free;
  2315. }
  2316. }
  2317. }
  2318. return 0;
  2319. err_default_countes_free:
  2320. mlx4_cleanup_default_counters(dev);
  2321. err_counters_table_free:
  2322. if (!mlx4_is_slave(dev))
  2323. mlx4_cleanup_counters_table(dev);
  2324. err_qp_table_free:
  2325. mlx4_cleanup_qp_table(dev);
  2326. err_srq_table_free:
  2327. mlx4_cleanup_srq_table(dev);
  2328. err_cq_table_free:
  2329. mlx4_cleanup_cq_table(dev);
  2330. err_cmd_poll:
  2331. mlx4_cmd_use_polling(dev);
  2332. err_eq_table_free:
  2333. mlx4_cleanup_eq_table(dev);
  2334. err_mcg_table_free:
  2335. if (!mlx4_is_slave(dev))
  2336. mlx4_cleanup_mcg_table(dev);
  2337. err_mr_table_free:
  2338. mlx4_cleanup_mr_table(dev);
  2339. err_xrcd_table_free:
  2340. mlx4_cleanup_xrcd_table(dev);
  2341. err_pd_table_free:
  2342. mlx4_cleanup_pd_table(dev);
  2343. err_kar_unmap:
  2344. iounmap(priv->kar);
  2345. err_uar_free:
  2346. mlx4_uar_free(dev, &priv->driver_uar);
  2347. err_uar_table_free:
  2348. mlx4_cleanup_uar_table(dev);
  2349. return err;
  2350. }
  2351. static int mlx4_init_affinity_hint(struct mlx4_dev *dev, int port, int eqn)
  2352. {
  2353. int requested_cpu = 0;
  2354. struct mlx4_priv *priv = mlx4_priv(dev);
  2355. struct mlx4_eq *eq;
  2356. int off = 0;
  2357. int i;
  2358. if (eqn > dev->caps.num_comp_vectors)
  2359. return -EINVAL;
  2360. for (i = 1; i < port; i++)
  2361. off += mlx4_get_eqs_per_port(dev, i);
  2362. requested_cpu = eqn - off - !!(eqn > MLX4_EQ_ASYNC);
  2363. /* Meaning EQs are shared, and this call comes from the second port */
  2364. if (requested_cpu < 0)
  2365. return 0;
  2366. eq = &priv->eq_table.eq[eqn];
  2367. if (!zalloc_cpumask_var(&eq->affinity_mask, GFP_KERNEL))
  2368. return -ENOMEM;
  2369. cpumask_set_cpu(requested_cpu, eq->affinity_mask);
  2370. return 0;
  2371. }
  2372. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  2373. {
  2374. struct mlx4_priv *priv = mlx4_priv(dev);
  2375. struct msix_entry *entries;
  2376. int i;
  2377. int port = 0;
  2378. if (msi_x) {
  2379. int nreq = dev->caps.num_ports * num_online_cpus() + 1;
  2380. nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
  2381. nreq);
  2382. if (nreq > MAX_MSIX)
  2383. nreq = MAX_MSIX;
  2384. entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
  2385. if (!entries)
  2386. goto no_msi;
  2387. for (i = 0; i < nreq; ++i)
  2388. entries[i].entry = i;
  2389. nreq = pci_enable_msix_range(dev->persist->pdev, entries, 2,
  2390. nreq);
  2391. if (nreq < 0 || nreq < MLX4_EQ_ASYNC) {
  2392. kfree(entries);
  2393. goto no_msi;
  2394. }
  2395. /* 1 is reserved for events (asyncrounous EQ) */
  2396. dev->caps.num_comp_vectors = nreq - 1;
  2397. priv->eq_table.eq[MLX4_EQ_ASYNC].irq = entries[0].vector;
  2398. bitmap_zero(priv->eq_table.eq[MLX4_EQ_ASYNC].actv_ports.ports,
  2399. dev->caps.num_ports);
  2400. for (i = 0; i < dev->caps.num_comp_vectors + 1; i++) {
  2401. if (i == MLX4_EQ_ASYNC)
  2402. continue;
  2403. priv->eq_table.eq[i].irq =
  2404. entries[i + 1 - !!(i > MLX4_EQ_ASYNC)].vector;
  2405. if (MLX4_IS_LEGACY_EQ_MODE(dev->caps)) {
  2406. bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
  2407. dev->caps.num_ports);
  2408. /* We don't set affinity hint when there
  2409. * aren't enough EQs
  2410. */
  2411. } else {
  2412. set_bit(port,
  2413. priv->eq_table.eq[i].actv_ports.ports);
  2414. if (mlx4_init_affinity_hint(dev, port + 1, i))
  2415. mlx4_warn(dev, "Couldn't init hint cpumask for EQ %d\n",
  2416. i);
  2417. }
  2418. /* We divide the Eqs evenly between the two ports.
  2419. * (dev->caps.num_comp_vectors / dev->caps.num_ports)
  2420. * refers to the number of Eqs per port
  2421. * (i.e eqs_per_port). Theoretically, we would like to
  2422. * write something like (i + 1) % eqs_per_port == 0.
  2423. * However, since there's an asynchronous Eq, we have
  2424. * to skip over it by comparing this condition to
  2425. * !!((i + 1) > MLX4_EQ_ASYNC).
  2426. */
  2427. if ((dev->caps.num_comp_vectors > dev->caps.num_ports) &&
  2428. ((i + 1) %
  2429. (dev->caps.num_comp_vectors / dev->caps.num_ports)) ==
  2430. !!((i + 1) > MLX4_EQ_ASYNC))
  2431. /* If dev->caps.num_comp_vectors < dev->caps.num_ports,
  2432. * everything is shared anyway.
  2433. */
  2434. port++;
  2435. }
  2436. dev->flags |= MLX4_FLAG_MSI_X;
  2437. kfree(entries);
  2438. return;
  2439. }
  2440. no_msi:
  2441. dev->caps.num_comp_vectors = 1;
  2442. BUG_ON(MLX4_EQ_ASYNC >= 2);
  2443. for (i = 0; i < 2; ++i) {
  2444. priv->eq_table.eq[i].irq = dev->persist->pdev->irq;
  2445. if (i != MLX4_EQ_ASYNC) {
  2446. bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
  2447. dev->caps.num_ports);
  2448. }
  2449. }
  2450. }
  2451. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  2452. {
  2453. struct devlink *devlink = priv_to_devlink(mlx4_priv(dev));
  2454. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  2455. int err;
  2456. err = devlink_port_register(devlink, &info->devlink_port, port);
  2457. if (err)
  2458. return err;
  2459. info->dev = dev;
  2460. info->port = port;
  2461. if (!mlx4_is_slave(dev)) {
  2462. mlx4_init_mac_table(dev, &info->mac_table);
  2463. mlx4_init_vlan_table(dev, &info->vlan_table);
  2464. mlx4_init_roce_gid_table(dev, &info->gid_table);
  2465. info->base_qpn = mlx4_get_base_qpn(dev, port);
  2466. }
  2467. sprintf(info->dev_name, "mlx4_port%d", port);
  2468. info->port_attr.attr.name = info->dev_name;
  2469. if (mlx4_is_mfunc(dev))
  2470. info->port_attr.attr.mode = S_IRUGO;
  2471. else {
  2472. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  2473. info->port_attr.store = set_port_type;
  2474. }
  2475. info->port_attr.show = show_port_type;
  2476. sysfs_attr_init(&info->port_attr.attr);
  2477. err = device_create_file(&dev->persist->pdev->dev, &info->port_attr);
  2478. if (err) {
  2479. mlx4_err(dev, "Failed to create file for port %d\n", port);
  2480. devlink_port_unregister(&info->devlink_port);
  2481. info->port = -1;
  2482. }
  2483. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  2484. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  2485. if (mlx4_is_mfunc(dev))
  2486. info->port_mtu_attr.attr.mode = S_IRUGO;
  2487. else {
  2488. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  2489. info->port_mtu_attr.store = set_port_ib_mtu;
  2490. }
  2491. info->port_mtu_attr.show = show_port_ib_mtu;
  2492. sysfs_attr_init(&info->port_mtu_attr.attr);
  2493. err = device_create_file(&dev->persist->pdev->dev,
  2494. &info->port_mtu_attr);
  2495. if (err) {
  2496. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  2497. device_remove_file(&info->dev->persist->pdev->dev,
  2498. &info->port_attr);
  2499. info->port = -1;
  2500. }
  2501. return err;
  2502. }
  2503. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  2504. {
  2505. if (info->port < 0)
  2506. return;
  2507. device_remove_file(&info->dev->persist->pdev->dev, &info->port_attr);
  2508. device_remove_file(&info->dev->persist->pdev->dev,
  2509. &info->port_mtu_attr);
  2510. #ifdef CONFIG_RFS_ACCEL
  2511. free_irq_cpu_rmap(info->rmap);
  2512. info->rmap = NULL;
  2513. #endif
  2514. }
  2515. static int mlx4_init_steering(struct mlx4_dev *dev)
  2516. {
  2517. struct mlx4_priv *priv = mlx4_priv(dev);
  2518. int num_entries = dev->caps.num_ports;
  2519. int i, j;
  2520. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  2521. if (!priv->steer)
  2522. return -ENOMEM;
  2523. for (i = 0; i < num_entries; i++)
  2524. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  2525. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  2526. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  2527. }
  2528. return 0;
  2529. }
  2530. static void mlx4_clear_steering(struct mlx4_dev *dev)
  2531. {
  2532. struct mlx4_priv *priv = mlx4_priv(dev);
  2533. struct mlx4_steer_index *entry, *tmp_entry;
  2534. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  2535. int num_entries = dev->caps.num_ports;
  2536. int i, j;
  2537. for (i = 0; i < num_entries; i++) {
  2538. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  2539. list_for_each_entry_safe(pqp, tmp_pqp,
  2540. &priv->steer[i].promisc_qps[j],
  2541. list) {
  2542. list_del(&pqp->list);
  2543. kfree(pqp);
  2544. }
  2545. list_for_each_entry_safe(entry, tmp_entry,
  2546. &priv->steer[i].steer_entries[j],
  2547. list) {
  2548. list_del(&entry->list);
  2549. list_for_each_entry_safe(pqp, tmp_pqp,
  2550. &entry->duplicates,
  2551. list) {
  2552. list_del(&pqp->list);
  2553. kfree(pqp);
  2554. }
  2555. kfree(entry);
  2556. }
  2557. }
  2558. }
  2559. kfree(priv->steer);
  2560. }
  2561. static int extended_func_num(struct pci_dev *pdev)
  2562. {
  2563. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  2564. }
  2565. #define MLX4_OWNER_BASE 0x8069c
  2566. #define MLX4_OWNER_SIZE 4
  2567. static int mlx4_get_ownership(struct mlx4_dev *dev)
  2568. {
  2569. void __iomem *owner;
  2570. u32 ret;
  2571. if (pci_channel_offline(dev->persist->pdev))
  2572. return -EIO;
  2573. owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
  2574. MLX4_OWNER_BASE,
  2575. MLX4_OWNER_SIZE);
  2576. if (!owner) {
  2577. mlx4_err(dev, "Failed to obtain ownership bit\n");
  2578. return -ENOMEM;
  2579. }
  2580. ret = readl(owner);
  2581. iounmap(owner);
  2582. return (int) !!ret;
  2583. }
  2584. static void mlx4_free_ownership(struct mlx4_dev *dev)
  2585. {
  2586. void __iomem *owner;
  2587. if (pci_channel_offline(dev->persist->pdev))
  2588. return;
  2589. owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
  2590. MLX4_OWNER_BASE,
  2591. MLX4_OWNER_SIZE);
  2592. if (!owner) {
  2593. mlx4_err(dev, "Failed to obtain ownership bit\n");
  2594. return;
  2595. }
  2596. writel(0, owner);
  2597. msleep(1000);
  2598. iounmap(owner);
  2599. }
  2600. #define SRIOV_VALID_STATE(flags) (!!((flags) & MLX4_FLAG_SRIOV) ==\
  2601. !!((flags) & MLX4_FLAG_MASTER))
  2602. static u64 mlx4_enable_sriov(struct mlx4_dev *dev, struct pci_dev *pdev,
  2603. u8 total_vfs, int existing_vfs, int reset_flow)
  2604. {
  2605. u64 dev_flags = dev->flags;
  2606. int err = 0;
  2607. int fw_enabled_sriov_vfs = min(pci_sriov_get_totalvfs(pdev),
  2608. MLX4_MAX_NUM_VF);
  2609. if (reset_flow) {
  2610. dev->dev_vfs = kcalloc(total_vfs, sizeof(*dev->dev_vfs),
  2611. GFP_KERNEL);
  2612. if (!dev->dev_vfs)
  2613. goto free_mem;
  2614. return dev_flags;
  2615. }
  2616. atomic_inc(&pf_loading);
  2617. if (dev->flags & MLX4_FLAG_SRIOV) {
  2618. if (existing_vfs != total_vfs) {
  2619. mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
  2620. existing_vfs, total_vfs);
  2621. total_vfs = existing_vfs;
  2622. }
  2623. }
  2624. dev->dev_vfs = kzalloc(total_vfs * sizeof(*dev->dev_vfs), GFP_KERNEL);
  2625. if (NULL == dev->dev_vfs) {
  2626. mlx4_err(dev, "Failed to allocate memory for VFs\n");
  2627. goto disable_sriov;
  2628. }
  2629. if (!(dev->flags & MLX4_FLAG_SRIOV)) {
  2630. if (total_vfs > fw_enabled_sriov_vfs) {
  2631. mlx4_err(dev, "requested vfs (%d) > available vfs (%d). Continuing without SR_IOV\n",
  2632. total_vfs, fw_enabled_sriov_vfs);
  2633. err = -ENOMEM;
  2634. goto disable_sriov;
  2635. }
  2636. mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", total_vfs);
  2637. err = pci_enable_sriov(pdev, total_vfs);
  2638. }
  2639. if (err) {
  2640. mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
  2641. err);
  2642. goto disable_sriov;
  2643. } else {
  2644. mlx4_warn(dev, "Running in master mode\n");
  2645. dev_flags |= MLX4_FLAG_SRIOV |
  2646. MLX4_FLAG_MASTER;
  2647. dev_flags &= ~MLX4_FLAG_SLAVE;
  2648. dev->persist->num_vfs = total_vfs;
  2649. }
  2650. return dev_flags;
  2651. disable_sriov:
  2652. atomic_dec(&pf_loading);
  2653. free_mem:
  2654. dev->persist->num_vfs = 0;
  2655. kfree(dev->dev_vfs);
  2656. dev->dev_vfs = NULL;
  2657. return dev_flags & ~MLX4_FLAG_MASTER;
  2658. }
  2659. enum {
  2660. MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64 = -1,
  2661. };
  2662. static int mlx4_check_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  2663. int *nvfs)
  2664. {
  2665. int requested_vfs = nvfs[0] + nvfs[1] + nvfs[2];
  2666. /* Checking for 64 VFs as a limitation of CX2 */
  2667. if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_80_VFS) &&
  2668. requested_vfs >= 64) {
  2669. mlx4_err(dev, "Requested %d VFs, but FW does not support more than 64\n",
  2670. requested_vfs);
  2671. return MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64;
  2672. }
  2673. return 0;
  2674. }
  2675. static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data,
  2676. int total_vfs, int *nvfs, struct mlx4_priv *priv,
  2677. int reset_flow)
  2678. {
  2679. struct mlx4_dev *dev;
  2680. unsigned sum = 0;
  2681. int err;
  2682. int port;
  2683. int i;
  2684. struct mlx4_dev_cap *dev_cap = NULL;
  2685. int existing_vfs = 0;
  2686. dev = &priv->dev;
  2687. INIT_LIST_HEAD(&priv->ctx_list);
  2688. spin_lock_init(&priv->ctx_lock);
  2689. mutex_init(&priv->port_mutex);
  2690. mutex_init(&priv->bond_mutex);
  2691. INIT_LIST_HEAD(&priv->pgdir_list);
  2692. mutex_init(&priv->pgdir_mutex);
  2693. INIT_LIST_HEAD(&priv->bf_list);
  2694. mutex_init(&priv->bf_mutex);
  2695. dev->rev_id = pdev->revision;
  2696. dev->numa_node = dev_to_node(&pdev->dev);
  2697. /* Detect if this device is a virtual function */
  2698. if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
  2699. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  2700. dev->flags |= MLX4_FLAG_SLAVE;
  2701. } else {
  2702. /* We reset the device and enable SRIOV only for physical
  2703. * devices. Try to claim ownership on the device;
  2704. * if already taken, skip -- do not allow multiple PFs */
  2705. err = mlx4_get_ownership(dev);
  2706. if (err) {
  2707. if (err < 0)
  2708. return err;
  2709. else {
  2710. mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
  2711. return -EINVAL;
  2712. }
  2713. }
  2714. atomic_set(&priv->opreq_count, 0);
  2715. INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
  2716. /*
  2717. * Now reset the HCA before we touch the PCI capabilities or
  2718. * attempt a firmware command, since a boot ROM may have left
  2719. * the HCA in an undefined state.
  2720. */
  2721. err = mlx4_reset(dev);
  2722. if (err) {
  2723. mlx4_err(dev, "Failed to reset HCA, aborting\n");
  2724. goto err_sriov;
  2725. }
  2726. if (total_vfs) {
  2727. dev->flags = MLX4_FLAG_MASTER;
  2728. existing_vfs = pci_num_vf(pdev);
  2729. if (existing_vfs)
  2730. dev->flags |= MLX4_FLAG_SRIOV;
  2731. dev->persist->num_vfs = total_vfs;
  2732. }
  2733. }
  2734. /* on load remove any previous indication of internal error,
  2735. * device is up.
  2736. */
  2737. dev->persist->state = MLX4_DEVICE_STATE_UP;
  2738. slave_start:
  2739. err = mlx4_cmd_init(dev);
  2740. if (err) {
  2741. mlx4_err(dev, "Failed to init command interface, aborting\n");
  2742. goto err_sriov;
  2743. }
  2744. /* In slave functions, the communication channel must be initialized
  2745. * before posting commands. Also, init num_slaves before calling
  2746. * mlx4_init_hca */
  2747. if (mlx4_is_mfunc(dev)) {
  2748. if (mlx4_is_master(dev)) {
  2749. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  2750. } else {
  2751. dev->num_slaves = 0;
  2752. err = mlx4_multi_func_init(dev);
  2753. if (err) {
  2754. mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
  2755. goto err_cmd;
  2756. }
  2757. }
  2758. }
  2759. err = mlx4_init_fw(dev);
  2760. if (err) {
  2761. mlx4_err(dev, "Failed to init fw, aborting.\n");
  2762. goto err_mfunc;
  2763. }
  2764. if (mlx4_is_master(dev)) {
  2765. /* when we hit the goto slave_start below, dev_cap already initialized */
  2766. if (!dev_cap) {
  2767. dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
  2768. if (!dev_cap) {
  2769. err = -ENOMEM;
  2770. goto err_fw;
  2771. }
  2772. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  2773. if (err) {
  2774. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  2775. goto err_fw;
  2776. }
  2777. if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
  2778. goto err_fw;
  2779. if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
  2780. u64 dev_flags = mlx4_enable_sriov(dev, pdev,
  2781. total_vfs,
  2782. existing_vfs,
  2783. reset_flow);
  2784. mlx4_close_fw(dev);
  2785. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
  2786. dev->flags = dev_flags;
  2787. if (!SRIOV_VALID_STATE(dev->flags)) {
  2788. mlx4_err(dev, "Invalid SRIOV state\n");
  2789. goto err_sriov;
  2790. }
  2791. err = mlx4_reset(dev);
  2792. if (err) {
  2793. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  2794. goto err_sriov;
  2795. }
  2796. goto slave_start;
  2797. }
  2798. } else {
  2799. /* Legacy mode FW requires SRIOV to be enabled before
  2800. * doing QUERY_DEV_CAP, since max_eq's value is different if
  2801. * SRIOV is enabled.
  2802. */
  2803. memset(dev_cap, 0, sizeof(*dev_cap));
  2804. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  2805. if (err) {
  2806. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  2807. goto err_fw;
  2808. }
  2809. if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
  2810. goto err_fw;
  2811. }
  2812. }
  2813. err = mlx4_init_hca(dev);
  2814. if (err) {
  2815. if (err == -EACCES) {
  2816. /* Not primary Physical function
  2817. * Running in slave mode */
  2818. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
  2819. /* We're not a PF */
  2820. if (dev->flags & MLX4_FLAG_SRIOV) {
  2821. if (!existing_vfs)
  2822. pci_disable_sriov(pdev);
  2823. if (mlx4_is_master(dev) && !reset_flow)
  2824. atomic_dec(&pf_loading);
  2825. dev->flags &= ~MLX4_FLAG_SRIOV;
  2826. }
  2827. if (!mlx4_is_slave(dev))
  2828. mlx4_free_ownership(dev);
  2829. dev->flags |= MLX4_FLAG_SLAVE;
  2830. dev->flags &= ~MLX4_FLAG_MASTER;
  2831. goto slave_start;
  2832. } else
  2833. goto err_fw;
  2834. }
  2835. if (mlx4_is_master(dev) && (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
  2836. u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs,
  2837. existing_vfs, reset_flow);
  2838. if ((dev->flags ^ dev_flags) & (MLX4_FLAG_MASTER | MLX4_FLAG_SLAVE)) {
  2839. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_VHCR);
  2840. dev->flags = dev_flags;
  2841. err = mlx4_cmd_init(dev);
  2842. if (err) {
  2843. /* Only VHCR is cleaned up, so could still
  2844. * send FW commands
  2845. */
  2846. mlx4_err(dev, "Failed to init VHCR command interface, aborting\n");
  2847. goto err_close;
  2848. }
  2849. } else {
  2850. dev->flags = dev_flags;
  2851. }
  2852. if (!SRIOV_VALID_STATE(dev->flags)) {
  2853. mlx4_err(dev, "Invalid SRIOV state\n");
  2854. goto err_close;
  2855. }
  2856. }
  2857. /* check if the device is functioning at its maximum possible speed.
  2858. * No return code for this call, just warn the user in case of PCI
  2859. * express device capabilities are under-satisfied by the bus.
  2860. */
  2861. if (!mlx4_is_slave(dev))
  2862. mlx4_check_pcie_caps(dev);
  2863. /* In master functions, the communication channel must be initialized
  2864. * after obtaining its address from fw */
  2865. if (mlx4_is_master(dev)) {
  2866. if (dev->caps.num_ports < 2 &&
  2867. num_vfs_argc > 1) {
  2868. err = -EINVAL;
  2869. mlx4_err(dev,
  2870. "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n",
  2871. dev->caps.num_ports);
  2872. goto err_close;
  2873. }
  2874. memcpy(dev->persist->nvfs, nvfs, sizeof(dev->persist->nvfs));
  2875. for (i = 0;
  2876. i < sizeof(dev->persist->nvfs)/
  2877. sizeof(dev->persist->nvfs[0]); i++) {
  2878. unsigned j;
  2879. for (j = 0; j < dev->persist->nvfs[i]; ++sum, ++j) {
  2880. dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1;
  2881. dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
  2882. dev->caps.num_ports;
  2883. }
  2884. }
  2885. /* In master functions, the communication channel
  2886. * must be initialized after obtaining its address from fw
  2887. */
  2888. err = mlx4_multi_func_init(dev);
  2889. if (err) {
  2890. mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n");
  2891. goto err_close;
  2892. }
  2893. }
  2894. err = mlx4_alloc_eq_table(dev);
  2895. if (err)
  2896. goto err_master_mfunc;
  2897. bitmap_zero(priv->msix_ctl.pool_bm, MAX_MSIX);
  2898. mutex_init(&priv->msix_ctl.pool_lock);
  2899. mlx4_enable_msi_x(dev);
  2900. if ((mlx4_is_mfunc(dev)) &&
  2901. !(dev->flags & MLX4_FLAG_MSI_X)) {
  2902. err = -ENOSYS;
  2903. mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
  2904. goto err_free_eq;
  2905. }
  2906. if (!mlx4_is_slave(dev)) {
  2907. err = mlx4_init_steering(dev);
  2908. if (err)
  2909. goto err_disable_msix;
  2910. }
  2911. err = mlx4_setup_hca(dev);
  2912. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  2913. !mlx4_is_mfunc(dev)) {
  2914. dev->flags &= ~MLX4_FLAG_MSI_X;
  2915. dev->caps.num_comp_vectors = 1;
  2916. pci_disable_msix(pdev);
  2917. err = mlx4_setup_hca(dev);
  2918. }
  2919. if (err)
  2920. goto err_steer;
  2921. mlx4_init_quotas(dev);
  2922. /* When PF resources are ready arm its comm channel to enable
  2923. * getting commands
  2924. */
  2925. if (mlx4_is_master(dev)) {
  2926. err = mlx4_ARM_COMM_CHANNEL(dev);
  2927. if (err) {
  2928. mlx4_err(dev, " Failed to arm comm channel eq: %x\n",
  2929. err);
  2930. goto err_steer;
  2931. }
  2932. }
  2933. for (port = 1; port <= dev->caps.num_ports; port++) {
  2934. err = mlx4_init_port_info(dev, port);
  2935. if (err)
  2936. goto err_port;
  2937. }
  2938. priv->v2p.port1 = 1;
  2939. priv->v2p.port2 = 2;
  2940. err = mlx4_register_device(dev);
  2941. if (err)
  2942. goto err_port;
  2943. mlx4_request_modules(dev);
  2944. mlx4_sense_init(dev);
  2945. mlx4_start_sense(dev);
  2946. priv->removed = 0;
  2947. if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
  2948. atomic_dec(&pf_loading);
  2949. kfree(dev_cap);
  2950. return 0;
  2951. err_port:
  2952. for (--port; port >= 1; --port)
  2953. mlx4_cleanup_port_info(&priv->port[port]);
  2954. mlx4_cleanup_default_counters(dev);
  2955. if (!mlx4_is_slave(dev))
  2956. mlx4_cleanup_counters_table(dev);
  2957. mlx4_cleanup_qp_table(dev);
  2958. mlx4_cleanup_srq_table(dev);
  2959. mlx4_cleanup_cq_table(dev);
  2960. mlx4_cmd_use_polling(dev);
  2961. mlx4_cleanup_eq_table(dev);
  2962. mlx4_cleanup_mcg_table(dev);
  2963. mlx4_cleanup_mr_table(dev);
  2964. mlx4_cleanup_xrcd_table(dev);
  2965. mlx4_cleanup_pd_table(dev);
  2966. mlx4_cleanup_uar_table(dev);
  2967. err_steer:
  2968. if (!mlx4_is_slave(dev))
  2969. mlx4_clear_steering(dev);
  2970. err_disable_msix:
  2971. if (dev->flags & MLX4_FLAG_MSI_X)
  2972. pci_disable_msix(pdev);
  2973. err_free_eq:
  2974. mlx4_free_eq_table(dev);
  2975. err_master_mfunc:
  2976. if (mlx4_is_master(dev)) {
  2977. mlx4_free_resource_tracker(dev, RES_TR_FREE_STRUCTS_ONLY);
  2978. mlx4_multi_func_cleanup(dev);
  2979. }
  2980. if (mlx4_is_slave(dev)) {
  2981. kfree(dev->caps.qp0_qkey);
  2982. kfree(dev->caps.qp0_tunnel);
  2983. kfree(dev->caps.qp0_proxy);
  2984. kfree(dev->caps.qp1_tunnel);
  2985. kfree(dev->caps.qp1_proxy);
  2986. }
  2987. err_close:
  2988. mlx4_close_hca(dev);
  2989. err_fw:
  2990. mlx4_close_fw(dev);
  2991. err_mfunc:
  2992. if (mlx4_is_slave(dev))
  2993. mlx4_multi_func_cleanup(dev);
  2994. err_cmd:
  2995. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
  2996. err_sriov:
  2997. if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs) {
  2998. pci_disable_sriov(pdev);
  2999. dev->flags &= ~MLX4_FLAG_SRIOV;
  3000. }
  3001. if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
  3002. atomic_dec(&pf_loading);
  3003. kfree(priv->dev.dev_vfs);
  3004. if (!mlx4_is_slave(dev))
  3005. mlx4_free_ownership(dev);
  3006. kfree(dev_cap);
  3007. return err;
  3008. }
  3009. static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data,
  3010. struct mlx4_priv *priv)
  3011. {
  3012. int err;
  3013. int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
  3014. int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
  3015. const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
  3016. {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
  3017. unsigned total_vfs = 0;
  3018. unsigned int i;
  3019. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  3020. err = pci_enable_device(pdev);
  3021. if (err) {
  3022. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  3023. return err;
  3024. }
  3025. /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
  3026. * per port, we must limit the number of VFs to 63 (since their are
  3027. * 128 MACs)
  3028. */
  3029. for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
  3030. total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
  3031. nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
  3032. if (nvfs[i] < 0) {
  3033. dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
  3034. err = -EINVAL;
  3035. goto err_disable_pdev;
  3036. }
  3037. }
  3038. for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
  3039. i++) {
  3040. prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
  3041. if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
  3042. dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
  3043. err = -EINVAL;
  3044. goto err_disable_pdev;
  3045. }
  3046. }
  3047. if (total_vfs > MLX4_MAX_NUM_VF) {
  3048. dev_err(&pdev->dev,
  3049. "Requested more VF's (%d) than allowed by hw (%d)\n",
  3050. total_vfs, MLX4_MAX_NUM_VF);
  3051. err = -EINVAL;
  3052. goto err_disable_pdev;
  3053. }
  3054. for (i = 0; i < MLX4_MAX_PORTS; i++) {
  3055. if (nvfs[i] + nvfs[2] > MLX4_MAX_NUM_VF_P_PORT) {
  3056. dev_err(&pdev->dev,
  3057. "Requested more VF's (%d) for port (%d) than allowed by driver (%d)\n",
  3058. nvfs[i] + nvfs[2], i + 1,
  3059. MLX4_MAX_NUM_VF_P_PORT);
  3060. err = -EINVAL;
  3061. goto err_disable_pdev;
  3062. }
  3063. }
  3064. /* Check for BARs. */
  3065. if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
  3066. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  3067. dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
  3068. pci_dev_data, pci_resource_flags(pdev, 0));
  3069. err = -ENODEV;
  3070. goto err_disable_pdev;
  3071. }
  3072. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  3073. dev_err(&pdev->dev, "Missing UAR, aborting\n");
  3074. err = -ENODEV;
  3075. goto err_disable_pdev;
  3076. }
  3077. err = pci_request_regions(pdev, DRV_NAME);
  3078. if (err) {
  3079. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  3080. goto err_disable_pdev;
  3081. }
  3082. pci_set_master(pdev);
  3083. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  3084. if (err) {
  3085. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
  3086. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3087. if (err) {
  3088. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
  3089. goto err_release_regions;
  3090. }
  3091. }
  3092. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3093. if (err) {
  3094. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
  3095. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3096. if (err) {
  3097. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
  3098. goto err_release_regions;
  3099. }
  3100. }
  3101. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  3102. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  3103. /* Detect if this device is a virtual function */
  3104. if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
  3105. /* When acting as pf, we normally skip vfs unless explicitly
  3106. * requested to probe them.
  3107. */
  3108. if (total_vfs) {
  3109. unsigned vfs_offset = 0;
  3110. for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
  3111. vfs_offset + nvfs[i] < extended_func_num(pdev);
  3112. vfs_offset += nvfs[i], i++)
  3113. ;
  3114. if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
  3115. err = -ENODEV;
  3116. goto err_release_regions;
  3117. }
  3118. if ((extended_func_num(pdev) - vfs_offset)
  3119. > prb_vf[i]) {
  3120. dev_warn(&pdev->dev, "Skipping virtual function:%d\n",
  3121. extended_func_num(pdev));
  3122. err = -ENODEV;
  3123. goto err_release_regions;
  3124. }
  3125. }
  3126. }
  3127. err = mlx4_catas_init(&priv->dev);
  3128. if (err)
  3129. goto err_release_regions;
  3130. err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 0);
  3131. if (err)
  3132. goto err_catas;
  3133. return 0;
  3134. err_catas:
  3135. mlx4_catas_end(&priv->dev);
  3136. err_release_regions:
  3137. pci_release_regions(pdev);
  3138. err_disable_pdev:
  3139. pci_disable_device(pdev);
  3140. pci_set_drvdata(pdev, NULL);
  3141. return err;
  3142. }
  3143. static int mlx4_devlink_port_type_set(struct devlink_port *devlink_port,
  3144. enum devlink_port_type port_type)
  3145. {
  3146. struct mlx4_port_info *info = container_of(devlink_port,
  3147. struct mlx4_port_info,
  3148. devlink_port);
  3149. enum mlx4_port_type mlx4_port_type;
  3150. switch (port_type) {
  3151. case DEVLINK_PORT_TYPE_AUTO:
  3152. mlx4_port_type = MLX4_PORT_TYPE_AUTO;
  3153. break;
  3154. case DEVLINK_PORT_TYPE_ETH:
  3155. mlx4_port_type = MLX4_PORT_TYPE_ETH;
  3156. break;
  3157. case DEVLINK_PORT_TYPE_IB:
  3158. mlx4_port_type = MLX4_PORT_TYPE_IB;
  3159. break;
  3160. default:
  3161. return -EOPNOTSUPP;
  3162. }
  3163. return __set_port_type(info, mlx4_port_type);
  3164. }
  3165. static const struct devlink_ops mlx4_devlink_ops = {
  3166. .port_type_set = mlx4_devlink_port_type_set,
  3167. };
  3168. static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  3169. {
  3170. struct devlink *devlink;
  3171. struct mlx4_priv *priv;
  3172. struct mlx4_dev *dev;
  3173. int ret;
  3174. printk_once(KERN_INFO "%s", mlx4_version);
  3175. devlink = devlink_alloc(&mlx4_devlink_ops, sizeof(*priv));
  3176. if (!devlink)
  3177. return -ENOMEM;
  3178. priv = devlink_priv(devlink);
  3179. dev = &priv->dev;
  3180. dev->persist = kzalloc(sizeof(*dev->persist), GFP_KERNEL);
  3181. if (!dev->persist) {
  3182. ret = -ENOMEM;
  3183. goto err_devlink_free;
  3184. }
  3185. dev->persist->pdev = pdev;
  3186. dev->persist->dev = dev;
  3187. pci_set_drvdata(pdev, dev->persist);
  3188. priv->pci_dev_data = id->driver_data;
  3189. mutex_init(&dev->persist->device_state_mutex);
  3190. mutex_init(&dev->persist->interface_state_mutex);
  3191. ret = devlink_register(devlink, &pdev->dev);
  3192. if (ret)
  3193. goto err_persist_free;
  3194. ret = __mlx4_init_one(pdev, id->driver_data, priv);
  3195. if (ret)
  3196. goto err_devlink_unregister;
  3197. pci_save_state(pdev);
  3198. return 0;
  3199. err_devlink_unregister:
  3200. devlink_unregister(devlink);
  3201. err_persist_free:
  3202. kfree(dev->persist);
  3203. err_devlink_free:
  3204. devlink_free(devlink);
  3205. return ret;
  3206. }
  3207. static void mlx4_clean_dev(struct mlx4_dev *dev)
  3208. {
  3209. struct mlx4_dev_persistent *persist = dev->persist;
  3210. struct mlx4_priv *priv = mlx4_priv(dev);
  3211. unsigned long flags = (dev->flags & RESET_PERSIST_MASK_FLAGS);
  3212. memset(priv, 0, sizeof(*priv));
  3213. priv->dev.persist = persist;
  3214. priv->dev.flags = flags;
  3215. }
  3216. static void mlx4_unload_one(struct pci_dev *pdev)
  3217. {
  3218. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3219. struct mlx4_dev *dev = persist->dev;
  3220. struct mlx4_priv *priv = mlx4_priv(dev);
  3221. int pci_dev_data;
  3222. int p, i;
  3223. if (priv->removed)
  3224. return;
  3225. /* saving current ports type for further use */
  3226. for (i = 0; i < dev->caps.num_ports; i++) {
  3227. dev->persist->curr_port_type[i] = dev->caps.port_type[i + 1];
  3228. dev->persist->curr_port_poss_type[i] = dev->caps.
  3229. possible_type[i + 1];
  3230. }
  3231. pci_dev_data = priv->pci_dev_data;
  3232. mlx4_stop_sense(dev);
  3233. mlx4_unregister_device(dev);
  3234. for (p = 1; p <= dev->caps.num_ports; p++) {
  3235. mlx4_cleanup_port_info(&priv->port[p]);
  3236. mlx4_CLOSE_PORT(dev, p);
  3237. }
  3238. if (mlx4_is_master(dev))
  3239. mlx4_free_resource_tracker(dev,
  3240. RES_TR_FREE_SLAVES_ONLY);
  3241. mlx4_cleanup_default_counters(dev);
  3242. if (!mlx4_is_slave(dev))
  3243. mlx4_cleanup_counters_table(dev);
  3244. mlx4_cleanup_qp_table(dev);
  3245. mlx4_cleanup_srq_table(dev);
  3246. mlx4_cleanup_cq_table(dev);
  3247. mlx4_cmd_use_polling(dev);
  3248. mlx4_cleanup_eq_table(dev);
  3249. mlx4_cleanup_mcg_table(dev);
  3250. mlx4_cleanup_mr_table(dev);
  3251. mlx4_cleanup_xrcd_table(dev);
  3252. mlx4_cleanup_pd_table(dev);
  3253. if (mlx4_is_master(dev))
  3254. mlx4_free_resource_tracker(dev,
  3255. RES_TR_FREE_STRUCTS_ONLY);
  3256. iounmap(priv->kar);
  3257. mlx4_uar_free(dev, &priv->driver_uar);
  3258. mlx4_cleanup_uar_table(dev);
  3259. if (!mlx4_is_slave(dev))
  3260. mlx4_clear_steering(dev);
  3261. mlx4_free_eq_table(dev);
  3262. if (mlx4_is_master(dev))
  3263. mlx4_multi_func_cleanup(dev);
  3264. mlx4_close_hca(dev);
  3265. mlx4_close_fw(dev);
  3266. if (mlx4_is_slave(dev))
  3267. mlx4_multi_func_cleanup(dev);
  3268. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
  3269. if (dev->flags & MLX4_FLAG_MSI_X)
  3270. pci_disable_msix(pdev);
  3271. if (!mlx4_is_slave(dev))
  3272. mlx4_free_ownership(dev);
  3273. kfree(dev->caps.qp0_qkey);
  3274. kfree(dev->caps.qp0_tunnel);
  3275. kfree(dev->caps.qp0_proxy);
  3276. kfree(dev->caps.qp1_tunnel);
  3277. kfree(dev->caps.qp1_proxy);
  3278. kfree(dev->dev_vfs);
  3279. mlx4_clean_dev(dev);
  3280. priv->pci_dev_data = pci_dev_data;
  3281. priv->removed = 1;
  3282. }
  3283. static void mlx4_remove_one(struct pci_dev *pdev)
  3284. {
  3285. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3286. struct mlx4_dev *dev = persist->dev;
  3287. struct mlx4_priv *priv = mlx4_priv(dev);
  3288. struct devlink *devlink = priv_to_devlink(priv);
  3289. int active_vfs = 0;
  3290. mutex_lock(&persist->interface_state_mutex);
  3291. persist->interface_state |= MLX4_INTERFACE_STATE_DELETION;
  3292. mutex_unlock(&persist->interface_state_mutex);
  3293. /* Disabling SR-IOV is not allowed while there are active vf's */
  3294. if (mlx4_is_master(dev) && dev->flags & MLX4_FLAG_SRIOV) {
  3295. active_vfs = mlx4_how_many_lives_vf(dev);
  3296. if (active_vfs) {
  3297. pr_warn("Removing PF when there are active VF's !!\n");
  3298. pr_warn("Will not disable SR-IOV.\n");
  3299. }
  3300. }
  3301. /* device marked to be under deletion running now without the lock
  3302. * letting other tasks to be terminated
  3303. */
  3304. if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
  3305. mlx4_unload_one(pdev);
  3306. else
  3307. mlx4_info(dev, "%s: interface is down\n", __func__);
  3308. mlx4_catas_end(dev);
  3309. if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
  3310. mlx4_warn(dev, "Disabling SR-IOV\n");
  3311. pci_disable_sriov(pdev);
  3312. }
  3313. pci_release_regions(pdev);
  3314. pci_disable_device(pdev);
  3315. devlink_unregister(devlink);
  3316. kfree(dev->persist);
  3317. devlink_free(devlink);
  3318. pci_set_drvdata(pdev, NULL);
  3319. }
  3320. static int restore_current_port_types(struct mlx4_dev *dev,
  3321. enum mlx4_port_type *types,
  3322. enum mlx4_port_type *poss_types)
  3323. {
  3324. struct mlx4_priv *priv = mlx4_priv(dev);
  3325. int err, i;
  3326. mlx4_stop_sense(dev);
  3327. mutex_lock(&priv->port_mutex);
  3328. for (i = 0; i < dev->caps.num_ports; i++)
  3329. dev->caps.possible_type[i + 1] = poss_types[i];
  3330. err = mlx4_change_port_types(dev, types);
  3331. mlx4_start_sense(dev);
  3332. mutex_unlock(&priv->port_mutex);
  3333. return err;
  3334. }
  3335. int mlx4_restart_one(struct pci_dev *pdev)
  3336. {
  3337. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3338. struct mlx4_dev *dev = persist->dev;
  3339. struct mlx4_priv *priv = mlx4_priv(dev);
  3340. int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
  3341. int pci_dev_data, err, total_vfs;
  3342. pci_dev_data = priv->pci_dev_data;
  3343. total_vfs = dev->persist->num_vfs;
  3344. memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
  3345. mlx4_unload_one(pdev);
  3346. err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 1);
  3347. if (err) {
  3348. mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n",
  3349. __func__, pci_name(pdev), err);
  3350. return err;
  3351. }
  3352. err = restore_current_port_types(dev, dev->persist->curr_port_type,
  3353. dev->persist->curr_port_poss_type);
  3354. if (err)
  3355. mlx4_err(dev, "could not restore original port types (%d)\n",
  3356. err);
  3357. return err;
  3358. }
  3359. static const struct pci_device_id mlx4_pci_table[] = {
  3360. /* MT25408 "Hermon" SDR */
  3361. { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3362. /* MT25408 "Hermon" DDR */
  3363. { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3364. /* MT25408 "Hermon" QDR */
  3365. { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3366. /* MT25408 "Hermon" DDR PCIe gen2 */
  3367. { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3368. /* MT25408 "Hermon" QDR PCIe gen2 */
  3369. { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3370. /* MT25408 "Hermon" EN 10GigE */
  3371. { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3372. /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  3373. { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3374. /* MT25458 ConnectX EN 10GBASE-T 10GigE */
  3375. { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3376. /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
  3377. { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3378. /* MT26468 ConnectX EN 10GigE PCIe gen2*/
  3379. { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3380. /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
  3381. { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3382. /* MT26478 ConnectX2 40GigE PCIe gen2 */
  3383. { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  3384. /* MT25400 Family [ConnectX-2 Virtual Function] */
  3385. { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
  3386. /* MT27500 Family [ConnectX-3] */
  3387. { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
  3388. /* MT27500 Family [ConnectX-3 Virtual Function] */
  3389. { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
  3390. { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
  3391. { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
  3392. { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
  3393. { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
  3394. { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
  3395. { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
  3396. { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
  3397. { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
  3398. { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
  3399. { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
  3400. { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
  3401. { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
  3402. { 0, }
  3403. };
  3404. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  3405. static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
  3406. pci_channel_state_t state)
  3407. {
  3408. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3409. mlx4_err(persist->dev, "mlx4_pci_err_detected was called\n");
  3410. mlx4_enter_error_state(persist);
  3411. mutex_lock(&persist->interface_state_mutex);
  3412. if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
  3413. mlx4_unload_one(pdev);
  3414. mutex_unlock(&persist->interface_state_mutex);
  3415. if (state == pci_channel_io_perm_failure)
  3416. return PCI_ERS_RESULT_DISCONNECT;
  3417. pci_disable_device(pdev);
  3418. return PCI_ERS_RESULT_NEED_RESET;
  3419. }
  3420. static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
  3421. {
  3422. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3423. struct mlx4_dev *dev = persist->dev;
  3424. struct mlx4_priv *priv = mlx4_priv(dev);
  3425. int ret;
  3426. int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
  3427. int total_vfs;
  3428. mlx4_err(dev, "mlx4_pci_slot_reset was called\n");
  3429. ret = pci_enable_device(pdev);
  3430. if (ret) {
  3431. mlx4_err(dev, "Can not re-enable device, ret=%d\n", ret);
  3432. return PCI_ERS_RESULT_DISCONNECT;
  3433. }
  3434. pci_set_master(pdev);
  3435. pci_restore_state(pdev);
  3436. pci_save_state(pdev);
  3437. total_vfs = dev->persist->num_vfs;
  3438. memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
  3439. mutex_lock(&persist->interface_state_mutex);
  3440. if (!(persist->interface_state & MLX4_INTERFACE_STATE_UP)) {
  3441. ret = mlx4_load_one(pdev, priv->pci_dev_data, total_vfs, nvfs,
  3442. priv, 1);
  3443. if (ret) {
  3444. mlx4_err(dev, "%s: mlx4_load_one failed, ret=%d\n",
  3445. __func__, ret);
  3446. goto end;
  3447. }
  3448. ret = restore_current_port_types(dev, dev->persist->
  3449. curr_port_type, dev->persist->
  3450. curr_port_poss_type);
  3451. if (ret)
  3452. mlx4_err(dev, "could not restore original port types (%d)\n", ret);
  3453. }
  3454. end:
  3455. mutex_unlock(&persist->interface_state_mutex);
  3456. return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
  3457. }
  3458. static void mlx4_shutdown(struct pci_dev *pdev)
  3459. {
  3460. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3461. mlx4_info(persist->dev, "mlx4_shutdown was called\n");
  3462. mutex_lock(&persist->interface_state_mutex);
  3463. if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
  3464. mlx4_unload_one(pdev);
  3465. mutex_unlock(&persist->interface_state_mutex);
  3466. }
  3467. static const struct pci_error_handlers mlx4_err_handler = {
  3468. .error_detected = mlx4_pci_err_detected,
  3469. .slot_reset = mlx4_pci_slot_reset,
  3470. };
  3471. static struct pci_driver mlx4_driver = {
  3472. .name = DRV_NAME,
  3473. .id_table = mlx4_pci_table,
  3474. .probe = mlx4_init_one,
  3475. .shutdown = mlx4_shutdown,
  3476. .remove = mlx4_remove_one,
  3477. .err_handler = &mlx4_err_handler,
  3478. };
  3479. static int __init mlx4_verify_params(void)
  3480. {
  3481. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  3482. pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
  3483. return -1;
  3484. }
  3485. if (log_num_vlan != 0)
  3486. pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  3487. MLX4_LOG_NUM_VLANS);
  3488. if (use_prio != 0)
  3489. pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
  3490. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  3491. pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
  3492. log_mtts_per_seg);
  3493. return -1;
  3494. }
  3495. /* Check if module param for ports type has legal combination */
  3496. if (port_type_array[0] == false && port_type_array[1] == true) {
  3497. pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  3498. port_type_array[0] = true;
  3499. }
  3500. if (mlx4_log_num_mgm_entry_size < -7 ||
  3501. (mlx4_log_num_mgm_entry_size > 0 &&
  3502. (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
  3503. mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE))) {
  3504. pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-7..0 or %d..%d)\n",
  3505. mlx4_log_num_mgm_entry_size,
  3506. MLX4_MIN_MGM_LOG_ENTRY_SIZE,
  3507. MLX4_MAX_MGM_LOG_ENTRY_SIZE);
  3508. return -1;
  3509. }
  3510. return 0;
  3511. }
  3512. static int __init mlx4_init(void)
  3513. {
  3514. int ret;
  3515. if (mlx4_verify_params())
  3516. return -EINVAL;
  3517. mlx4_wq = create_singlethread_workqueue("mlx4");
  3518. if (!mlx4_wq)
  3519. return -ENOMEM;
  3520. ret = pci_register_driver(&mlx4_driver);
  3521. if (ret < 0)
  3522. destroy_workqueue(mlx4_wq);
  3523. return ret < 0 ? ret : 0;
  3524. }
  3525. static void __exit mlx4_cleanup(void)
  3526. {
  3527. pci_unregister_driver(&mlx4_driver);
  3528. destroy_workqueue(mlx4_wq);
  3529. }
  3530. module_init(mlx4_init);
  3531. module_exit(mlx4_cleanup);