eq.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572
  1. /*
  2. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/interrupt.h>
  34. #include <linux/slab.h>
  35. #include <linux/export.h>
  36. #include <linux/mm.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/mlx4/cmd.h>
  39. #include <linux/cpu_rmap.h>
  40. #include "mlx4.h"
  41. #include "fw.h"
  42. enum {
  43. MLX4_IRQNAME_SIZE = 32
  44. };
  45. enum {
  46. MLX4_NUM_ASYNC_EQE = 0x100,
  47. MLX4_NUM_SPARE_EQE = 0x80,
  48. MLX4_EQ_ENTRY_SIZE = 0x20
  49. };
  50. #define MLX4_EQ_STATUS_OK ( 0 << 28)
  51. #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
  52. #define MLX4_EQ_OWNER_SW ( 0 << 24)
  53. #define MLX4_EQ_OWNER_HW ( 1 << 24)
  54. #define MLX4_EQ_FLAG_EC ( 1 << 18)
  55. #define MLX4_EQ_FLAG_OI ( 1 << 17)
  56. #define MLX4_EQ_STATE_ARMED ( 9 << 8)
  57. #define MLX4_EQ_STATE_FIRED (10 << 8)
  58. #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
  59. #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
  60. (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
  61. (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
  62. (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
  63. (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
  64. (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
  65. (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
  66. (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  67. (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  68. (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
  69. (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
  70. (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  71. (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  72. (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
  73. (1ull << MLX4_EVENT_TYPE_CMD) | \
  74. (1ull << MLX4_EVENT_TYPE_OP_REQUIRED) | \
  75. (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
  76. (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
  77. (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
  78. static u64 get_async_ev_mask(struct mlx4_dev *dev)
  79. {
  80. u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
  81. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
  82. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
  83. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT)
  84. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT);
  85. return async_ev_mask;
  86. }
  87. static void eq_set_ci(struct mlx4_eq *eq, int req_not)
  88. {
  89. __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
  90. req_not << 31),
  91. eq->doorbell);
  92. /* We still want ordering, just not swabbing, so add a barrier */
  93. mb();
  94. }
  95. static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry, u8 eqe_factor,
  96. u8 eqe_size)
  97. {
  98. /* (entry & (eq->nent - 1)) gives us a cyclic array */
  99. unsigned long offset = (entry & (eq->nent - 1)) * eqe_size;
  100. /* CX3 is capable of extending the EQE from 32 to 64 bytes with
  101. * strides of 64B,128B and 256B.
  102. * When 64B EQE is used, the first (in the lower addresses)
  103. * 32 bytes in the 64 byte EQE are reserved and the next 32 bytes
  104. * contain the legacy EQE information.
  105. * In all other cases, the first 32B contains the legacy EQE info.
  106. */
  107. return eq->page_list[offset / PAGE_SIZE].buf + (offset + (eqe_factor ? MLX4_EQ_ENTRY_SIZE : 0)) % PAGE_SIZE;
  108. }
  109. static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq, u8 eqe_factor, u8 size)
  110. {
  111. struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index, eqe_factor, size);
  112. return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
  113. }
  114. static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
  115. {
  116. struct mlx4_eqe *eqe =
  117. &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
  118. return (!!(eqe->owner & 0x80) ^
  119. !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
  120. eqe : NULL;
  121. }
  122. void mlx4_gen_slave_eqe(struct work_struct *work)
  123. {
  124. struct mlx4_mfunc_master_ctx *master =
  125. container_of(work, struct mlx4_mfunc_master_ctx,
  126. slave_event_work);
  127. struct mlx4_mfunc *mfunc =
  128. container_of(master, struct mlx4_mfunc, master);
  129. struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
  130. struct mlx4_dev *dev = &priv->dev;
  131. struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
  132. struct mlx4_eqe *eqe;
  133. u8 slave;
  134. int i, phys_port, slave_port;
  135. for (eqe = next_slave_event_eqe(slave_eq); eqe;
  136. eqe = next_slave_event_eqe(slave_eq)) {
  137. slave = eqe->slave_id;
  138. if (eqe->type == MLX4_EVENT_TYPE_PORT_CHANGE &&
  139. eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN &&
  140. mlx4_is_bonded(dev)) {
  141. struct mlx4_port_cap port_cap;
  142. if (!mlx4_QUERY_PORT(dev, 1, &port_cap) && port_cap.link_state)
  143. goto consume;
  144. if (!mlx4_QUERY_PORT(dev, 2, &port_cap) && port_cap.link_state)
  145. goto consume;
  146. }
  147. /* All active slaves need to receive the event */
  148. if (slave == ALL_SLAVES) {
  149. for (i = 0; i <= dev->persist->num_vfs; i++) {
  150. phys_port = 0;
  151. if (eqe->type == MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT &&
  152. eqe->subtype == MLX4_DEV_PMC_SUBTYPE_PORT_INFO) {
  153. phys_port = eqe->event.port_mgmt_change.port;
  154. slave_port = mlx4_phys_to_slave_port(dev, i, phys_port);
  155. if (slave_port < 0) /* VF doesn't have this port */
  156. continue;
  157. eqe->event.port_mgmt_change.port = slave_port;
  158. }
  159. if (mlx4_GEN_EQE(dev, i, eqe))
  160. mlx4_warn(dev, "Failed to generate event for slave %d\n",
  161. i);
  162. if (phys_port)
  163. eqe->event.port_mgmt_change.port = phys_port;
  164. }
  165. } else {
  166. if (mlx4_GEN_EQE(dev, slave, eqe))
  167. mlx4_warn(dev, "Failed to generate event for slave %d\n",
  168. slave);
  169. }
  170. consume:
  171. ++slave_eq->cons;
  172. }
  173. }
  174. static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
  175. {
  176. struct mlx4_priv *priv = mlx4_priv(dev);
  177. struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
  178. struct mlx4_eqe *s_eqe;
  179. unsigned long flags;
  180. spin_lock_irqsave(&slave_eq->event_lock, flags);
  181. s_eqe = &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
  182. if ((!!(s_eqe->owner & 0x80)) ^
  183. (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
  184. mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. No free EQE on slave events queue\n",
  185. slave);
  186. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  187. return;
  188. }
  189. memcpy(s_eqe, eqe, sizeof(struct mlx4_eqe) - 1);
  190. s_eqe->slave_id = slave;
  191. /* ensure all information is written before setting the ownersip bit */
  192. dma_wmb();
  193. s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
  194. ++slave_eq->prod;
  195. queue_work(priv->mfunc.master.comm_wq,
  196. &priv->mfunc.master.slave_event_work);
  197. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  198. }
  199. static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
  200. struct mlx4_eqe *eqe)
  201. {
  202. struct mlx4_priv *priv = mlx4_priv(dev);
  203. if (slave < 0 || slave > dev->persist->num_vfs ||
  204. slave == dev->caps.function ||
  205. !priv->mfunc.master.slave_state[slave].active)
  206. return;
  207. slave_event(dev, slave, eqe);
  208. }
  209. #if defined(CONFIG_SMP)
  210. static void mlx4_set_eq_affinity_hint(struct mlx4_priv *priv, int vec)
  211. {
  212. int hint_err;
  213. struct mlx4_dev *dev = &priv->dev;
  214. struct mlx4_eq *eq = &priv->eq_table.eq[vec];
  215. if (!eq->affinity_mask || cpumask_empty(eq->affinity_mask))
  216. return;
  217. hint_err = irq_set_affinity_hint(eq->irq, eq->affinity_mask);
  218. if (hint_err)
  219. mlx4_warn(dev, "irq_set_affinity_hint failed, err %d\n", hint_err);
  220. }
  221. #endif
  222. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
  223. {
  224. struct mlx4_eqe eqe;
  225. struct mlx4_priv *priv = mlx4_priv(dev);
  226. struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
  227. if (!s_slave->active)
  228. return 0;
  229. memset(&eqe, 0, sizeof eqe);
  230. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  231. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
  232. eqe.event.port_mgmt_change.port = mlx4_phys_to_slave_port(dev, slave, port);
  233. return mlx4_GEN_EQE(dev, slave, &eqe);
  234. }
  235. EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
  236. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
  237. {
  238. struct mlx4_eqe eqe;
  239. /*don't send if we don't have the that slave */
  240. if (dev->persist->num_vfs < slave)
  241. return 0;
  242. memset(&eqe, 0, sizeof eqe);
  243. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  244. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
  245. eqe.event.port_mgmt_change.port = mlx4_phys_to_slave_port(dev, slave, port);
  246. return mlx4_GEN_EQE(dev, slave, &eqe);
  247. }
  248. EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
  249. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
  250. u8 port_subtype_change)
  251. {
  252. struct mlx4_eqe eqe;
  253. u8 slave_port = mlx4_phys_to_slave_port(dev, slave, port);
  254. /*don't send if we don't have the that slave */
  255. if (dev->persist->num_vfs < slave)
  256. return 0;
  257. memset(&eqe, 0, sizeof eqe);
  258. eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
  259. eqe.subtype = port_subtype_change;
  260. eqe.event.port_change.port = cpu_to_be32(slave_port << 28);
  261. mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
  262. port_subtype_change, slave, port);
  263. return mlx4_GEN_EQE(dev, slave, &eqe);
  264. }
  265. EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
  266. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
  267. {
  268. struct mlx4_priv *priv = mlx4_priv(dev);
  269. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  270. struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
  271. if (slave >= dev->num_slaves || port > dev->caps.num_ports ||
  272. port <= 0 || !test_bit(port - 1, actv_ports.ports)) {
  273. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  274. __func__, slave, port);
  275. return SLAVE_PORT_DOWN;
  276. }
  277. return s_state[slave].port_state[port];
  278. }
  279. EXPORT_SYMBOL(mlx4_get_slave_port_state);
  280. static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
  281. enum slave_port_state state)
  282. {
  283. struct mlx4_priv *priv = mlx4_priv(dev);
  284. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  285. struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
  286. if (slave >= dev->num_slaves || port > dev->caps.num_ports ||
  287. port <= 0 || !test_bit(port - 1, actv_ports.ports)) {
  288. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  289. __func__, slave, port);
  290. return -1;
  291. }
  292. s_state[slave].port_state[port] = state;
  293. return 0;
  294. }
  295. static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
  296. {
  297. int i;
  298. enum slave_port_gen_event gen_event;
  299. struct mlx4_slaves_pport slaves_pport = mlx4_phys_to_slaves_pport(dev,
  300. port);
  301. for (i = 0; i < dev->persist->num_vfs + 1; i++)
  302. if (test_bit(i, slaves_pport.slaves))
  303. set_and_calc_slave_port_state(dev, i, port,
  304. event, &gen_event);
  305. }
  306. /**************************************************************************
  307. The function get as input the new event to that port,
  308. and according to the prev state change the slave's port state.
  309. The events are:
  310. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  311. MLX4_PORT_STATE_DEV_EVENT_PORT_UP
  312. MLX4_PORT_STATE_IB_EVENT_GID_VALID
  313. MLX4_PORT_STATE_IB_EVENT_GID_INVALID
  314. ***************************************************************************/
  315. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
  316. u8 port, int event,
  317. enum slave_port_gen_event *gen_event)
  318. {
  319. struct mlx4_priv *priv = mlx4_priv(dev);
  320. struct mlx4_slave_state *ctx = NULL;
  321. unsigned long flags;
  322. int ret = -1;
  323. struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
  324. enum slave_port_state cur_state =
  325. mlx4_get_slave_port_state(dev, slave, port);
  326. *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
  327. if (slave >= dev->num_slaves || port > dev->caps.num_ports ||
  328. port <= 0 || !test_bit(port - 1, actv_ports.ports)) {
  329. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  330. __func__, slave, port);
  331. return ret;
  332. }
  333. ctx = &priv->mfunc.master.slave_state[slave];
  334. spin_lock_irqsave(&ctx->lock, flags);
  335. switch (cur_state) {
  336. case SLAVE_PORT_DOWN:
  337. if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
  338. mlx4_set_slave_port_state(dev, slave, port,
  339. SLAVE_PENDING_UP);
  340. break;
  341. case SLAVE_PENDING_UP:
  342. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
  343. mlx4_set_slave_port_state(dev, slave, port,
  344. SLAVE_PORT_DOWN);
  345. else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
  346. mlx4_set_slave_port_state(dev, slave, port,
  347. SLAVE_PORT_UP);
  348. *gen_event = SLAVE_PORT_GEN_EVENT_UP;
  349. }
  350. break;
  351. case SLAVE_PORT_UP:
  352. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
  353. mlx4_set_slave_port_state(dev, slave, port,
  354. SLAVE_PORT_DOWN);
  355. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  356. } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
  357. event) {
  358. mlx4_set_slave_port_state(dev, slave, port,
  359. SLAVE_PENDING_UP);
  360. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  361. }
  362. break;
  363. default:
  364. pr_err("%s: BUG!!! UNKNOWN state: slave:%d, port:%d\n",
  365. __func__, slave, port);
  366. goto out;
  367. }
  368. ret = mlx4_get_slave_port_state(dev, slave, port);
  369. out:
  370. spin_unlock_irqrestore(&ctx->lock, flags);
  371. return ret;
  372. }
  373. EXPORT_SYMBOL(set_and_calc_slave_port_state);
  374. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
  375. {
  376. struct mlx4_eqe eqe;
  377. memset(&eqe, 0, sizeof eqe);
  378. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  379. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
  380. eqe.event.port_mgmt_change.port = port;
  381. eqe.event.port_mgmt_change.params.port_info.changed_attr =
  382. cpu_to_be32((u32) attr);
  383. slave_event(dev, ALL_SLAVES, &eqe);
  384. return 0;
  385. }
  386. EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
  387. void mlx4_master_handle_slave_flr(struct work_struct *work)
  388. {
  389. struct mlx4_mfunc_master_ctx *master =
  390. container_of(work, struct mlx4_mfunc_master_ctx,
  391. slave_flr_event_work);
  392. struct mlx4_mfunc *mfunc =
  393. container_of(master, struct mlx4_mfunc, master);
  394. struct mlx4_priv *priv =
  395. container_of(mfunc, struct mlx4_priv, mfunc);
  396. struct mlx4_dev *dev = &priv->dev;
  397. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  398. int i;
  399. int err;
  400. unsigned long flags;
  401. mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
  402. for (i = 0 ; i < dev->num_slaves; i++) {
  403. if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
  404. mlx4_dbg(dev, "mlx4_handle_slave_flr: clean slave: %d\n",
  405. i);
  406. /* In case of 'Reset flow' FLR can be generated for
  407. * a slave before mlx4_load_one is done.
  408. * make sure interface is up before trying to delete
  409. * slave resources which weren't allocated yet.
  410. */
  411. if (dev->persist->interface_state &
  412. MLX4_INTERFACE_STATE_UP)
  413. mlx4_delete_all_resources_for_slave(dev, i);
  414. /*return the slave to running mode*/
  415. spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
  416. slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
  417. slave_state[i].is_slave_going_down = 0;
  418. spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
  419. /*notify the FW:*/
  420. err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
  421. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  422. if (err)
  423. mlx4_warn(dev, "Failed to notify FW on FLR done (slave:%d)\n",
  424. i);
  425. }
  426. }
  427. }
  428. static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
  429. {
  430. struct mlx4_priv *priv = mlx4_priv(dev);
  431. struct mlx4_eqe *eqe;
  432. int cqn = -1;
  433. int eqes_found = 0;
  434. int set_ci = 0;
  435. int port;
  436. int slave = 0;
  437. int ret;
  438. u32 flr_slave;
  439. u8 update_slave_state;
  440. int i;
  441. enum slave_port_gen_event gen_event;
  442. unsigned long flags;
  443. struct mlx4_vport_state *s_info;
  444. int eqe_size = dev->caps.eqe_size;
  445. while ((eqe = next_eqe_sw(eq, dev->caps.eqe_factor, eqe_size))) {
  446. /*
  447. * Make sure we read EQ entry contents after we've
  448. * checked the ownership bit.
  449. */
  450. dma_rmb();
  451. switch (eqe->type) {
  452. case MLX4_EVENT_TYPE_COMP:
  453. cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  454. mlx4_cq_completion(dev, cqn);
  455. break;
  456. case MLX4_EVENT_TYPE_PATH_MIG:
  457. case MLX4_EVENT_TYPE_COMM_EST:
  458. case MLX4_EVENT_TYPE_SQ_DRAINED:
  459. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  460. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  461. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  462. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  463. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  464. mlx4_dbg(dev, "event %d arrived\n", eqe->type);
  465. if (mlx4_is_master(dev)) {
  466. /* forward only to slave owning the QP */
  467. ret = mlx4_get_slave_from_resource_id(dev,
  468. RES_QP,
  469. be32_to_cpu(eqe->event.qp.qpn)
  470. & 0xffffff, &slave);
  471. if (ret && ret != -ENOENT) {
  472. mlx4_dbg(dev, "QP event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
  473. eqe->type, eqe->subtype,
  474. eq->eqn, eq->cons_index, ret);
  475. break;
  476. }
  477. if (!ret && slave != dev->caps.function) {
  478. mlx4_slave_event(dev, slave, eqe);
  479. break;
  480. }
  481. }
  482. mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
  483. 0xffffff, eqe->type);
  484. break;
  485. case MLX4_EVENT_TYPE_SRQ_LIMIT:
  486. mlx4_dbg(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
  487. __func__);
  488. case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
  489. if (mlx4_is_master(dev)) {
  490. /* forward only to slave owning the SRQ */
  491. ret = mlx4_get_slave_from_resource_id(dev,
  492. RES_SRQ,
  493. be32_to_cpu(eqe->event.srq.srqn)
  494. & 0xffffff,
  495. &slave);
  496. if (ret && ret != -ENOENT) {
  497. mlx4_warn(dev, "SRQ event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
  498. eqe->type, eqe->subtype,
  499. eq->eqn, eq->cons_index, ret);
  500. break;
  501. }
  502. mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x, event: %02x(%02x)\n",
  503. __func__, slave,
  504. be32_to_cpu(eqe->event.srq.srqn),
  505. eqe->type, eqe->subtype);
  506. if (!ret && slave != dev->caps.function) {
  507. mlx4_warn(dev, "%s: sending event %02x(%02x) to slave:%d\n",
  508. __func__, eqe->type,
  509. eqe->subtype, slave);
  510. mlx4_slave_event(dev, slave, eqe);
  511. break;
  512. }
  513. }
  514. mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
  515. 0xffffff, eqe->type);
  516. break;
  517. case MLX4_EVENT_TYPE_CMD:
  518. mlx4_cmd_event(dev,
  519. be16_to_cpu(eqe->event.cmd.token),
  520. eqe->event.cmd.status,
  521. be64_to_cpu(eqe->event.cmd.out_param));
  522. break;
  523. case MLX4_EVENT_TYPE_PORT_CHANGE: {
  524. struct mlx4_slaves_pport slaves_port;
  525. port = be32_to_cpu(eqe->event.port_change.port) >> 28;
  526. slaves_port = mlx4_phys_to_slaves_pport(dev, port);
  527. if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
  528. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
  529. port);
  530. mlx4_priv(dev)->sense.do_sense_port[port] = 1;
  531. if (!mlx4_is_master(dev))
  532. break;
  533. for (i = 0; i < dev->persist->num_vfs + 1;
  534. i++) {
  535. int reported_port = mlx4_is_bonded(dev) ? 1 : mlx4_phys_to_slave_port(dev, i, port);
  536. if (!test_bit(i, slaves_port.slaves) && !mlx4_is_bonded(dev))
  537. continue;
  538. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
  539. if (i == mlx4_master_func_num(dev))
  540. continue;
  541. mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN to slave: %d, port:%d\n",
  542. __func__, i, port);
  543. s_info = &priv->mfunc.master.vf_oper[i].vport[port].state;
  544. if (IFLA_VF_LINK_STATE_AUTO == s_info->link_state) {
  545. eqe->event.port_change.port =
  546. cpu_to_be32(
  547. (be32_to_cpu(eqe->event.port_change.port) & 0xFFFFFFF)
  548. | (reported_port << 28));
  549. mlx4_slave_event(dev, i, eqe);
  550. }
  551. } else { /* IB port */
  552. set_and_calc_slave_port_state(dev, i, port,
  553. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  554. &gen_event);
  555. /*we can be in pending state, then do not send port_down event*/
  556. if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
  557. if (i == mlx4_master_func_num(dev))
  558. continue;
  559. eqe->event.port_change.port =
  560. cpu_to_be32(
  561. (be32_to_cpu(eqe->event.port_change.port) & 0xFFFFFFF)
  562. | (mlx4_phys_to_slave_port(dev, i, port) << 28));
  563. mlx4_slave_event(dev, i, eqe);
  564. }
  565. }
  566. }
  567. } else {
  568. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
  569. mlx4_priv(dev)->sense.do_sense_port[port] = 0;
  570. if (!mlx4_is_master(dev))
  571. break;
  572. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  573. for (i = 0;
  574. i < dev->persist->num_vfs + 1;
  575. i++) {
  576. int reported_port = mlx4_is_bonded(dev) ? 1 : mlx4_phys_to_slave_port(dev, i, port);
  577. if (!test_bit(i, slaves_port.slaves) && !mlx4_is_bonded(dev))
  578. continue;
  579. if (i == mlx4_master_func_num(dev))
  580. continue;
  581. s_info = &priv->mfunc.master.vf_oper[i].vport[port].state;
  582. if (IFLA_VF_LINK_STATE_AUTO == s_info->link_state) {
  583. eqe->event.port_change.port =
  584. cpu_to_be32(
  585. (be32_to_cpu(eqe->event.port_change.port) & 0xFFFFFFF)
  586. | (reported_port << 28));
  587. mlx4_slave_event(dev, i, eqe);
  588. }
  589. }
  590. else /* IB port */
  591. /* port-up event will be sent to a slave when the
  592. * slave's alias-guid is set. This is done in alias_GUID.c
  593. */
  594. set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
  595. }
  596. break;
  597. }
  598. case MLX4_EVENT_TYPE_CQ_ERROR:
  599. mlx4_warn(dev, "CQ %s on CQN %06x\n",
  600. eqe->event.cq_err.syndrome == 1 ?
  601. "overrun" : "access violation",
  602. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  603. if (mlx4_is_master(dev)) {
  604. ret = mlx4_get_slave_from_resource_id(dev,
  605. RES_CQ,
  606. be32_to_cpu(eqe->event.cq_err.cqn)
  607. & 0xffffff, &slave);
  608. if (ret && ret != -ENOENT) {
  609. mlx4_dbg(dev, "CQ event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
  610. eqe->type, eqe->subtype,
  611. eq->eqn, eq->cons_index, ret);
  612. break;
  613. }
  614. if (!ret && slave != dev->caps.function) {
  615. mlx4_slave_event(dev, slave, eqe);
  616. break;
  617. }
  618. }
  619. mlx4_cq_event(dev,
  620. be32_to_cpu(eqe->event.cq_err.cqn)
  621. & 0xffffff,
  622. eqe->type);
  623. break;
  624. case MLX4_EVENT_TYPE_EQ_OVERFLOW:
  625. mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  626. break;
  627. case MLX4_EVENT_TYPE_OP_REQUIRED:
  628. atomic_inc(&priv->opreq_count);
  629. /* FW commands can't be executed from interrupt context
  630. * working in deferred task
  631. */
  632. queue_work(mlx4_wq, &priv->opreq_task);
  633. break;
  634. case MLX4_EVENT_TYPE_COMM_CHANNEL:
  635. if (!mlx4_is_master(dev)) {
  636. mlx4_warn(dev, "Received comm channel event for non master device\n");
  637. break;
  638. }
  639. memcpy(&priv->mfunc.master.comm_arm_bit_vector,
  640. eqe->event.comm_channel_arm.bit_vec,
  641. sizeof eqe->event.comm_channel_arm.bit_vec);
  642. queue_work(priv->mfunc.master.comm_wq,
  643. &priv->mfunc.master.comm_work);
  644. break;
  645. case MLX4_EVENT_TYPE_FLR_EVENT:
  646. flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
  647. if (!mlx4_is_master(dev)) {
  648. mlx4_warn(dev, "Non-master function received FLR event\n");
  649. break;
  650. }
  651. mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
  652. if (flr_slave >= dev->num_slaves) {
  653. mlx4_warn(dev,
  654. "Got FLR for unknown function: %d\n",
  655. flr_slave);
  656. update_slave_state = 0;
  657. } else
  658. update_slave_state = 1;
  659. spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
  660. if (update_slave_state) {
  661. priv->mfunc.master.slave_state[flr_slave].active = false;
  662. priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
  663. priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
  664. }
  665. spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
  666. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN,
  667. flr_slave);
  668. queue_work(priv->mfunc.master.comm_wq,
  669. &priv->mfunc.master.slave_flr_event_work);
  670. break;
  671. case MLX4_EVENT_TYPE_FATAL_WARNING:
  672. if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
  673. if (mlx4_is_master(dev))
  674. for (i = 0; i < dev->num_slaves; i++) {
  675. mlx4_dbg(dev, "%s: Sending MLX4_FATAL_WARNING_SUBTYPE_WARMING to slave: %d\n",
  676. __func__, i);
  677. if (i == dev->caps.function)
  678. continue;
  679. mlx4_slave_event(dev, i, eqe);
  680. }
  681. mlx4_err(dev, "Temperature Threshold was reached! Threshold: %d celsius degrees; Current Temperature: %d\n",
  682. be16_to_cpu(eqe->event.warming.warning_threshold),
  683. be16_to_cpu(eqe->event.warming.current_temperature));
  684. } else
  685. mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), subtype %02x on EQ %d at index %u. owner=%x, nent=0x%x, slave=%x, ownership=%s\n",
  686. eqe->type, eqe->subtype, eq->eqn,
  687. eq->cons_index, eqe->owner, eq->nent,
  688. eqe->slave_id,
  689. !!(eqe->owner & 0x80) ^
  690. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  691. break;
  692. case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
  693. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
  694. (unsigned long) eqe);
  695. break;
  696. case MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT:
  697. switch (eqe->subtype) {
  698. case MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE:
  699. mlx4_warn(dev, "Bad cable detected on port %u\n",
  700. eqe->event.bad_cable.port);
  701. break;
  702. case MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE:
  703. mlx4_warn(dev, "Unsupported cable detected\n");
  704. break;
  705. default:
  706. mlx4_dbg(dev,
  707. "Unhandled recoverable error event detected: %02x(%02x) on EQ %d at index %u. owner=%x, nent=0x%x, ownership=%s\n",
  708. eqe->type, eqe->subtype, eq->eqn,
  709. eq->cons_index, eqe->owner, eq->nent,
  710. !!(eqe->owner & 0x80) ^
  711. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  712. break;
  713. }
  714. break;
  715. case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
  716. case MLX4_EVENT_TYPE_ECC_DETECT:
  717. default:
  718. mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at index %u. owner=%x, nent=0x%x, slave=%x, ownership=%s\n",
  719. eqe->type, eqe->subtype, eq->eqn,
  720. eq->cons_index, eqe->owner, eq->nent,
  721. eqe->slave_id,
  722. !!(eqe->owner & 0x80) ^
  723. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  724. break;
  725. };
  726. ++eq->cons_index;
  727. eqes_found = 1;
  728. ++set_ci;
  729. /*
  730. * The HCA will think the queue has overflowed if we
  731. * don't tell it we've been processing events. We
  732. * create our EQs with MLX4_NUM_SPARE_EQE extra
  733. * entries, so we must update our consumer index at
  734. * least that often.
  735. */
  736. if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
  737. eq_set_ci(eq, 0);
  738. set_ci = 0;
  739. }
  740. }
  741. eq_set_ci(eq, 1);
  742. /* cqn is 24bit wide but is initialized such that its higher bits
  743. * are ones too. Thus, if we got any event, cqn's high bits should be off
  744. * and we need to schedule the tasklet.
  745. */
  746. if (!(cqn & ~0xffffff))
  747. tasklet_schedule(&eq->tasklet_ctx.task);
  748. return eqes_found;
  749. }
  750. static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
  751. {
  752. struct mlx4_dev *dev = dev_ptr;
  753. struct mlx4_priv *priv = mlx4_priv(dev);
  754. int work = 0;
  755. int i;
  756. writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
  757. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  758. work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
  759. return IRQ_RETVAL(work);
  760. }
  761. static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
  762. {
  763. struct mlx4_eq *eq = eq_ptr;
  764. struct mlx4_dev *dev = eq->dev;
  765. mlx4_eq_int(dev, eq);
  766. /* MSI-X vectors always belong to us */
  767. return IRQ_HANDLED;
  768. }
  769. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  770. struct mlx4_vhcr *vhcr,
  771. struct mlx4_cmd_mailbox *inbox,
  772. struct mlx4_cmd_mailbox *outbox,
  773. struct mlx4_cmd_info *cmd)
  774. {
  775. struct mlx4_priv *priv = mlx4_priv(dev);
  776. struct mlx4_slave_event_eq_info *event_eq =
  777. priv->mfunc.master.slave_state[slave].event_eq;
  778. u32 in_modifier = vhcr->in_modifier;
  779. u32 eqn = in_modifier & 0x3FF;
  780. u64 in_param = vhcr->in_param;
  781. int err = 0;
  782. int i;
  783. if (slave == dev->caps.function)
  784. err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
  785. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  786. MLX4_CMD_NATIVE);
  787. if (!err)
  788. for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
  789. if (in_param & (1LL << i))
  790. event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
  791. return err;
  792. }
  793. static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
  794. int eq_num)
  795. {
  796. return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
  797. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  798. MLX4_CMD_WRAPPED);
  799. }
  800. static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  801. int eq_num)
  802. {
  803. return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
  804. MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
  805. MLX4_CMD_WRAPPED);
  806. }
  807. static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, int eq_num)
  808. {
  809. return mlx4_cmd(dev, 0, eq_num, 1, MLX4_CMD_HW2SW_EQ,
  810. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  811. }
  812. static int mlx4_num_eq_uar(struct mlx4_dev *dev)
  813. {
  814. /*
  815. * Each UAR holds 4 EQ doorbells. To figure out how many UARs
  816. * we need to map, take the difference of highest index and
  817. * the lowest index we'll use and add 1.
  818. */
  819. return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs) / 4 -
  820. dev->caps.reserved_eqs / 4 + 1;
  821. }
  822. static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
  823. {
  824. struct mlx4_priv *priv = mlx4_priv(dev);
  825. int index;
  826. index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
  827. if (!priv->eq_table.uar_map[index]) {
  828. priv->eq_table.uar_map[index] =
  829. ioremap(
  830. pci_resource_start(dev->persist->pdev, 2) +
  831. ((eq->eqn / 4) << (dev->uar_page_shift)),
  832. (1 << (dev->uar_page_shift)));
  833. if (!priv->eq_table.uar_map[index]) {
  834. mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
  835. eq->eqn);
  836. return NULL;
  837. }
  838. }
  839. return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
  840. }
  841. static void mlx4_unmap_uar(struct mlx4_dev *dev)
  842. {
  843. struct mlx4_priv *priv = mlx4_priv(dev);
  844. int i;
  845. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  846. if (priv->eq_table.uar_map[i]) {
  847. iounmap(priv->eq_table.uar_map[i]);
  848. priv->eq_table.uar_map[i] = NULL;
  849. }
  850. }
  851. static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
  852. u8 intr, struct mlx4_eq *eq)
  853. {
  854. struct mlx4_priv *priv = mlx4_priv(dev);
  855. struct mlx4_cmd_mailbox *mailbox;
  856. struct mlx4_eq_context *eq_context;
  857. int npages;
  858. u64 *dma_list = NULL;
  859. dma_addr_t t;
  860. u64 mtt_addr;
  861. int err = -ENOMEM;
  862. int i;
  863. eq->dev = dev;
  864. eq->nent = roundup_pow_of_two(max(nent, 2));
  865. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes, with
  866. * strides of 64B,128B and 256B.
  867. */
  868. npages = PAGE_ALIGN(eq->nent * dev->caps.eqe_size) / PAGE_SIZE;
  869. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  870. GFP_KERNEL);
  871. if (!eq->page_list)
  872. goto err_out;
  873. for (i = 0; i < npages; ++i)
  874. eq->page_list[i].buf = NULL;
  875. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  876. if (!dma_list)
  877. goto err_out_free;
  878. mailbox = mlx4_alloc_cmd_mailbox(dev);
  879. if (IS_ERR(mailbox))
  880. goto err_out_free;
  881. eq_context = mailbox->buf;
  882. for (i = 0; i < npages; ++i) {
  883. eq->page_list[i].buf = dma_alloc_coherent(&dev->persist->
  884. pdev->dev,
  885. PAGE_SIZE, &t,
  886. GFP_KERNEL);
  887. if (!eq->page_list[i].buf)
  888. goto err_out_free_pages;
  889. dma_list[i] = t;
  890. eq->page_list[i].map = t;
  891. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  892. }
  893. eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
  894. if (eq->eqn == -1)
  895. goto err_out_free_pages;
  896. eq->doorbell = mlx4_get_eq_uar(dev, eq);
  897. if (!eq->doorbell) {
  898. err = -ENOMEM;
  899. goto err_out_free_eq;
  900. }
  901. err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
  902. if (err)
  903. goto err_out_free_eq;
  904. err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
  905. if (err)
  906. goto err_out_free_mtt;
  907. eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
  908. MLX4_EQ_STATE_ARMED);
  909. eq_context->log_eq_size = ilog2(eq->nent);
  910. eq_context->intr = intr;
  911. eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
  912. mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
  913. eq_context->mtt_base_addr_h = mtt_addr >> 32;
  914. eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  915. err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
  916. if (err) {
  917. mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  918. goto err_out_free_mtt;
  919. }
  920. kfree(dma_list);
  921. mlx4_free_cmd_mailbox(dev, mailbox);
  922. eq->cons_index = 0;
  923. INIT_LIST_HEAD(&eq->tasklet_ctx.list);
  924. INIT_LIST_HEAD(&eq->tasklet_ctx.process_list);
  925. spin_lock_init(&eq->tasklet_ctx.lock);
  926. tasklet_init(&eq->tasklet_ctx.task, mlx4_cq_tasklet_cb,
  927. (unsigned long)&eq->tasklet_ctx);
  928. return err;
  929. err_out_free_mtt:
  930. mlx4_mtt_cleanup(dev, &eq->mtt);
  931. err_out_free_eq:
  932. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn, MLX4_USE_RR);
  933. err_out_free_pages:
  934. for (i = 0; i < npages; ++i)
  935. if (eq->page_list[i].buf)
  936. dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
  937. eq->page_list[i].buf,
  938. eq->page_list[i].map);
  939. mlx4_free_cmd_mailbox(dev, mailbox);
  940. err_out_free:
  941. kfree(eq->page_list);
  942. kfree(dma_list);
  943. err_out:
  944. return err;
  945. }
  946. static void mlx4_free_eq(struct mlx4_dev *dev,
  947. struct mlx4_eq *eq)
  948. {
  949. struct mlx4_priv *priv = mlx4_priv(dev);
  950. int err;
  951. int i;
  952. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes, with
  953. * strides of 64B,128B and 256B
  954. */
  955. int npages = PAGE_ALIGN(dev->caps.eqe_size * eq->nent) / PAGE_SIZE;
  956. err = mlx4_HW2SW_EQ(dev, eq->eqn);
  957. if (err)
  958. mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  959. synchronize_irq(eq->irq);
  960. tasklet_disable(&eq->tasklet_ctx.task);
  961. mlx4_mtt_cleanup(dev, &eq->mtt);
  962. for (i = 0; i < npages; ++i)
  963. dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
  964. eq->page_list[i].buf,
  965. eq->page_list[i].map);
  966. kfree(eq->page_list);
  967. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn, MLX4_USE_RR);
  968. }
  969. static void mlx4_free_irqs(struct mlx4_dev *dev)
  970. {
  971. struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
  972. int i;
  973. if (eq_table->have_irq)
  974. free_irq(dev->persist->pdev->irq, dev);
  975. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  976. if (eq_table->eq[i].have_irq) {
  977. free_cpumask_var(eq_table->eq[i].affinity_mask);
  978. #if defined(CONFIG_SMP)
  979. irq_set_affinity_hint(eq_table->eq[i].irq, NULL);
  980. #endif
  981. free_irq(eq_table->eq[i].irq, eq_table->eq + i);
  982. eq_table->eq[i].have_irq = 0;
  983. }
  984. kfree(eq_table->irq_names);
  985. }
  986. static int mlx4_map_clr_int(struct mlx4_dev *dev)
  987. {
  988. struct mlx4_priv *priv = mlx4_priv(dev);
  989. priv->clr_base = ioremap(pci_resource_start(dev->persist->pdev,
  990. priv->fw.clr_int_bar) +
  991. priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
  992. if (!priv->clr_base) {
  993. mlx4_err(dev, "Couldn't map interrupt clear register, aborting\n");
  994. return -ENOMEM;
  995. }
  996. return 0;
  997. }
  998. static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
  999. {
  1000. struct mlx4_priv *priv = mlx4_priv(dev);
  1001. iounmap(priv->clr_base);
  1002. }
  1003. int mlx4_alloc_eq_table(struct mlx4_dev *dev)
  1004. {
  1005. struct mlx4_priv *priv = mlx4_priv(dev);
  1006. priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
  1007. sizeof *priv->eq_table.eq, GFP_KERNEL);
  1008. if (!priv->eq_table.eq)
  1009. return -ENOMEM;
  1010. return 0;
  1011. }
  1012. void mlx4_free_eq_table(struct mlx4_dev *dev)
  1013. {
  1014. kfree(mlx4_priv(dev)->eq_table.eq);
  1015. }
  1016. int mlx4_init_eq_table(struct mlx4_dev *dev)
  1017. {
  1018. struct mlx4_priv *priv = mlx4_priv(dev);
  1019. int err;
  1020. int i;
  1021. priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
  1022. sizeof *priv->eq_table.uar_map,
  1023. GFP_KERNEL);
  1024. if (!priv->eq_table.uar_map) {
  1025. err = -ENOMEM;
  1026. goto err_out_free;
  1027. }
  1028. err = mlx4_bitmap_init(&priv->eq_table.bitmap,
  1029. roundup_pow_of_two(dev->caps.num_eqs),
  1030. dev->caps.num_eqs - 1,
  1031. dev->caps.reserved_eqs,
  1032. roundup_pow_of_two(dev->caps.num_eqs) -
  1033. dev->caps.num_eqs);
  1034. if (err)
  1035. goto err_out_free;
  1036. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  1037. priv->eq_table.uar_map[i] = NULL;
  1038. if (!mlx4_is_slave(dev)) {
  1039. err = mlx4_map_clr_int(dev);
  1040. if (err)
  1041. goto err_out_bitmap;
  1042. priv->eq_table.clr_mask =
  1043. swab32(1 << (priv->eq_table.inta_pin & 31));
  1044. priv->eq_table.clr_int = priv->clr_base +
  1045. (priv->eq_table.inta_pin < 32 ? 4 : 0);
  1046. }
  1047. priv->eq_table.irq_names =
  1048. kmalloc(MLX4_IRQNAME_SIZE * (dev->caps.num_comp_vectors + 1),
  1049. GFP_KERNEL);
  1050. if (!priv->eq_table.irq_names) {
  1051. err = -ENOMEM;
  1052. goto err_out_clr_int;
  1053. }
  1054. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
  1055. if (i == MLX4_EQ_ASYNC) {
  1056. err = mlx4_create_eq(dev,
  1057. MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
  1058. 0, &priv->eq_table.eq[MLX4_EQ_ASYNC]);
  1059. } else {
  1060. struct mlx4_eq *eq = &priv->eq_table.eq[i];
  1061. #ifdef CONFIG_RFS_ACCEL
  1062. int port = find_first_bit(eq->actv_ports.ports,
  1063. dev->caps.num_ports) + 1;
  1064. if (port <= dev->caps.num_ports) {
  1065. struct mlx4_port_info *info =
  1066. &mlx4_priv(dev)->port[port];
  1067. if (!info->rmap) {
  1068. info->rmap = alloc_irq_cpu_rmap(
  1069. mlx4_get_eqs_per_port(dev, port));
  1070. if (!info->rmap) {
  1071. mlx4_warn(dev, "Failed to allocate cpu rmap\n");
  1072. err = -ENOMEM;
  1073. goto err_out_unmap;
  1074. }
  1075. }
  1076. err = irq_cpu_rmap_add(
  1077. info->rmap, eq->irq);
  1078. if (err)
  1079. mlx4_warn(dev, "Failed adding irq rmap\n");
  1080. }
  1081. #endif
  1082. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  1083. dev->caps.reserved_cqs +
  1084. MLX4_NUM_SPARE_EQE,
  1085. (dev->flags & MLX4_FLAG_MSI_X) ?
  1086. i + 1 - !!(i > MLX4_EQ_ASYNC) : 0,
  1087. eq);
  1088. }
  1089. if (err)
  1090. goto err_out_unmap;
  1091. }
  1092. if (dev->flags & MLX4_FLAG_MSI_X) {
  1093. const char *eq_name;
  1094. snprintf(priv->eq_table.irq_names +
  1095. MLX4_EQ_ASYNC * MLX4_IRQNAME_SIZE,
  1096. MLX4_IRQNAME_SIZE,
  1097. "mlx4-async@pci:%s",
  1098. pci_name(dev->persist->pdev));
  1099. eq_name = priv->eq_table.irq_names +
  1100. MLX4_EQ_ASYNC * MLX4_IRQNAME_SIZE;
  1101. err = request_irq(priv->eq_table.eq[MLX4_EQ_ASYNC].irq,
  1102. mlx4_msi_x_interrupt, 0, eq_name,
  1103. priv->eq_table.eq + MLX4_EQ_ASYNC);
  1104. if (err)
  1105. goto err_out_unmap;
  1106. priv->eq_table.eq[MLX4_EQ_ASYNC].have_irq = 1;
  1107. } else {
  1108. snprintf(priv->eq_table.irq_names,
  1109. MLX4_IRQNAME_SIZE,
  1110. DRV_NAME "@pci:%s",
  1111. pci_name(dev->persist->pdev));
  1112. err = request_irq(dev->persist->pdev->irq, mlx4_interrupt,
  1113. IRQF_SHARED, priv->eq_table.irq_names, dev);
  1114. if (err)
  1115. goto err_out_unmap;
  1116. priv->eq_table.have_irq = 1;
  1117. }
  1118. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1119. priv->eq_table.eq[MLX4_EQ_ASYNC].eqn);
  1120. if (err)
  1121. mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  1122. priv->eq_table.eq[MLX4_EQ_ASYNC].eqn, err);
  1123. /* arm ASYNC eq */
  1124. eq_set_ci(&priv->eq_table.eq[MLX4_EQ_ASYNC], 1);
  1125. return 0;
  1126. err_out_unmap:
  1127. while (i >= 0)
  1128. mlx4_free_eq(dev, &priv->eq_table.eq[i--]);
  1129. #ifdef CONFIG_RFS_ACCEL
  1130. for (i = 1; i <= dev->caps.num_ports; i++) {
  1131. if (mlx4_priv(dev)->port[i].rmap) {
  1132. free_irq_cpu_rmap(mlx4_priv(dev)->port[i].rmap);
  1133. mlx4_priv(dev)->port[i].rmap = NULL;
  1134. }
  1135. }
  1136. #endif
  1137. mlx4_free_irqs(dev);
  1138. err_out_clr_int:
  1139. if (!mlx4_is_slave(dev))
  1140. mlx4_unmap_clr_int(dev);
  1141. err_out_bitmap:
  1142. mlx4_unmap_uar(dev);
  1143. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1144. err_out_free:
  1145. kfree(priv->eq_table.uar_map);
  1146. return err;
  1147. }
  1148. void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
  1149. {
  1150. struct mlx4_priv *priv = mlx4_priv(dev);
  1151. int i;
  1152. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
  1153. priv->eq_table.eq[MLX4_EQ_ASYNC].eqn);
  1154. #ifdef CONFIG_RFS_ACCEL
  1155. for (i = 1; i <= dev->caps.num_ports; i++) {
  1156. if (mlx4_priv(dev)->port[i].rmap) {
  1157. free_irq_cpu_rmap(mlx4_priv(dev)->port[i].rmap);
  1158. mlx4_priv(dev)->port[i].rmap = NULL;
  1159. }
  1160. }
  1161. #endif
  1162. mlx4_free_irqs(dev);
  1163. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  1164. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1165. if (!mlx4_is_slave(dev))
  1166. mlx4_unmap_clr_int(dev);
  1167. mlx4_unmap_uar(dev);
  1168. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1169. kfree(priv->eq_table.uar_map);
  1170. }
  1171. /* A test that verifies that we can accept interrupts on all
  1172. * the irq vectors of the device.
  1173. * Interrupts are checked using the NOP command.
  1174. */
  1175. int mlx4_test_interrupts(struct mlx4_dev *dev)
  1176. {
  1177. struct mlx4_priv *priv = mlx4_priv(dev);
  1178. int i;
  1179. int err;
  1180. err = mlx4_NOP(dev);
  1181. /* When not in MSI_X, there is only one irq to check */
  1182. if (!(dev->flags & MLX4_FLAG_MSI_X) || mlx4_is_slave(dev))
  1183. return err;
  1184. /* A loop over all completion vectors, for each vector we will check
  1185. * whether it works by mapping command completions to that vector
  1186. * and performing a NOP command
  1187. */
  1188. for(i = 0; !err && (i < dev->caps.num_comp_vectors); ++i) {
  1189. /* Make sure request_irq was called */
  1190. if (!priv->eq_table.eq[i].have_irq)
  1191. continue;
  1192. /* Temporary use polling for command completions */
  1193. mlx4_cmd_use_polling(dev);
  1194. /* Map the new eq to handle all asynchronous events */
  1195. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1196. priv->eq_table.eq[i].eqn);
  1197. if (err) {
  1198. mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
  1199. mlx4_cmd_use_events(dev);
  1200. break;
  1201. }
  1202. /* Go back to using events */
  1203. mlx4_cmd_use_events(dev);
  1204. err = mlx4_NOP(dev);
  1205. }
  1206. /* Return to default */
  1207. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1208. priv->eq_table.eq[MLX4_EQ_ASYNC].eqn);
  1209. return err;
  1210. }
  1211. EXPORT_SYMBOL(mlx4_test_interrupts);
  1212. bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector)
  1213. {
  1214. struct mlx4_priv *priv = mlx4_priv(dev);
  1215. vector = MLX4_CQ_TO_EQ_VECTOR(vector);
  1216. if (vector < 0 || (vector >= dev->caps.num_comp_vectors + 1) ||
  1217. (vector == MLX4_EQ_ASYNC))
  1218. return false;
  1219. return test_bit(port - 1, priv->eq_table.eq[vector].actv_ports.ports);
  1220. }
  1221. EXPORT_SYMBOL(mlx4_is_eq_vector_valid);
  1222. u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port)
  1223. {
  1224. struct mlx4_priv *priv = mlx4_priv(dev);
  1225. unsigned int i;
  1226. unsigned int sum = 0;
  1227. for (i = 0; i < dev->caps.num_comp_vectors + 1; i++)
  1228. sum += !!test_bit(port - 1,
  1229. priv->eq_table.eq[i].actv_ports.ports);
  1230. return sum;
  1231. }
  1232. EXPORT_SYMBOL(mlx4_get_eqs_per_port);
  1233. int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector)
  1234. {
  1235. struct mlx4_priv *priv = mlx4_priv(dev);
  1236. vector = MLX4_CQ_TO_EQ_VECTOR(vector);
  1237. if (vector <= 0 || (vector >= dev->caps.num_comp_vectors + 1))
  1238. return -EINVAL;
  1239. return !!(bitmap_weight(priv->eq_table.eq[vector].actv_ports.ports,
  1240. dev->caps.num_ports) > 1);
  1241. }
  1242. EXPORT_SYMBOL(mlx4_is_eq_shared);
  1243. struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port)
  1244. {
  1245. return mlx4_priv(dev)->port[port].rmap;
  1246. }
  1247. EXPORT_SYMBOL(mlx4_get_cpu_rmap);
  1248. int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector)
  1249. {
  1250. struct mlx4_priv *priv = mlx4_priv(dev);
  1251. int err = 0, i = 0;
  1252. u32 min_ref_count_val = (u32)-1;
  1253. int requested_vector = MLX4_CQ_TO_EQ_VECTOR(*vector);
  1254. int *prequested_vector = NULL;
  1255. mutex_lock(&priv->msix_ctl.pool_lock);
  1256. if (requested_vector < (dev->caps.num_comp_vectors + 1) &&
  1257. (requested_vector >= 0) &&
  1258. (requested_vector != MLX4_EQ_ASYNC)) {
  1259. if (test_bit(port - 1,
  1260. priv->eq_table.eq[requested_vector].actv_ports.ports)) {
  1261. prequested_vector = &requested_vector;
  1262. } else {
  1263. struct mlx4_eq *eq;
  1264. for (i = 1; i < port;
  1265. requested_vector += mlx4_get_eqs_per_port(dev, i++))
  1266. ;
  1267. eq = &priv->eq_table.eq[requested_vector];
  1268. if (requested_vector < dev->caps.num_comp_vectors + 1 &&
  1269. test_bit(port - 1, eq->actv_ports.ports)) {
  1270. prequested_vector = &requested_vector;
  1271. }
  1272. }
  1273. }
  1274. if (!prequested_vector) {
  1275. requested_vector = -1;
  1276. for (i = 0; min_ref_count_val && i < dev->caps.num_comp_vectors + 1;
  1277. i++) {
  1278. struct mlx4_eq *eq = &priv->eq_table.eq[i];
  1279. if (min_ref_count_val > eq->ref_count &&
  1280. test_bit(port - 1, eq->actv_ports.ports)) {
  1281. min_ref_count_val = eq->ref_count;
  1282. requested_vector = i;
  1283. }
  1284. }
  1285. if (requested_vector < 0) {
  1286. err = -ENOSPC;
  1287. goto err_unlock;
  1288. }
  1289. prequested_vector = &requested_vector;
  1290. }
  1291. if (!test_bit(*prequested_vector, priv->msix_ctl.pool_bm) &&
  1292. dev->flags & MLX4_FLAG_MSI_X) {
  1293. set_bit(*prequested_vector, priv->msix_ctl.pool_bm);
  1294. snprintf(priv->eq_table.irq_names +
  1295. *prequested_vector * MLX4_IRQNAME_SIZE,
  1296. MLX4_IRQNAME_SIZE, "mlx4-%d@%s",
  1297. *prequested_vector, dev_name(&dev->persist->pdev->dev));
  1298. err = request_irq(priv->eq_table.eq[*prequested_vector].irq,
  1299. mlx4_msi_x_interrupt, 0,
  1300. &priv->eq_table.irq_names[*prequested_vector << 5],
  1301. priv->eq_table.eq + *prequested_vector);
  1302. if (err) {
  1303. clear_bit(*prequested_vector, priv->msix_ctl.pool_bm);
  1304. *prequested_vector = -1;
  1305. } else {
  1306. #if defined(CONFIG_SMP)
  1307. mlx4_set_eq_affinity_hint(priv, *prequested_vector);
  1308. #endif
  1309. eq_set_ci(&priv->eq_table.eq[*prequested_vector], 1);
  1310. priv->eq_table.eq[*prequested_vector].have_irq = 1;
  1311. }
  1312. }
  1313. if (!err && *prequested_vector >= 0)
  1314. priv->eq_table.eq[*prequested_vector].ref_count++;
  1315. err_unlock:
  1316. mutex_unlock(&priv->msix_ctl.pool_lock);
  1317. if (!err && *prequested_vector >= 0)
  1318. *vector = MLX4_EQ_TO_CQ_VECTOR(*prequested_vector);
  1319. else
  1320. *vector = 0;
  1321. return err;
  1322. }
  1323. EXPORT_SYMBOL(mlx4_assign_eq);
  1324. int mlx4_eq_get_irq(struct mlx4_dev *dev, int cq_vec)
  1325. {
  1326. struct mlx4_priv *priv = mlx4_priv(dev);
  1327. return priv->eq_table.eq[MLX4_CQ_TO_EQ_VECTOR(cq_vec)].irq;
  1328. }
  1329. EXPORT_SYMBOL(mlx4_eq_get_irq);
  1330. void mlx4_release_eq(struct mlx4_dev *dev, int vec)
  1331. {
  1332. struct mlx4_priv *priv = mlx4_priv(dev);
  1333. int eq_vec = MLX4_CQ_TO_EQ_VECTOR(vec);
  1334. mutex_lock(&priv->msix_ctl.pool_lock);
  1335. priv->eq_table.eq[eq_vec].ref_count--;
  1336. /* once we allocated EQ, we don't release it because it might be binded
  1337. * to cpu_rmap.
  1338. */
  1339. mutex_unlock(&priv->msix_ctl.pool_lock);
  1340. }
  1341. EXPORT_SYMBOL(mlx4_release_eq);