igb.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /* Intel(R) Gigabit Ethernet Linux driver
  2. * Copyright(c) 2007-2014 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. *
  19. * Contact Information:
  20. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  21. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  22. */
  23. /* Linux PRO/1000 Ethernet Driver main header file */
  24. #ifndef _IGB_H_
  25. #define _IGB_H_
  26. #include "e1000_mac.h"
  27. #include "e1000_82575.h"
  28. #include <linux/timecounter.h>
  29. #include <linux/net_tstamp.h>
  30. #include <linux/ptp_clock_kernel.h>
  31. #include <linux/bitops.h>
  32. #include <linux/if_vlan.h>
  33. #include <linux/i2c.h>
  34. #include <linux/i2c-algo-bit.h>
  35. #include <linux/pci.h>
  36. #include <linux/mdio.h>
  37. struct igb_adapter;
  38. #define E1000_PCS_CFG_IGN_SD 1
  39. /* Interrupt defines */
  40. #define IGB_START_ITR 648 /* ~6000 ints/sec */
  41. #define IGB_4K_ITR 980
  42. #define IGB_20K_ITR 196
  43. #define IGB_70K_ITR 56
  44. /* TX/RX descriptor defines */
  45. #define IGB_DEFAULT_TXD 256
  46. #define IGB_DEFAULT_TX_WORK 128
  47. #define IGB_MIN_TXD 80
  48. #define IGB_MAX_TXD 4096
  49. #define IGB_DEFAULT_RXD 256
  50. #define IGB_MIN_RXD 80
  51. #define IGB_MAX_RXD 4096
  52. #define IGB_DEFAULT_ITR 3 /* dynamic */
  53. #define IGB_MAX_ITR_USECS 10000
  54. #define IGB_MIN_ITR_USECS 10
  55. #define NON_Q_VECTORS 1
  56. #define MAX_Q_VECTORS 8
  57. #define MAX_MSIX_ENTRIES 10
  58. /* Transmit and receive queues */
  59. #define IGB_MAX_RX_QUEUES 8
  60. #define IGB_MAX_RX_QUEUES_82575 4
  61. #define IGB_MAX_RX_QUEUES_I211 2
  62. #define IGB_MAX_TX_QUEUES 8
  63. #define IGB_MAX_VF_MC_ENTRIES 30
  64. #define IGB_MAX_VF_FUNCTIONS 8
  65. #define IGB_MAX_VFTA_ENTRIES 128
  66. #define IGB_82576_VF_DEV_ID 0x10CA
  67. #define IGB_I350_VF_DEV_ID 0x1520
  68. /* NVM version defines */
  69. #define IGB_MAJOR_MASK 0xF000
  70. #define IGB_MINOR_MASK 0x0FF0
  71. #define IGB_BUILD_MASK 0x000F
  72. #define IGB_COMB_VER_MASK 0x00FF
  73. #define IGB_MAJOR_SHIFT 12
  74. #define IGB_MINOR_SHIFT 4
  75. #define IGB_COMB_VER_SHFT 8
  76. #define IGB_NVM_VER_INVALID 0xFFFF
  77. #define IGB_ETRACK_SHIFT 16
  78. #define NVM_ETRACK_WORD 0x0042
  79. #define NVM_COMB_VER_OFF 0x0083
  80. #define NVM_COMB_VER_PTR 0x003d
  81. struct vf_data_storage {
  82. unsigned char vf_mac_addresses[ETH_ALEN];
  83. u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
  84. u16 num_vf_mc_hashes;
  85. u32 flags;
  86. unsigned long last_nack;
  87. u16 pf_vlan; /* When set, guest VLAN config not allowed. */
  88. u16 pf_qos;
  89. u16 tx_rate;
  90. bool spoofchk_enabled;
  91. };
  92. #define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
  93. #define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
  94. #define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
  95. #define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
  96. /* RX descriptor control thresholds.
  97. * PTHRESH - MAC will consider prefetch if it has fewer than this number of
  98. * descriptors available in its onboard memory.
  99. * Setting this to 0 disables RX descriptor prefetch.
  100. * HTHRESH - MAC will only prefetch if there are at least this many descriptors
  101. * available in host memory.
  102. * If PTHRESH is 0, this should also be 0.
  103. * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
  104. * descriptors until either it has this many to write back, or the
  105. * ITR timer expires.
  106. */
  107. #define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
  108. #define IGB_RX_HTHRESH 8
  109. #define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
  110. #define IGB_TX_HTHRESH 1
  111. #define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
  112. (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
  113. #define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
  114. (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
  115. /* this is the size past which hardware will drop packets when setting LPE=0 */
  116. #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
  117. /* Supported Rx Buffer Sizes */
  118. #define IGB_RXBUFFER_256 256
  119. #define IGB_RXBUFFER_2048 2048
  120. #define IGB_RX_HDR_LEN IGB_RXBUFFER_256
  121. #define IGB_RX_BUFSZ IGB_RXBUFFER_2048
  122. /* How many Rx Buffers do we bundle into one write to the hardware ? */
  123. #define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
  124. #define AUTO_ALL_MODES 0
  125. #define IGB_EEPROM_APME 0x0400
  126. #ifndef IGB_MASTER_SLAVE
  127. /* Switch to override PHY master/slave setting */
  128. #define IGB_MASTER_SLAVE e1000_ms_hw_default
  129. #endif
  130. #define IGB_MNG_VLAN_NONE -1
  131. enum igb_tx_flags {
  132. /* cmd_type flags */
  133. IGB_TX_FLAGS_VLAN = 0x01,
  134. IGB_TX_FLAGS_TSO = 0x02,
  135. IGB_TX_FLAGS_TSTAMP = 0x04,
  136. /* olinfo flags */
  137. IGB_TX_FLAGS_IPV4 = 0x10,
  138. IGB_TX_FLAGS_CSUM = 0x20,
  139. };
  140. /* VLAN info */
  141. #define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
  142. #define IGB_TX_FLAGS_VLAN_SHIFT 16
  143. /* The largest size we can write to the descriptor is 65535. In order to
  144. * maintain a power of two alignment we have to limit ourselves to 32K.
  145. */
  146. #define IGB_MAX_TXD_PWR 15
  147. #define IGB_MAX_DATA_PER_TXD (1 << IGB_MAX_TXD_PWR)
  148. /* Tx Descriptors needed, worst case */
  149. #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
  150. #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
  151. /* EEPROM byte offsets */
  152. #define IGB_SFF_8472_SWAP 0x5C
  153. #define IGB_SFF_8472_COMP 0x5E
  154. /* Bitmasks */
  155. #define IGB_SFF_ADDRESSING_MODE 0x4
  156. #define IGB_SFF_8472_UNSUP 0x00
  157. /* wrapper around a pointer to a socket buffer,
  158. * so a DMA handle can be stored along with the buffer
  159. */
  160. struct igb_tx_buffer {
  161. union e1000_adv_tx_desc *next_to_watch;
  162. unsigned long time_stamp;
  163. struct sk_buff *skb;
  164. unsigned int bytecount;
  165. u16 gso_segs;
  166. __be16 protocol;
  167. DEFINE_DMA_UNMAP_ADDR(dma);
  168. DEFINE_DMA_UNMAP_LEN(len);
  169. u32 tx_flags;
  170. };
  171. struct igb_rx_buffer {
  172. dma_addr_t dma;
  173. struct page *page;
  174. unsigned int page_offset;
  175. };
  176. struct igb_tx_queue_stats {
  177. u64 packets;
  178. u64 bytes;
  179. u64 restart_queue;
  180. u64 restart_queue2;
  181. };
  182. struct igb_rx_queue_stats {
  183. u64 packets;
  184. u64 bytes;
  185. u64 drops;
  186. u64 csum_err;
  187. u64 alloc_failed;
  188. };
  189. struct igb_ring_container {
  190. struct igb_ring *ring; /* pointer to linked list of rings */
  191. unsigned int total_bytes; /* total bytes processed this int */
  192. unsigned int total_packets; /* total packets processed this int */
  193. u16 work_limit; /* total work allowed per interrupt */
  194. u8 count; /* total number of rings in vector */
  195. u8 itr; /* current ITR setting for ring */
  196. };
  197. struct igb_ring {
  198. struct igb_q_vector *q_vector; /* backlink to q_vector */
  199. struct net_device *netdev; /* back pointer to net_device */
  200. struct device *dev; /* device pointer for dma mapping */
  201. union { /* array of buffer info structs */
  202. struct igb_tx_buffer *tx_buffer_info;
  203. struct igb_rx_buffer *rx_buffer_info;
  204. };
  205. void *desc; /* descriptor ring memory */
  206. unsigned long flags; /* ring specific flags */
  207. void __iomem *tail; /* pointer to ring tail register */
  208. dma_addr_t dma; /* phys address of the ring */
  209. unsigned int size; /* length of desc. ring in bytes */
  210. u16 count; /* number of desc. in the ring */
  211. u8 queue_index; /* logical index of the ring*/
  212. u8 reg_idx; /* physical index of the ring */
  213. /* everything past this point are written often */
  214. u16 next_to_clean;
  215. u16 next_to_use;
  216. u16 next_to_alloc;
  217. union {
  218. /* TX */
  219. struct {
  220. struct igb_tx_queue_stats tx_stats;
  221. struct u64_stats_sync tx_syncp;
  222. struct u64_stats_sync tx_syncp2;
  223. };
  224. /* RX */
  225. struct {
  226. struct sk_buff *skb;
  227. struct igb_rx_queue_stats rx_stats;
  228. struct u64_stats_sync rx_syncp;
  229. };
  230. };
  231. } ____cacheline_internodealigned_in_smp;
  232. struct igb_q_vector {
  233. struct igb_adapter *adapter; /* backlink */
  234. int cpu; /* CPU for DCA */
  235. u32 eims_value; /* EIMS mask value */
  236. u16 itr_val;
  237. u8 set_itr;
  238. void __iomem *itr_register;
  239. struct igb_ring_container rx, tx;
  240. struct napi_struct napi;
  241. struct rcu_head rcu; /* to avoid race with update stats on free */
  242. char name[IFNAMSIZ + 9];
  243. /* for dynamic allocation of rings associated with this q_vector */
  244. struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
  245. };
  246. enum e1000_ring_flags_t {
  247. IGB_RING_FLAG_RX_SCTP_CSUM,
  248. IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
  249. IGB_RING_FLAG_TX_CTX_IDX,
  250. IGB_RING_FLAG_TX_DETECT_HANG
  251. };
  252. #define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
  253. #define IGB_RX_DESC(R, i) \
  254. (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
  255. #define IGB_TX_DESC(R, i) \
  256. (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
  257. #define IGB_TX_CTXTDESC(R, i) \
  258. (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
  259. /* igb_test_staterr - tests bits within Rx descriptor status and error fields */
  260. static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
  261. const u32 stat_err_bits)
  262. {
  263. return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
  264. }
  265. /* igb_desc_unused - calculate if we have unused descriptors */
  266. static inline int igb_desc_unused(struct igb_ring *ring)
  267. {
  268. if (ring->next_to_clean > ring->next_to_use)
  269. return ring->next_to_clean - ring->next_to_use - 1;
  270. return ring->count + ring->next_to_clean - ring->next_to_use - 1;
  271. }
  272. #ifdef CONFIG_IGB_HWMON
  273. #define IGB_HWMON_TYPE_LOC 0
  274. #define IGB_HWMON_TYPE_TEMP 1
  275. #define IGB_HWMON_TYPE_CAUTION 2
  276. #define IGB_HWMON_TYPE_MAX 3
  277. struct hwmon_attr {
  278. struct device_attribute dev_attr;
  279. struct e1000_hw *hw;
  280. struct e1000_thermal_diode_data *sensor;
  281. char name[12];
  282. };
  283. struct hwmon_buff {
  284. struct attribute_group group;
  285. const struct attribute_group *groups[2];
  286. struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
  287. struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
  288. unsigned int n_hwmon;
  289. };
  290. #endif
  291. #define IGB_N_EXTTS 2
  292. #define IGB_N_PEROUT 2
  293. #define IGB_N_SDP 4
  294. #define IGB_RETA_SIZE 128
  295. /* board specific private data structure */
  296. struct igb_adapter {
  297. unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
  298. struct net_device *netdev;
  299. unsigned long state;
  300. unsigned int flags;
  301. unsigned int num_q_vectors;
  302. struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
  303. /* Interrupt Throttle Rate */
  304. u32 rx_itr_setting;
  305. u32 tx_itr_setting;
  306. u16 tx_itr;
  307. u16 rx_itr;
  308. /* TX */
  309. u16 tx_work_limit;
  310. u32 tx_timeout_count;
  311. int num_tx_queues;
  312. struct igb_ring *tx_ring[16];
  313. /* RX */
  314. int num_rx_queues;
  315. struct igb_ring *rx_ring[16];
  316. u32 max_frame_size;
  317. u32 min_frame_size;
  318. struct timer_list watchdog_timer;
  319. struct timer_list phy_info_timer;
  320. u16 mng_vlan_id;
  321. u32 bd_number;
  322. u32 wol;
  323. u32 en_mng_pt;
  324. u16 link_speed;
  325. u16 link_duplex;
  326. u8 __iomem *io_addr; /* Mainly for iounmap use */
  327. struct work_struct reset_task;
  328. struct work_struct watchdog_task;
  329. bool fc_autoneg;
  330. u8 tx_timeout_factor;
  331. struct timer_list blink_timer;
  332. unsigned long led_status;
  333. /* OS defined structs */
  334. struct pci_dev *pdev;
  335. spinlock_t stats64_lock;
  336. struct rtnl_link_stats64 stats64;
  337. /* structs defined in e1000_hw.h */
  338. struct e1000_hw hw;
  339. struct e1000_hw_stats stats;
  340. struct e1000_phy_info phy_info;
  341. u32 test_icr;
  342. struct igb_ring test_tx_ring;
  343. struct igb_ring test_rx_ring;
  344. int msg_enable;
  345. struct igb_q_vector *q_vector[MAX_Q_VECTORS];
  346. u32 eims_enable_mask;
  347. u32 eims_other;
  348. /* to not mess up cache alignment, always add to the bottom */
  349. u16 tx_ring_count;
  350. u16 rx_ring_count;
  351. unsigned int vfs_allocated_count;
  352. struct vf_data_storage *vf_data;
  353. int vf_rate_link_speed;
  354. u32 rss_queues;
  355. u32 wvbr;
  356. u32 *shadow_vfta;
  357. struct ptp_clock *ptp_clock;
  358. struct ptp_clock_info ptp_caps;
  359. struct delayed_work ptp_overflow_work;
  360. struct work_struct ptp_tx_work;
  361. struct sk_buff *ptp_tx_skb;
  362. struct hwtstamp_config tstamp_config;
  363. unsigned long ptp_tx_start;
  364. unsigned long last_rx_ptp_check;
  365. unsigned long last_rx_timestamp;
  366. spinlock_t tmreg_lock;
  367. struct cyclecounter cc;
  368. struct timecounter tc;
  369. u32 tx_hwtstamp_timeouts;
  370. u32 rx_hwtstamp_cleared;
  371. struct ptp_pin_desc sdp_config[IGB_N_SDP];
  372. struct {
  373. struct timespec64 start;
  374. struct timespec64 period;
  375. } perout[IGB_N_PEROUT];
  376. char fw_version[32];
  377. #ifdef CONFIG_IGB_HWMON
  378. struct hwmon_buff *igb_hwmon_buff;
  379. bool ets;
  380. #endif
  381. struct i2c_algo_bit_data i2c_algo;
  382. struct i2c_adapter i2c_adap;
  383. struct i2c_client *i2c_client;
  384. u32 rss_indir_tbl_init;
  385. u8 rss_indir_tbl[IGB_RETA_SIZE];
  386. unsigned long link_check_timeout;
  387. int copper_tries;
  388. struct e1000_info ei;
  389. u16 eee_advert;
  390. };
  391. #define IGB_FLAG_HAS_MSI (1 << 0)
  392. #define IGB_FLAG_DCA_ENABLED (1 << 1)
  393. #define IGB_FLAG_QUAD_PORT_A (1 << 2)
  394. #define IGB_FLAG_QUEUE_PAIRS (1 << 3)
  395. #define IGB_FLAG_DMAC (1 << 4)
  396. #define IGB_FLAG_PTP (1 << 5)
  397. #define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6)
  398. #define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7)
  399. #define IGB_FLAG_WOL_SUPPORTED (1 << 8)
  400. #define IGB_FLAG_NEED_LINK_UPDATE (1 << 9)
  401. #define IGB_FLAG_MEDIA_RESET (1 << 10)
  402. #define IGB_FLAG_MAS_CAPABLE (1 << 11)
  403. #define IGB_FLAG_MAS_ENABLE (1 << 12)
  404. #define IGB_FLAG_HAS_MSIX (1 << 13)
  405. #define IGB_FLAG_EEE (1 << 14)
  406. #define IGB_FLAG_VLAN_PROMISC BIT(15)
  407. /* Media Auto Sense */
  408. #define IGB_MAS_ENABLE_0 0X0001
  409. #define IGB_MAS_ENABLE_1 0X0002
  410. #define IGB_MAS_ENABLE_2 0X0004
  411. #define IGB_MAS_ENABLE_3 0X0008
  412. /* DMA Coalescing defines */
  413. #define IGB_MIN_TXPBSIZE 20408
  414. #define IGB_TX_BUF_4096 4096
  415. #define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
  416. #define IGB_82576_TSYNC_SHIFT 19
  417. #define IGB_TS_HDR_LEN 16
  418. enum e1000_state_t {
  419. __IGB_TESTING,
  420. __IGB_RESETTING,
  421. __IGB_DOWN,
  422. __IGB_PTP_TX_IN_PROGRESS,
  423. };
  424. enum igb_boards {
  425. board_82575,
  426. };
  427. extern char igb_driver_name[];
  428. extern char igb_driver_version[];
  429. int igb_open(struct net_device *netdev);
  430. int igb_close(struct net_device *netdev);
  431. int igb_up(struct igb_adapter *);
  432. void igb_down(struct igb_adapter *);
  433. void igb_reinit_locked(struct igb_adapter *);
  434. void igb_reset(struct igb_adapter *);
  435. int igb_reinit_queues(struct igb_adapter *);
  436. void igb_write_rss_indir_tbl(struct igb_adapter *);
  437. int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
  438. int igb_setup_tx_resources(struct igb_ring *);
  439. int igb_setup_rx_resources(struct igb_ring *);
  440. void igb_free_tx_resources(struct igb_ring *);
  441. void igb_free_rx_resources(struct igb_ring *);
  442. void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
  443. void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
  444. void igb_setup_tctl(struct igb_adapter *);
  445. void igb_setup_rctl(struct igb_adapter *);
  446. netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
  447. void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *);
  448. void igb_alloc_rx_buffers(struct igb_ring *, u16);
  449. void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
  450. bool igb_has_link(struct igb_adapter *adapter);
  451. void igb_set_ethtool_ops(struct net_device *);
  452. void igb_power_up_link(struct igb_adapter *);
  453. void igb_set_fw_version(struct igb_adapter *);
  454. void igb_ptp_init(struct igb_adapter *adapter);
  455. void igb_ptp_stop(struct igb_adapter *adapter);
  456. void igb_ptp_reset(struct igb_adapter *adapter);
  457. void igb_ptp_rx_hang(struct igb_adapter *adapter);
  458. void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
  459. void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va,
  460. struct sk_buff *skb);
  461. int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
  462. int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
  463. void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
  464. #ifdef CONFIG_IGB_HWMON
  465. void igb_sysfs_exit(struct igb_adapter *adapter);
  466. int igb_sysfs_init(struct igb_adapter *adapter);
  467. #endif
  468. static inline s32 igb_reset_phy(struct e1000_hw *hw)
  469. {
  470. if (hw->phy.ops.reset)
  471. return hw->phy.ops.reset(hw);
  472. return 0;
  473. }
  474. static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
  475. {
  476. if (hw->phy.ops.read_reg)
  477. return hw->phy.ops.read_reg(hw, offset, data);
  478. return 0;
  479. }
  480. static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
  481. {
  482. if (hw->phy.ops.write_reg)
  483. return hw->phy.ops.write_reg(hw, offset, data);
  484. return 0;
  485. }
  486. static inline s32 igb_get_phy_info(struct e1000_hw *hw)
  487. {
  488. if (hw->phy.ops.get_phy_info)
  489. return hw->phy.ops.get_phy_info(hw);
  490. return 0;
  491. }
  492. static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
  493. {
  494. return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
  495. }
  496. #endif /* _IGB_H_ */