i40e_common.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e_type.h"
  27. #include "i40e_adminq.h"
  28. #include "i40e_prototype.h"
  29. #include "i40e_virtchnl.h"
  30. /**
  31. * i40e_set_mac_type - Sets MAC type
  32. * @hw: pointer to the HW structure
  33. *
  34. * This function sets the mac type of the adapter based on the
  35. * vendor ID and device ID stored in the hw structure.
  36. **/
  37. i40e_status i40e_set_mac_type(struct i40e_hw *hw)
  38. {
  39. i40e_status status = 0;
  40. if (hw->vendor_id == PCI_VENDOR_ID_INTEL) {
  41. switch (hw->device_id) {
  42. case I40E_DEV_ID_SFP_XL710:
  43. case I40E_DEV_ID_QEMU:
  44. case I40E_DEV_ID_KX_B:
  45. case I40E_DEV_ID_KX_C:
  46. case I40E_DEV_ID_QSFP_A:
  47. case I40E_DEV_ID_QSFP_B:
  48. case I40E_DEV_ID_QSFP_C:
  49. case I40E_DEV_ID_10G_BASE_T:
  50. case I40E_DEV_ID_10G_BASE_T4:
  51. case I40E_DEV_ID_20G_KR2:
  52. case I40E_DEV_ID_20G_KR2_A:
  53. hw->mac.type = I40E_MAC_XL710;
  54. break;
  55. case I40E_DEV_ID_SFP_X722:
  56. case I40E_DEV_ID_1G_BASE_T_X722:
  57. case I40E_DEV_ID_10G_BASE_T_X722:
  58. hw->mac.type = I40E_MAC_X722;
  59. break;
  60. case I40E_DEV_ID_X722_VF:
  61. case I40E_DEV_ID_X722_VF_HV:
  62. hw->mac.type = I40E_MAC_X722_VF;
  63. break;
  64. case I40E_DEV_ID_VF:
  65. case I40E_DEV_ID_VF_HV:
  66. hw->mac.type = I40E_MAC_VF;
  67. break;
  68. default:
  69. hw->mac.type = I40E_MAC_GENERIC;
  70. break;
  71. }
  72. } else {
  73. status = I40E_ERR_DEVICE_NOT_SUPPORTED;
  74. }
  75. hw_dbg(hw, "i40e_set_mac_type found mac: %d, returns: %d\n",
  76. hw->mac.type, status);
  77. return status;
  78. }
  79. /**
  80. * i40evf_aq_str - convert AQ err code to a string
  81. * @hw: pointer to the HW structure
  82. * @aq_err: the AQ error code to convert
  83. **/
  84. const char *i40evf_aq_str(struct i40e_hw *hw, enum i40e_admin_queue_err aq_err)
  85. {
  86. switch (aq_err) {
  87. case I40E_AQ_RC_OK:
  88. return "OK";
  89. case I40E_AQ_RC_EPERM:
  90. return "I40E_AQ_RC_EPERM";
  91. case I40E_AQ_RC_ENOENT:
  92. return "I40E_AQ_RC_ENOENT";
  93. case I40E_AQ_RC_ESRCH:
  94. return "I40E_AQ_RC_ESRCH";
  95. case I40E_AQ_RC_EINTR:
  96. return "I40E_AQ_RC_EINTR";
  97. case I40E_AQ_RC_EIO:
  98. return "I40E_AQ_RC_EIO";
  99. case I40E_AQ_RC_ENXIO:
  100. return "I40E_AQ_RC_ENXIO";
  101. case I40E_AQ_RC_E2BIG:
  102. return "I40E_AQ_RC_E2BIG";
  103. case I40E_AQ_RC_EAGAIN:
  104. return "I40E_AQ_RC_EAGAIN";
  105. case I40E_AQ_RC_ENOMEM:
  106. return "I40E_AQ_RC_ENOMEM";
  107. case I40E_AQ_RC_EACCES:
  108. return "I40E_AQ_RC_EACCES";
  109. case I40E_AQ_RC_EFAULT:
  110. return "I40E_AQ_RC_EFAULT";
  111. case I40E_AQ_RC_EBUSY:
  112. return "I40E_AQ_RC_EBUSY";
  113. case I40E_AQ_RC_EEXIST:
  114. return "I40E_AQ_RC_EEXIST";
  115. case I40E_AQ_RC_EINVAL:
  116. return "I40E_AQ_RC_EINVAL";
  117. case I40E_AQ_RC_ENOTTY:
  118. return "I40E_AQ_RC_ENOTTY";
  119. case I40E_AQ_RC_ENOSPC:
  120. return "I40E_AQ_RC_ENOSPC";
  121. case I40E_AQ_RC_ENOSYS:
  122. return "I40E_AQ_RC_ENOSYS";
  123. case I40E_AQ_RC_ERANGE:
  124. return "I40E_AQ_RC_ERANGE";
  125. case I40E_AQ_RC_EFLUSHED:
  126. return "I40E_AQ_RC_EFLUSHED";
  127. case I40E_AQ_RC_BAD_ADDR:
  128. return "I40E_AQ_RC_BAD_ADDR";
  129. case I40E_AQ_RC_EMODE:
  130. return "I40E_AQ_RC_EMODE";
  131. case I40E_AQ_RC_EFBIG:
  132. return "I40E_AQ_RC_EFBIG";
  133. }
  134. snprintf(hw->err_str, sizeof(hw->err_str), "%d", aq_err);
  135. return hw->err_str;
  136. }
  137. /**
  138. * i40evf_stat_str - convert status err code to a string
  139. * @hw: pointer to the HW structure
  140. * @stat_err: the status error code to convert
  141. **/
  142. const char *i40evf_stat_str(struct i40e_hw *hw, i40e_status stat_err)
  143. {
  144. switch (stat_err) {
  145. case 0:
  146. return "OK";
  147. case I40E_ERR_NVM:
  148. return "I40E_ERR_NVM";
  149. case I40E_ERR_NVM_CHECKSUM:
  150. return "I40E_ERR_NVM_CHECKSUM";
  151. case I40E_ERR_PHY:
  152. return "I40E_ERR_PHY";
  153. case I40E_ERR_CONFIG:
  154. return "I40E_ERR_CONFIG";
  155. case I40E_ERR_PARAM:
  156. return "I40E_ERR_PARAM";
  157. case I40E_ERR_MAC_TYPE:
  158. return "I40E_ERR_MAC_TYPE";
  159. case I40E_ERR_UNKNOWN_PHY:
  160. return "I40E_ERR_UNKNOWN_PHY";
  161. case I40E_ERR_LINK_SETUP:
  162. return "I40E_ERR_LINK_SETUP";
  163. case I40E_ERR_ADAPTER_STOPPED:
  164. return "I40E_ERR_ADAPTER_STOPPED";
  165. case I40E_ERR_INVALID_MAC_ADDR:
  166. return "I40E_ERR_INVALID_MAC_ADDR";
  167. case I40E_ERR_DEVICE_NOT_SUPPORTED:
  168. return "I40E_ERR_DEVICE_NOT_SUPPORTED";
  169. case I40E_ERR_MASTER_REQUESTS_PENDING:
  170. return "I40E_ERR_MASTER_REQUESTS_PENDING";
  171. case I40E_ERR_INVALID_LINK_SETTINGS:
  172. return "I40E_ERR_INVALID_LINK_SETTINGS";
  173. case I40E_ERR_AUTONEG_NOT_COMPLETE:
  174. return "I40E_ERR_AUTONEG_NOT_COMPLETE";
  175. case I40E_ERR_RESET_FAILED:
  176. return "I40E_ERR_RESET_FAILED";
  177. case I40E_ERR_SWFW_SYNC:
  178. return "I40E_ERR_SWFW_SYNC";
  179. case I40E_ERR_NO_AVAILABLE_VSI:
  180. return "I40E_ERR_NO_AVAILABLE_VSI";
  181. case I40E_ERR_NO_MEMORY:
  182. return "I40E_ERR_NO_MEMORY";
  183. case I40E_ERR_BAD_PTR:
  184. return "I40E_ERR_BAD_PTR";
  185. case I40E_ERR_RING_FULL:
  186. return "I40E_ERR_RING_FULL";
  187. case I40E_ERR_INVALID_PD_ID:
  188. return "I40E_ERR_INVALID_PD_ID";
  189. case I40E_ERR_INVALID_QP_ID:
  190. return "I40E_ERR_INVALID_QP_ID";
  191. case I40E_ERR_INVALID_CQ_ID:
  192. return "I40E_ERR_INVALID_CQ_ID";
  193. case I40E_ERR_INVALID_CEQ_ID:
  194. return "I40E_ERR_INVALID_CEQ_ID";
  195. case I40E_ERR_INVALID_AEQ_ID:
  196. return "I40E_ERR_INVALID_AEQ_ID";
  197. case I40E_ERR_INVALID_SIZE:
  198. return "I40E_ERR_INVALID_SIZE";
  199. case I40E_ERR_INVALID_ARP_INDEX:
  200. return "I40E_ERR_INVALID_ARP_INDEX";
  201. case I40E_ERR_INVALID_FPM_FUNC_ID:
  202. return "I40E_ERR_INVALID_FPM_FUNC_ID";
  203. case I40E_ERR_QP_INVALID_MSG_SIZE:
  204. return "I40E_ERR_QP_INVALID_MSG_SIZE";
  205. case I40E_ERR_QP_TOOMANY_WRS_POSTED:
  206. return "I40E_ERR_QP_TOOMANY_WRS_POSTED";
  207. case I40E_ERR_INVALID_FRAG_COUNT:
  208. return "I40E_ERR_INVALID_FRAG_COUNT";
  209. case I40E_ERR_QUEUE_EMPTY:
  210. return "I40E_ERR_QUEUE_EMPTY";
  211. case I40E_ERR_INVALID_ALIGNMENT:
  212. return "I40E_ERR_INVALID_ALIGNMENT";
  213. case I40E_ERR_FLUSHED_QUEUE:
  214. return "I40E_ERR_FLUSHED_QUEUE";
  215. case I40E_ERR_INVALID_PUSH_PAGE_INDEX:
  216. return "I40E_ERR_INVALID_PUSH_PAGE_INDEX";
  217. case I40E_ERR_INVALID_IMM_DATA_SIZE:
  218. return "I40E_ERR_INVALID_IMM_DATA_SIZE";
  219. case I40E_ERR_TIMEOUT:
  220. return "I40E_ERR_TIMEOUT";
  221. case I40E_ERR_OPCODE_MISMATCH:
  222. return "I40E_ERR_OPCODE_MISMATCH";
  223. case I40E_ERR_CQP_COMPL_ERROR:
  224. return "I40E_ERR_CQP_COMPL_ERROR";
  225. case I40E_ERR_INVALID_VF_ID:
  226. return "I40E_ERR_INVALID_VF_ID";
  227. case I40E_ERR_INVALID_HMCFN_ID:
  228. return "I40E_ERR_INVALID_HMCFN_ID";
  229. case I40E_ERR_BACKING_PAGE_ERROR:
  230. return "I40E_ERR_BACKING_PAGE_ERROR";
  231. case I40E_ERR_NO_PBLCHUNKS_AVAILABLE:
  232. return "I40E_ERR_NO_PBLCHUNKS_AVAILABLE";
  233. case I40E_ERR_INVALID_PBLE_INDEX:
  234. return "I40E_ERR_INVALID_PBLE_INDEX";
  235. case I40E_ERR_INVALID_SD_INDEX:
  236. return "I40E_ERR_INVALID_SD_INDEX";
  237. case I40E_ERR_INVALID_PAGE_DESC_INDEX:
  238. return "I40E_ERR_INVALID_PAGE_DESC_INDEX";
  239. case I40E_ERR_INVALID_SD_TYPE:
  240. return "I40E_ERR_INVALID_SD_TYPE";
  241. case I40E_ERR_MEMCPY_FAILED:
  242. return "I40E_ERR_MEMCPY_FAILED";
  243. case I40E_ERR_INVALID_HMC_OBJ_INDEX:
  244. return "I40E_ERR_INVALID_HMC_OBJ_INDEX";
  245. case I40E_ERR_INVALID_HMC_OBJ_COUNT:
  246. return "I40E_ERR_INVALID_HMC_OBJ_COUNT";
  247. case I40E_ERR_INVALID_SRQ_ARM_LIMIT:
  248. return "I40E_ERR_INVALID_SRQ_ARM_LIMIT";
  249. case I40E_ERR_SRQ_ENABLED:
  250. return "I40E_ERR_SRQ_ENABLED";
  251. case I40E_ERR_ADMIN_QUEUE_ERROR:
  252. return "I40E_ERR_ADMIN_QUEUE_ERROR";
  253. case I40E_ERR_ADMIN_QUEUE_TIMEOUT:
  254. return "I40E_ERR_ADMIN_QUEUE_TIMEOUT";
  255. case I40E_ERR_BUF_TOO_SHORT:
  256. return "I40E_ERR_BUF_TOO_SHORT";
  257. case I40E_ERR_ADMIN_QUEUE_FULL:
  258. return "I40E_ERR_ADMIN_QUEUE_FULL";
  259. case I40E_ERR_ADMIN_QUEUE_NO_WORK:
  260. return "I40E_ERR_ADMIN_QUEUE_NO_WORK";
  261. case I40E_ERR_BAD_IWARP_CQE:
  262. return "I40E_ERR_BAD_IWARP_CQE";
  263. case I40E_ERR_NVM_BLANK_MODE:
  264. return "I40E_ERR_NVM_BLANK_MODE";
  265. case I40E_ERR_NOT_IMPLEMENTED:
  266. return "I40E_ERR_NOT_IMPLEMENTED";
  267. case I40E_ERR_PE_DOORBELL_NOT_ENABLED:
  268. return "I40E_ERR_PE_DOORBELL_NOT_ENABLED";
  269. case I40E_ERR_DIAG_TEST_FAILED:
  270. return "I40E_ERR_DIAG_TEST_FAILED";
  271. case I40E_ERR_NOT_READY:
  272. return "I40E_ERR_NOT_READY";
  273. case I40E_NOT_SUPPORTED:
  274. return "I40E_NOT_SUPPORTED";
  275. case I40E_ERR_FIRMWARE_API_VERSION:
  276. return "I40E_ERR_FIRMWARE_API_VERSION";
  277. }
  278. snprintf(hw->err_str, sizeof(hw->err_str), "%d", stat_err);
  279. return hw->err_str;
  280. }
  281. /**
  282. * i40evf_debug_aq
  283. * @hw: debug mask related to admin queue
  284. * @mask: debug mask
  285. * @desc: pointer to admin queue descriptor
  286. * @buffer: pointer to command buffer
  287. * @buf_len: max length of buffer
  288. *
  289. * Dumps debug log about adminq command with descriptor contents.
  290. **/
  291. void i40evf_debug_aq(struct i40e_hw *hw, enum i40e_debug_mask mask, void *desc,
  292. void *buffer, u16 buf_len)
  293. {
  294. struct i40e_aq_desc *aq_desc = (struct i40e_aq_desc *)desc;
  295. u16 len = le16_to_cpu(aq_desc->datalen);
  296. u8 *buf = (u8 *)buffer;
  297. u16 i = 0;
  298. if ((!(mask & hw->debug_mask)) || (desc == NULL))
  299. return;
  300. i40e_debug(hw, mask,
  301. "AQ CMD: opcode 0x%04X, flags 0x%04X, datalen 0x%04X, retval 0x%04X\n",
  302. le16_to_cpu(aq_desc->opcode),
  303. le16_to_cpu(aq_desc->flags),
  304. le16_to_cpu(aq_desc->datalen),
  305. le16_to_cpu(aq_desc->retval));
  306. i40e_debug(hw, mask, "\tcookie (h,l) 0x%08X 0x%08X\n",
  307. le32_to_cpu(aq_desc->cookie_high),
  308. le32_to_cpu(aq_desc->cookie_low));
  309. i40e_debug(hw, mask, "\tparam (0,1) 0x%08X 0x%08X\n",
  310. le32_to_cpu(aq_desc->params.internal.param0),
  311. le32_to_cpu(aq_desc->params.internal.param1));
  312. i40e_debug(hw, mask, "\taddr (h,l) 0x%08X 0x%08X\n",
  313. le32_to_cpu(aq_desc->params.external.addr_high),
  314. le32_to_cpu(aq_desc->params.external.addr_low));
  315. if ((buffer != NULL) && (aq_desc->datalen != 0)) {
  316. i40e_debug(hw, mask, "AQ CMD Buffer:\n");
  317. if (buf_len < len)
  318. len = buf_len;
  319. /* write the full 16-byte chunks */
  320. for (i = 0; i < (len - 16); i += 16)
  321. i40e_debug(hw, mask, "\t0x%04X %16ph\n", i, buf + i);
  322. /* write whatever's left over without overrunning the buffer */
  323. if (i < len)
  324. i40e_debug(hw, mask, "\t0x%04X %*ph\n",
  325. i, len - i, buf + i);
  326. }
  327. }
  328. /**
  329. * i40evf_check_asq_alive
  330. * @hw: pointer to the hw struct
  331. *
  332. * Returns true if Queue is enabled else false.
  333. **/
  334. bool i40evf_check_asq_alive(struct i40e_hw *hw)
  335. {
  336. if (hw->aq.asq.len)
  337. return !!(rd32(hw, hw->aq.asq.len) &
  338. I40E_VF_ATQLEN1_ATQENABLE_MASK);
  339. else
  340. return false;
  341. }
  342. /**
  343. * i40evf_aq_queue_shutdown
  344. * @hw: pointer to the hw struct
  345. * @unloading: is the driver unloading itself
  346. *
  347. * Tell the Firmware that we're shutting down the AdminQ and whether
  348. * or not the driver is unloading as well.
  349. **/
  350. i40e_status i40evf_aq_queue_shutdown(struct i40e_hw *hw,
  351. bool unloading)
  352. {
  353. struct i40e_aq_desc desc;
  354. struct i40e_aqc_queue_shutdown *cmd =
  355. (struct i40e_aqc_queue_shutdown *)&desc.params.raw;
  356. i40e_status status;
  357. i40evf_fill_default_direct_cmd_desc(&desc,
  358. i40e_aqc_opc_queue_shutdown);
  359. if (unloading)
  360. cmd->driver_unloading = cpu_to_le32(I40E_AQ_DRIVER_UNLOADING);
  361. status = i40evf_asq_send_command(hw, &desc, NULL, 0, NULL);
  362. return status;
  363. }
  364. /**
  365. * i40e_aq_get_set_rss_lut
  366. * @hw: pointer to the hardware structure
  367. * @vsi_id: vsi fw index
  368. * @pf_lut: for PF table set true, for VSI table set false
  369. * @lut: pointer to the lut buffer provided by the caller
  370. * @lut_size: size of the lut buffer
  371. * @set: set true to set the table, false to get the table
  372. *
  373. * Internal function to get or set RSS look up table
  374. **/
  375. static i40e_status i40e_aq_get_set_rss_lut(struct i40e_hw *hw,
  376. u16 vsi_id, bool pf_lut,
  377. u8 *lut, u16 lut_size,
  378. bool set)
  379. {
  380. i40e_status status;
  381. struct i40e_aq_desc desc;
  382. struct i40e_aqc_get_set_rss_lut *cmd_resp =
  383. (struct i40e_aqc_get_set_rss_lut *)&desc.params.raw;
  384. if (set)
  385. i40evf_fill_default_direct_cmd_desc(&desc,
  386. i40e_aqc_opc_set_rss_lut);
  387. else
  388. i40evf_fill_default_direct_cmd_desc(&desc,
  389. i40e_aqc_opc_get_rss_lut);
  390. /* Indirect command */
  391. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
  392. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_RD);
  393. cmd_resp->vsi_id =
  394. cpu_to_le16((u16)((vsi_id <<
  395. I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT) &
  396. I40E_AQC_SET_RSS_LUT_VSI_ID_MASK));
  397. cmd_resp->vsi_id |= cpu_to_le16((u16)I40E_AQC_SET_RSS_LUT_VSI_VALID);
  398. if (pf_lut)
  399. cmd_resp->flags |= cpu_to_le16((u16)
  400. ((I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF <<
  401. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) &
  402. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK));
  403. else
  404. cmd_resp->flags |= cpu_to_le16((u16)
  405. ((I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI <<
  406. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) &
  407. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK));
  408. status = i40evf_asq_send_command(hw, &desc, lut, lut_size, NULL);
  409. return status;
  410. }
  411. /**
  412. * i40evf_aq_get_rss_lut
  413. * @hw: pointer to the hardware structure
  414. * @vsi_id: vsi fw index
  415. * @pf_lut: for PF table set true, for VSI table set false
  416. * @lut: pointer to the lut buffer provided by the caller
  417. * @lut_size: size of the lut buffer
  418. *
  419. * get the RSS lookup table, PF or VSI type
  420. **/
  421. i40e_status i40evf_aq_get_rss_lut(struct i40e_hw *hw, u16 vsi_id,
  422. bool pf_lut, u8 *lut, u16 lut_size)
  423. {
  424. return i40e_aq_get_set_rss_lut(hw, vsi_id, pf_lut, lut, lut_size,
  425. false);
  426. }
  427. /**
  428. * i40evf_aq_set_rss_lut
  429. * @hw: pointer to the hardware structure
  430. * @vsi_id: vsi fw index
  431. * @pf_lut: for PF table set true, for VSI table set false
  432. * @lut: pointer to the lut buffer provided by the caller
  433. * @lut_size: size of the lut buffer
  434. *
  435. * set the RSS lookup table, PF or VSI type
  436. **/
  437. i40e_status i40evf_aq_set_rss_lut(struct i40e_hw *hw, u16 vsi_id,
  438. bool pf_lut, u8 *lut, u16 lut_size)
  439. {
  440. return i40e_aq_get_set_rss_lut(hw, vsi_id, pf_lut, lut, lut_size, true);
  441. }
  442. /**
  443. * i40e_aq_get_set_rss_key
  444. * @hw: pointer to the hw struct
  445. * @vsi_id: vsi fw index
  446. * @key: pointer to key info struct
  447. * @set: set true to set the key, false to get the key
  448. *
  449. * get the RSS key per VSI
  450. **/
  451. static i40e_status i40e_aq_get_set_rss_key(struct i40e_hw *hw,
  452. u16 vsi_id,
  453. struct i40e_aqc_get_set_rss_key_data *key,
  454. bool set)
  455. {
  456. i40e_status status;
  457. struct i40e_aq_desc desc;
  458. struct i40e_aqc_get_set_rss_key *cmd_resp =
  459. (struct i40e_aqc_get_set_rss_key *)&desc.params.raw;
  460. u16 key_size = sizeof(struct i40e_aqc_get_set_rss_key_data);
  461. if (set)
  462. i40evf_fill_default_direct_cmd_desc(&desc,
  463. i40e_aqc_opc_set_rss_key);
  464. else
  465. i40evf_fill_default_direct_cmd_desc(&desc,
  466. i40e_aqc_opc_get_rss_key);
  467. /* Indirect command */
  468. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
  469. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_RD);
  470. cmd_resp->vsi_id =
  471. cpu_to_le16((u16)((vsi_id <<
  472. I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT) &
  473. I40E_AQC_SET_RSS_KEY_VSI_ID_MASK));
  474. cmd_resp->vsi_id |= cpu_to_le16((u16)I40E_AQC_SET_RSS_KEY_VSI_VALID);
  475. status = i40evf_asq_send_command(hw, &desc, key, key_size, NULL);
  476. return status;
  477. }
  478. /**
  479. * i40evf_aq_get_rss_key
  480. * @hw: pointer to the hw struct
  481. * @vsi_id: vsi fw index
  482. * @key: pointer to key info struct
  483. *
  484. **/
  485. i40e_status i40evf_aq_get_rss_key(struct i40e_hw *hw,
  486. u16 vsi_id,
  487. struct i40e_aqc_get_set_rss_key_data *key)
  488. {
  489. return i40e_aq_get_set_rss_key(hw, vsi_id, key, false);
  490. }
  491. /**
  492. * i40evf_aq_set_rss_key
  493. * @hw: pointer to the hw struct
  494. * @vsi_id: vsi fw index
  495. * @key: pointer to key info struct
  496. *
  497. * set the RSS key per VSI
  498. **/
  499. i40e_status i40evf_aq_set_rss_key(struct i40e_hw *hw,
  500. u16 vsi_id,
  501. struct i40e_aqc_get_set_rss_key_data *key)
  502. {
  503. return i40e_aq_get_set_rss_key(hw, vsi_id, key, true);
  504. }
  505. /* The i40evf_ptype_lookup table is used to convert from the 8-bit ptype in the
  506. * hardware to a bit-field that can be used by SW to more easily determine the
  507. * packet type.
  508. *
  509. * Macros are used to shorten the table lines and make this table human
  510. * readable.
  511. *
  512. * We store the PTYPE in the top byte of the bit field - this is just so that
  513. * we can check that the table doesn't have a row missing, as the index into
  514. * the table should be the PTYPE.
  515. *
  516. * Typical work flow:
  517. *
  518. * IF NOT i40evf_ptype_lookup[ptype].known
  519. * THEN
  520. * Packet is unknown
  521. * ELSE IF i40evf_ptype_lookup[ptype].outer_ip == I40E_RX_PTYPE_OUTER_IP
  522. * Use the rest of the fields to look at the tunnels, inner protocols, etc
  523. * ELSE
  524. * Use the enum i40e_rx_l2_ptype to decode the packet type
  525. * ENDIF
  526. */
  527. /* macro to make the table lines short */
  528. #define I40E_PTT(PTYPE, OUTER_IP, OUTER_IP_VER, OUTER_FRAG, T, TE, TEF, I, PL)\
  529. { PTYPE, \
  530. 1, \
  531. I40E_RX_PTYPE_OUTER_##OUTER_IP, \
  532. I40E_RX_PTYPE_OUTER_##OUTER_IP_VER, \
  533. I40E_RX_PTYPE_##OUTER_FRAG, \
  534. I40E_RX_PTYPE_TUNNEL_##T, \
  535. I40E_RX_PTYPE_TUNNEL_END_##TE, \
  536. I40E_RX_PTYPE_##TEF, \
  537. I40E_RX_PTYPE_INNER_PROT_##I, \
  538. I40E_RX_PTYPE_PAYLOAD_LAYER_##PL }
  539. #define I40E_PTT_UNUSED_ENTRY(PTYPE) \
  540. { PTYPE, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
  541. /* shorter macros makes the table fit but are terse */
  542. #define I40E_RX_PTYPE_NOF I40E_RX_PTYPE_NOT_FRAG
  543. #define I40E_RX_PTYPE_FRG I40E_RX_PTYPE_FRAG
  544. #define I40E_RX_PTYPE_INNER_PROT_TS I40E_RX_PTYPE_INNER_PROT_TIMESYNC
  545. /* Lookup table mapping the HW PTYPE to the bit field for decoding */
  546. struct i40e_rx_ptype_decoded i40evf_ptype_lookup[] = {
  547. /* L2 Packet types */
  548. I40E_PTT_UNUSED_ENTRY(0),
  549. I40E_PTT(1, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  550. I40E_PTT(2, L2, NONE, NOF, NONE, NONE, NOF, TS, PAY2),
  551. I40E_PTT(3, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  552. I40E_PTT_UNUSED_ENTRY(4),
  553. I40E_PTT_UNUSED_ENTRY(5),
  554. I40E_PTT(6, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  555. I40E_PTT(7, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  556. I40E_PTT_UNUSED_ENTRY(8),
  557. I40E_PTT_UNUSED_ENTRY(9),
  558. I40E_PTT(10, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  559. I40E_PTT(11, L2, NONE, NOF, NONE, NONE, NOF, NONE, NONE),
  560. I40E_PTT(12, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  561. I40E_PTT(13, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  562. I40E_PTT(14, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  563. I40E_PTT(15, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  564. I40E_PTT(16, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  565. I40E_PTT(17, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  566. I40E_PTT(18, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  567. I40E_PTT(19, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  568. I40E_PTT(20, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  569. I40E_PTT(21, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  570. /* Non Tunneled IPv4 */
  571. I40E_PTT(22, IP, IPV4, FRG, NONE, NONE, NOF, NONE, PAY3),
  572. I40E_PTT(23, IP, IPV4, NOF, NONE, NONE, NOF, NONE, PAY3),
  573. I40E_PTT(24, IP, IPV4, NOF, NONE, NONE, NOF, UDP, PAY4),
  574. I40E_PTT_UNUSED_ENTRY(25),
  575. I40E_PTT(26, IP, IPV4, NOF, NONE, NONE, NOF, TCP, PAY4),
  576. I40E_PTT(27, IP, IPV4, NOF, NONE, NONE, NOF, SCTP, PAY4),
  577. I40E_PTT(28, IP, IPV4, NOF, NONE, NONE, NOF, ICMP, PAY4),
  578. /* IPv4 --> IPv4 */
  579. I40E_PTT(29, IP, IPV4, NOF, IP_IP, IPV4, FRG, NONE, PAY3),
  580. I40E_PTT(30, IP, IPV4, NOF, IP_IP, IPV4, NOF, NONE, PAY3),
  581. I40E_PTT(31, IP, IPV4, NOF, IP_IP, IPV4, NOF, UDP, PAY4),
  582. I40E_PTT_UNUSED_ENTRY(32),
  583. I40E_PTT(33, IP, IPV4, NOF, IP_IP, IPV4, NOF, TCP, PAY4),
  584. I40E_PTT(34, IP, IPV4, NOF, IP_IP, IPV4, NOF, SCTP, PAY4),
  585. I40E_PTT(35, IP, IPV4, NOF, IP_IP, IPV4, NOF, ICMP, PAY4),
  586. /* IPv4 --> IPv6 */
  587. I40E_PTT(36, IP, IPV4, NOF, IP_IP, IPV6, FRG, NONE, PAY3),
  588. I40E_PTT(37, IP, IPV4, NOF, IP_IP, IPV6, NOF, NONE, PAY3),
  589. I40E_PTT(38, IP, IPV4, NOF, IP_IP, IPV6, NOF, UDP, PAY4),
  590. I40E_PTT_UNUSED_ENTRY(39),
  591. I40E_PTT(40, IP, IPV4, NOF, IP_IP, IPV6, NOF, TCP, PAY4),
  592. I40E_PTT(41, IP, IPV4, NOF, IP_IP, IPV6, NOF, SCTP, PAY4),
  593. I40E_PTT(42, IP, IPV4, NOF, IP_IP, IPV6, NOF, ICMP, PAY4),
  594. /* IPv4 --> GRE/NAT */
  595. I40E_PTT(43, IP, IPV4, NOF, IP_GRENAT, NONE, NOF, NONE, PAY3),
  596. /* IPv4 --> GRE/NAT --> IPv4 */
  597. I40E_PTT(44, IP, IPV4, NOF, IP_GRENAT, IPV4, FRG, NONE, PAY3),
  598. I40E_PTT(45, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, NONE, PAY3),
  599. I40E_PTT(46, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, UDP, PAY4),
  600. I40E_PTT_UNUSED_ENTRY(47),
  601. I40E_PTT(48, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, TCP, PAY4),
  602. I40E_PTT(49, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, SCTP, PAY4),
  603. I40E_PTT(50, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, ICMP, PAY4),
  604. /* IPv4 --> GRE/NAT --> IPv6 */
  605. I40E_PTT(51, IP, IPV4, NOF, IP_GRENAT, IPV6, FRG, NONE, PAY3),
  606. I40E_PTT(52, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, NONE, PAY3),
  607. I40E_PTT(53, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, UDP, PAY4),
  608. I40E_PTT_UNUSED_ENTRY(54),
  609. I40E_PTT(55, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, TCP, PAY4),
  610. I40E_PTT(56, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, SCTP, PAY4),
  611. I40E_PTT(57, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, ICMP, PAY4),
  612. /* IPv4 --> GRE/NAT --> MAC */
  613. I40E_PTT(58, IP, IPV4, NOF, IP_GRENAT_MAC, NONE, NOF, NONE, PAY3),
  614. /* IPv4 --> GRE/NAT --> MAC --> IPv4 */
  615. I40E_PTT(59, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, FRG, NONE, PAY3),
  616. I40E_PTT(60, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, NONE, PAY3),
  617. I40E_PTT(61, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, UDP, PAY4),
  618. I40E_PTT_UNUSED_ENTRY(62),
  619. I40E_PTT(63, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, TCP, PAY4),
  620. I40E_PTT(64, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, SCTP, PAY4),
  621. I40E_PTT(65, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, ICMP, PAY4),
  622. /* IPv4 --> GRE/NAT -> MAC --> IPv6 */
  623. I40E_PTT(66, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, FRG, NONE, PAY3),
  624. I40E_PTT(67, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, NONE, PAY3),
  625. I40E_PTT(68, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, UDP, PAY4),
  626. I40E_PTT_UNUSED_ENTRY(69),
  627. I40E_PTT(70, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, TCP, PAY4),
  628. I40E_PTT(71, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, SCTP, PAY4),
  629. I40E_PTT(72, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, ICMP, PAY4),
  630. /* IPv4 --> GRE/NAT --> MAC/VLAN */
  631. I40E_PTT(73, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, NONE, NOF, NONE, PAY3),
  632. /* IPv4 ---> GRE/NAT -> MAC/VLAN --> IPv4 */
  633. I40E_PTT(74, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, FRG, NONE, PAY3),
  634. I40E_PTT(75, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, NONE, PAY3),
  635. I40E_PTT(76, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, UDP, PAY4),
  636. I40E_PTT_UNUSED_ENTRY(77),
  637. I40E_PTT(78, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, TCP, PAY4),
  638. I40E_PTT(79, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, SCTP, PAY4),
  639. I40E_PTT(80, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, ICMP, PAY4),
  640. /* IPv4 -> GRE/NAT -> MAC/VLAN --> IPv6 */
  641. I40E_PTT(81, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, FRG, NONE, PAY3),
  642. I40E_PTT(82, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, NONE, PAY3),
  643. I40E_PTT(83, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, UDP, PAY4),
  644. I40E_PTT_UNUSED_ENTRY(84),
  645. I40E_PTT(85, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, TCP, PAY4),
  646. I40E_PTT(86, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, SCTP, PAY4),
  647. I40E_PTT(87, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, ICMP, PAY4),
  648. /* Non Tunneled IPv6 */
  649. I40E_PTT(88, IP, IPV6, FRG, NONE, NONE, NOF, NONE, PAY3),
  650. I40E_PTT(89, IP, IPV6, NOF, NONE, NONE, NOF, NONE, PAY3),
  651. I40E_PTT(90, IP, IPV6, NOF, NONE, NONE, NOF, UDP, PAY3),
  652. I40E_PTT_UNUSED_ENTRY(91),
  653. I40E_PTT(92, IP, IPV6, NOF, NONE, NONE, NOF, TCP, PAY4),
  654. I40E_PTT(93, IP, IPV6, NOF, NONE, NONE, NOF, SCTP, PAY4),
  655. I40E_PTT(94, IP, IPV6, NOF, NONE, NONE, NOF, ICMP, PAY4),
  656. /* IPv6 --> IPv4 */
  657. I40E_PTT(95, IP, IPV6, NOF, IP_IP, IPV4, FRG, NONE, PAY3),
  658. I40E_PTT(96, IP, IPV6, NOF, IP_IP, IPV4, NOF, NONE, PAY3),
  659. I40E_PTT(97, IP, IPV6, NOF, IP_IP, IPV4, NOF, UDP, PAY4),
  660. I40E_PTT_UNUSED_ENTRY(98),
  661. I40E_PTT(99, IP, IPV6, NOF, IP_IP, IPV4, NOF, TCP, PAY4),
  662. I40E_PTT(100, IP, IPV6, NOF, IP_IP, IPV4, NOF, SCTP, PAY4),
  663. I40E_PTT(101, IP, IPV6, NOF, IP_IP, IPV4, NOF, ICMP, PAY4),
  664. /* IPv6 --> IPv6 */
  665. I40E_PTT(102, IP, IPV6, NOF, IP_IP, IPV6, FRG, NONE, PAY3),
  666. I40E_PTT(103, IP, IPV6, NOF, IP_IP, IPV6, NOF, NONE, PAY3),
  667. I40E_PTT(104, IP, IPV6, NOF, IP_IP, IPV6, NOF, UDP, PAY4),
  668. I40E_PTT_UNUSED_ENTRY(105),
  669. I40E_PTT(106, IP, IPV6, NOF, IP_IP, IPV6, NOF, TCP, PAY4),
  670. I40E_PTT(107, IP, IPV6, NOF, IP_IP, IPV6, NOF, SCTP, PAY4),
  671. I40E_PTT(108, IP, IPV6, NOF, IP_IP, IPV6, NOF, ICMP, PAY4),
  672. /* IPv6 --> GRE/NAT */
  673. I40E_PTT(109, IP, IPV6, NOF, IP_GRENAT, NONE, NOF, NONE, PAY3),
  674. /* IPv6 --> GRE/NAT -> IPv4 */
  675. I40E_PTT(110, IP, IPV6, NOF, IP_GRENAT, IPV4, FRG, NONE, PAY3),
  676. I40E_PTT(111, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, NONE, PAY3),
  677. I40E_PTT(112, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, UDP, PAY4),
  678. I40E_PTT_UNUSED_ENTRY(113),
  679. I40E_PTT(114, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, TCP, PAY4),
  680. I40E_PTT(115, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, SCTP, PAY4),
  681. I40E_PTT(116, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, ICMP, PAY4),
  682. /* IPv6 --> GRE/NAT -> IPv6 */
  683. I40E_PTT(117, IP, IPV6, NOF, IP_GRENAT, IPV6, FRG, NONE, PAY3),
  684. I40E_PTT(118, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, NONE, PAY3),
  685. I40E_PTT(119, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, UDP, PAY4),
  686. I40E_PTT_UNUSED_ENTRY(120),
  687. I40E_PTT(121, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, TCP, PAY4),
  688. I40E_PTT(122, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, SCTP, PAY4),
  689. I40E_PTT(123, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, ICMP, PAY4),
  690. /* IPv6 --> GRE/NAT -> MAC */
  691. I40E_PTT(124, IP, IPV6, NOF, IP_GRENAT_MAC, NONE, NOF, NONE, PAY3),
  692. /* IPv6 --> GRE/NAT -> MAC -> IPv4 */
  693. I40E_PTT(125, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, FRG, NONE, PAY3),
  694. I40E_PTT(126, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, NONE, PAY3),
  695. I40E_PTT(127, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, UDP, PAY4),
  696. I40E_PTT_UNUSED_ENTRY(128),
  697. I40E_PTT(129, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, TCP, PAY4),
  698. I40E_PTT(130, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, SCTP, PAY4),
  699. I40E_PTT(131, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, ICMP, PAY4),
  700. /* IPv6 --> GRE/NAT -> MAC -> IPv6 */
  701. I40E_PTT(132, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, FRG, NONE, PAY3),
  702. I40E_PTT(133, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, NONE, PAY3),
  703. I40E_PTT(134, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, UDP, PAY4),
  704. I40E_PTT_UNUSED_ENTRY(135),
  705. I40E_PTT(136, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, TCP, PAY4),
  706. I40E_PTT(137, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, SCTP, PAY4),
  707. I40E_PTT(138, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, ICMP, PAY4),
  708. /* IPv6 --> GRE/NAT -> MAC/VLAN */
  709. I40E_PTT(139, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, NONE, NOF, NONE, PAY3),
  710. /* IPv6 --> GRE/NAT -> MAC/VLAN --> IPv4 */
  711. I40E_PTT(140, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, FRG, NONE, PAY3),
  712. I40E_PTT(141, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, NONE, PAY3),
  713. I40E_PTT(142, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, UDP, PAY4),
  714. I40E_PTT_UNUSED_ENTRY(143),
  715. I40E_PTT(144, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, TCP, PAY4),
  716. I40E_PTT(145, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, SCTP, PAY4),
  717. I40E_PTT(146, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, ICMP, PAY4),
  718. /* IPv6 --> GRE/NAT -> MAC/VLAN --> IPv6 */
  719. I40E_PTT(147, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, FRG, NONE, PAY3),
  720. I40E_PTT(148, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, NONE, PAY3),
  721. I40E_PTT(149, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, UDP, PAY4),
  722. I40E_PTT_UNUSED_ENTRY(150),
  723. I40E_PTT(151, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, TCP, PAY4),
  724. I40E_PTT(152, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, SCTP, PAY4),
  725. I40E_PTT(153, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, ICMP, PAY4),
  726. /* unused entries */
  727. I40E_PTT_UNUSED_ENTRY(154),
  728. I40E_PTT_UNUSED_ENTRY(155),
  729. I40E_PTT_UNUSED_ENTRY(156),
  730. I40E_PTT_UNUSED_ENTRY(157),
  731. I40E_PTT_UNUSED_ENTRY(158),
  732. I40E_PTT_UNUSED_ENTRY(159),
  733. I40E_PTT_UNUSED_ENTRY(160),
  734. I40E_PTT_UNUSED_ENTRY(161),
  735. I40E_PTT_UNUSED_ENTRY(162),
  736. I40E_PTT_UNUSED_ENTRY(163),
  737. I40E_PTT_UNUSED_ENTRY(164),
  738. I40E_PTT_UNUSED_ENTRY(165),
  739. I40E_PTT_UNUSED_ENTRY(166),
  740. I40E_PTT_UNUSED_ENTRY(167),
  741. I40E_PTT_UNUSED_ENTRY(168),
  742. I40E_PTT_UNUSED_ENTRY(169),
  743. I40E_PTT_UNUSED_ENTRY(170),
  744. I40E_PTT_UNUSED_ENTRY(171),
  745. I40E_PTT_UNUSED_ENTRY(172),
  746. I40E_PTT_UNUSED_ENTRY(173),
  747. I40E_PTT_UNUSED_ENTRY(174),
  748. I40E_PTT_UNUSED_ENTRY(175),
  749. I40E_PTT_UNUSED_ENTRY(176),
  750. I40E_PTT_UNUSED_ENTRY(177),
  751. I40E_PTT_UNUSED_ENTRY(178),
  752. I40E_PTT_UNUSED_ENTRY(179),
  753. I40E_PTT_UNUSED_ENTRY(180),
  754. I40E_PTT_UNUSED_ENTRY(181),
  755. I40E_PTT_UNUSED_ENTRY(182),
  756. I40E_PTT_UNUSED_ENTRY(183),
  757. I40E_PTT_UNUSED_ENTRY(184),
  758. I40E_PTT_UNUSED_ENTRY(185),
  759. I40E_PTT_UNUSED_ENTRY(186),
  760. I40E_PTT_UNUSED_ENTRY(187),
  761. I40E_PTT_UNUSED_ENTRY(188),
  762. I40E_PTT_UNUSED_ENTRY(189),
  763. I40E_PTT_UNUSED_ENTRY(190),
  764. I40E_PTT_UNUSED_ENTRY(191),
  765. I40E_PTT_UNUSED_ENTRY(192),
  766. I40E_PTT_UNUSED_ENTRY(193),
  767. I40E_PTT_UNUSED_ENTRY(194),
  768. I40E_PTT_UNUSED_ENTRY(195),
  769. I40E_PTT_UNUSED_ENTRY(196),
  770. I40E_PTT_UNUSED_ENTRY(197),
  771. I40E_PTT_UNUSED_ENTRY(198),
  772. I40E_PTT_UNUSED_ENTRY(199),
  773. I40E_PTT_UNUSED_ENTRY(200),
  774. I40E_PTT_UNUSED_ENTRY(201),
  775. I40E_PTT_UNUSED_ENTRY(202),
  776. I40E_PTT_UNUSED_ENTRY(203),
  777. I40E_PTT_UNUSED_ENTRY(204),
  778. I40E_PTT_UNUSED_ENTRY(205),
  779. I40E_PTT_UNUSED_ENTRY(206),
  780. I40E_PTT_UNUSED_ENTRY(207),
  781. I40E_PTT_UNUSED_ENTRY(208),
  782. I40E_PTT_UNUSED_ENTRY(209),
  783. I40E_PTT_UNUSED_ENTRY(210),
  784. I40E_PTT_UNUSED_ENTRY(211),
  785. I40E_PTT_UNUSED_ENTRY(212),
  786. I40E_PTT_UNUSED_ENTRY(213),
  787. I40E_PTT_UNUSED_ENTRY(214),
  788. I40E_PTT_UNUSED_ENTRY(215),
  789. I40E_PTT_UNUSED_ENTRY(216),
  790. I40E_PTT_UNUSED_ENTRY(217),
  791. I40E_PTT_UNUSED_ENTRY(218),
  792. I40E_PTT_UNUSED_ENTRY(219),
  793. I40E_PTT_UNUSED_ENTRY(220),
  794. I40E_PTT_UNUSED_ENTRY(221),
  795. I40E_PTT_UNUSED_ENTRY(222),
  796. I40E_PTT_UNUSED_ENTRY(223),
  797. I40E_PTT_UNUSED_ENTRY(224),
  798. I40E_PTT_UNUSED_ENTRY(225),
  799. I40E_PTT_UNUSED_ENTRY(226),
  800. I40E_PTT_UNUSED_ENTRY(227),
  801. I40E_PTT_UNUSED_ENTRY(228),
  802. I40E_PTT_UNUSED_ENTRY(229),
  803. I40E_PTT_UNUSED_ENTRY(230),
  804. I40E_PTT_UNUSED_ENTRY(231),
  805. I40E_PTT_UNUSED_ENTRY(232),
  806. I40E_PTT_UNUSED_ENTRY(233),
  807. I40E_PTT_UNUSED_ENTRY(234),
  808. I40E_PTT_UNUSED_ENTRY(235),
  809. I40E_PTT_UNUSED_ENTRY(236),
  810. I40E_PTT_UNUSED_ENTRY(237),
  811. I40E_PTT_UNUSED_ENTRY(238),
  812. I40E_PTT_UNUSED_ENTRY(239),
  813. I40E_PTT_UNUSED_ENTRY(240),
  814. I40E_PTT_UNUSED_ENTRY(241),
  815. I40E_PTT_UNUSED_ENTRY(242),
  816. I40E_PTT_UNUSED_ENTRY(243),
  817. I40E_PTT_UNUSED_ENTRY(244),
  818. I40E_PTT_UNUSED_ENTRY(245),
  819. I40E_PTT_UNUSED_ENTRY(246),
  820. I40E_PTT_UNUSED_ENTRY(247),
  821. I40E_PTT_UNUSED_ENTRY(248),
  822. I40E_PTT_UNUSED_ENTRY(249),
  823. I40E_PTT_UNUSED_ENTRY(250),
  824. I40E_PTT_UNUSED_ENTRY(251),
  825. I40E_PTT_UNUSED_ENTRY(252),
  826. I40E_PTT_UNUSED_ENTRY(253),
  827. I40E_PTT_UNUSED_ENTRY(254),
  828. I40E_PTT_UNUSED_ENTRY(255)
  829. };
  830. /**
  831. * i40evf_aq_rx_ctl_read_register - use FW to read from an Rx control register
  832. * @hw: pointer to the hw struct
  833. * @reg_addr: register address
  834. * @reg_val: ptr to register value
  835. * @cmd_details: pointer to command details structure or NULL
  836. *
  837. * Use the firmware to read the Rx control register,
  838. * especially useful if the Rx unit is under heavy pressure
  839. **/
  840. i40e_status i40evf_aq_rx_ctl_read_register(struct i40e_hw *hw,
  841. u32 reg_addr, u32 *reg_val,
  842. struct i40e_asq_cmd_details *cmd_details)
  843. {
  844. struct i40e_aq_desc desc;
  845. struct i40e_aqc_rx_ctl_reg_read_write *cmd_resp =
  846. (struct i40e_aqc_rx_ctl_reg_read_write *)&desc.params.raw;
  847. i40e_status status;
  848. if (!reg_val)
  849. return I40E_ERR_PARAM;
  850. i40evf_fill_default_direct_cmd_desc(&desc,
  851. i40e_aqc_opc_rx_ctl_reg_read);
  852. cmd_resp->address = cpu_to_le32(reg_addr);
  853. status = i40evf_asq_send_command(hw, &desc, NULL, 0, cmd_details);
  854. if (status == 0)
  855. *reg_val = le32_to_cpu(cmd_resp->value);
  856. return status;
  857. }
  858. /**
  859. * i40evf_read_rx_ctl - read from an Rx control register
  860. * @hw: pointer to the hw struct
  861. * @reg_addr: register address
  862. **/
  863. u32 i40evf_read_rx_ctl(struct i40e_hw *hw, u32 reg_addr)
  864. {
  865. i40e_status status = 0;
  866. bool use_register;
  867. int retry = 5;
  868. u32 val = 0;
  869. use_register = (hw->aq.api_maj_ver == 1) && (hw->aq.api_min_ver < 5);
  870. if (!use_register) {
  871. do_retry:
  872. status = i40evf_aq_rx_ctl_read_register(hw, reg_addr,
  873. &val, NULL);
  874. if (hw->aq.asq_last_status == I40E_AQ_RC_EAGAIN && retry) {
  875. usleep_range(1000, 2000);
  876. retry--;
  877. goto do_retry;
  878. }
  879. }
  880. /* if the AQ access failed, try the old-fashioned way */
  881. if (status || use_register)
  882. val = rd32(hw, reg_addr);
  883. return val;
  884. }
  885. /**
  886. * i40evf_aq_rx_ctl_write_register
  887. * @hw: pointer to the hw struct
  888. * @reg_addr: register address
  889. * @reg_val: register value
  890. * @cmd_details: pointer to command details structure or NULL
  891. *
  892. * Use the firmware to write to an Rx control register,
  893. * especially useful if the Rx unit is under heavy pressure
  894. **/
  895. i40e_status i40evf_aq_rx_ctl_write_register(struct i40e_hw *hw,
  896. u32 reg_addr, u32 reg_val,
  897. struct i40e_asq_cmd_details *cmd_details)
  898. {
  899. struct i40e_aq_desc desc;
  900. struct i40e_aqc_rx_ctl_reg_read_write *cmd =
  901. (struct i40e_aqc_rx_ctl_reg_read_write *)&desc.params.raw;
  902. i40e_status status;
  903. i40evf_fill_default_direct_cmd_desc(&desc,
  904. i40e_aqc_opc_rx_ctl_reg_write);
  905. cmd->address = cpu_to_le32(reg_addr);
  906. cmd->value = cpu_to_le32(reg_val);
  907. status = i40evf_asq_send_command(hw, &desc, NULL, 0, cmd_details);
  908. return status;
  909. }
  910. /**
  911. * i40evf_write_rx_ctl - write to an Rx control register
  912. * @hw: pointer to the hw struct
  913. * @reg_addr: register address
  914. * @reg_val: register value
  915. **/
  916. void i40evf_write_rx_ctl(struct i40e_hw *hw, u32 reg_addr, u32 reg_val)
  917. {
  918. i40e_status status = 0;
  919. bool use_register;
  920. int retry = 5;
  921. use_register = (hw->aq.api_maj_ver == 1) && (hw->aq.api_min_ver < 5);
  922. if (!use_register) {
  923. do_retry:
  924. status = i40evf_aq_rx_ctl_write_register(hw, reg_addr,
  925. reg_val, NULL);
  926. if (hw->aq.asq_last_status == I40E_AQ_RC_EAGAIN && retry) {
  927. usleep_range(1000, 2000);
  928. retry--;
  929. goto do_retry;
  930. }
  931. }
  932. /* if the AQ access failed, try the old-fashioned way */
  933. if (status || use_register)
  934. wr32(hw, reg_addr, reg_val);
  935. }
  936. /**
  937. * i40e_aq_send_msg_to_pf
  938. * @hw: pointer to the hardware structure
  939. * @v_opcode: opcodes for VF-PF communication
  940. * @v_retval: return error code
  941. * @msg: pointer to the msg buffer
  942. * @msglen: msg length
  943. * @cmd_details: pointer to command details
  944. *
  945. * Send message to PF driver using admin queue. By default, this message
  946. * is sent asynchronously, i.e. i40evf_asq_send_command() does not wait for
  947. * completion before returning.
  948. **/
  949. i40e_status i40e_aq_send_msg_to_pf(struct i40e_hw *hw,
  950. enum i40e_virtchnl_ops v_opcode,
  951. i40e_status v_retval,
  952. u8 *msg, u16 msglen,
  953. struct i40e_asq_cmd_details *cmd_details)
  954. {
  955. struct i40e_aq_desc desc;
  956. struct i40e_asq_cmd_details details;
  957. i40e_status status;
  958. i40evf_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_send_msg_to_pf);
  959. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_SI);
  960. desc.cookie_high = cpu_to_le32(v_opcode);
  961. desc.cookie_low = cpu_to_le32(v_retval);
  962. if (msglen) {
  963. desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF
  964. | I40E_AQ_FLAG_RD));
  965. if (msglen > I40E_AQ_LARGE_BUF)
  966. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
  967. desc.datalen = cpu_to_le16(msglen);
  968. }
  969. if (!cmd_details) {
  970. memset(&details, 0, sizeof(details));
  971. details.async = true;
  972. cmd_details = &details;
  973. }
  974. status = i40evf_asq_send_command(hw, &desc, msg, msglen, cmd_details);
  975. return status;
  976. }
  977. /**
  978. * i40e_vf_parse_hw_config
  979. * @hw: pointer to the hardware structure
  980. * @msg: pointer to the virtual channel VF resource structure
  981. *
  982. * Given a VF resource message from the PF, populate the hw struct
  983. * with appropriate information.
  984. **/
  985. void i40e_vf_parse_hw_config(struct i40e_hw *hw,
  986. struct i40e_virtchnl_vf_resource *msg)
  987. {
  988. struct i40e_virtchnl_vsi_resource *vsi_res;
  989. int i;
  990. vsi_res = &msg->vsi_res[0];
  991. hw->dev_caps.num_vsis = msg->num_vsis;
  992. hw->dev_caps.num_rx_qp = msg->num_queue_pairs;
  993. hw->dev_caps.num_tx_qp = msg->num_queue_pairs;
  994. hw->dev_caps.num_msix_vectors_vf = msg->max_vectors;
  995. hw->dev_caps.dcb = msg->vf_offload_flags &
  996. I40E_VIRTCHNL_VF_OFFLOAD_L2;
  997. hw->dev_caps.fcoe = (msg->vf_offload_flags &
  998. I40E_VIRTCHNL_VF_OFFLOAD_FCOE) ? 1 : 0;
  999. for (i = 0; i < msg->num_vsis; i++) {
  1000. if (vsi_res->vsi_type == I40E_VSI_SRIOV) {
  1001. ether_addr_copy(hw->mac.perm_addr,
  1002. vsi_res->default_mac_addr);
  1003. ether_addr_copy(hw->mac.addr,
  1004. vsi_res->default_mac_addr);
  1005. }
  1006. vsi_res++;
  1007. }
  1008. }
  1009. /**
  1010. * i40e_vf_reset
  1011. * @hw: pointer to the hardware structure
  1012. *
  1013. * Send a VF_RESET message to the PF. Does not wait for response from PF
  1014. * as none will be forthcoming. Immediately after calling this function,
  1015. * the admin queue should be shut down and (optionally) reinitialized.
  1016. **/
  1017. i40e_status i40e_vf_reset(struct i40e_hw *hw)
  1018. {
  1019. return i40e_aq_send_msg_to_pf(hw, I40E_VIRTCHNL_OP_RESET_VF,
  1020. 0, NULL, 0, NULL);
  1021. }