ftgmac100.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * (C) Copyright 2009-2011 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/dma-mapping.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/ethtool.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/io.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/phy.h>
  30. #include <linux/platform_device.h>
  31. #include <net/ip.h>
  32. #include "ftgmac100.h"
  33. #define DRV_NAME "ftgmac100"
  34. #define DRV_VERSION "0.7"
  35. #define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
  36. #define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
  37. #define MAX_PKT_SIZE 1518
  38. #define RX_BUF_SIZE PAGE_SIZE /* must be smaller than 0x3fff */
  39. /******************************************************************************
  40. * private data
  41. *****************************************************************************/
  42. struct ftgmac100_descs {
  43. struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
  44. struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
  45. };
  46. struct ftgmac100 {
  47. struct resource *res;
  48. void __iomem *base;
  49. int irq;
  50. struct ftgmac100_descs *descs;
  51. dma_addr_t descs_dma_addr;
  52. unsigned int rx_pointer;
  53. unsigned int tx_clean_pointer;
  54. unsigned int tx_pointer;
  55. unsigned int tx_pending;
  56. spinlock_t tx_lock;
  57. struct net_device *netdev;
  58. struct device *dev;
  59. struct napi_struct napi;
  60. struct mii_bus *mii_bus;
  61. struct phy_device *phydev;
  62. int old_speed;
  63. };
  64. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  65. struct ftgmac100_rxdes *rxdes, gfp_t gfp);
  66. /******************************************************************************
  67. * internal functions (hardware register access)
  68. *****************************************************************************/
  69. #define INT_MASK_ALL_ENABLED (FTGMAC100_INT_RPKT_LOST | \
  70. FTGMAC100_INT_XPKT_ETH | \
  71. FTGMAC100_INT_XPKT_LOST | \
  72. FTGMAC100_INT_AHB_ERR | \
  73. FTGMAC100_INT_PHYSTS_CHG | \
  74. FTGMAC100_INT_RPKT_BUF | \
  75. FTGMAC100_INT_NO_RXBUF)
  76. static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
  77. {
  78. iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
  79. }
  80. static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
  81. unsigned int size)
  82. {
  83. size = FTGMAC100_RBSR_SIZE(size);
  84. iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
  85. }
  86. static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
  87. dma_addr_t addr)
  88. {
  89. iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
  90. }
  91. static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
  92. {
  93. iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
  94. }
  95. static int ftgmac100_reset_hw(struct ftgmac100 *priv)
  96. {
  97. struct net_device *netdev = priv->netdev;
  98. int i;
  99. /* NOTE: reset clears all registers */
  100. iowrite32(FTGMAC100_MACCR_SW_RST, priv->base + FTGMAC100_OFFSET_MACCR);
  101. for (i = 0; i < 5; i++) {
  102. unsigned int maccr;
  103. maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
  104. if (!(maccr & FTGMAC100_MACCR_SW_RST))
  105. return 0;
  106. udelay(1000);
  107. }
  108. netdev_err(netdev, "software reset failed\n");
  109. return -EIO;
  110. }
  111. static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
  112. {
  113. unsigned int maddr = mac[0] << 8 | mac[1];
  114. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  115. iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
  116. iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
  117. }
  118. static void ftgmac100_init_hw(struct ftgmac100 *priv)
  119. {
  120. /* setup ring buffer base registers */
  121. ftgmac100_set_rx_ring_base(priv,
  122. priv->descs_dma_addr +
  123. offsetof(struct ftgmac100_descs, rxdes));
  124. ftgmac100_set_normal_prio_tx_ring_base(priv,
  125. priv->descs_dma_addr +
  126. offsetof(struct ftgmac100_descs, txdes));
  127. ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
  128. iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
  129. ftgmac100_set_mac(priv, priv->netdev->dev_addr);
  130. }
  131. #define MACCR_ENABLE_ALL (FTGMAC100_MACCR_TXDMA_EN | \
  132. FTGMAC100_MACCR_RXDMA_EN | \
  133. FTGMAC100_MACCR_TXMAC_EN | \
  134. FTGMAC100_MACCR_RXMAC_EN | \
  135. FTGMAC100_MACCR_FULLDUP | \
  136. FTGMAC100_MACCR_CRC_APD | \
  137. FTGMAC100_MACCR_RX_RUNT | \
  138. FTGMAC100_MACCR_RX_BROADPKT)
  139. static void ftgmac100_start_hw(struct ftgmac100 *priv, int speed)
  140. {
  141. int maccr = MACCR_ENABLE_ALL;
  142. switch (speed) {
  143. default:
  144. case 10:
  145. break;
  146. case 100:
  147. maccr |= FTGMAC100_MACCR_FAST_MODE;
  148. break;
  149. case 1000:
  150. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  151. break;
  152. }
  153. iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
  154. }
  155. static void ftgmac100_stop_hw(struct ftgmac100 *priv)
  156. {
  157. iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
  158. }
  159. /******************************************************************************
  160. * internal functions (receive descriptor)
  161. *****************************************************************************/
  162. static bool ftgmac100_rxdes_first_segment(struct ftgmac100_rxdes *rxdes)
  163. {
  164. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FRS);
  165. }
  166. static bool ftgmac100_rxdes_last_segment(struct ftgmac100_rxdes *rxdes)
  167. {
  168. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_LRS);
  169. }
  170. static bool ftgmac100_rxdes_packet_ready(struct ftgmac100_rxdes *rxdes)
  171. {
  172. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY);
  173. }
  174. static void ftgmac100_rxdes_set_dma_own(struct ftgmac100_rxdes *rxdes)
  175. {
  176. /* clear status bits */
  177. rxdes->rxdes0 &= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  178. }
  179. static bool ftgmac100_rxdes_rx_error(struct ftgmac100_rxdes *rxdes)
  180. {
  181. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ERR);
  182. }
  183. static bool ftgmac100_rxdes_crc_error(struct ftgmac100_rxdes *rxdes)
  184. {
  185. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_CRC_ERR);
  186. }
  187. static bool ftgmac100_rxdes_frame_too_long(struct ftgmac100_rxdes *rxdes)
  188. {
  189. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FTL);
  190. }
  191. static bool ftgmac100_rxdes_runt(struct ftgmac100_rxdes *rxdes)
  192. {
  193. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RUNT);
  194. }
  195. static bool ftgmac100_rxdes_odd_nibble(struct ftgmac100_rxdes *rxdes)
  196. {
  197. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ODD_NB);
  198. }
  199. static unsigned int ftgmac100_rxdes_data_length(struct ftgmac100_rxdes *rxdes)
  200. {
  201. return le32_to_cpu(rxdes->rxdes0) & FTGMAC100_RXDES0_VDBC;
  202. }
  203. static bool ftgmac100_rxdes_multicast(struct ftgmac100_rxdes *rxdes)
  204. {
  205. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_MULTICAST);
  206. }
  207. static void ftgmac100_rxdes_set_end_of_ring(struct ftgmac100_rxdes *rxdes)
  208. {
  209. rxdes->rxdes0 |= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  210. }
  211. static void ftgmac100_rxdes_set_dma_addr(struct ftgmac100_rxdes *rxdes,
  212. dma_addr_t addr)
  213. {
  214. rxdes->rxdes3 = cpu_to_le32(addr);
  215. }
  216. static dma_addr_t ftgmac100_rxdes_get_dma_addr(struct ftgmac100_rxdes *rxdes)
  217. {
  218. return le32_to_cpu(rxdes->rxdes3);
  219. }
  220. static bool ftgmac100_rxdes_is_tcp(struct ftgmac100_rxdes *rxdes)
  221. {
  222. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  223. cpu_to_le32(FTGMAC100_RXDES1_PROT_TCPIP);
  224. }
  225. static bool ftgmac100_rxdes_is_udp(struct ftgmac100_rxdes *rxdes)
  226. {
  227. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  228. cpu_to_le32(FTGMAC100_RXDES1_PROT_UDPIP);
  229. }
  230. static bool ftgmac100_rxdes_tcpcs_err(struct ftgmac100_rxdes *rxdes)
  231. {
  232. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_TCP_CHKSUM_ERR);
  233. }
  234. static bool ftgmac100_rxdes_udpcs_err(struct ftgmac100_rxdes *rxdes)
  235. {
  236. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_UDP_CHKSUM_ERR);
  237. }
  238. static bool ftgmac100_rxdes_ipcs_err(struct ftgmac100_rxdes *rxdes)
  239. {
  240. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_IP_CHKSUM_ERR);
  241. }
  242. /*
  243. * rxdes2 is not used by hardware. We use it to keep track of page.
  244. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  245. */
  246. static void ftgmac100_rxdes_set_page(struct ftgmac100_rxdes *rxdes, struct page *page)
  247. {
  248. rxdes->rxdes2 = (unsigned int)page;
  249. }
  250. static struct page *ftgmac100_rxdes_get_page(struct ftgmac100_rxdes *rxdes)
  251. {
  252. return (struct page *)rxdes->rxdes2;
  253. }
  254. /******************************************************************************
  255. * internal functions (receive)
  256. *****************************************************************************/
  257. static int ftgmac100_next_rx_pointer(int pointer)
  258. {
  259. return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
  260. }
  261. static void ftgmac100_rx_pointer_advance(struct ftgmac100 *priv)
  262. {
  263. priv->rx_pointer = ftgmac100_next_rx_pointer(priv->rx_pointer);
  264. }
  265. static struct ftgmac100_rxdes *ftgmac100_current_rxdes(struct ftgmac100 *priv)
  266. {
  267. return &priv->descs->rxdes[priv->rx_pointer];
  268. }
  269. static struct ftgmac100_rxdes *
  270. ftgmac100_rx_locate_first_segment(struct ftgmac100 *priv)
  271. {
  272. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  273. while (ftgmac100_rxdes_packet_ready(rxdes)) {
  274. if (ftgmac100_rxdes_first_segment(rxdes))
  275. return rxdes;
  276. ftgmac100_rxdes_set_dma_own(rxdes);
  277. ftgmac100_rx_pointer_advance(priv);
  278. rxdes = ftgmac100_current_rxdes(priv);
  279. }
  280. return NULL;
  281. }
  282. static bool ftgmac100_rx_packet_error(struct ftgmac100 *priv,
  283. struct ftgmac100_rxdes *rxdes)
  284. {
  285. struct net_device *netdev = priv->netdev;
  286. bool error = false;
  287. if (unlikely(ftgmac100_rxdes_rx_error(rxdes))) {
  288. if (net_ratelimit())
  289. netdev_info(netdev, "rx err\n");
  290. netdev->stats.rx_errors++;
  291. error = true;
  292. }
  293. if (unlikely(ftgmac100_rxdes_crc_error(rxdes))) {
  294. if (net_ratelimit())
  295. netdev_info(netdev, "rx crc err\n");
  296. netdev->stats.rx_crc_errors++;
  297. error = true;
  298. } else if (unlikely(ftgmac100_rxdes_ipcs_err(rxdes))) {
  299. if (net_ratelimit())
  300. netdev_info(netdev, "rx IP checksum err\n");
  301. error = true;
  302. }
  303. if (unlikely(ftgmac100_rxdes_frame_too_long(rxdes))) {
  304. if (net_ratelimit())
  305. netdev_info(netdev, "rx frame too long\n");
  306. netdev->stats.rx_length_errors++;
  307. error = true;
  308. } else if (unlikely(ftgmac100_rxdes_runt(rxdes))) {
  309. if (net_ratelimit())
  310. netdev_info(netdev, "rx runt\n");
  311. netdev->stats.rx_length_errors++;
  312. error = true;
  313. } else if (unlikely(ftgmac100_rxdes_odd_nibble(rxdes))) {
  314. if (net_ratelimit())
  315. netdev_info(netdev, "rx odd nibble\n");
  316. netdev->stats.rx_length_errors++;
  317. error = true;
  318. }
  319. return error;
  320. }
  321. static void ftgmac100_rx_drop_packet(struct ftgmac100 *priv)
  322. {
  323. struct net_device *netdev = priv->netdev;
  324. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  325. bool done = false;
  326. if (net_ratelimit())
  327. netdev_dbg(netdev, "drop packet %p\n", rxdes);
  328. do {
  329. if (ftgmac100_rxdes_last_segment(rxdes))
  330. done = true;
  331. ftgmac100_rxdes_set_dma_own(rxdes);
  332. ftgmac100_rx_pointer_advance(priv);
  333. rxdes = ftgmac100_current_rxdes(priv);
  334. } while (!done && ftgmac100_rxdes_packet_ready(rxdes));
  335. netdev->stats.rx_dropped++;
  336. }
  337. static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
  338. {
  339. struct net_device *netdev = priv->netdev;
  340. struct ftgmac100_rxdes *rxdes;
  341. struct sk_buff *skb;
  342. bool done = false;
  343. rxdes = ftgmac100_rx_locate_first_segment(priv);
  344. if (!rxdes)
  345. return false;
  346. if (unlikely(ftgmac100_rx_packet_error(priv, rxdes))) {
  347. ftgmac100_rx_drop_packet(priv);
  348. return true;
  349. }
  350. /* start processing */
  351. skb = netdev_alloc_skb_ip_align(netdev, 128);
  352. if (unlikely(!skb)) {
  353. if (net_ratelimit())
  354. netdev_err(netdev, "rx skb alloc failed\n");
  355. ftgmac100_rx_drop_packet(priv);
  356. return true;
  357. }
  358. if (unlikely(ftgmac100_rxdes_multicast(rxdes)))
  359. netdev->stats.multicast++;
  360. /*
  361. * It seems that HW does checksum incorrectly with fragmented packets,
  362. * so we are conservative here - if HW checksum error, let software do
  363. * the checksum again.
  364. */
  365. if ((ftgmac100_rxdes_is_tcp(rxdes) && !ftgmac100_rxdes_tcpcs_err(rxdes)) ||
  366. (ftgmac100_rxdes_is_udp(rxdes) && !ftgmac100_rxdes_udpcs_err(rxdes)))
  367. skb->ip_summed = CHECKSUM_UNNECESSARY;
  368. do {
  369. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  370. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  371. unsigned int size;
  372. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  373. size = ftgmac100_rxdes_data_length(rxdes);
  374. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, 0, size);
  375. skb->len += size;
  376. skb->data_len += size;
  377. skb->truesize += PAGE_SIZE;
  378. if (ftgmac100_rxdes_last_segment(rxdes))
  379. done = true;
  380. ftgmac100_alloc_rx_page(priv, rxdes, GFP_ATOMIC);
  381. ftgmac100_rx_pointer_advance(priv);
  382. rxdes = ftgmac100_current_rxdes(priv);
  383. } while (!done);
  384. /* Small frames are copied into linear part of skb to free one page */
  385. if (skb->len <= 128) {
  386. skb->truesize -= PAGE_SIZE;
  387. __pskb_pull_tail(skb, skb->len);
  388. } else {
  389. /* We pull the minimum amount into linear part */
  390. __pskb_pull_tail(skb, ETH_HLEN);
  391. }
  392. skb->protocol = eth_type_trans(skb, netdev);
  393. netdev->stats.rx_packets++;
  394. netdev->stats.rx_bytes += skb->len;
  395. /* push packet to protocol stack */
  396. napi_gro_receive(&priv->napi, skb);
  397. (*processed)++;
  398. return true;
  399. }
  400. /******************************************************************************
  401. * internal functions (transmit descriptor)
  402. *****************************************************************************/
  403. static void ftgmac100_txdes_reset(struct ftgmac100_txdes *txdes)
  404. {
  405. /* clear all except end of ring bit */
  406. txdes->txdes0 &= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  407. txdes->txdes1 = 0;
  408. txdes->txdes2 = 0;
  409. txdes->txdes3 = 0;
  410. }
  411. static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
  412. {
  413. return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  414. }
  415. static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
  416. {
  417. /*
  418. * Make sure dma own bit will not be set before any other
  419. * descriptor fields.
  420. */
  421. wmb();
  422. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  423. }
  424. static void ftgmac100_txdes_set_end_of_ring(struct ftgmac100_txdes *txdes)
  425. {
  426. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  427. }
  428. static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
  429. {
  430. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
  431. }
  432. static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
  433. {
  434. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
  435. }
  436. static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
  437. unsigned int len)
  438. {
  439. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
  440. }
  441. static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
  442. {
  443. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
  444. }
  445. static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
  446. {
  447. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
  448. }
  449. static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
  450. {
  451. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
  452. }
  453. static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
  454. {
  455. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
  456. }
  457. static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
  458. dma_addr_t addr)
  459. {
  460. txdes->txdes3 = cpu_to_le32(addr);
  461. }
  462. static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
  463. {
  464. return le32_to_cpu(txdes->txdes3);
  465. }
  466. /*
  467. * txdes2 is not used by hardware. We use it to keep track of socket buffer.
  468. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  469. */
  470. static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes *txdes,
  471. struct sk_buff *skb)
  472. {
  473. txdes->txdes2 = (unsigned int)skb;
  474. }
  475. static struct sk_buff *ftgmac100_txdes_get_skb(struct ftgmac100_txdes *txdes)
  476. {
  477. return (struct sk_buff *)txdes->txdes2;
  478. }
  479. /******************************************************************************
  480. * internal functions (transmit)
  481. *****************************************************************************/
  482. static int ftgmac100_next_tx_pointer(int pointer)
  483. {
  484. return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  485. }
  486. static void ftgmac100_tx_pointer_advance(struct ftgmac100 *priv)
  487. {
  488. priv->tx_pointer = ftgmac100_next_tx_pointer(priv->tx_pointer);
  489. }
  490. static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100 *priv)
  491. {
  492. priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv->tx_clean_pointer);
  493. }
  494. static struct ftgmac100_txdes *ftgmac100_current_txdes(struct ftgmac100 *priv)
  495. {
  496. return &priv->descs->txdes[priv->tx_pointer];
  497. }
  498. static struct ftgmac100_txdes *
  499. ftgmac100_current_clean_txdes(struct ftgmac100 *priv)
  500. {
  501. return &priv->descs->txdes[priv->tx_clean_pointer];
  502. }
  503. static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
  504. {
  505. struct net_device *netdev = priv->netdev;
  506. struct ftgmac100_txdes *txdes;
  507. struct sk_buff *skb;
  508. dma_addr_t map;
  509. if (priv->tx_pending == 0)
  510. return false;
  511. txdes = ftgmac100_current_clean_txdes(priv);
  512. if (ftgmac100_txdes_owned_by_dma(txdes))
  513. return false;
  514. skb = ftgmac100_txdes_get_skb(txdes);
  515. map = ftgmac100_txdes_get_dma_addr(txdes);
  516. netdev->stats.tx_packets++;
  517. netdev->stats.tx_bytes += skb->len;
  518. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  519. dev_kfree_skb(skb);
  520. ftgmac100_txdes_reset(txdes);
  521. ftgmac100_tx_clean_pointer_advance(priv);
  522. spin_lock(&priv->tx_lock);
  523. priv->tx_pending--;
  524. spin_unlock(&priv->tx_lock);
  525. netif_wake_queue(netdev);
  526. return true;
  527. }
  528. static void ftgmac100_tx_complete(struct ftgmac100 *priv)
  529. {
  530. while (ftgmac100_tx_complete_packet(priv))
  531. ;
  532. }
  533. static int ftgmac100_xmit(struct ftgmac100 *priv, struct sk_buff *skb,
  534. dma_addr_t map)
  535. {
  536. struct net_device *netdev = priv->netdev;
  537. struct ftgmac100_txdes *txdes;
  538. unsigned int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  539. txdes = ftgmac100_current_txdes(priv);
  540. ftgmac100_tx_pointer_advance(priv);
  541. /* setup TX descriptor */
  542. ftgmac100_txdes_set_skb(txdes, skb);
  543. ftgmac100_txdes_set_dma_addr(txdes, map);
  544. ftgmac100_txdes_set_buffer_size(txdes, len);
  545. ftgmac100_txdes_set_first_segment(txdes);
  546. ftgmac100_txdes_set_last_segment(txdes);
  547. ftgmac100_txdes_set_txint(txdes);
  548. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  549. __be16 protocol = skb->protocol;
  550. if (protocol == cpu_to_be16(ETH_P_IP)) {
  551. u8 ip_proto = ip_hdr(skb)->protocol;
  552. ftgmac100_txdes_set_ipcs(txdes);
  553. if (ip_proto == IPPROTO_TCP)
  554. ftgmac100_txdes_set_tcpcs(txdes);
  555. else if (ip_proto == IPPROTO_UDP)
  556. ftgmac100_txdes_set_udpcs(txdes);
  557. }
  558. }
  559. spin_lock(&priv->tx_lock);
  560. priv->tx_pending++;
  561. if (priv->tx_pending == TX_QUEUE_ENTRIES)
  562. netif_stop_queue(netdev);
  563. /* start transmit */
  564. ftgmac100_txdes_set_dma_own(txdes);
  565. spin_unlock(&priv->tx_lock);
  566. ftgmac100_txdma_normal_prio_start_polling(priv);
  567. return NETDEV_TX_OK;
  568. }
  569. /******************************************************************************
  570. * internal functions (buffer)
  571. *****************************************************************************/
  572. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  573. struct ftgmac100_rxdes *rxdes, gfp_t gfp)
  574. {
  575. struct net_device *netdev = priv->netdev;
  576. struct page *page;
  577. dma_addr_t map;
  578. page = alloc_page(gfp);
  579. if (!page) {
  580. if (net_ratelimit())
  581. netdev_err(netdev, "failed to allocate rx page\n");
  582. return -ENOMEM;
  583. }
  584. map = dma_map_page(priv->dev, page, 0, RX_BUF_SIZE, DMA_FROM_DEVICE);
  585. if (unlikely(dma_mapping_error(priv->dev, map))) {
  586. if (net_ratelimit())
  587. netdev_err(netdev, "failed to map rx page\n");
  588. __free_page(page);
  589. return -ENOMEM;
  590. }
  591. ftgmac100_rxdes_set_page(rxdes, page);
  592. ftgmac100_rxdes_set_dma_addr(rxdes, map);
  593. ftgmac100_rxdes_set_dma_own(rxdes);
  594. return 0;
  595. }
  596. static void ftgmac100_free_buffers(struct ftgmac100 *priv)
  597. {
  598. int i;
  599. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  600. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  601. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  602. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  603. if (!page)
  604. continue;
  605. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  606. __free_page(page);
  607. }
  608. for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
  609. struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
  610. struct sk_buff *skb = ftgmac100_txdes_get_skb(txdes);
  611. dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
  612. if (!skb)
  613. continue;
  614. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  615. kfree_skb(skb);
  616. }
  617. dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
  618. priv->descs, priv->descs_dma_addr);
  619. }
  620. static int ftgmac100_alloc_buffers(struct ftgmac100 *priv)
  621. {
  622. int i;
  623. priv->descs = dma_zalloc_coherent(priv->dev,
  624. sizeof(struct ftgmac100_descs),
  625. &priv->descs_dma_addr, GFP_KERNEL);
  626. if (!priv->descs)
  627. return -ENOMEM;
  628. /* initialize RX ring */
  629. ftgmac100_rxdes_set_end_of_ring(&priv->descs->rxdes[RX_QUEUE_ENTRIES - 1]);
  630. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  631. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  632. if (ftgmac100_alloc_rx_page(priv, rxdes, GFP_KERNEL))
  633. goto err;
  634. }
  635. /* initialize TX ring */
  636. ftgmac100_txdes_set_end_of_ring(&priv->descs->txdes[TX_QUEUE_ENTRIES - 1]);
  637. return 0;
  638. err:
  639. ftgmac100_free_buffers(priv);
  640. return -ENOMEM;
  641. }
  642. /******************************************************************************
  643. * internal functions (mdio)
  644. *****************************************************************************/
  645. static void ftgmac100_adjust_link(struct net_device *netdev)
  646. {
  647. struct ftgmac100 *priv = netdev_priv(netdev);
  648. struct phy_device *phydev = priv->phydev;
  649. int ier;
  650. if (phydev->speed == priv->old_speed)
  651. return;
  652. priv->old_speed = phydev->speed;
  653. ier = ioread32(priv->base + FTGMAC100_OFFSET_IER);
  654. /* disable all interrupts */
  655. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  656. netif_stop_queue(netdev);
  657. ftgmac100_stop_hw(priv);
  658. netif_start_queue(netdev);
  659. ftgmac100_init_hw(priv);
  660. ftgmac100_start_hw(priv, phydev->speed);
  661. /* re-enable interrupts */
  662. iowrite32(ier, priv->base + FTGMAC100_OFFSET_IER);
  663. }
  664. static int ftgmac100_mii_probe(struct ftgmac100 *priv)
  665. {
  666. struct net_device *netdev = priv->netdev;
  667. struct phy_device *phydev;
  668. phydev = phy_find_first(priv->mii_bus);
  669. if (!phydev) {
  670. netdev_info(netdev, "%s: no PHY found\n", netdev->name);
  671. return -ENODEV;
  672. }
  673. phydev = phy_connect(netdev, phydev_name(phydev),
  674. &ftgmac100_adjust_link, PHY_INTERFACE_MODE_GMII);
  675. if (IS_ERR(phydev)) {
  676. netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
  677. return PTR_ERR(phydev);
  678. }
  679. priv->phydev = phydev;
  680. return 0;
  681. }
  682. /******************************************************************************
  683. * struct mii_bus functions
  684. *****************************************************************************/
  685. static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  686. {
  687. struct net_device *netdev = bus->priv;
  688. struct ftgmac100 *priv = netdev_priv(netdev);
  689. unsigned int phycr;
  690. int i;
  691. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  692. /* preserve MDC cycle threshold */
  693. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  694. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  695. FTGMAC100_PHYCR_REGAD(regnum) |
  696. FTGMAC100_PHYCR_MIIRD;
  697. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  698. for (i = 0; i < 10; i++) {
  699. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  700. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  701. int data;
  702. data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
  703. return FTGMAC100_PHYDATA_MIIRDATA(data);
  704. }
  705. udelay(100);
  706. }
  707. netdev_err(netdev, "mdio read timed out\n");
  708. return -EIO;
  709. }
  710. static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
  711. int regnum, u16 value)
  712. {
  713. struct net_device *netdev = bus->priv;
  714. struct ftgmac100 *priv = netdev_priv(netdev);
  715. unsigned int phycr;
  716. int data;
  717. int i;
  718. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  719. /* preserve MDC cycle threshold */
  720. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  721. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  722. FTGMAC100_PHYCR_REGAD(regnum) |
  723. FTGMAC100_PHYCR_MIIWR;
  724. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  725. iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
  726. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  727. for (i = 0; i < 10; i++) {
  728. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  729. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
  730. return 0;
  731. udelay(100);
  732. }
  733. netdev_err(netdev, "mdio write timed out\n");
  734. return -EIO;
  735. }
  736. /******************************************************************************
  737. * struct ethtool_ops functions
  738. *****************************************************************************/
  739. static void ftgmac100_get_drvinfo(struct net_device *netdev,
  740. struct ethtool_drvinfo *info)
  741. {
  742. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  743. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  744. strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
  745. }
  746. static int ftgmac100_get_settings(struct net_device *netdev,
  747. struct ethtool_cmd *cmd)
  748. {
  749. struct ftgmac100 *priv = netdev_priv(netdev);
  750. return phy_ethtool_gset(priv->phydev, cmd);
  751. }
  752. static int ftgmac100_set_settings(struct net_device *netdev,
  753. struct ethtool_cmd *cmd)
  754. {
  755. struct ftgmac100 *priv = netdev_priv(netdev);
  756. return phy_ethtool_sset(priv->phydev, cmd);
  757. }
  758. static const struct ethtool_ops ftgmac100_ethtool_ops = {
  759. .set_settings = ftgmac100_set_settings,
  760. .get_settings = ftgmac100_get_settings,
  761. .get_drvinfo = ftgmac100_get_drvinfo,
  762. .get_link = ethtool_op_get_link,
  763. };
  764. /******************************************************************************
  765. * interrupt handler
  766. *****************************************************************************/
  767. static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
  768. {
  769. struct net_device *netdev = dev_id;
  770. struct ftgmac100 *priv = netdev_priv(netdev);
  771. if (likely(netif_running(netdev))) {
  772. /* Disable interrupts for polling */
  773. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  774. napi_schedule(&priv->napi);
  775. }
  776. return IRQ_HANDLED;
  777. }
  778. /******************************************************************************
  779. * struct napi_struct functions
  780. *****************************************************************************/
  781. static int ftgmac100_poll(struct napi_struct *napi, int budget)
  782. {
  783. struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
  784. struct net_device *netdev = priv->netdev;
  785. unsigned int status;
  786. bool completed = true;
  787. int rx = 0;
  788. status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
  789. iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
  790. if (status & (FTGMAC100_INT_RPKT_BUF | FTGMAC100_INT_NO_RXBUF)) {
  791. /*
  792. * FTGMAC100_INT_RPKT_BUF:
  793. * RX DMA has received packets into RX buffer successfully
  794. *
  795. * FTGMAC100_INT_NO_RXBUF:
  796. * RX buffer unavailable
  797. */
  798. bool retry;
  799. do {
  800. retry = ftgmac100_rx_packet(priv, &rx);
  801. } while (retry && rx < budget);
  802. if (retry && rx == budget)
  803. completed = false;
  804. }
  805. if (status & (FTGMAC100_INT_XPKT_ETH | FTGMAC100_INT_XPKT_LOST)) {
  806. /*
  807. * FTGMAC100_INT_XPKT_ETH:
  808. * packet transmitted to ethernet successfully
  809. *
  810. * FTGMAC100_INT_XPKT_LOST:
  811. * packet transmitted to ethernet lost due to late
  812. * collision or excessive collision
  813. */
  814. ftgmac100_tx_complete(priv);
  815. }
  816. if (status & (FTGMAC100_INT_NO_RXBUF | FTGMAC100_INT_RPKT_LOST |
  817. FTGMAC100_INT_AHB_ERR | FTGMAC100_INT_PHYSTS_CHG)) {
  818. if (net_ratelimit())
  819. netdev_info(netdev, "[ISR] = 0x%x: %s%s%s%s\n", status,
  820. status & FTGMAC100_INT_NO_RXBUF ? "NO_RXBUF " : "",
  821. status & FTGMAC100_INT_RPKT_LOST ? "RPKT_LOST " : "",
  822. status & FTGMAC100_INT_AHB_ERR ? "AHB_ERR " : "",
  823. status & FTGMAC100_INT_PHYSTS_CHG ? "PHYSTS_CHG" : "");
  824. if (status & FTGMAC100_INT_NO_RXBUF) {
  825. /* RX buffer unavailable */
  826. netdev->stats.rx_over_errors++;
  827. }
  828. if (status & FTGMAC100_INT_RPKT_LOST) {
  829. /* received packet lost due to RX FIFO full */
  830. netdev->stats.rx_fifo_errors++;
  831. }
  832. }
  833. if (completed) {
  834. napi_complete(napi);
  835. /* enable all interrupts */
  836. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  837. }
  838. return rx;
  839. }
  840. /******************************************************************************
  841. * struct net_device_ops functions
  842. *****************************************************************************/
  843. static int ftgmac100_open(struct net_device *netdev)
  844. {
  845. struct ftgmac100 *priv = netdev_priv(netdev);
  846. int err;
  847. err = ftgmac100_alloc_buffers(priv);
  848. if (err) {
  849. netdev_err(netdev, "failed to allocate buffers\n");
  850. goto err_alloc;
  851. }
  852. err = request_irq(priv->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
  853. if (err) {
  854. netdev_err(netdev, "failed to request irq %d\n", priv->irq);
  855. goto err_irq;
  856. }
  857. priv->rx_pointer = 0;
  858. priv->tx_clean_pointer = 0;
  859. priv->tx_pointer = 0;
  860. priv->tx_pending = 0;
  861. err = ftgmac100_reset_hw(priv);
  862. if (err)
  863. goto err_hw;
  864. ftgmac100_init_hw(priv);
  865. ftgmac100_start_hw(priv, 10);
  866. phy_start(priv->phydev);
  867. napi_enable(&priv->napi);
  868. netif_start_queue(netdev);
  869. /* enable all interrupts */
  870. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  871. return 0;
  872. err_hw:
  873. free_irq(priv->irq, netdev);
  874. err_irq:
  875. ftgmac100_free_buffers(priv);
  876. err_alloc:
  877. return err;
  878. }
  879. static int ftgmac100_stop(struct net_device *netdev)
  880. {
  881. struct ftgmac100 *priv = netdev_priv(netdev);
  882. /* disable all interrupts */
  883. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  884. netif_stop_queue(netdev);
  885. napi_disable(&priv->napi);
  886. phy_stop(priv->phydev);
  887. ftgmac100_stop_hw(priv);
  888. free_irq(priv->irq, netdev);
  889. ftgmac100_free_buffers(priv);
  890. return 0;
  891. }
  892. static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
  893. struct net_device *netdev)
  894. {
  895. struct ftgmac100 *priv = netdev_priv(netdev);
  896. dma_addr_t map;
  897. if (unlikely(skb->len > MAX_PKT_SIZE)) {
  898. if (net_ratelimit())
  899. netdev_dbg(netdev, "tx packet too big\n");
  900. netdev->stats.tx_dropped++;
  901. kfree_skb(skb);
  902. return NETDEV_TX_OK;
  903. }
  904. map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
  905. if (unlikely(dma_mapping_error(priv->dev, map))) {
  906. /* drop packet */
  907. if (net_ratelimit())
  908. netdev_err(netdev, "map socket buffer failed\n");
  909. netdev->stats.tx_dropped++;
  910. kfree_skb(skb);
  911. return NETDEV_TX_OK;
  912. }
  913. return ftgmac100_xmit(priv, skb, map);
  914. }
  915. /* optional */
  916. static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  917. {
  918. struct ftgmac100 *priv = netdev_priv(netdev);
  919. return phy_mii_ioctl(priv->phydev, ifr, cmd);
  920. }
  921. static const struct net_device_ops ftgmac100_netdev_ops = {
  922. .ndo_open = ftgmac100_open,
  923. .ndo_stop = ftgmac100_stop,
  924. .ndo_start_xmit = ftgmac100_hard_start_xmit,
  925. .ndo_set_mac_address = eth_mac_addr,
  926. .ndo_validate_addr = eth_validate_addr,
  927. .ndo_do_ioctl = ftgmac100_do_ioctl,
  928. };
  929. /******************************************************************************
  930. * struct platform_driver functions
  931. *****************************************************************************/
  932. static int ftgmac100_probe(struct platform_device *pdev)
  933. {
  934. struct resource *res;
  935. int irq;
  936. struct net_device *netdev;
  937. struct ftgmac100 *priv;
  938. int err;
  939. if (!pdev)
  940. return -ENODEV;
  941. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  942. if (!res)
  943. return -ENXIO;
  944. irq = platform_get_irq(pdev, 0);
  945. if (irq < 0)
  946. return irq;
  947. /* setup net_device */
  948. netdev = alloc_etherdev(sizeof(*priv));
  949. if (!netdev) {
  950. err = -ENOMEM;
  951. goto err_alloc_etherdev;
  952. }
  953. SET_NETDEV_DEV(netdev, &pdev->dev);
  954. netdev->ethtool_ops = &ftgmac100_ethtool_ops;
  955. netdev->netdev_ops = &ftgmac100_netdev_ops;
  956. netdev->features = NETIF_F_IP_CSUM | NETIF_F_GRO;
  957. platform_set_drvdata(pdev, netdev);
  958. /* setup private data */
  959. priv = netdev_priv(netdev);
  960. priv->netdev = netdev;
  961. priv->dev = &pdev->dev;
  962. spin_lock_init(&priv->tx_lock);
  963. /* initialize NAPI */
  964. netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
  965. /* map io memory */
  966. priv->res = request_mem_region(res->start, resource_size(res),
  967. dev_name(&pdev->dev));
  968. if (!priv->res) {
  969. dev_err(&pdev->dev, "Could not reserve memory region\n");
  970. err = -ENOMEM;
  971. goto err_req_mem;
  972. }
  973. priv->base = ioremap(res->start, resource_size(res));
  974. if (!priv->base) {
  975. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  976. err = -EIO;
  977. goto err_ioremap;
  978. }
  979. priv->irq = irq;
  980. /* initialize mdio bus */
  981. priv->mii_bus = mdiobus_alloc();
  982. if (!priv->mii_bus) {
  983. err = -EIO;
  984. goto err_alloc_mdiobus;
  985. }
  986. priv->mii_bus->name = "ftgmac100_mdio";
  987. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "ftgmac100_mii");
  988. priv->mii_bus->priv = netdev;
  989. priv->mii_bus->read = ftgmac100_mdiobus_read;
  990. priv->mii_bus->write = ftgmac100_mdiobus_write;
  991. err = mdiobus_register(priv->mii_bus);
  992. if (err) {
  993. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  994. goto err_register_mdiobus;
  995. }
  996. err = ftgmac100_mii_probe(priv);
  997. if (err) {
  998. dev_err(&pdev->dev, "MII Probe failed!\n");
  999. goto err_mii_probe;
  1000. }
  1001. /* register network device */
  1002. err = register_netdev(netdev);
  1003. if (err) {
  1004. dev_err(&pdev->dev, "Failed to register netdev\n");
  1005. goto err_register_netdev;
  1006. }
  1007. netdev_info(netdev, "irq %d, mapped at %p\n", priv->irq, priv->base);
  1008. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1009. eth_hw_addr_random(netdev);
  1010. netdev_info(netdev, "generated random MAC address %pM\n",
  1011. netdev->dev_addr);
  1012. }
  1013. return 0;
  1014. err_register_netdev:
  1015. phy_disconnect(priv->phydev);
  1016. err_mii_probe:
  1017. mdiobus_unregister(priv->mii_bus);
  1018. err_register_mdiobus:
  1019. mdiobus_free(priv->mii_bus);
  1020. err_alloc_mdiobus:
  1021. iounmap(priv->base);
  1022. err_ioremap:
  1023. release_resource(priv->res);
  1024. err_req_mem:
  1025. netif_napi_del(&priv->napi);
  1026. free_netdev(netdev);
  1027. err_alloc_etherdev:
  1028. return err;
  1029. }
  1030. static int __exit ftgmac100_remove(struct platform_device *pdev)
  1031. {
  1032. struct net_device *netdev;
  1033. struct ftgmac100 *priv;
  1034. netdev = platform_get_drvdata(pdev);
  1035. priv = netdev_priv(netdev);
  1036. unregister_netdev(netdev);
  1037. phy_disconnect(priv->phydev);
  1038. mdiobus_unregister(priv->mii_bus);
  1039. mdiobus_free(priv->mii_bus);
  1040. iounmap(priv->base);
  1041. release_resource(priv->res);
  1042. netif_napi_del(&priv->napi);
  1043. free_netdev(netdev);
  1044. return 0;
  1045. }
  1046. static struct platform_driver ftgmac100_driver = {
  1047. .probe = ftgmac100_probe,
  1048. .remove = __exit_p(ftgmac100_remove),
  1049. .driver = {
  1050. .name = DRV_NAME,
  1051. },
  1052. };
  1053. module_platform_driver(ftgmac100_driver);
  1054. MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
  1055. MODULE_DESCRIPTION("FTGMAC100 driver");
  1056. MODULE_LICENSE("GPL");