be_hw.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * Copyright (C) 2005 - 2015 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. /********* Mailbox door bell *************/
  18. /* Used for driver communication with the FW.
  19. * The software must write this register twice to post any command. First,
  20. * it writes the register with hi=1 and the upper bits of the physical address
  21. * for the MAILBOX structure. Software must poll the ready bit until this
  22. * is acknowledged. Then, sotware writes the register with hi=0 with the lower
  23. * bits in the address. It must poll the ready bit until the command is
  24. * complete. Upon completion, the MAILBOX will contain a valid completion
  25. * queue entry.
  26. */
  27. #define MPU_MAILBOX_DB_OFFSET 0x160
  28. #define MPU_MAILBOX_DB_RDY_MASK 0x1 /* bit 0 */
  29. #define MPU_MAILBOX_DB_HI_MASK 0x2 /* bit 1 */
  30. #define MPU_EP_CONTROL 0
  31. /********** MPU semphore: used for SH & BE *************/
  32. #define SLIPORT_SEMAPHORE_OFFSET_BEx 0xac /* CSR BAR offset */
  33. #define SLIPORT_SEMAPHORE_OFFSET_SH 0x94 /* PCI-CFG offset */
  34. #define POST_STAGE_MASK 0x0000FFFF
  35. #define POST_ERR_MASK 0x1
  36. #define POST_ERR_SHIFT 31
  37. /* MPU semphore POST stage values */
  38. #define POST_STAGE_AWAITING_HOST_RDY 0x1 /* FW awaiting goahead from host */
  39. #define POST_STAGE_HOST_RDY 0x2 /* Host has given go-ahed to FW */
  40. #define POST_STAGE_BE_RESET 0x3 /* Host wants to reset chip */
  41. #define POST_STAGE_ARMFW_RDY 0xc000 /* FW is done with POST */
  42. /* Lancer SLIPORT registers */
  43. #define SLIPORT_STATUS_OFFSET 0x404
  44. #define SLIPORT_CONTROL_OFFSET 0x408
  45. #define SLIPORT_ERROR1_OFFSET 0x40C
  46. #define SLIPORT_ERROR2_OFFSET 0x410
  47. #define PHYSDEV_CONTROL_OFFSET 0x414
  48. #define SLIPORT_STATUS_ERR_MASK 0x80000000
  49. #define SLIPORT_STATUS_DIP_MASK 0x02000000
  50. #define SLIPORT_STATUS_RN_MASK 0x01000000
  51. #define SLIPORT_STATUS_RDY_MASK 0x00800000
  52. #define SLI_PORT_CONTROL_IP_MASK 0x08000000
  53. #define PHYSDEV_CONTROL_FW_RESET_MASK 0x00000002
  54. #define PHYSDEV_CONTROL_DD_MASK 0x00000004
  55. #define PHYSDEV_CONTROL_INP_MASK 0x40000000
  56. #define SLIPORT_ERROR_NO_RESOURCE1 0x2
  57. #define SLIPORT_ERROR_NO_RESOURCE2 0x9
  58. #define SLIPORT_ERROR_FW_RESET1 0x2
  59. #define SLIPORT_ERROR_FW_RESET2 0x0
  60. /********* Memory BAR register ************/
  61. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  62. /* Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  63. * Disable" may still globally block interrupts in addition to individual
  64. * interrupt masks; a mechanism for the device driver to block all interrupts
  65. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  66. * with the OS.
  67. */
  68. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK BIT(29) /* bit 29 */
  69. /********* PCI Function Capability *********/
  70. #define BE_FUNCTION_CAPS_RSS 0x2
  71. #define BE_FUNCTION_CAPS_SUPER_NIC 0x40
  72. /********* Power management (WOL) **********/
  73. #define PCICFG_PM_CONTROL_OFFSET 0x44
  74. #define PCICFG_PM_CONTROL_MASK 0x108 /* bits 3 & 8 */
  75. /********* Online Control Registers *******/
  76. #define PCICFG_ONLINE0 0xB0
  77. #define PCICFG_ONLINE1 0xB4
  78. /********* UE Status and Mask Registers ***/
  79. #define PCICFG_UE_STATUS_LOW 0xA0
  80. #define PCICFG_UE_STATUS_HIGH 0xA4
  81. #define PCICFG_UE_STATUS_LOW_MASK 0xA8
  82. #define PCICFG_UE_STATUS_HI_MASK 0xAC
  83. /******** SLI_INTF ***********************/
  84. #define SLI_INTF_REG_OFFSET 0x58
  85. #define SLI_INTF_VALID_MASK 0xE0000000
  86. #define SLI_INTF_VALID 0xC0000000
  87. #define SLI_INTF_HINT2_MASK 0x1F000000
  88. #define SLI_INTF_HINT2_SHIFT 24
  89. #define SLI_INTF_HINT1_MASK 0x00FF0000
  90. #define SLI_INTF_HINT1_SHIFT 16
  91. #define SLI_INTF_FAMILY_MASK 0x00000F00
  92. #define SLI_INTF_FAMILY_SHIFT 8
  93. #define SLI_INTF_IF_TYPE_MASK 0x0000F000
  94. #define SLI_INTF_IF_TYPE_SHIFT 12
  95. #define SLI_INTF_REV_MASK 0x000000F0
  96. #define SLI_INTF_REV_SHIFT 4
  97. #define SLI_INTF_FT_MASK 0x00000001
  98. #define SLI_INTF_TYPE_2 2
  99. #define SLI_INTF_TYPE_3 3
  100. /********* ISR0 Register offset **********/
  101. #define CEV_ISR0_OFFSET 0xC18
  102. #define CEV_ISR_SIZE 4
  103. /********* Event Q door bell *************/
  104. #define DB_EQ_OFFSET DB_CQ_OFFSET
  105. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  106. #define DB_EQ_RING_ID_EXT_MASK 0x3e00 /* bits 9-13 */
  107. #define DB_EQ_RING_ID_EXT_MASK_SHIFT (2) /* qid bits 9-13 placing at 11-15 */
  108. /* Clear the interrupt for this eq */
  109. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  110. /* Must be 1 */
  111. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  112. /* Number of event entries processed */
  113. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  114. /* Rearm bit */
  115. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  116. /* Rearm to interrupt delay encoding */
  117. #define DB_EQ_R2I_DLY_SHIFT (30) /* bits 30 - 31 */
  118. /* Rearm to interrupt (R2I) delay multiplier encoding represents 3 different
  119. * values configured in CEV_REARM2IRPT_DLY_MULT_CSR register. This value is
  120. * programmed by host driver while ringing an EQ doorbell(EQ_DB) if a delay
  121. * between rearming the EQ and next interrupt on this EQ is desired.
  122. */
  123. #define R2I_DLY_ENC_0 0 /* No delay */
  124. #define R2I_DLY_ENC_1 1 /* maps to 160us EQ delay */
  125. #define R2I_DLY_ENC_2 2 /* maps to 96us EQ delay */
  126. #define R2I_DLY_ENC_3 3 /* maps to 48us EQ delay */
  127. /********* Compl Q door bell *************/
  128. #define DB_CQ_OFFSET 0x120
  129. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  130. #define DB_CQ_RING_ID_EXT_MASK 0x7C00 /* bits 10-14 */
  131. #define DB_CQ_RING_ID_EXT_MASK_SHIFT (1) /* qid bits 10-14
  132. placing at 11-15 */
  133. /* Number of event entries processed */
  134. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  135. /* Rearm bit */
  136. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  137. /********** TX ULP door bell *************/
  138. #define DB_TXULP1_OFFSET 0x60
  139. #define DB_TXULP_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  140. /* Number of tx entries posted */
  141. #define DB_TXULP_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  142. #define DB_TXULP_NUM_POSTED_MASK 0x3FFF /* bits 16 - 29 */
  143. /********** RQ(erx) door bell ************/
  144. #define DB_RQ_OFFSET 0x100
  145. #define DB_RQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  146. /* Number of rx frags posted */
  147. #define DB_RQ_NUM_POSTED_SHIFT (24) /* bits 24 - 31 */
  148. /********** MCC door bell ************/
  149. #define DB_MCCQ_OFFSET 0x140
  150. #define DB_MCCQ_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  151. /* Number of entries posted */
  152. #define DB_MCCQ_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  153. /********** SRIOV VF PCICFG OFFSET ********/
  154. #define SRIOV_VF_PCICFG_OFFSET (4096)
  155. /********** FAT TABLE ********/
  156. #define RETRIEVE_FAT 0
  157. #define QUERY_FAT 1
  158. /************* Rx Packet Type Encoding **************/
  159. #define BE_UNICAST_PACKET 0
  160. #define BE_MULTICAST_PACKET 1
  161. #define BE_BROADCAST_PACKET 2
  162. #define BE_RSVD_PACKET 3
  163. /*
  164. * BE descriptors: host memory data structures whose formats
  165. * are hardwired in BE silicon.
  166. */
  167. /* Event Queue Descriptor */
  168. #define EQ_ENTRY_VALID_MASK 0x1 /* bit 0 */
  169. #define EQ_ENTRY_RES_ID_MASK 0xFFFF /* bits 16 - 31 */
  170. #define EQ_ENTRY_RES_ID_SHIFT 16
  171. struct be_eq_entry {
  172. u32 evt;
  173. };
  174. /* TX Queue Descriptor */
  175. #define ETH_WRB_FRAG_LEN_MASK 0xFFFF
  176. struct be_eth_wrb {
  177. __le32 frag_pa_hi; /* dword 0 */
  178. __le32 frag_pa_lo; /* dword 1 */
  179. u32 rsvd0; /* dword 2 */
  180. __le32 frag_len; /* dword 3: bits 0 - 15 */
  181. } __packed;
  182. /* Pseudo amap definition for eth_hdr_wrb in which each bit of the
  183. * actual structure is defined as a byte : used to calculate
  184. * offset/shift/mask of each field */
  185. struct amap_eth_hdr_wrb {
  186. u8 rsvd0[32]; /* dword 0 */
  187. u8 rsvd1[32]; /* dword 1 */
  188. u8 complete; /* dword 2 */
  189. u8 event;
  190. u8 crc;
  191. u8 forward;
  192. u8 lso6;
  193. u8 mgmt;
  194. u8 ipcs;
  195. u8 udpcs;
  196. u8 tcpcs;
  197. u8 lso;
  198. u8 vlan;
  199. u8 gso[2];
  200. u8 num_wrb[5];
  201. u8 lso_mss[14];
  202. u8 len[16]; /* dword 3 */
  203. u8 vlan_tag[16];
  204. } __packed;
  205. #define TX_HDR_WRB_COMPL 1 /* word 2 */
  206. #define TX_HDR_WRB_EVT BIT(1) /* word 2 */
  207. #define TX_HDR_WRB_NUM_SHIFT 13 /* word 2: bits 13:17 */
  208. #define TX_HDR_WRB_NUM_MASK 0x1F /* word 2: bits 13:17 */
  209. struct be_eth_hdr_wrb {
  210. __le32 dw[4];
  211. };
  212. /********* Tx Compl Status Encoding *********/
  213. #define BE_TX_COMP_HDR_PARSE_ERR 0x2
  214. #define BE_TX_COMP_NDMA_ERR 0x3
  215. #define BE_TX_COMP_ACL_ERR 0x5
  216. #define LANCER_TX_COMP_LSO_ERR 0x1
  217. #define LANCER_TX_COMP_HSW_DROP_MAC_ERR 0x3
  218. #define LANCER_TX_COMP_HSW_DROP_VLAN_ERR 0x5
  219. #define LANCER_TX_COMP_QINQ_ERR 0x7
  220. #define LANCER_TX_COMP_PARITY_ERR 0xb
  221. #define LANCER_TX_COMP_DMA_ERR 0xd
  222. /* TX Compl Queue Descriptor */
  223. /* Pseudo amap definition for eth_tx_compl in which each bit of the
  224. * actual structure is defined as a byte: used to calculate
  225. * offset/shift/mask of each field */
  226. struct amap_eth_tx_compl {
  227. u8 wrb_index[16]; /* dword 0 */
  228. u8 ct[2]; /* dword 0 */
  229. u8 port[2]; /* dword 0 */
  230. u8 rsvd0[8]; /* dword 0 */
  231. u8 status[4]; /* dword 0 */
  232. u8 user_bytes[16]; /* dword 1 */
  233. u8 nwh_bytes[8]; /* dword 1 */
  234. u8 lso; /* dword 1 */
  235. u8 cast_enc[2]; /* dword 1 */
  236. u8 rsvd1[5]; /* dword 1 */
  237. u8 rsvd2[32]; /* dword 2 */
  238. u8 pkts[16]; /* dword 3 */
  239. u8 ringid[11]; /* dword 3 */
  240. u8 hash_val[4]; /* dword 3 */
  241. u8 valid; /* dword 3 */
  242. } __packed;
  243. struct be_eth_tx_compl {
  244. u32 dw[4];
  245. };
  246. /* RX Queue Descriptor */
  247. struct be_eth_rx_d {
  248. u32 fragpa_hi;
  249. u32 fragpa_lo;
  250. };
  251. /* RX Compl Queue Descriptor */
  252. /* Pseudo amap definition for BE2 and BE3 legacy mode eth_rx_compl in which
  253. * each bit of the actual structure is defined as a byte: used to calculate
  254. * offset/shift/mask of each field */
  255. struct amap_eth_rx_compl_v0 {
  256. u8 vlan_tag[16]; /* dword 0 */
  257. u8 pktsize[14]; /* dword 0 */
  258. u8 port; /* dword 0 */
  259. u8 ip_opt; /* dword 0 */
  260. u8 err; /* dword 1 */
  261. u8 rsshp; /* dword 1 */
  262. u8 ipf; /* dword 1 */
  263. u8 tcpf; /* dword 1 */
  264. u8 udpf; /* dword 1 */
  265. u8 ipcksm; /* dword 1 */
  266. u8 l4_cksm; /* dword 1 */
  267. u8 ip_version; /* dword 1 */
  268. u8 macdst[6]; /* dword 1 */
  269. u8 vtp; /* dword 1 */
  270. u8 ip_frag; /* dword 1 */
  271. u8 fragndx[10]; /* dword 1 */
  272. u8 ct[2]; /* dword 1 */
  273. u8 sw; /* dword 1 */
  274. u8 numfrags[3]; /* dword 1 */
  275. u8 rss_flush; /* dword 2 */
  276. u8 cast_enc[2]; /* dword 2 */
  277. u8 qnq; /* dword 2 */
  278. u8 rss_bank; /* dword 2 */
  279. u8 rsvd1[23]; /* dword 2 */
  280. u8 lro_pkt; /* dword 2 */
  281. u8 rsvd2[2]; /* dword 2 */
  282. u8 valid; /* dword 2 */
  283. u8 rsshash[32]; /* dword 3 */
  284. } __packed;
  285. /* Pseudo amap definition for BE3 native mode eth_rx_compl in which
  286. * each bit of the actual structure is defined as a byte: used to calculate
  287. * offset/shift/mask of each field */
  288. struct amap_eth_rx_compl_v1 {
  289. u8 vlan_tag[16]; /* dword 0 */
  290. u8 pktsize[14]; /* dword 0 */
  291. u8 vtp; /* dword 0 */
  292. u8 ip_opt; /* dword 0 */
  293. u8 err; /* dword 1 */
  294. u8 rsshp; /* dword 1 */
  295. u8 ipf; /* dword 1 */
  296. u8 tcpf; /* dword 1 */
  297. u8 udpf; /* dword 1 */
  298. u8 ipcksm; /* dword 1 */
  299. u8 l4_cksm; /* dword 1 */
  300. u8 ip_version; /* dword 1 */
  301. u8 macdst[7]; /* dword 1 */
  302. u8 rsvd0; /* dword 1 */
  303. u8 fragndx[10]; /* dword 1 */
  304. u8 ct[2]; /* dword 1 */
  305. u8 sw; /* dword 1 */
  306. u8 numfrags[3]; /* dword 1 */
  307. u8 rss_flush; /* dword 2 */
  308. u8 cast_enc[2]; /* dword 2 */
  309. u8 qnq; /* dword 2 */
  310. u8 rss_bank; /* dword 2 */
  311. u8 port[2]; /* dword 2 */
  312. u8 vntagp; /* dword 2 */
  313. u8 header_len[8]; /* dword 2 */
  314. u8 header_split[2]; /* dword 2 */
  315. u8 rsvd1[12]; /* dword 2 */
  316. u8 tunneled;
  317. u8 valid; /* dword 2 */
  318. u8 rsshash[32]; /* dword 3 */
  319. } __packed;
  320. struct be_eth_rx_compl {
  321. u32 dw[4];
  322. };