dnet.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * Dave DNET Ethernet Controller driver
  3. *
  4. * Copyright (C) 2008 Dave S.r.l. <www.dave.eu>
  5. * Copyright (C) 2009 Ilya Yanok, Emcraft Systems Ltd, <yanok@emcraft.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/types.h>
  16. #include <linux/slab.h>
  17. #include <linux/delay.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/phy.h>
  24. #include "dnet.h"
  25. #undef DEBUG
  26. /* function for reading internal MAC register */
  27. static u16 dnet_readw_mac(struct dnet *bp, u16 reg)
  28. {
  29. u16 data_read;
  30. /* issue a read */
  31. dnet_writel(bp, reg, MACREG_ADDR);
  32. /* since a read/write op to the MAC is very slow,
  33. * we must wait before reading the data */
  34. ndelay(500);
  35. /* read data read from the MAC register */
  36. data_read = dnet_readl(bp, MACREG_DATA);
  37. /* all done */
  38. return data_read;
  39. }
  40. /* function for writing internal MAC register */
  41. static void dnet_writew_mac(struct dnet *bp, u16 reg, u16 val)
  42. {
  43. /* load data to write */
  44. dnet_writel(bp, val, MACREG_DATA);
  45. /* issue a write */
  46. dnet_writel(bp, reg | DNET_INTERNAL_WRITE, MACREG_ADDR);
  47. /* since a read/write op to the MAC is very slow,
  48. * we must wait before exiting */
  49. ndelay(500);
  50. }
  51. static void __dnet_set_hwaddr(struct dnet *bp)
  52. {
  53. u16 tmp;
  54. tmp = be16_to_cpup((__be16 *)bp->dev->dev_addr);
  55. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG, tmp);
  56. tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 2));
  57. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG, tmp);
  58. tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 4));
  59. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG, tmp);
  60. }
  61. static void dnet_get_hwaddr(struct dnet *bp)
  62. {
  63. u16 tmp;
  64. u8 addr[6];
  65. /*
  66. * from MAC docs:
  67. * "Note that the MAC address is stored in the registers in Hexadecimal
  68. * form. For example, to set the MAC Address to: AC-DE-48-00-00-80
  69. * would require writing 0xAC (octet 0) to address 0x0B (high byte of
  70. * Mac_addr[15:0]), 0xDE (octet 1) to address 0x0A (Low byte of
  71. * Mac_addr[15:0]), 0x48 (octet 2) to address 0x0D (high byte of
  72. * Mac_addr[15:0]), 0x00 (octet 3) to address 0x0C (Low byte of
  73. * Mac_addr[15:0]), 0x00 (octet 4) to address 0x0F (high byte of
  74. * Mac_addr[15:0]), and 0x80 (octet 5) to address * 0x0E (Low byte of
  75. * Mac_addr[15:0]).
  76. */
  77. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG);
  78. *((__be16 *)addr) = cpu_to_be16(tmp);
  79. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG);
  80. *((__be16 *)(addr + 2)) = cpu_to_be16(tmp);
  81. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG);
  82. *((__be16 *)(addr + 4)) = cpu_to_be16(tmp);
  83. if (is_valid_ether_addr(addr))
  84. memcpy(bp->dev->dev_addr, addr, sizeof(addr));
  85. }
  86. static int dnet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  87. {
  88. struct dnet *bp = bus->priv;
  89. u16 value;
  90. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  91. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  92. cpu_relax();
  93. /* only 5 bits allowed for phy-addr and reg_offset */
  94. mii_id &= 0x1f;
  95. regnum &= 0x1f;
  96. /* prepare reg_value for a read */
  97. value = (mii_id << 8);
  98. value |= regnum;
  99. /* write control word */
  100. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, value);
  101. /* wait for end of transfer */
  102. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  103. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  104. cpu_relax();
  105. value = dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG);
  106. pr_debug("mdio_read %02x:%02x <- %04x\n", mii_id, regnum, value);
  107. return value;
  108. }
  109. static int dnet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
  110. u16 value)
  111. {
  112. struct dnet *bp = bus->priv;
  113. u16 tmp;
  114. pr_debug("mdio_write %02x:%02x <- %04x\n", mii_id, regnum, value);
  115. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  116. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  117. cpu_relax();
  118. /* prepare for a write operation */
  119. tmp = (1 << 13);
  120. /* only 5 bits allowed for phy-addr and reg_offset */
  121. mii_id &= 0x1f;
  122. regnum &= 0x1f;
  123. /* only 16 bits on data */
  124. value &= 0xffff;
  125. /* prepare reg_value for a write */
  126. tmp |= (mii_id << 8);
  127. tmp |= regnum;
  128. /* write data to write first */
  129. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG, value);
  130. /* write control word */
  131. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, tmp);
  132. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  133. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  134. cpu_relax();
  135. return 0;
  136. }
  137. static void dnet_handle_link_change(struct net_device *dev)
  138. {
  139. struct dnet *bp = netdev_priv(dev);
  140. struct phy_device *phydev = bp->phy_dev;
  141. unsigned long flags;
  142. u32 mode_reg, ctl_reg;
  143. int status_change = 0;
  144. spin_lock_irqsave(&bp->lock, flags);
  145. mode_reg = dnet_readw_mac(bp, DNET_INTERNAL_MODE_REG);
  146. ctl_reg = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
  147. if (phydev->link) {
  148. if (bp->duplex != phydev->duplex) {
  149. if (phydev->duplex)
  150. ctl_reg &=
  151. ~(DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP);
  152. else
  153. ctl_reg |=
  154. DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP;
  155. bp->duplex = phydev->duplex;
  156. status_change = 1;
  157. }
  158. if (bp->speed != phydev->speed) {
  159. status_change = 1;
  160. switch (phydev->speed) {
  161. case 1000:
  162. mode_reg |= DNET_INTERNAL_MODE_GBITEN;
  163. break;
  164. case 100:
  165. case 10:
  166. mode_reg &= ~DNET_INTERNAL_MODE_GBITEN;
  167. break;
  168. default:
  169. printk(KERN_WARNING
  170. "%s: Ack! Speed (%d) is not "
  171. "10/100/1000!\n", dev->name,
  172. phydev->speed);
  173. break;
  174. }
  175. bp->speed = phydev->speed;
  176. }
  177. }
  178. if (phydev->link != bp->link) {
  179. if (phydev->link) {
  180. mode_reg |=
  181. (DNET_INTERNAL_MODE_RXEN | DNET_INTERNAL_MODE_TXEN);
  182. } else {
  183. mode_reg &=
  184. ~(DNET_INTERNAL_MODE_RXEN |
  185. DNET_INTERNAL_MODE_TXEN);
  186. bp->speed = 0;
  187. bp->duplex = -1;
  188. }
  189. bp->link = phydev->link;
  190. status_change = 1;
  191. }
  192. if (status_change) {
  193. dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, ctl_reg);
  194. dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, mode_reg);
  195. }
  196. spin_unlock_irqrestore(&bp->lock, flags);
  197. if (status_change) {
  198. if (phydev->link)
  199. printk(KERN_INFO "%s: link up (%d/%s)\n",
  200. dev->name, phydev->speed,
  201. DUPLEX_FULL == phydev->duplex ? "Full" : "Half");
  202. else
  203. printk(KERN_INFO "%s: link down\n", dev->name);
  204. }
  205. }
  206. static int dnet_mii_probe(struct net_device *dev)
  207. {
  208. struct dnet *bp = netdev_priv(dev);
  209. struct phy_device *phydev = NULL;
  210. /* find the first phy */
  211. phydev = phy_find_first(bp->mii_bus);
  212. if (!phydev) {
  213. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  214. return -ENODEV;
  215. }
  216. /* TODO : add pin_irq */
  217. /* attach the mac to the phy */
  218. if (bp->capabilities & DNET_HAS_RMII) {
  219. phydev = phy_connect(dev, phydev_name(phydev),
  220. &dnet_handle_link_change,
  221. PHY_INTERFACE_MODE_RMII);
  222. } else {
  223. phydev = phy_connect(dev, phydev_name(phydev),
  224. &dnet_handle_link_change,
  225. PHY_INTERFACE_MODE_MII);
  226. }
  227. if (IS_ERR(phydev)) {
  228. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  229. return PTR_ERR(phydev);
  230. }
  231. /* mask with MAC supported features */
  232. if (bp->capabilities & DNET_HAS_GIGABIT)
  233. phydev->supported &= PHY_GBIT_FEATURES;
  234. else
  235. phydev->supported &= PHY_BASIC_FEATURES;
  236. phydev->supported |= SUPPORTED_Asym_Pause | SUPPORTED_Pause;
  237. phydev->advertising = phydev->supported;
  238. bp->link = 0;
  239. bp->speed = 0;
  240. bp->duplex = -1;
  241. bp->phy_dev = phydev;
  242. return 0;
  243. }
  244. static int dnet_mii_init(struct dnet *bp)
  245. {
  246. int err;
  247. bp->mii_bus = mdiobus_alloc();
  248. if (bp->mii_bus == NULL)
  249. return -ENOMEM;
  250. bp->mii_bus->name = "dnet_mii_bus";
  251. bp->mii_bus->read = &dnet_mdio_read;
  252. bp->mii_bus->write = &dnet_mdio_write;
  253. snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  254. bp->pdev->name, bp->pdev->id);
  255. bp->mii_bus->priv = bp;
  256. if (mdiobus_register(bp->mii_bus)) {
  257. err = -ENXIO;
  258. goto err_out;
  259. }
  260. if (dnet_mii_probe(bp->dev) != 0) {
  261. err = -ENXIO;
  262. goto err_out_unregister_bus;
  263. }
  264. return 0;
  265. err_out_unregister_bus:
  266. mdiobus_unregister(bp->mii_bus);
  267. err_out:
  268. mdiobus_free(bp->mii_bus);
  269. return err;
  270. }
  271. /* For Neptune board: LINK1000 as Link LED and TX as activity LED */
  272. static int dnet_phy_marvell_fixup(struct phy_device *phydev)
  273. {
  274. return phy_write(phydev, 0x18, 0x4148);
  275. }
  276. static void dnet_update_stats(struct dnet *bp)
  277. {
  278. u32 __iomem *reg = bp->regs + DNET_RX_PKT_IGNR_CNT;
  279. u32 *p = &bp->hw_stats.rx_pkt_ignr;
  280. u32 *end = &bp->hw_stats.rx_byte + 1;
  281. WARN_ON((unsigned long)(end - p - 1) !=
  282. (DNET_RX_BYTE_CNT - DNET_RX_PKT_IGNR_CNT) / 4);
  283. for (; p < end; p++, reg++)
  284. *p += readl(reg);
  285. reg = bp->regs + DNET_TX_UNICAST_CNT;
  286. p = &bp->hw_stats.tx_unicast;
  287. end = &bp->hw_stats.tx_byte + 1;
  288. WARN_ON((unsigned long)(end - p - 1) !=
  289. (DNET_TX_BYTE_CNT - DNET_TX_UNICAST_CNT) / 4);
  290. for (; p < end; p++, reg++)
  291. *p += readl(reg);
  292. }
  293. static int dnet_poll(struct napi_struct *napi, int budget)
  294. {
  295. struct dnet *bp = container_of(napi, struct dnet, napi);
  296. struct net_device *dev = bp->dev;
  297. int npackets = 0;
  298. unsigned int pkt_len;
  299. struct sk_buff *skb;
  300. unsigned int *data_ptr;
  301. u32 int_enable;
  302. u32 cmd_word;
  303. int i;
  304. while (npackets < budget) {
  305. /*
  306. * break out of while loop if there are no more
  307. * packets waiting
  308. */
  309. if (!(dnet_readl(bp, RX_FIFO_WCNT) >> 16))
  310. break;
  311. cmd_word = dnet_readl(bp, RX_LEN_FIFO);
  312. pkt_len = cmd_word & 0xFFFF;
  313. if (cmd_word & 0xDF180000)
  314. printk(KERN_ERR "%s packet receive error %x\n",
  315. __func__, cmd_word);
  316. skb = netdev_alloc_skb(dev, pkt_len + 5);
  317. if (skb != NULL) {
  318. /* Align IP on 16 byte boundaries */
  319. skb_reserve(skb, 2);
  320. /*
  321. * 'skb_put()' points to the start of sk_buff
  322. * data area.
  323. */
  324. data_ptr = (unsigned int *)skb_put(skb, pkt_len);
  325. for (i = 0; i < (pkt_len + 3) >> 2; i++)
  326. *data_ptr++ = dnet_readl(bp, RX_DATA_FIFO);
  327. skb->protocol = eth_type_trans(skb, dev);
  328. netif_receive_skb(skb);
  329. npackets++;
  330. } else
  331. printk(KERN_NOTICE
  332. "%s: No memory to allocate a sk_buff of "
  333. "size %u.\n", dev->name, pkt_len);
  334. }
  335. if (npackets < budget) {
  336. /* We processed all packets available. Tell NAPI it can
  337. * stop polling then re-enable rx interrupts.
  338. */
  339. napi_complete(napi);
  340. int_enable = dnet_readl(bp, INTR_ENB);
  341. int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
  342. dnet_writel(bp, int_enable, INTR_ENB);
  343. }
  344. return npackets;
  345. }
  346. static irqreturn_t dnet_interrupt(int irq, void *dev_id)
  347. {
  348. struct net_device *dev = dev_id;
  349. struct dnet *bp = netdev_priv(dev);
  350. u32 int_src, int_enable, int_current;
  351. unsigned long flags;
  352. unsigned int handled = 0;
  353. spin_lock_irqsave(&bp->lock, flags);
  354. /* read and clear the DNET irq (clear on read) */
  355. int_src = dnet_readl(bp, INTR_SRC);
  356. int_enable = dnet_readl(bp, INTR_ENB);
  357. int_current = int_src & int_enable;
  358. /* restart the queue if we had stopped it for TX fifo almost full */
  359. if (int_current & DNET_INTR_SRC_TX_FIFOAE) {
  360. int_enable = dnet_readl(bp, INTR_ENB);
  361. int_enable &= ~DNET_INTR_ENB_TX_FIFOAE;
  362. dnet_writel(bp, int_enable, INTR_ENB);
  363. netif_wake_queue(dev);
  364. handled = 1;
  365. }
  366. /* RX FIFO error checking */
  367. if (int_current &
  368. (DNET_INTR_SRC_RX_CMDFIFOFF | DNET_INTR_SRC_RX_DATAFIFOFF)) {
  369. printk(KERN_ERR "%s: RX fifo error %x, irq %x\n", __func__,
  370. dnet_readl(bp, RX_STATUS), int_current);
  371. /* we can only flush the RX FIFOs */
  372. dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH, SYS_CTL);
  373. ndelay(500);
  374. dnet_writel(bp, 0, SYS_CTL);
  375. handled = 1;
  376. }
  377. /* TX FIFO error checking */
  378. if (int_current &
  379. (DNET_INTR_SRC_TX_FIFOFULL | DNET_INTR_SRC_TX_DISCFRM)) {
  380. printk(KERN_ERR "%s: TX fifo error %x, irq %x\n", __func__,
  381. dnet_readl(bp, TX_STATUS), int_current);
  382. /* we can only flush the TX FIFOs */
  383. dnet_writel(bp, DNET_SYS_CTL_TXFIFOFLUSH, SYS_CTL);
  384. ndelay(500);
  385. dnet_writel(bp, 0, SYS_CTL);
  386. handled = 1;
  387. }
  388. if (int_current & DNET_INTR_SRC_RX_CMDFIFOAF) {
  389. if (napi_schedule_prep(&bp->napi)) {
  390. /*
  391. * There's no point taking any more interrupts
  392. * until we have processed the buffers
  393. */
  394. /* Disable Rx interrupts and schedule NAPI poll */
  395. int_enable = dnet_readl(bp, INTR_ENB);
  396. int_enable &= ~DNET_INTR_SRC_RX_CMDFIFOAF;
  397. dnet_writel(bp, int_enable, INTR_ENB);
  398. __napi_schedule(&bp->napi);
  399. }
  400. handled = 1;
  401. }
  402. if (!handled)
  403. pr_debug("%s: irq %x remains\n", __func__, int_current);
  404. spin_unlock_irqrestore(&bp->lock, flags);
  405. return IRQ_RETVAL(handled);
  406. }
  407. #ifdef DEBUG
  408. static inline void dnet_print_skb(struct sk_buff *skb)
  409. {
  410. int k;
  411. printk(KERN_DEBUG PFX "data:");
  412. for (k = 0; k < skb->len; k++)
  413. printk(" %02x", (unsigned int)skb->data[k]);
  414. printk("\n");
  415. }
  416. #else
  417. #define dnet_print_skb(skb) do {} while (0)
  418. #endif
  419. static netdev_tx_t dnet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  420. {
  421. struct dnet *bp = netdev_priv(dev);
  422. u32 tx_status, irq_enable;
  423. unsigned int len, i, tx_cmd, wrsz;
  424. unsigned long flags;
  425. unsigned int *bufp;
  426. tx_status = dnet_readl(bp, TX_STATUS);
  427. pr_debug("start_xmit: len %u head %p data %p\n",
  428. skb->len, skb->head, skb->data);
  429. dnet_print_skb(skb);
  430. /* frame size (words) */
  431. len = (skb->len + 3) >> 2;
  432. spin_lock_irqsave(&bp->lock, flags);
  433. tx_status = dnet_readl(bp, TX_STATUS);
  434. bufp = (unsigned int *)(((unsigned long) skb->data) & ~0x3UL);
  435. wrsz = (u32) skb->len + 3;
  436. wrsz += ((unsigned long) skb->data) & 0x3;
  437. wrsz >>= 2;
  438. tx_cmd = ((((unsigned long)(skb->data)) & 0x03) << 16) | (u32) skb->len;
  439. /* check if there is enough room for the current frame */
  440. if (wrsz < (DNET_FIFO_SIZE - dnet_readl(bp, TX_FIFO_WCNT))) {
  441. for (i = 0; i < wrsz; i++)
  442. dnet_writel(bp, *bufp++, TX_DATA_FIFO);
  443. /*
  444. * inform MAC that a packet's written and ready to be
  445. * shipped out
  446. */
  447. dnet_writel(bp, tx_cmd, TX_LEN_FIFO);
  448. }
  449. if (dnet_readl(bp, TX_FIFO_WCNT) > DNET_FIFO_TX_DATA_AF_TH) {
  450. netif_stop_queue(dev);
  451. tx_status = dnet_readl(bp, INTR_SRC);
  452. irq_enable = dnet_readl(bp, INTR_ENB);
  453. irq_enable |= DNET_INTR_ENB_TX_FIFOAE;
  454. dnet_writel(bp, irq_enable, INTR_ENB);
  455. }
  456. skb_tx_timestamp(skb);
  457. /* free the buffer */
  458. dev_kfree_skb(skb);
  459. spin_unlock_irqrestore(&bp->lock, flags);
  460. return NETDEV_TX_OK;
  461. }
  462. static void dnet_reset_hw(struct dnet *bp)
  463. {
  464. /* put ts_mac in IDLE state i.e. disable rx/tx */
  465. dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, DNET_INTERNAL_MODE_FCEN);
  466. /*
  467. * RX FIFO almost full threshold: only cmd FIFO almost full is
  468. * implemented for RX side
  469. */
  470. dnet_writel(bp, DNET_FIFO_RX_CMD_AF_TH, RX_FIFO_TH);
  471. /*
  472. * TX FIFO almost empty threshold: only data FIFO almost empty
  473. * is implemented for TX side
  474. */
  475. dnet_writel(bp, DNET_FIFO_TX_DATA_AE_TH, TX_FIFO_TH);
  476. /* flush rx/tx fifos */
  477. dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH | DNET_SYS_CTL_TXFIFOFLUSH,
  478. SYS_CTL);
  479. msleep(1);
  480. dnet_writel(bp, 0, SYS_CTL);
  481. }
  482. static void dnet_init_hw(struct dnet *bp)
  483. {
  484. u32 config;
  485. dnet_reset_hw(bp);
  486. __dnet_set_hwaddr(bp);
  487. config = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
  488. if (bp->dev->flags & IFF_PROMISC)
  489. /* Copy All Frames */
  490. config |= DNET_INTERNAL_RXTX_CONTROL_ENPROMISC;
  491. if (!(bp->dev->flags & IFF_BROADCAST))
  492. /* No BroadCast */
  493. config |= DNET_INTERNAL_RXTX_CONTROL_RXMULTICAST;
  494. config |= DNET_INTERNAL_RXTX_CONTROL_RXPAUSE |
  495. DNET_INTERNAL_RXTX_CONTROL_RXBROADCAST |
  496. DNET_INTERNAL_RXTX_CONTROL_DROPCONTROL |
  497. DNET_INTERNAL_RXTX_CONTROL_DISCFXFCS;
  498. dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, config);
  499. /* clear irq before enabling them */
  500. config = dnet_readl(bp, INTR_SRC);
  501. /* enable RX/TX interrupt, recv packet ready interrupt */
  502. dnet_writel(bp, DNET_INTR_ENB_GLOBAL_ENABLE | DNET_INTR_ENB_RX_SUMMARY |
  503. DNET_INTR_ENB_TX_SUMMARY | DNET_INTR_ENB_RX_FIFOERR |
  504. DNET_INTR_ENB_RX_ERROR | DNET_INTR_ENB_RX_FIFOFULL |
  505. DNET_INTR_ENB_TX_FIFOFULL | DNET_INTR_ENB_TX_DISCFRM |
  506. DNET_INTR_ENB_RX_PKTRDY, INTR_ENB);
  507. }
  508. static int dnet_open(struct net_device *dev)
  509. {
  510. struct dnet *bp = netdev_priv(dev);
  511. /* if the phy is not yet register, retry later */
  512. if (!bp->phy_dev)
  513. return -EAGAIN;
  514. napi_enable(&bp->napi);
  515. dnet_init_hw(bp);
  516. phy_start_aneg(bp->phy_dev);
  517. /* schedule a link state check */
  518. phy_start(bp->phy_dev);
  519. netif_start_queue(dev);
  520. return 0;
  521. }
  522. static int dnet_close(struct net_device *dev)
  523. {
  524. struct dnet *bp = netdev_priv(dev);
  525. netif_stop_queue(dev);
  526. napi_disable(&bp->napi);
  527. if (bp->phy_dev)
  528. phy_stop(bp->phy_dev);
  529. dnet_reset_hw(bp);
  530. netif_carrier_off(dev);
  531. return 0;
  532. }
  533. static inline void dnet_print_pretty_hwstats(struct dnet_stats *hwstat)
  534. {
  535. pr_debug("%s\n", __func__);
  536. pr_debug("----------------------------- RX statistics "
  537. "-------------------------------\n");
  538. pr_debug("RX_PKT_IGNR_CNT %-8x\n", hwstat->rx_pkt_ignr);
  539. pr_debug("RX_LEN_CHK_ERR_CNT %-8x\n", hwstat->rx_len_chk_err);
  540. pr_debug("RX_LNG_FRM_CNT %-8x\n", hwstat->rx_lng_frm);
  541. pr_debug("RX_SHRT_FRM_CNT %-8x\n", hwstat->rx_shrt_frm);
  542. pr_debug("RX_IPG_VIOL_CNT %-8x\n", hwstat->rx_ipg_viol);
  543. pr_debug("RX_CRC_ERR_CNT %-8x\n", hwstat->rx_crc_err);
  544. pr_debug("RX_OK_PKT_CNT %-8x\n", hwstat->rx_ok_pkt);
  545. pr_debug("RX_CTL_FRM_CNT %-8x\n", hwstat->rx_ctl_frm);
  546. pr_debug("RX_PAUSE_FRM_CNT %-8x\n", hwstat->rx_pause_frm);
  547. pr_debug("RX_MULTICAST_CNT %-8x\n", hwstat->rx_multicast);
  548. pr_debug("RX_BROADCAST_CNT %-8x\n", hwstat->rx_broadcast);
  549. pr_debug("RX_VLAN_TAG_CNT %-8x\n", hwstat->rx_vlan_tag);
  550. pr_debug("RX_PRE_SHRINK_CNT %-8x\n", hwstat->rx_pre_shrink);
  551. pr_debug("RX_DRIB_NIB_CNT %-8x\n", hwstat->rx_drib_nib);
  552. pr_debug("RX_UNSUP_OPCD_CNT %-8x\n", hwstat->rx_unsup_opcd);
  553. pr_debug("RX_BYTE_CNT %-8x\n", hwstat->rx_byte);
  554. pr_debug("----------------------------- TX statistics "
  555. "-------------------------------\n");
  556. pr_debug("TX_UNICAST_CNT %-8x\n", hwstat->tx_unicast);
  557. pr_debug("TX_PAUSE_FRM_CNT %-8x\n", hwstat->tx_pause_frm);
  558. pr_debug("TX_MULTICAST_CNT %-8x\n", hwstat->tx_multicast);
  559. pr_debug("TX_BRDCAST_CNT %-8x\n", hwstat->tx_brdcast);
  560. pr_debug("TX_VLAN_TAG_CNT %-8x\n", hwstat->tx_vlan_tag);
  561. pr_debug("TX_BAD_FCS_CNT %-8x\n", hwstat->tx_bad_fcs);
  562. pr_debug("TX_JUMBO_CNT %-8x\n", hwstat->tx_jumbo);
  563. pr_debug("TX_BYTE_CNT %-8x\n", hwstat->tx_byte);
  564. }
  565. static struct net_device_stats *dnet_get_stats(struct net_device *dev)
  566. {
  567. struct dnet *bp = netdev_priv(dev);
  568. struct net_device_stats *nstat = &dev->stats;
  569. struct dnet_stats *hwstat = &bp->hw_stats;
  570. /* read stats from hardware */
  571. dnet_update_stats(bp);
  572. /* Convert HW stats into netdevice stats */
  573. nstat->rx_errors = (hwstat->rx_len_chk_err +
  574. hwstat->rx_lng_frm + hwstat->rx_shrt_frm +
  575. /* ignore IGP violation error
  576. hwstat->rx_ipg_viol + */
  577. hwstat->rx_crc_err +
  578. hwstat->rx_pre_shrink +
  579. hwstat->rx_drib_nib + hwstat->rx_unsup_opcd);
  580. nstat->tx_errors = hwstat->tx_bad_fcs;
  581. nstat->rx_length_errors = (hwstat->rx_len_chk_err +
  582. hwstat->rx_lng_frm +
  583. hwstat->rx_shrt_frm + hwstat->rx_pre_shrink);
  584. nstat->rx_crc_errors = hwstat->rx_crc_err;
  585. nstat->rx_frame_errors = hwstat->rx_pre_shrink + hwstat->rx_drib_nib;
  586. nstat->rx_packets = hwstat->rx_ok_pkt;
  587. nstat->tx_packets = (hwstat->tx_unicast +
  588. hwstat->tx_multicast + hwstat->tx_brdcast);
  589. nstat->rx_bytes = hwstat->rx_byte;
  590. nstat->tx_bytes = hwstat->tx_byte;
  591. nstat->multicast = hwstat->rx_multicast;
  592. nstat->rx_missed_errors = hwstat->rx_pkt_ignr;
  593. dnet_print_pretty_hwstats(hwstat);
  594. return nstat;
  595. }
  596. static int dnet_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  597. {
  598. struct dnet *bp = netdev_priv(dev);
  599. struct phy_device *phydev = bp->phy_dev;
  600. if (!phydev)
  601. return -ENODEV;
  602. return phy_ethtool_gset(phydev, cmd);
  603. }
  604. static int dnet_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  605. {
  606. struct dnet *bp = netdev_priv(dev);
  607. struct phy_device *phydev = bp->phy_dev;
  608. if (!phydev)
  609. return -ENODEV;
  610. return phy_ethtool_sset(phydev, cmd);
  611. }
  612. static int dnet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  613. {
  614. struct dnet *bp = netdev_priv(dev);
  615. struct phy_device *phydev = bp->phy_dev;
  616. if (!netif_running(dev))
  617. return -EINVAL;
  618. if (!phydev)
  619. return -ENODEV;
  620. return phy_mii_ioctl(phydev, rq, cmd);
  621. }
  622. static void dnet_get_drvinfo(struct net_device *dev,
  623. struct ethtool_drvinfo *info)
  624. {
  625. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  626. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  627. strlcpy(info->bus_info, "0", sizeof(info->bus_info));
  628. }
  629. static const struct ethtool_ops dnet_ethtool_ops = {
  630. .get_settings = dnet_get_settings,
  631. .set_settings = dnet_set_settings,
  632. .get_drvinfo = dnet_get_drvinfo,
  633. .get_link = ethtool_op_get_link,
  634. .get_ts_info = ethtool_op_get_ts_info,
  635. };
  636. static const struct net_device_ops dnet_netdev_ops = {
  637. .ndo_open = dnet_open,
  638. .ndo_stop = dnet_close,
  639. .ndo_get_stats = dnet_get_stats,
  640. .ndo_start_xmit = dnet_start_xmit,
  641. .ndo_do_ioctl = dnet_ioctl,
  642. .ndo_set_mac_address = eth_mac_addr,
  643. .ndo_validate_addr = eth_validate_addr,
  644. .ndo_change_mtu = eth_change_mtu,
  645. };
  646. static int dnet_probe(struct platform_device *pdev)
  647. {
  648. struct resource *res;
  649. struct net_device *dev;
  650. struct dnet *bp;
  651. struct phy_device *phydev;
  652. int err;
  653. unsigned int irq;
  654. irq = platform_get_irq(pdev, 0);
  655. dev = alloc_etherdev(sizeof(*bp));
  656. if (!dev)
  657. return -ENOMEM;
  658. /* TODO: Actually, we have some interesting features... */
  659. dev->features |= 0;
  660. bp = netdev_priv(dev);
  661. bp->dev = dev;
  662. platform_set_drvdata(pdev, dev);
  663. SET_NETDEV_DEV(dev, &pdev->dev);
  664. spin_lock_init(&bp->lock);
  665. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  666. bp->regs = devm_ioremap_resource(&pdev->dev, res);
  667. if (IS_ERR(bp->regs)) {
  668. err = PTR_ERR(bp->regs);
  669. goto err_out_free_dev;
  670. }
  671. dev->irq = irq;
  672. err = request_irq(dev->irq, dnet_interrupt, 0, DRV_NAME, dev);
  673. if (err) {
  674. dev_err(&pdev->dev, "Unable to request IRQ %d (error %d)\n",
  675. irq, err);
  676. goto err_out_free_dev;
  677. }
  678. dev->netdev_ops = &dnet_netdev_ops;
  679. netif_napi_add(dev, &bp->napi, dnet_poll, 64);
  680. dev->ethtool_ops = &dnet_ethtool_ops;
  681. dev->base_addr = (unsigned long)bp->regs;
  682. bp->capabilities = dnet_readl(bp, VERCAPS) & DNET_CAPS_MASK;
  683. dnet_get_hwaddr(bp);
  684. if (!is_valid_ether_addr(dev->dev_addr)) {
  685. /* choose a random ethernet address */
  686. eth_hw_addr_random(dev);
  687. __dnet_set_hwaddr(bp);
  688. }
  689. err = register_netdev(dev);
  690. if (err) {
  691. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  692. goto err_out_free_irq;
  693. }
  694. /* register the PHY board fixup (for Marvell 88E1111) */
  695. err = phy_register_fixup_for_uid(0x01410cc0, 0xfffffff0,
  696. dnet_phy_marvell_fixup);
  697. /* we can live without it, so just issue a warning */
  698. if (err)
  699. dev_warn(&pdev->dev, "Cannot register PHY board fixup.\n");
  700. err = dnet_mii_init(bp);
  701. if (err)
  702. goto err_out_unregister_netdev;
  703. dev_info(&pdev->dev, "Dave DNET at 0x%p (0x%08x) irq %d %pM\n",
  704. bp->regs, (unsigned int)res->start, dev->irq, dev->dev_addr);
  705. dev_info(&pdev->dev, "has %smdio, %sirq, %sgigabit, %sdma\n",
  706. (bp->capabilities & DNET_HAS_MDIO) ? "" : "no ",
  707. (bp->capabilities & DNET_HAS_IRQ) ? "" : "no ",
  708. (bp->capabilities & DNET_HAS_GIGABIT) ? "" : "no ",
  709. (bp->capabilities & DNET_HAS_DMA) ? "" : "no ");
  710. phydev = bp->phy_dev;
  711. phy_attached_info(phydev);
  712. return 0;
  713. err_out_unregister_netdev:
  714. unregister_netdev(dev);
  715. err_out_free_irq:
  716. free_irq(dev->irq, dev);
  717. err_out_free_dev:
  718. free_netdev(dev);
  719. return err;
  720. }
  721. static int dnet_remove(struct platform_device *pdev)
  722. {
  723. struct net_device *dev;
  724. struct dnet *bp;
  725. dev = platform_get_drvdata(pdev);
  726. if (dev) {
  727. bp = netdev_priv(dev);
  728. if (bp->phy_dev)
  729. phy_disconnect(bp->phy_dev);
  730. mdiobus_unregister(bp->mii_bus);
  731. mdiobus_free(bp->mii_bus);
  732. unregister_netdev(dev);
  733. free_irq(dev->irq, dev);
  734. free_netdev(dev);
  735. }
  736. return 0;
  737. }
  738. static struct platform_driver dnet_driver = {
  739. .probe = dnet_probe,
  740. .remove = dnet_remove,
  741. .driver = {
  742. .name = "dnet",
  743. },
  744. };
  745. module_platform_driver(dnet_driver);
  746. MODULE_LICENSE("GPL");
  747. MODULE_DESCRIPTION("Dave DNET Ethernet driver");
  748. MODULE_AUTHOR("Ilya Yanok <yanok@emcraft.com>, "
  749. "Matteo Vit <matteo.vit@dave.eu>");