t4fw_api.h 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2009-2014 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef _T4FW_INTERFACE_H_
  35. #define _T4FW_INTERFACE_H_
  36. enum fw_retval {
  37. FW_SUCCESS = 0, /* completed successfully */
  38. FW_EPERM = 1, /* operation not permitted */
  39. FW_ENOENT = 2, /* no such file or directory */
  40. FW_EIO = 5, /* input/output error; hw bad */
  41. FW_ENOEXEC = 8, /* exec format error; inv microcode */
  42. FW_EAGAIN = 11, /* try again */
  43. FW_ENOMEM = 12, /* out of memory */
  44. FW_EFAULT = 14, /* bad address; fw bad */
  45. FW_EBUSY = 16, /* resource busy */
  46. FW_EEXIST = 17, /* file exists */
  47. FW_ENODEV = 19, /* no such device */
  48. FW_EINVAL = 22, /* invalid argument */
  49. FW_ENOSPC = 28, /* no space left on device */
  50. FW_ENOSYS = 38, /* functionality not implemented */
  51. FW_ENODATA = 61, /* no data available */
  52. FW_EPROTO = 71, /* protocol error */
  53. FW_EADDRINUSE = 98, /* address already in use */
  54. FW_EADDRNOTAVAIL = 99, /* cannot assigned requested address */
  55. FW_ENETDOWN = 100, /* network is down */
  56. FW_ENETUNREACH = 101, /* network is unreachable */
  57. FW_ENOBUFS = 105, /* no buffer space available */
  58. FW_ETIMEDOUT = 110, /* timeout */
  59. FW_EINPROGRESS = 115, /* fw internal */
  60. FW_SCSI_ABORT_REQUESTED = 128, /* */
  61. FW_SCSI_ABORT_TIMEDOUT = 129, /* */
  62. FW_SCSI_ABORTED = 130, /* */
  63. FW_SCSI_CLOSE_REQUESTED = 131, /* */
  64. FW_ERR_LINK_DOWN = 132, /* */
  65. FW_RDEV_NOT_READY = 133, /* */
  66. FW_ERR_RDEV_LOST = 134, /* */
  67. FW_ERR_RDEV_LOGO = 135, /* */
  68. FW_FCOE_NO_XCHG = 136, /* */
  69. FW_SCSI_RSP_ERR = 137, /* */
  70. FW_ERR_RDEV_IMPL_LOGO = 138, /* */
  71. FW_SCSI_UNDER_FLOW_ERR = 139, /* */
  72. FW_SCSI_OVER_FLOW_ERR = 140, /* */
  73. FW_SCSI_DDP_ERR = 141, /* DDP error*/
  74. FW_SCSI_TASK_ERR = 142, /* No SCSI tasks available */
  75. };
  76. #define FW_T4VF_SGE_BASE_ADDR 0x0000
  77. #define FW_T4VF_MPS_BASE_ADDR 0x0100
  78. #define FW_T4VF_PL_BASE_ADDR 0x0200
  79. #define FW_T4VF_MBDATA_BASE_ADDR 0x0240
  80. #define FW_T4VF_CIM_BASE_ADDR 0x0300
  81. enum fw_wr_opcodes {
  82. FW_FILTER_WR = 0x02,
  83. FW_ULPTX_WR = 0x04,
  84. FW_TP_WR = 0x05,
  85. FW_ETH_TX_PKT_WR = 0x08,
  86. FW_OFLD_CONNECTION_WR = 0x2f,
  87. FW_FLOWC_WR = 0x0a,
  88. FW_OFLD_TX_DATA_WR = 0x0b,
  89. FW_CMD_WR = 0x10,
  90. FW_ETH_TX_PKT_VM_WR = 0x11,
  91. FW_RI_RES_WR = 0x0c,
  92. FW_RI_INIT_WR = 0x0d,
  93. FW_RI_RDMA_WRITE_WR = 0x14,
  94. FW_RI_SEND_WR = 0x15,
  95. FW_RI_RDMA_READ_WR = 0x16,
  96. FW_RI_RECV_WR = 0x17,
  97. FW_RI_BIND_MW_WR = 0x18,
  98. FW_RI_FR_NSMR_WR = 0x19,
  99. FW_RI_INV_LSTAG_WR = 0x1a,
  100. FW_ISCSI_TX_DATA_WR = 0x45,
  101. FW_LASTC2E_WR = 0x70
  102. };
  103. struct fw_wr_hdr {
  104. __be32 hi;
  105. __be32 lo;
  106. };
  107. /* work request opcode (hi) */
  108. #define FW_WR_OP_S 24
  109. #define FW_WR_OP_M 0xff
  110. #define FW_WR_OP_V(x) ((x) << FW_WR_OP_S)
  111. #define FW_WR_OP_G(x) (((x) >> FW_WR_OP_S) & FW_WR_OP_M)
  112. /* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER */
  113. #define FW_WR_ATOMIC_S 23
  114. #define FW_WR_ATOMIC_V(x) ((x) << FW_WR_ATOMIC_S)
  115. /* flush flag (hi) - firmware flushes flushable work request buffered
  116. * in the flow context.
  117. */
  118. #define FW_WR_FLUSH_S 22
  119. #define FW_WR_FLUSH_V(x) ((x) << FW_WR_FLUSH_S)
  120. /* completion flag (hi) - firmware generates a cpl_fw6_ack */
  121. #define FW_WR_COMPL_S 21
  122. #define FW_WR_COMPL_V(x) ((x) << FW_WR_COMPL_S)
  123. #define FW_WR_COMPL_F FW_WR_COMPL_V(1U)
  124. /* work request immediate data length (hi) */
  125. #define FW_WR_IMMDLEN_S 0
  126. #define FW_WR_IMMDLEN_M 0xff
  127. #define FW_WR_IMMDLEN_V(x) ((x) << FW_WR_IMMDLEN_S)
  128. /* egress queue status update to associated ingress queue entry (lo) */
  129. #define FW_WR_EQUIQ_S 31
  130. #define FW_WR_EQUIQ_V(x) ((x) << FW_WR_EQUIQ_S)
  131. #define FW_WR_EQUIQ_F FW_WR_EQUIQ_V(1U)
  132. /* egress queue status update to egress queue status entry (lo) */
  133. #define FW_WR_EQUEQ_S 30
  134. #define FW_WR_EQUEQ_V(x) ((x) << FW_WR_EQUEQ_S)
  135. #define FW_WR_EQUEQ_F FW_WR_EQUEQ_V(1U)
  136. /* flow context identifier (lo) */
  137. #define FW_WR_FLOWID_S 8
  138. #define FW_WR_FLOWID_V(x) ((x) << FW_WR_FLOWID_S)
  139. /* length in units of 16-bytes (lo) */
  140. #define FW_WR_LEN16_S 0
  141. #define FW_WR_LEN16_V(x) ((x) << FW_WR_LEN16_S)
  142. #define HW_TPL_FR_MT_PR_IV_P_FC 0X32B
  143. #define HW_TPL_FR_MT_PR_OV_P_FC 0X327
  144. /* filter wr reply code in cookie in CPL_SET_TCB_RPL */
  145. enum fw_filter_wr_cookie {
  146. FW_FILTER_WR_SUCCESS,
  147. FW_FILTER_WR_FLT_ADDED,
  148. FW_FILTER_WR_FLT_DELETED,
  149. FW_FILTER_WR_SMT_TBL_FULL,
  150. FW_FILTER_WR_EINVAL,
  151. };
  152. struct fw_filter_wr {
  153. __be32 op_pkd;
  154. __be32 len16_pkd;
  155. __be64 r3;
  156. __be32 tid_to_iq;
  157. __be32 del_filter_to_l2tix;
  158. __be16 ethtype;
  159. __be16 ethtypem;
  160. __u8 frag_to_ovlan_vldm;
  161. __u8 smac_sel;
  162. __be16 rx_chan_rx_rpl_iq;
  163. __be32 maci_to_matchtypem;
  164. __u8 ptcl;
  165. __u8 ptclm;
  166. __u8 ttyp;
  167. __u8 ttypm;
  168. __be16 ivlan;
  169. __be16 ivlanm;
  170. __be16 ovlan;
  171. __be16 ovlanm;
  172. __u8 lip[16];
  173. __u8 lipm[16];
  174. __u8 fip[16];
  175. __u8 fipm[16];
  176. __be16 lp;
  177. __be16 lpm;
  178. __be16 fp;
  179. __be16 fpm;
  180. __be16 r7;
  181. __u8 sma[6];
  182. };
  183. #define FW_FILTER_WR_TID_S 12
  184. #define FW_FILTER_WR_TID_M 0xfffff
  185. #define FW_FILTER_WR_TID_V(x) ((x) << FW_FILTER_WR_TID_S)
  186. #define FW_FILTER_WR_TID_G(x) \
  187. (((x) >> FW_FILTER_WR_TID_S) & FW_FILTER_WR_TID_M)
  188. #define FW_FILTER_WR_RQTYPE_S 11
  189. #define FW_FILTER_WR_RQTYPE_M 0x1
  190. #define FW_FILTER_WR_RQTYPE_V(x) ((x) << FW_FILTER_WR_RQTYPE_S)
  191. #define FW_FILTER_WR_RQTYPE_G(x) \
  192. (((x) >> FW_FILTER_WR_RQTYPE_S) & FW_FILTER_WR_RQTYPE_M)
  193. #define FW_FILTER_WR_RQTYPE_F FW_FILTER_WR_RQTYPE_V(1U)
  194. #define FW_FILTER_WR_NOREPLY_S 10
  195. #define FW_FILTER_WR_NOREPLY_M 0x1
  196. #define FW_FILTER_WR_NOREPLY_V(x) ((x) << FW_FILTER_WR_NOREPLY_S)
  197. #define FW_FILTER_WR_NOREPLY_G(x) \
  198. (((x) >> FW_FILTER_WR_NOREPLY_S) & FW_FILTER_WR_NOREPLY_M)
  199. #define FW_FILTER_WR_NOREPLY_F FW_FILTER_WR_NOREPLY_V(1U)
  200. #define FW_FILTER_WR_IQ_S 0
  201. #define FW_FILTER_WR_IQ_M 0x3ff
  202. #define FW_FILTER_WR_IQ_V(x) ((x) << FW_FILTER_WR_IQ_S)
  203. #define FW_FILTER_WR_IQ_G(x) \
  204. (((x) >> FW_FILTER_WR_IQ_S) & FW_FILTER_WR_IQ_M)
  205. #define FW_FILTER_WR_DEL_FILTER_S 31
  206. #define FW_FILTER_WR_DEL_FILTER_M 0x1
  207. #define FW_FILTER_WR_DEL_FILTER_V(x) ((x) << FW_FILTER_WR_DEL_FILTER_S)
  208. #define FW_FILTER_WR_DEL_FILTER_G(x) \
  209. (((x) >> FW_FILTER_WR_DEL_FILTER_S) & FW_FILTER_WR_DEL_FILTER_M)
  210. #define FW_FILTER_WR_DEL_FILTER_F FW_FILTER_WR_DEL_FILTER_V(1U)
  211. #define FW_FILTER_WR_RPTTID_S 25
  212. #define FW_FILTER_WR_RPTTID_M 0x1
  213. #define FW_FILTER_WR_RPTTID_V(x) ((x) << FW_FILTER_WR_RPTTID_S)
  214. #define FW_FILTER_WR_RPTTID_G(x) \
  215. (((x) >> FW_FILTER_WR_RPTTID_S) & FW_FILTER_WR_RPTTID_M)
  216. #define FW_FILTER_WR_RPTTID_F FW_FILTER_WR_RPTTID_V(1U)
  217. #define FW_FILTER_WR_DROP_S 24
  218. #define FW_FILTER_WR_DROP_M 0x1
  219. #define FW_FILTER_WR_DROP_V(x) ((x) << FW_FILTER_WR_DROP_S)
  220. #define FW_FILTER_WR_DROP_G(x) \
  221. (((x) >> FW_FILTER_WR_DROP_S) & FW_FILTER_WR_DROP_M)
  222. #define FW_FILTER_WR_DROP_F FW_FILTER_WR_DROP_V(1U)
  223. #define FW_FILTER_WR_DIRSTEER_S 23
  224. #define FW_FILTER_WR_DIRSTEER_M 0x1
  225. #define FW_FILTER_WR_DIRSTEER_V(x) ((x) << FW_FILTER_WR_DIRSTEER_S)
  226. #define FW_FILTER_WR_DIRSTEER_G(x) \
  227. (((x) >> FW_FILTER_WR_DIRSTEER_S) & FW_FILTER_WR_DIRSTEER_M)
  228. #define FW_FILTER_WR_DIRSTEER_F FW_FILTER_WR_DIRSTEER_V(1U)
  229. #define FW_FILTER_WR_MASKHASH_S 22
  230. #define FW_FILTER_WR_MASKHASH_M 0x1
  231. #define FW_FILTER_WR_MASKHASH_V(x) ((x) << FW_FILTER_WR_MASKHASH_S)
  232. #define FW_FILTER_WR_MASKHASH_G(x) \
  233. (((x) >> FW_FILTER_WR_MASKHASH_S) & FW_FILTER_WR_MASKHASH_M)
  234. #define FW_FILTER_WR_MASKHASH_F FW_FILTER_WR_MASKHASH_V(1U)
  235. #define FW_FILTER_WR_DIRSTEERHASH_S 21
  236. #define FW_FILTER_WR_DIRSTEERHASH_M 0x1
  237. #define FW_FILTER_WR_DIRSTEERHASH_V(x) ((x) << FW_FILTER_WR_DIRSTEERHASH_S)
  238. #define FW_FILTER_WR_DIRSTEERHASH_G(x) \
  239. (((x) >> FW_FILTER_WR_DIRSTEERHASH_S) & FW_FILTER_WR_DIRSTEERHASH_M)
  240. #define FW_FILTER_WR_DIRSTEERHASH_F FW_FILTER_WR_DIRSTEERHASH_V(1U)
  241. #define FW_FILTER_WR_LPBK_S 20
  242. #define FW_FILTER_WR_LPBK_M 0x1
  243. #define FW_FILTER_WR_LPBK_V(x) ((x) << FW_FILTER_WR_LPBK_S)
  244. #define FW_FILTER_WR_LPBK_G(x) \
  245. (((x) >> FW_FILTER_WR_LPBK_S) & FW_FILTER_WR_LPBK_M)
  246. #define FW_FILTER_WR_LPBK_F FW_FILTER_WR_LPBK_V(1U)
  247. #define FW_FILTER_WR_DMAC_S 19
  248. #define FW_FILTER_WR_DMAC_M 0x1
  249. #define FW_FILTER_WR_DMAC_V(x) ((x) << FW_FILTER_WR_DMAC_S)
  250. #define FW_FILTER_WR_DMAC_G(x) \
  251. (((x) >> FW_FILTER_WR_DMAC_S) & FW_FILTER_WR_DMAC_M)
  252. #define FW_FILTER_WR_DMAC_F FW_FILTER_WR_DMAC_V(1U)
  253. #define FW_FILTER_WR_SMAC_S 18
  254. #define FW_FILTER_WR_SMAC_M 0x1
  255. #define FW_FILTER_WR_SMAC_V(x) ((x) << FW_FILTER_WR_SMAC_S)
  256. #define FW_FILTER_WR_SMAC_G(x) \
  257. (((x) >> FW_FILTER_WR_SMAC_S) & FW_FILTER_WR_SMAC_M)
  258. #define FW_FILTER_WR_SMAC_F FW_FILTER_WR_SMAC_V(1U)
  259. #define FW_FILTER_WR_INSVLAN_S 17
  260. #define FW_FILTER_WR_INSVLAN_M 0x1
  261. #define FW_FILTER_WR_INSVLAN_V(x) ((x) << FW_FILTER_WR_INSVLAN_S)
  262. #define FW_FILTER_WR_INSVLAN_G(x) \
  263. (((x) >> FW_FILTER_WR_INSVLAN_S) & FW_FILTER_WR_INSVLAN_M)
  264. #define FW_FILTER_WR_INSVLAN_F FW_FILTER_WR_INSVLAN_V(1U)
  265. #define FW_FILTER_WR_RMVLAN_S 16
  266. #define FW_FILTER_WR_RMVLAN_M 0x1
  267. #define FW_FILTER_WR_RMVLAN_V(x) ((x) << FW_FILTER_WR_RMVLAN_S)
  268. #define FW_FILTER_WR_RMVLAN_G(x) \
  269. (((x) >> FW_FILTER_WR_RMVLAN_S) & FW_FILTER_WR_RMVLAN_M)
  270. #define FW_FILTER_WR_RMVLAN_F FW_FILTER_WR_RMVLAN_V(1U)
  271. #define FW_FILTER_WR_HITCNTS_S 15
  272. #define FW_FILTER_WR_HITCNTS_M 0x1
  273. #define FW_FILTER_WR_HITCNTS_V(x) ((x) << FW_FILTER_WR_HITCNTS_S)
  274. #define FW_FILTER_WR_HITCNTS_G(x) \
  275. (((x) >> FW_FILTER_WR_HITCNTS_S) & FW_FILTER_WR_HITCNTS_M)
  276. #define FW_FILTER_WR_HITCNTS_F FW_FILTER_WR_HITCNTS_V(1U)
  277. #define FW_FILTER_WR_TXCHAN_S 13
  278. #define FW_FILTER_WR_TXCHAN_M 0x3
  279. #define FW_FILTER_WR_TXCHAN_V(x) ((x) << FW_FILTER_WR_TXCHAN_S)
  280. #define FW_FILTER_WR_TXCHAN_G(x) \
  281. (((x) >> FW_FILTER_WR_TXCHAN_S) & FW_FILTER_WR_TXCHAN_M)
  282. #define FW_FILTER_WR_PRIO_S 12
  283. #define FW_FILTER_WR_PRIO_M 0x1
  284. #define FW_FILTER_WR_PRIO_V(x) ((x) << FW_FILTER_WR_PRIO_S)
  285. #define FW_FILTER_WR_PRIO_G(x) \
  286. (((x) >> FW_FILTER_WR_PRIO_S) & FW_FILTER_WR_PRIO_M)
  287. #define FW_FILTER_WR_PRIO_F FW_FILTER_WR_PRIO_V(1U)
  288. #define FW_FILTER_WR_L2TIX_S 0
  289. #define FW_FILTER_WR_L2TIX_M 0xfff
  290. #define FW_FILTER_WR_L2TIX_V(x) ((x) << FW_FILTER_WR_L2TIX_S)
  291. #define FW_FILTER_WR_L2TIX_G(x) \
  292. (((x) >> FW_FILTER_WR_L2TIX_S) & FW_FILTER_WR_L2TIX_M)
  293. #define FW_FILTER_WR_FRAG_S 7
  294. #define FW_FILTER_WR_FRAG_M 0x1
  295. #define FW_FILTER_WR_FRAG_V(x) ((x) << FW_FILTER_WR_FRAG_S)
  296. #define FW_FILTER_WR_FRAG_G(x) \
  297. (((x) >> FW_FILTER_WR_FRAG_S) & FW_FILTER_WR_FRAG_M)
  298. #define FW_FILTER_WR_FRAG_F FW_FILTER_WR_FRAG_V(1U)
  299. #define FW_FILTER_WR_FRAGM_S 6
  300. #define FW_FILTER_WR_FRAGM_M 0x1
  301. #define FW_FILTER_WR_FRAGM_V(x) ((x) << FW_FILTER_WR_FRAGM_S)
  302. #define FW_FILTER_WR_FRAGM_G(x) \
  303. (((x) >> FW_FILTER_WR_FRAGM_S) & FW_FILTER_WR_FRAGM_M)
  304. #define FW_FILTER_WR_FRAGM_F FW_FILTER_WR_FRAGM_V(1U)
  305. #define FW_FILTER_WR_IVLAN_VLD_S 5
  306. #define FW_FILTER_WR_IVLAN_VLD_M 0x1
  307. #define FW_FILTER_WR_IVLAN_VLD_V(x) ((x) << FW_FILTER_WR_IVLAN_VLD_S)
  308. #define FW_FILTER_WR_IVLAN_VLD_G(x) \
  309. (((x) >> FW_FILTER_WR_IVLAN_VLD_S) & FW_FILTER_WR_IVLAN_VLD_M)
  310. #define FW_FILTER_WR_IVLAN_VLD_F FW_FILTER_WR_IVLAN_VLD_V(1U)
  311. #define FW_FILTER_WR_OVLAN_VLD_S 4
  312. #define FW_FILTER_WR_OVLAN_VLD_M 0x1
  313. #define FW_FILTER_WR_OVLAN_VLD_V(x) ((x) << FW_FILTER_WR_OVLAN_VLD_S)
  314. #define FW_FILTER_WR_OVLAN_VLD_G(x) \
  315. (((x) >> FW_FILTER_WR_OVLAN_VLD_S) & FW_FILTER_WR_OVLAN_VLD_M)
  316. #define FW_FILTER_WR_OVLAN_VLD_F FW_FILTER_WR_OVLAN_VLD_V(1U)
  317. #define FW_FILTER_WR_IVLAN_VLDM_S 3
  318. #define FW_FILTER_WR_IVLAN_VLDM_M 0x1
  319. #define FW_FILTER_WR_IVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_IVLAN_VLDM_S)
  320. #define FW_FILTER_WR_IVLAN_VLDM_G(x) \
  321. (((x) >> FW_FILTER_WR_IVLAN_VLDM_S) & FW_FILTER_WR_IVLAN_VLDM_M)
  322. #define FW_FILTER_WR_IVLAN_VLDM_F FW_FILTER_WR_IVLAN_VLDM_V(1U)
  323. #define FW_FILTER_WR_OVLAN_VLDM_S 2
  324. #define FW_FILTER_WR_OVLAN_VLDM_M 0x1
  325. #define FW_FILTER_WR_OVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_OVLAN_VLDM_S)
  326. #define FW_FILTER_WR_OVLAN_VLDM_G(x) \
  327. (((x) >> FW_FILTER_WR_OVLAN_VLDM_S) & FW_FILTER_WR_OVLAN_VLDM_M)
  328. #define FW_FILTER_WR_OVLAN_VLDM_F FW_FILTER_WR_OVLAN_VLDM_V(1U)
  329. #define FW_FILTER_WR_RX_CHAN_S 15
  330. #define FW_FILTER_WR_RX_CHAN_M 0x1
  331. #define FW_FILTER_WR_RX_CHAN_V(x) ((x) << FW_FILTER_WR_RX_CHAN_S)
  332. #define FW_FILTER_WR_RX_CHAN_G(x) \
  333. (((x) >> FW_FILTER_WR_RX_CHAN_S) & FW_FILTER_WR_RX_CHAN_M)
  334. #define FW_FILTER_WR_RX_CHAN_F FW_FILTER_WR_RX_CHAN_V(1U)
  335. #define FW_FILTER_WR_RX_RPL_IQ_S 0
  336. #define FW_FILTER_WR_RX_RPL_IQ_M 0x3ff
  337. #define FW_FILTER_WR_RX_RPL_IQ_V(x) ((x) << FW_FILTER_WR_RX_RPL_IQ_S)
  338. #define FW_FILTER_WR_RX_RPL_IQ_G(x) \
  339. (((x) >> FW_FILTER_WR_RX_RPL_IQ_S) & FW_FILTER_WR_RX_RPL_IQ_M)
  340. #define FW_FILTER_WR_MACI_S 23
  341. #define FW_FILTER_WR_MACI_M 0x1ff
  342. #define FW_FILTER_WR_MACI_V(x) ((x) << FW_FILTER_WR_MACI_S)
  343. #define FW_FILTER_WR_MACI_G(x) \
  344. (((x) >> FW_FILTER_WR_MACI_S) & FW_FILTER_WR_MACI_M)
  345. #define FW_FILTER_WR_MACIM_S 14
  346. #define FW_FILTER_WR_MACIM_M 0x1ff
  347. #define FW_FILTER_WR_MACIM_V(x) ((x) << FW_FILTER_WR_MACIM_S)
  348. #define FW_FILTER_WR_MACIM_G(x) \
  349. (((x) >> FW_FILTER_WR_MACIM_S) & FW_FILTER_WR_MACIM_M)
  350. #define FW_FILTER_WR_FCOE_S 13
  351. #define FW_FILTER_WR_FCOE_M 0x1
  352. #define FW_FILTER_WR_FCOE_V(x) ((x) << FW_FILTER_WR_FCOE_S)
  353. #define FW_FILTER_WR_FCOE_G(x) \
  354. (((x) >> FW_FILTER_WR_FCOE_S) & FW_FILTER_WR_FCOE_M)
  355. #define FW_FILTER_WR_FCOE_F FW_FILTER_WR_FCOE_V(1U)
  356. #define FW_FILTER_WR_FCOEM_S 12
  357. #define FW_FILTER_WR_FCOEM_M 0x1
  358. #define FW_FILTER_WR_FCOEM_V(x) ((x) << FW_FILTER_WR_FCOEM_S)
  359. #define FW_FILTER_WR_FCOEM_G(x) \
  360. (((x) >> FW_FILTER_WR_FCOEM_S) & FW_FILTER_WR_FCOEM_M)
  361. #define FW_FILTER_WR_FCOEM_F FW_FILTER_WR_FCOEM_V(1U)
  362. #define FW_FILTER_WR_PORT_S 9
  363. #define FW_FILTER_WR_PORT_M 0x7
  364. #define FW_FILTER_WR_PORT_V(x) ((x) << FW_FILTER_WR_PORT_S)
  365. #define FW_FILTER_WR_PORT_G(x) \
  366. (((x) >> FW_FILTER_WR_PORT_S) & FW_FILTER_WR_PORT_M)
  367. #define FW_FILTER_WR_PORTM_S 6
  368. #define FW_FILTER_WR_PORTM_M 0x7
  369. #define FW_FILTER_WR_PORTM_V(x) ((x) << FW_FILTER_WR_PORTM_S)
  370. #define FW_FILTER_WR_PORTM_G(x) \
  371. (((x) >> FW_FILTER_WR_PORTM_S) & FW_FILTER_WR_PORTM_M)
  372. #define FW_FILTER_WR_MATCHTYPE_S 3
  373. #define FW_FILTER_WR_MATCHTYPE_M 0x7
  374. #define FW_FILTER_WR_MATCHTYPE_V(x) ((x) << FW_FILTER_WR_MATCHTYPE_S)
  375. #define FW_FILTER_WR_MATCHTYPE_G(x) \
  376. (((x) >> FW_FILTER_WR_MATCHTYPE_S) & FW_FILTER_WR_MATCHTYPE_M)
  377. #define FW_FILTER_WR_MATCHTYPEM_S 0
  378. #define FW_FILTER_WR_MATCHTYPEM_M 0x7
  379. #define FW_FILTER_WR_MATCHTYPEM_V(x) ((x) << FW_FILTER_WR_MATCHTYPEM_S)
  380. #define FW_FILTER_WR_MATCHTYPEM_G(x) \
  381. (((x) >> FW_FILTER_WR_MATCHTYPEM_S) & FW_FILTER_WR_MATCHTYPEM_M)
  382. struct fw_ulptx_wr {
  383. __be32 op_to_compl;
  384. __be32 flowid_len16;
  385. u64 cookie;
  386. };
  387. struct fw_tp_wr {
  388. __be32 op_to_immdlen;
  389. __be32 flowid_len16;
  390. u64 cookie;
  391. };
  392. struct fw_eth_tx_pkt_wr {
  393. __be32 op_immdlen;
  394. __be32 equiq_to_len16;
  395. __be64 r3;
  396. };
  397. struct fw_ofld_connection_wr {
  398. __be32 op_compl;
  399. __be32 len16_pkd;
  400. __u64 cookie;
  401. __be64 r2;
  402. __be64 r3;
  403. struct fw_ofld_connection_le {
  404. __be32 version_cpl;
  405. __be32 filter;
  406. __be32 r1;
  407. __be16 lport;
  408. __be16 pport;
  409. union fw_ofld_connection_leip {
  410. struct fw_ofld_connection_le_ipv4 {
  411. __be32 pip;
  412. __be32 lip;
  413. __be64 r0;
  414. __be64 r1;
  415. __be64 r2;
  416. } ipv4;
  417. struct fw_ofld_connection_le_ipv6 {
  418. __be64 pip_hi;
  419. __be64 pip_lo;
  420. __be64 lip_hi;
  421. __be64 lip_lo;
  422. } ipv6;
  423. } u;
  424. } le;
  425. struct fw_ofld_connection_tcb {
  426. __be32 t_state_to_astid;
  427. __be16 cplrxdataack_cplpassacceptrpl;
  428. __be16 rcv_adv;
  429. __be32 rcv_nxt;
  430. __be32 tx_max;
  431. __be64 opt0;
  432. __be32 opt2;
  433. __be32 r1;
  434. __be64 r2;
  435. __be64 r3;
  436. } tcb;
  437. };
  438. #define FW_OFLD_CONNECTION_WR_VERSION_S 31
  439. #define FW_OFLD_CONNECTION_WR_VERSION_M 0x1
  440. #define FW_OFLD_CONNECTION_WR_VERSION_V(x) \
  441. ((x) << FW_OFLD_CONNECTION_WR_VERSION_S)
  442. #define FW_OFLD_CONNECTION_WR_VERSION_G(x) \
  443. (((x) >> FW_OFLD_CONNECTION_WR_VERSION_S) & \
  444. FW_OFLD_CONNECTION_WR_VERSION_M)
  445. #define FW_OFLD_CONNECTION_WR_VERSION_F \
  446. FW_OFLD_CONNECTION_WR_VERSION_V(1U)
  447. #define FW_OFLD_CONNECTION_WR_CPL_S 30
  448. #define FW_OFLD_CONNECTION_WR_CPL_M 0x1
  449. #define FW_OFLD_CONNECTION_WR_CPL_V(x) ((x) << FW_OFLD_CONNECTION_WR_CPL_S)
  450. #define FW_OFLD_CONNECTION_WR_CPL_G(x) \
  451. (((x) >> FW_OFLD_CONNECTION_WR_CPL_S) & FW_OFLD_CONNECTION_WR_CPL_M)
  452. #define FW_OFLD_CONNECTION_WR_CPL_F FW_OFLD_CONNECTION_WR_CPL_V(1U)
  453. #define FW_OFLD_CONNECTION_WR_T_STATE_S 28
  454. #define FW_OFLD_CONNECTION_WR_T_STATE_M 0xf
  455. #define FW_OFLD_CONNECTION_WR_T_STATE_V(x) \
  456. ((x) << FW_OFLD_CONNECTION_WR_T_STATE_S)
  457. #define FW_OFLD_CONNECTION_WR_T_STATE_G(x) \
  458. (((x) >> FW_OFLD_CONNECTION_WR_T_STATE_S) & \
  459. FW_OFLD_CONNECTION_WR_T_STATE_M)
  460. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_S 24
  461. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_M 0xf
  462. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_V(x) \
  463. ((x) << FW_OFLD_CONNECTION_WR_RCV_SCALE_S)
  464. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_G(x) \
  465. (((x) >> FW_OFLD_CONNECTION_WR_RCV_SCALE_S) & \
  466. FW_OFLD_CONNECTION_WR_RCV_SCALE_M)
  467. #define FW_OFLD_CONNECTION_WR_ASTID_S 0
  468. #define FW_OFLD_CONNECTION_WR_ASTID_M 0xffffff
  469. #define FW_OFLD_CONNECTION_WR_ASTID_V(x) \
  470. ((x) << FW_OFLD_CONNECTION_WR_ASTID_S)
  471. #define FW_OFLD_CONNECTION_WR_ASTID_G(x) \
  472. (((x) >> FW_OFLD_CONNECTION_WR_ASTID_S) & FW_OFLD_CONNECTION_WR_ASTID_M)
  473. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S 15
  474. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M 0x1
  475. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(x) \
  476. ((x) << FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S)
  477. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_G(x) \
  478. (((x) >> FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S) & \
  479. FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M)
  480. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_F \
  481. FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(1U)
  482. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S 14
  483. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M 0x1
  484. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(x) \
  485. ((x) << FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S)
  486. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_G(x) \
  487. (((x) >> FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S) & \
  488. FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M)
  489. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_F \
  490. FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(1U)
  491. enum fw_flowc_mnem {
  492. FW_FLOWC_MNEM_PFNVFN, /* PFN [15:8] VFN [7:0] */
  493. FW_FLOWC_MNEM_CH,
  494. FW_FLOWC_MNEM_PORT,
  495. FW_FLOWC_MNEM_IQID,
  496. FW_FLOWC_MNEM_SNDNXT,
  497. FW_FLOWC_MNEM_RCVNXT,
  498. FW_FLOWC_MNEM_SNDBUF,
  499. FW_FLOWC_MNEM_MSS,
  500. FW_FLOWC_MNEM_TXDATAPLEN_MAX,
  501. FW_FLOWC_MNEM_TCPSTATE,
  502. FW_FLOWC_MNEM_EOSTATE,
  503. FW_FLOWC_MNEM_SCHEDCLASS,
  504. FW_FLOWC_MNEM_DCBPRIO,
  505. FW_FLOWC_MNEM_SND_SCALE,
  506. FW_FLOWC_MNEM_RCV_SCALE,
  507. };
  508. struct fw_flowc_mnemval {
  509. u8 mnemonic;
  510. u8 r4[3];
  511. __be32 val;
  512. };
  513. struct fw_flowc_wr {
  514. __be32 op_to_nparams;
  515. __be32 flowid_len16;
  516. struct fw_flowc_mnemval mnemval[0];
  517. };
  518. #define FW_FLOWC_WR_NPARAMS_S 0
  519. #define FW_FLOWC_WR_NPARAMS_V(x) ((x) << FW_FLOWC_WR_NPARAMS_S)
  520. struct fw_ofld_tx_data_wr {
  521. __be32 op_to_immdlen;
  522. __be32 flowid_len16;
  523. __be32 plen;
  524. __be32 tunnel_to_proxy;
  525. };
  526. #define FW_OFLD_TX_DATA_WR_TUNNEL_S 19
  527. #define FW_OFLD_TX_DATA_WR_TUNNEL_V(x) ((x) << FW_OFLD_TX_DATA_WR_TUNNEL_S)
  528. #define FW_OFLD_TX_DATA_WR_SAVE_S 18
  529. #define FW_OFLD_TX_DATA_WR_SAVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SAVE_S)
  530. #define FW_OFLD_TX_DATA_WR_FLUSH_S 17
  531. #define FW_OFLD_TX_DATA_WR_FLUSH_V(x) ((x) << FW_OFLD_TX_DATA_WR_FLUSH_S)
  532. #define FW_OFLD_TX_DATA_WR_FLUSH_F FW_OFLD_TX_DATA_WR_FLUSH_V(1U)
  533. #define FW_OFLD_TX_DATA_WR_URGENT_S 16
  534. #define FW_OFLD_TX_DATA_WR_URGENT_V(x) ((x) << FW_OFLD_TX_DATA_WR_URGENT_S)
  535. #define FW_OFLD_TX_DATA_WR_MORE_S 15
  536. #define FW_OFLD_TX_DATA_WR_MORE_V(x) ((x) << FW_OFLD_TX_DATA_WR_MORE_S)
  537. #define FW_OFLD_TX_DATA_WR_SHOVE_S 14
  538. #define FW_OFLD_TX_DATA_WR_SHOVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S)
  539. #define FW_OFLD_TX_DATA_WR_SHOVE_F FW_OFLD_TX_DATA_WR_SHOVE_V(1U)
  540. #define FW_OFLD_TX_DATA_WR_ULPMODE_S 10
  541. #define FW_OFLD_TX_DATA_WR_ULPMODE_V(x) ((x) << FW_OFLD_TX_DATA_WR_ULPMODE_S)
  542. #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_S 6
  543. #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_V(x) \
  544. ((x) << FW_OFLD_TX_DATA_WR_ULPSUBMODE_S)
  545. struct fw_cmd_wr {
  546. __be32 op_dma;
  547. __be32 len16_pkd;
  548. __be64 cookie_daddr;
  549. };
  550. #define FW_CMD_WR_DMA_S 17
  551. #define FW_CMD_WR_DMA_V(x) ((x) << FW_CMD_WR_DMA_S)
  552. struct fw_eth_tx_pkt_vm_wr {
  553. __be32 op_immdlen;
  554. __be32 equiq_to_len16;
  555. __be32 r3[2];
  556. u8 ethmacdst[6];
  557. u8 ethmacsrc[6];
  558. __be16 ethtype;
  559. __be16 vlantci;
  560. };
  561. #define FW_CMD_MAX_TIMEOUT 10000
  562. /*
  563. * If a host driver does a HELLO and discovers that there's already a MASTER
  564. * selected, we may have to wait for that MASTER to finish issuing RESET,
  565. * configuration and INITIALIZE commands. Also, there's a possibility that
  566. * our own HELLO may get lost if it happens right as the MASTER is issuign a
  567. * RESET command, so we need to be willing to make a few retries of our HELLO.
  568. */
  569. #define FW_CMD_HELLO_TIMEOUT (3 * FW_CMD_MAX_TIMEOUT)
  570. #define FW_CMD_HELLO_RETRIES 3
  571. enum fw_cmd_opcodes {
  572. FW_LDST_CMD = 0x01,
  573. FW_RESET_CMD = 0x03,
  574. FW_HELLO_CMD = 0x04,
  575. FW_BYE_CMD = 0x05,
  576. FW_INITIALIZE_CMD = 0x06,
  577. FW_CAPS_CONFIG_CMD = 0x07,
  578. FW_PARAMS_CMD = 0x08,
  579. FW_PFVF_CMD = 0x09,
  580. FW_IQ_CMD = 0x10,
  581. FW_EQ_MNGT_CMD = 0x11,
  582. FW_EQ_ETH_CMD = 0x12,
  583. FW_EQ_CTRL_CMD = 0x13,
  584. FW_EQ_OFLD_CMD = 0x21,
  585. FW_VI_CMD = 0x14,
  586. FW_VI_MAC_CMD = 0x15,
  587. FW_VI_RXMODE_CMD = 0x16,
  588. FW_VI_ENABLE_CMD = 0x17,
  589. FW_ACL_MAC_CMD = 0x18,
  590. FW_ACL_VLAN_CMD = 0x19,
  591. FW_VI_STATS_CMD = 0x1a,
  592. FW_PORT_CMD = 0x1b,
  593. FW_PORT_STATS_CMD = 0x1c,
  594. FW_PORT_LB_STATS_CMD = 0x1d,
  595. FW_PORT_TRACE_CMD = 0x1e,
  596. FW_PORT_TRACE_MMAP_CMD = 0x1f,
  597. FW_RSS_IND_TBL_CMD = 0x20,
  598. FW_RSS_GLB_CONFIG_CMD = 0x22,
  599. FW_RSS_VI_CONFIG_CMD = 0x23,
  600. FW_DEVLOG_CMD = 0x25,
  601. FW_CLIP_CMD = 0x28,
  602. FW_LASTC2E_CMD = 0x40,
  603. FW_ERROR_CMD = 0x80,
  604. FW_DEBUG_CMD = 0x81,
  605. };
  606. enum fw_cmd_cap {
  607. FW_CMD_CAP_PF = 0x01,
  608. FW_CMD_CAP_DMAQ = 0x02,
  609. FW_CMD_CAP_PORT = 0x04,
  610. FW_CMD_CAP_PORTPROMISC = 0x08,
  611. FW_CMD_CAP_PORTSTATS = 0x10,
  612. FW_CMD_CAP_VF = 0x80,
  613. };
  614. /*
  615. * Generic command header flit0
  616. */
  617. struct fw_cmd_hdr {
  618. __be32 hi;
  619. __be32 lo;
  620. };
  621. #define FW_CMD_OP_S 24
  622. #define FW_CMD_OP_M 0xff
  623. #define FW_CMD_OP_V(x) ((x) << FW_CMD_OP_S)
  624. #define FW_CMD_OP_G(x) (((x) >> FW_CMD_OP_S) & FW_CMD_OP_M)
  625. #define FW_CMD_REQUEST_S 23
  626. #define FW_CMD_REQUEST_V(x) ((x) << FW_CMD_REQUEST_S)
  627. #define FW_CMD_REQUEST_F FW_CMD_REQUEST_V(1U)
  628. #define FW_CMD_READ_S 22
  629. #define FW_CMD_READ_V(x) ((x) << FW_CMD_READ_S)
  630. #define FW_CMD_READ_F FW_CMD_READ_V(1U)
  631. #define FW_CMD_WRITE_S 21
  632. #define FW_CMD_WRITE_V(x) ((x) << FW_CMD_WRITE_S)
  633. #define FW_CMD_WRITE_F FW_CMD_WRITE_V(1U)
  634. #define FW_CMD_EXEC_S 20
  635. #define FW_CMD_EXEC_V(x) ((x) << FW_CMD_EXEC_S)
  636. #define FW_CMD_EXEC_F FW_CMD_EXEC_V(1U)
  637. #define FW_CMD_RAMASK_S 20
  638. #define FW_CMD_RAMASK_V(x) ((x) << FW_CMD_RAMASK_S)
  639. #define FW_CMD_RETVAL_S 8
  640. #define FW_CMD_RETVAL_M 0xff
  641. #define FW_CMD_RETVAL_V(x) ((x) << FW_CMD_RETVAL_S)
  642. #define FW_CMD_RETVAL_G(x) (((x) >> FW_CMD_RETVAL_S) & FW_CMD_RETVAL_M)
  643. #define FW_CMD_LEN16_S 0
  644. #define FW_CMD_LEN16_V(x) ((x) << FW_CMD_LEN16_S)
  645. #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
  646. enum fw_ldst_addrspc {
  647. FW_LDST_ADDRSPC_FIRMWARE = 0x0001,
  648. FW_LDST_ADDRSPC_SGE_EGRC = 0x0008,
  649. FW_LDST_ADDRSPC_SGE_INGC = 0x0009,
  650. FW_LDST_ADDRSPC_SGE_FLMC = 0x000a,
  651. FW_LDST_ADDRSPC_SGE_CONMC = 0x000b,
  652. FW_LDST_ADDRSPC_TP_PIO = 0x0010,
  653. FW_LDST_ADDRSPC_TP_TM_PIO = 0x0011,
  654. FW_LDST_ADDRSPC_TP_MIB = 0x0012,
  655. FW_LDST_ADDRSPC_MDIO = 0x0018,
  656. FW_LDST_ADDRSPC_MPS = 0x0020,
  657. FW_LDST_ADDRSPC_FUNC = 0x0028,
  658. FW_LDST_ADDRSPC_FUNC_PCIE = 0x0029,
  659. };
  660. enum fw_ldst_mps_fid {
  661. FW_LDST_MPS_ATRB,
  662. FW_LDST_MPS_RPLC
  663. };
  664. enum fw_ldst_func_access_ctl {
  665. FW_LDST_FUNC_ACC_CTL_VIID,
  666. FW_LDST_FUNC_ACC_CTL_FID
  667. };
  668. enum fw_ldst_func_mod_index {
  669. FW_LDST_FUNC_MPS
  670. };
  671. struct fw_ldst_cmd {
  672. __be32 op_to_addrspace;
  673. __be32 cycles_to_len16;
  674. union fw_ldst {
  675. struct fw_ldst_addrval {
  676. __be32 addr;
  677. __be32 val;
  678. } addrval;
  679. struct fw_ldst_idctxt {
  680. __be32 physid;
  681. __be32 msg_ctxtflush;
  682. __be32 ctxt_data7;
  683. __be32 ctxt_data6;
  684. __be32 ctxt_data5;
  685. __be32 ctxt_data4;
  686. __be32 ctxt_data3;
  687. __be32 ctxt_data2;
  688. __be32 ctxt_data1;
  689. __be32 ctxt_data0;
  690. } idctxt;
  691. struct fw_ldst_mdio {
  692. __be16 paddr_mmd;
  693. __be16 raddr;
  694. __be16 vctl;
  695. __be16 rval;
  696. } mdio;
  697. struct fw_ldst_cim_rq {
  698. u8 req_first64[8];
  699. u8 req_second64[8];
  700. u8 resp_first64[8];
  701. u8 resp_second64[8];
  702. __be32 r3[2];
  703. } cim_rq;
  704. union fw_ldst_mps {
  705. struct fw_ldst_mps_rplc {
  706. __be16 fid_idx;
  707. __be16 rplcpf_pkd;
  708. __be32 rplc255_224;
  709. __be32 rplc223_192;
  710. __be32 rplc191_160;
  711. __be32 rplc159_128;
  712. __be32 rplc127_96;
  713. __be32 rplc95_64;
  714. __be32 rplc63_32;
  715. __be32 rplc31_0;
  716. } rplc;
  717. struct fw_ldst_mps_atrb {
  718. __be16 fid_mpsid;
  719. __be16 r2[3];
  720. __be32 r3[2];
  721. __be32 r4;
  722. __be32 atrb;
  723. __be16 vlan[16];
  724. } atrb;
  725. } mps;
  726. struct fw_ldst_func {
  727. u8 access_ctl;
  728. u8 mod_index;
  729. __be16 ctl_id;
  730. __be32 offset;
  731. __be64 data0;
  732. __be64 data1;
  733. } func;
  734. struct fw_ldst_pcie {
  735. u8 ctrl_to_fn;
  736. u8 bnum;
  737. u8 r;
  738. u8 ext_r;
  739. u8 select_naccess;
  740. u8 pcie_fn;
  741. __be16 nset_pkd;
  742. __be32 data[12];
  743. } pcie;
  744. struct fw_ldst_i2c_deprecated {
  745. u8 pid_pkd;
  746. u8 base;
  747. u8 boffset;
  748. u8 data;
  749. __be32 r9;
  750. } i2c_deprecated;
  751. struct fw_ldst_i2c {
  752. u8 pid;
  753. u8 did;
  754. u8 boffset;
  755. u8 blen;
  756. __be32 r9;
  757. __u8 data[48];
  758. } i2c;
  759. struct fw_ldst_le {
  760. __be32 index;
  761. __be32 r9;
  762. u8 val[33];
  763. u8 r11[7];
  764. } le;
  765. } u;
  766. };
  767. #define FW_LDST_CMD_ADDRSPACE_S 0
  768. #define FW_LDST_CMD_ADDRSPACE_V(x) ((x) << FW_LDST_CMD_ADDRSPACE_S)
  769. #define FW_LDST_CMD_MSG_S 31
  770. #define FW_LDST_CMD_MSG_V(x) ((x) << FW_LDST_CMD_MSG_S)
  771. #define FW_LDST_CMD_CTXTFLUSH_S 30
  772. #define FW_LDST_CMD_CTXTFLUSH_V(x) ((x) << FW_LDST_CMD_CTXTFLUSH_S)
  773. #define FW_LDST_CMD_CTXTFLUSH_F FW_LDST_CMD_CTXTFLUSH_V(1U)
  774. #define FW_LDST_CMD_PADDR_S 8
  775. #define FW_LDST_CMD_PADDR_V(x) ((x) << FW_LDST_CMD_PADDR_S)
  776. #define FW_LDST_CMD_MMD_S 0
  777. #define FW_LDST_CMD_MMD_V(x) ((x) << FW_LDST_CMD_MMD_S)
  778. #define FW_LDST_CMD_FID_S 15
  779. #define FW_LDST_CMD_FID_V(x) ((x) << FW_LDST_CMD_FID_S)
  780. #define FW_LDST_CMD_IDX_S 0
  781. #define FW_LDST_CMD_IDX_V(x) ((x) << FW_LDST_CMD_IDX_S)
  782. #define FW_LDST_CMD_RPLCPF_S 0
  783. #define FW_LDST_CMD_RPLCPF_V(x) ((x) << FW_LDST_CMD_RPLCPF_S)
  784. #define FW_LDST_CMD_LC_S 4
  785. #define FW_LDST_CMD_LC_V(x) ((x) << FW_LDST_CMD_LC_S)
  786. #define FW_LDST_CMD_LC_F FW_LDST_CMD_LC_V(1U)
  787. #define FW_LDST_CMD_FN_S 0
  788. #define FW_LDST_CMD_FN_V(x) ((x) << FW_LDST_CMD_FN_S)
  789. #define FW_LDST_CMD_NACCESS_S 0
  790. #define FW_LDST_CMD_NACCESS_V(x) ((x) << FW_LDST_CMD_NACCESS_S)
  791. struct fw_reset_cmd {
  792. __be32 op_to_write;
  793. __be32 retval_len16;
  794. __be32 val;
  795. __be32 halt_pkd;
  796. };
  797. #define FW_RESET_CMD_HALT_S 31
  798. #define FW_RESET_CMD_HALT_M 0x1
  799. #define FW_RESET_CMD_HALT_V(x) ((x) << FW_RESET_CMD_HALT_S)
  800. #define FW_RESET_CMD_HALT_G(x) \
  801. (((x) >> FW_RESET_CMD_HALT_S) & FW_RESET_CMD_HALT_M)
  802. #define FW_RESET_CMD_HALT_F FW_RESET_CMD_HALT_V(1U)
  803. enum fw_hellow_cmd {
  804. fw_hello_cmd_stage_os = 0x0
  805. };
  806. struct fw_hello_cmd {
  807. __be32 op_to_write;
  808. __be32 retval_len16;
  809. __be32 err_to_clearinit;
  810. __be32 fwrev;
  811. };
  812. #define FW_HELLO_CMD_ERR_S 31
  813. #define FW_HELLO_CMD_ERR_V(x) ((x) << FW_HELLO_CMD_ERR_S)
  814. #define FW_HELLO_CMD_ERR_F FW_HELLO_CMD_ERR_V(1U)
  815. #define FW_HELLO_CMD_INIT_S 30
  816. #define FW_HELLO_CMD_INIT_V(x) ((x) << FW_HELLO_CMD_INIT_S)
  817. #define FW_HELLO_CMD_INIT_F FW_HELLO_CMD_INIT_V(1U)
  818. #define FW_HELLO_CMD_MASTERDIS_S 29
  819. #define FW_HELLO_CMD_MASTERDIS_V(x) ((x) << FW_HELLO_CMD_MASTERDIS_S)
  820. #define FW_HELLO_CMD_MASTERFORCE_S 28
  821. #define FW_HELLO_CMD_MASTERFORCE_V(x) ((x) << FW_HELLO_CMD_MASTERFORCE_S)
  822. #define FW_HELLO_CMD_MBMASTER_S 24
  823. #define FW_HELLO_CMD_MBMASTER_M 0xfU
  824. #define FW_HELLO_CMD_MBMASTER_V(x) ((x) << FW_HELLO_CMD_MBMASTER_S)
  825. #define FW_HELLO_CMD_MBMASTER_G(x) \
  826. (((x) >> FW_HELLO_CMD_MBMASTER_S) & FW_HELLO_CMD_MBMASTER_M)
  827. #define FW_HELLO_CMD_MBASYNCNOTINT_S 23
  828. #define FW_HELLO_CMD_MBASYNCNOTINT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOTINT_S)
  829. #define FW_HELLO_CMD_MBASYNCNOT_S 20
  830. #define FW_HELLO_CMD_MBASYNCNOT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOT_S)
  831. #define FW_HELLO_CMD_STAGE_S 17
  832. #define FW_HELLO_CMD_STAGE_V(x) ((x) << FW_HELLO_CMD_STAGE_S)
  833. #define FW_HELLO_CMD_CLEARINIT_S 16
  834. #define FW_HELLO_CMD_CLEARINIT_V(x) ((x) << FW_HELLO_CMD_CLEARINIT_S)
  835. #define FW_HELLO_CMD_CLEARINIT_F FW_HELLO_CMD_CLEARINIT_V(1U)
  836. struct fw_bye_cmd {
  837. __be32 op_to_write;
  838. __be32 retval_len16;
  839. __be64 r3;
  840. };
  841. struct fw_initialize_cmd {
  842. __be32 op_to_write;
  843. __be32 retval_len16;
  844. __be64 r3;
  845. };
  846. enum fw_caps_config_hm {
  847. FW_CAPS_CONFIG_HM_PCIE = 0x00000001,
  848. FW_CAPS_CONFIG_HM_PL = 0x00000002,
  849. FW_CAPS_CONFIG_HM_SGE = 0x00000004,
  850. FW_CAPS_CONFIG_HM_CIM = 0x00000008,
  851. FW_CAPS_CONFIG_HM_ULPTX = 0x00000010,
  852. FW_CAPS_CONFIG_HM_TP = 0x00000020,
  853. FW_CAPS_CONFIG_HM_ULPRX = 0x00000040,
  854. FW_CAPS_CONFIG_HM_PMRX = 0x00000080,
  855. FW_CAPS_CONFIG_HM_PMTX = 0x00000100,
  856. FW_CAPS_CONFIG_HM_MC = 0x00000200,
  857. FW_CAPS_CONFIG_HM_LE = 0x00000400,
  858. FW_CAPS_CONFIG_HM_MPS = 0x00000800,
  859. FW_CAPS_CONFIG_HM_XGMAC = 0x00001000,
  860. FW_CAPS_CONFIG_HM_CPLSWITCH = 0x00002000,
  861. FW_CAPS_CONFIG_HM_T4DBG = 0x00004000,
  862. FW_CAPS_CONFIG_HM_MI = 0x00008000,
  863. FW_CAPS_CONFIG_HM_I2CM = 0x00010000,
  864. FW_CAPS_CONFIG_HM_NCSI = 0x00020000,
  865. FW_CAPS_CONFIG_HM_SMB = 0x00040000,
  866. FW_CAPS_CONFIG_HM_MA = 0x00080000,
  867. FW_CAPS_CONFIG_HM_EDRAM = 0x00100000,
  868. FW_CAPS_CONFIG_HM_PMU = 0x00200000,
  869. FW_CAPS_CONFIG_HM_UART = 0x00400000,
  870. FW_CAPS_CONFIG_HM_SF = 0x00800000,
  871. };
  872. enum fw_caps_config_nbm {
  873. FW_CAPS_CONFIG_NBM_IPMI = 0x00000001,
  874. FW_CAPS_CONFIG_NBM_NCSI = 0x00000002,
  875. };
  876. enum fw_caps_config_link {
  877. FW_CAPS_CONFIG_LINK_PPP = 0x00000001,
  878. FW_CAPS_CONFIG_LINK_QFC = 0x00000002,
  879. FW_CAPS_CONFIG_LINK_DCBX = 0x00000004,
  880. };
  881. enum fw_caps_config_switch {
  882. FW_CAPS_CONFIG_SWITCH_INGRESS = 0x00000001,
  883. FW_CAPS_CONFIG_SWITCH_EGRESS = 0x00000002,
  884. };
  885. enum fw_caps_config_nic {
  886. FW_CAPS_CONFIG_NIC = 0x00000001,
  887. FW_CAPS_CONFIG_NIC_VM = 0x00000002,
  888. };
  889. enum fw_caps_config_ofld {
  890. FW_CAPS_CONFIG_OFLD = 0x00000001,
  891. };
  892. enum fw_caps_config_rdma {
  893. FW_CAPS_CONFIG_RDMA_RDDP = 0x00000001,
  894. FW_CAPS_CONFIG_RDMA_RDMAC = 0x00000002,
  895. };
  896. enum fw_caps_config_iscsi {
  897. FW_CAPS_CONFIG_ISCSI_INITIATOR_PDU = 0x00000001,
  898. FW_CAPS_CONFIG_ISCSI_TARGET_PDU = 0x00000002,
  899. FW_CAPS_CONFIG_ISCSI_INITIATOR_CNXOFLD = 0x00000004,
  900. FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008,
  901. };
  902. enum fw_caps_config_fcoe {
  903. FW_CAPS_CONFIG_FCOE_INITIATOR = 0x00000001,
  904. FW_CAPS_CONFIG_FCOE_TARGET = 0x00000002,
  905. FW_CAPS_CONFIG_FCOE_CTRL_OFLD = 0x00000004,
  906. };
  907. enum fw_memtype_cf {
  908. FW_MEMTYPE_CF_EDC0 = 0x0,
  909. FW_MEMTYPE_CF_EDC1 = 0x1,
  910. FW_MEMTYPE_CF_EXTMEM = 0x2,
  911. FW_MEMTYPE_CF_FLASH = 0x4,
  912. FW_MEMTYPE_CF_INTERNAL = 0x5,
  913. FW_MEMTYPE_CF_EXTMEM1 = 0x6,
  914. };
  915. struct fw_caps_config_cmd {
  916. __be32 op_to_write;
  917. __be32 cfvalid_to_len16;
  918. __be32 r2;
  919. __be32 hwmbitmap;
  920. __be16 nbmcaps;
  921. __be16 linkcaps;
  922. __be16 switchcaps;
  923. __be16 r3;
  924. __be16 niccaps;
  925. __be16 ofldcaps;
  926. __be16 rdmacaps;
  927. __be16 r4;
  928. __be16 iscsicaps;
  929. __be16 fcoecaps;
  930. __be32 cfcsum;
  931. __be32 finiver;
  932. __be32 finicsum;
  933. };
  934. #define FW_CAPS_CONFIG_CMD_CFVALID_S 27
  935. #define FW_CAPS_CONFIG_CMD_CFVALID_V(x) ((x) << FW_CAPS_CONFIG_CMD_CFVALID_S)
  936. #define FW_CAPS_CONFIG_CMD_CFVALID_F FW_CAPS_CONFIG_CMD_CFVALID_V(1U)
  937. #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S 24
  938. #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(x) \
  939. ((x) << FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S)
  940. #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S 16
  941. #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(x) \
  942. ((x) << FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S)
  943. /*
  944. * params command mnemonics
  945. */
  946. enum fw_params_mnem {
  947. FW_PARAMS_MNEM_DEV = 1, /* device params */
  948. FW_PARAMS_MNEM_PFVF = 2, /* function params */
  949. FW_PARAMS_MNEM_REG = 3, /* limited register access */
  950. FW_PARAMS_MNEM_DMAQ = 4, /* dma queue params */
  951. FW_PARAMS_MNEM_CHNET = 5, /* chnet params */
  952. FW_PARAMS_MNEM_LAST
  953. };
  954. /*
  955. * device parameters
  956. */
  957. enum fw_params_param_dev {
  958. FW_PARAMS_PARAM_DEV_CCLK = 0x00, /* chip core clock in khz */
  959. FW_PARAMS_PARAM_DEV_PORTVEC = 0x01, /* the port vector */
  960. FW_PARAMS_PARAM_DEV_NTID = 0x02, /* reads the number of TIDs
  961. * allocated by the device's
  962. * Lookup Engine
  963. */
  964. FW_PARAMS_PARAM_DEV_FLOWC_BUFFIFO_SZ = 0x03,
  965. FW_PARAMS_PARAM_DEV_INTVER_NIC = 0x04,
  966. FW_PARAMS_PARAM_DEV_INTVER_VNIC = 0x05,
  967. FW_PARAMS_PARAM_DEV_INTVER_OFLD = 0x06,
  968. FW_PARAMS_PARAM_DEV_INTVER_RI = 0x07,
  969. FW_PARAMS_PARAM_DEV_INTVER_ISCSIPDU = 0x08,
  970. FW_PARAMS_PARAM_DEV_INTVER_ISCSI = 0x09,
  971. FW_PARAMS_PARAM_DEV_INTVER_FCOE = 0x0A,
  972. FW_PARAMS_PARAM_DEV_FWREV = 0x0B,
  973. FW_PARAMS_PARAM_DEV_TPREV = 0x0C,
  974. FW_PARAMS_PARAM_DEV_CF = 0x0D,
  975. FW_PARAMS_PARAM_DEV_PHYFW = 0x0F,
  976. FW_PARAMS_PARAM_DEV_DIAG = 0x11,
  977. FW_PARAMS_PARAM_DEV_MAXORDIRD_QP = 0x13, /* max supported QP IRD/ORD */
  978. FW_PARAMS_PARAM_DEV_MAXIRD_ADAPTER = 0x14, /* max supported adap IRD */
  979. FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
  980. FW_PARAMS_PARAM_DEV_FWCACHE = 0x18,
  981. };
  982. /*
  983. * physical and virtual function parameters
  984. */
  985. enum fw_params_param_pfvf {
  986. FW_PARAMS_PARAM_PFVF_RWXCAPS = 0x00,
  987. FW_PARAMS_PARAM_PFVF_ROUTE_START = 0x01,
  988. FW_PARAMS_PARAM_PFVF_ROUTE_END = 0x02,
  989. FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
  990. FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
  991. FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
  992. FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
  993. FW_PARAMS_PARAM_PFVF_SERVER_START = 0x07,
  994. FW_PARAMS_PARAM_PFVF_SERVER_END = 0x08,
  995. FW_PARAMS_PARAM_PFVF_TDDP_START = 0x09,
  996. FW_PARAMS_PARAM_PFVF_TDDP_END = 0x0A,
  997. FW_PARAMS_PARAM_PFVF_ISCSI_START = 0x0B,
  998. FW_PARAMS_PARAM_PFVF_ISCSI_END = 0x0C,
  999. FW_PARAMS_PARAM_PFVF_STAG_START = 0x0D,
  1000. FW_PARAMS_PARAM_PFVF_STAG_END = 0x0E,
  1001. FW_PARAMS_PARAM_PFVF_RQ_START = 0x1F,
  1002. FW_PARAMS_PARAM_PFVF_RQ_END = 0x10,
  1003. FW_PARAMS_PARAM_PFVF_PBL_START = 0x11,
  1004. FW_PARAMS_PARAM_PFVF_PBL_END = 0x12,
  1005. FW_PARAMS_PARAM_PFVF_L2T_START = 0x13,
  1006. FW_PARAMS_PARAM_PFVF_L2T_END = 0x14,
  1007. FW_PARAMS_PARAM_PFVF_SQRQ_START = 0x15,
  1008. FW_PARAMS_PARAM_PFVF_SQRQ_END = 0x16,
  1009. FW_PARAMS_PARAM_PFVF_CQ_START = 0x17,
  1010. FW_PARAMS_PARAM_PFVF_CQ_END = 0x18,
  1011. FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH = 0x20,
  1012. FW_PARAMS_PARAM_PFVF_VIID = 0x24,
  1013. FW_PARAMS_PARAM_PFVF_CPMASK = 0x25,
  1014. FW_PARAMS_PARAM_PFVF_OCQ_START = 0x26,
  1015. FW_PARAMS_PARAM_PFVF_OCQ_END = 0x27,
  1016. FW_PARAMS_PARAM_PFVF_CONM_MAP = 0x28,
  1017. FW_PARAMS_PARAM_PFVF_IQFLINT_START = 0x29,
  1018. FW_PARAMS_PARAM_PFVF_IQFLINT_END = 0x2A,
  1019. FW_PARAMS_PARAM_PFVF_EQ_START = 0x2B,
  1020. FW_PARAMS_PARAM_PFVF_EQ_END = 0x2C,
  1021. FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_START = 0x2D,
  1022. FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_END = 0x2E,
  1023. FW_PARAMS_PARAM_PFVF_ETHOFLD_END = 0x30,
  1024. FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31
  1025. };
  1026. /*
  1027. * dma queue parameters
  1028. */
  1029. enum fw_params_param_dmaq {
  1030. FW_PARAMS_PARAM_DMAQ_IQ_DCAEN_DCACPU = 0x00,
  1031. FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
  1032. FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_MNGT = 0x10,
  1033. FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_CTRL = 0x11,
  1034. FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH = 0x12,
  1035. FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH = 0x13,
  1036. FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20,
  1037. };
  1038. enum fw_params_param_dev_phyfw {
  1039. FW_PARAMS_PARAM_DEV_PHYFW_DOWNLOAD = 0x00,
  1040. FW_PARAMS_PARAM_DEV_PHYFW_VERSION = 0x01,
  1041. };
  1042. enum fw_params_param_dev_diag {
  1043. FW_PARAM_DEV_DIAG_TMP = 0x00,
  1044. FW_PARAM_DEV_DIAG_VDD = 0x01,
  1045. };
  1046. enum fw_params_param_dev_fwcache {
  1047. FW_PARAM_DEV_FWCACHE_FLUSH = 0x00,
  1048. FW_PARAM_DEV_FWCACHE_FLUSHINV = 0x01,
  1049. };
  1050. #define FW_PARAMS_MNEM_S 24
  1051. #define FW_PARAMS_MNEM_V(x) ((x) << FW_PARAMS_MNEM_S)
  1052. #define FW_PARAMS_PARAM_X_S 16
  1053. #define FW_PARAMS_PARAM_X_V(x) ((x) << FW_PARAMS_PARAM_X_S)
  1054. #define FW_PARAMS_PARAM_Y_S 8
  1055. #define FW_PARAMS_PARAM_Y_M 0xffU
  1056. #define FW_PARAMS_PARAM_Y_V(x) ((x) << FW_PARAMS_PARAM_Y_S)
  1057. #define FW_PARAMS_PARAM_Y_G(x) (((x) >> FW_PARAMS_PARAM_Y_S) &\
  1058. FW_PARAMS_PARAM_Y_M)
  1059. #define FW_PARAMS_PARAM_Z_S 0
  1060. #define FW_PARAMS_PARAM_Z_M 0xffu
  1061. #define FW_PARAMS_PARAM_Z_V(x) ((x) << FW_PARAMS_PARAM_Z_S)
  1062. #define FW_PARAMS_PARAM_Z_G(x) (((x) >> FW_PARAMS_PARAM_Z_S) &\
  1063. FW_PARAMS_PARAM_Z_M)
  1064. #define FW_PARAMS_PARAM_XYZ_S 0
  1065. #define FW_PARAMS_PARAM_XYZ_V(x) ((x) << FW_PARAMS_PARAM_XYZ_S)
  1066. #define FW_PARAMS_PARAM_YZ_S 0
  1067. #define FW_PARAMS_PARAM_YZ_V(x) ((x) << FW_PARAMS_PARAM_YZ_S)
  1068. struct fw_params_cmd {
  1069. __be32 op_to_vfn;
  1070. __be32 retval_len16;
  1071. struct fw_params_param {
  1072. __be32 mnem;
  1073. __be32 val;
  1074. } param[7];
  1075. };
  1076. #define FW_PARAMS_CMD_PFN_S 8
  1077. #define FW_PARAMS_CMD_PFN_V(x) ((x) << FW_PARAMS_CMD_PFN_S)
  1078. #define FW_PARAMS_CMD_VFN_S 0
  1079. #define FW_PARAMS_CMD_VFN_V(x) ((x) << FW_PARAMS_CMD_VFN_S)
  1080. struct fw_pfvf_cmd {
  1081. __be32 op_to_vfn;
  1082. __be32 retval_len16;
  1083. __be32 niqflint_niq;
  1084. __be32 type_to_neq;
  1085. __be32 tc_to_nexactf;
  1086. __be32 r_caps_to_nethctrl;
  1087. __be16 nricq;
  1088. __be16 nriqp;
  1089. __be32 r4;
  1090. };
  1091. #define FW_PFVF_CMD_PFN_S 8
  1092. #define FW_PFVF_CMD_PFN_V(x) ((x) << FW_PFVF_CMD_PFN_S)
  1093. #define FW_PFVF_CMD_VFN_S 0
  1094. #define FW_PFVF_CMD_VFN_V(x) ((x) << FW_PFVF_CMD_VFN_S)
  1095. #define FW_PFVF_CMD_NIQFLINT_S 20
  1096. #define FW_PFVF_CMD_NIQFLINT_M 0xfff
  1097. #define FW_PFVF_CMD_NIQFLINT_V(x) ((x) << FW_PFVF_CMD_NIQFLINT_S)
  1098. #define FW_PFVF_CMD_NIQFLINT_G(x) \
  1099. (((x) >> FW_PFVF_CMD_NIQFLINT_S) & FW_PFVF_CMD_NIQFLINT_M)
  1100. #define FW_PFVF_CMD_NIQ_S 0
  1101. #define FW_PFVF_CMD_NIQ_M 0xfffff
  1102. #define FW_PFVF_CMD_NIQ_V(x) ((x) << FW_PFVF_CMD_NIQ_S)
  1103. #define FW_PFVF_CMD_NIQ_G(x) \
  1104. (((x) >> FW_PFVF_CMD_NIQ_S) & FW_PFVF_CMD_NIQ_M)
  1105. #define FW_PFVF_CMD_TYPE_S 31
  1106. #define FW_PFVF_CMD_TYPE_M 0x1
  1107. #define FW_PFVF_CMD_TYPE_V(x) ((x) << FW_PFVF_CMD_TYPE_S)
  1108. #define FW_PFVF_CMD_TYPE_G(x) \
  1109. (((x) >> FW_PFVF_CMD_TYPE_S) & FW_PFVF_CMD_TYPE_M)
  1110. #define FW_PFVF_CMD_TYPE_F FW_PFVF_CMD_TYPE_V(1U)
  1111. #define FW_PFVF_CMD_CMASK_S 24
  1112. #define FW_PFVF_CMD_CMASK_M 0xf
  1113. #define FW_PFVF_CMD_CMASK_V(x) ((x) << FW_PFVF_CMD_CMASK_S)
  1114. #define FW_PFVF_CMD_CMASK_G(x) \
  1115. (((x) >> FW_PFVF_CMD_CMASK_S) & FW_PFVF_CMD_CMASK_M)
  1116. #define FW_PFVF_CMD_PMASK_S 20
  1117. #define FW_PFVF_CMD_PMASK_M 0xf
  1118. #define FW_PFVF_CMD_PMASK_V(x) ((x) << FW_PFVF_CMD_PMASK_S)
  1119. #define FW_PFVF_CMD_PMASK_G(x) \
  1120. (((x) >> FW_PFVF_CMD_PMASK_S) & FW_PFVF_CMD_PMASK_M)
  1121. #define FW_PFVF_CMD_NEQ_S 0
  1122. #define FW_PFVF_CMD_NEQ_M 0xfffff
  1123. #define FW_PFVF_CMD_NEQ_V(x) ((x) << FW_PFVF_CMD_NEQ_S)
  1124. #define FW_PFVF_CMD_NEQ_G(x) \
  1125. (((x) >> FW_PFVF_CMD_NEQ_S) & FW_PFVF_CMD_NEQ_M)
  1126. #define FW_PFVF_CMD_TC_S 24
  1127. #define FW_PFVF_CMD_TC_M 0xff
  1128. #define FW_PFVF_CMD_TC_V(x) ((x) << FW_PFVF_CMD_TC_S)
  1129. #define FW_PFVF_CMD_TC_G(x) (((x) >> FW_PFVF_CMD_TC_S) & FW_PFVF_CMD_TC_M)
  1130. #define FW_PFVF_CMD_NVI_S 16
  1131. #define FW_PFVF_CMD_NVI_M 0xff
  1132. #define FW_PFVF_CMD_NVI_V(x) ((x) << FW_PFVF_CMD_NVI_S)
  1133. #define FW_PFVF_CMD_NVI_G(x) (((x) >> FW_PFVF_CMD_NVI_S) & FW_PFVF_CMD_NVI_M)
  1134. #define FW_PFVF_CMD_NEXACTF_S 0
  1135. #define FW_PFVF_CMD_NEXACTF_M 0xffff
  1136. #define FW_PFVF_CMD_NEXACTF_V(x) ((x) << FW_PFVF_CMD_NEXACTF_S)
  1137. #define FW_PFVF_CMD_NEXACTF_G(x) \
  1138. (((x) >> FW_PFVF_CMD_NEXACTF_S) & FW_PFVF_CMD_NEXACTF_M)
  1139. #define FW_PFVF_CMD_R_CAPS_S 24
  1140. #define FW_PFVF_CMD_R_CAPS_M 0xff
  1141. #define FW_PFVF_CMD_R_CAPS_V(x) ((x) << FW_PFVF_CMD_R_CAPS_S)
  1142. #define FW_PFVF_CMD_R_CAPS_G(x) \
  1143. (((x) >> FW_PFVF_CMD_R_CAPS_S) & FW_PFVF_CMD_R_CAPS_M)
  1144. #define FW_PFVF_CMD_WX_CAPS_S 16
  1145. #define FW_PFVF_CMD_WX_CAPS_M 0xff
  1146. #define FW_PFVF_CMD_WX_CAPS_V(x) ((x) << FW_PFVF_CMD_WX_CAPS_S)
  1147. #define FW_PFVF_CMD_WX_CAPS_G(x) \
  1148. (((x) >> FW_PFVF_CMD_WX_CAPS_S) & FW_PFVF_CMD_WX_CAPS_M)
  1149. #define FW_PFVF_CMD_NETHCTRL_S 0
  1150. #define FW_PFVF_CMD_NETHCTRL_M 0xffff
  1151. #define FW_PFVF_CMD_NETHCTRL_V(x) ((x) << FW_PFVF_CMD_NETHCTRL_S)
  1152. #define FW_PFVF_CMD_NETHCTRL_G(x) \
  1153. (((x) >> FW_PFVF_CMD_NETHCTRL_S) & FW_PFVF_CMD_NETHCTRL_M)
  1154. enum fw_iq_type {
  1155. FW_IQ_TYPE_FL_INT_CAP,
  1156. FW_IQ_TYPE_NO_FL_INT_CAP
  1157. };
  1158. struct fw_iq_cmd {
  1159. __be32 op_to_vfn;
  1160. __be32 alloc_to_len16;
  1161. __be16 physiqid;
  1162. __be16 iqid;
  1163. __be16 fl0id;
  1164. __be16 fl1id;
  1165. __be32 type_to_iqandstindex;
  1166. __be16 iqdroprss_to_iqesize;
  1167. __be16 iqsize;
  1168. __be64 iqaddr;
  1169. __be32 iqns_to_fl0congen;
  1170. __be16 fl0dcaen_to_fl0cidxfthresh;
  1171. __be16 fl0size;
  1172. __be64 fl0addr;
  1173. __be32 fl1cngchmap_to_fl1congen;
  1174. __be16 fl1dcaen_to_fl1cidxfthresh;
  1175. __be16 fl1size;
  1176. __be64 fl1addr;
  1177. };
  1178. #define FW_IQ_CMD_PFN_S 8
  1179. #define FW_IQ_CMD_PFN_V(x) ((x) << FW_IQ_CMD_PFN_S)
  1180. #define FW_IQ_CMD_VFN_S 0
  1181. #define FW_IQ_CMD_VFN_V(x) ((x) << FW_IQ_CMD_VFN_S)
  1182. #define FW_IQ_CMD_ALLOC_S 31
  1183. #define FW_IQ_CMD_ALLOC_V(x) ((x) << FW_IQ_CMD_ALLOC_S)
  1184. #define FW_IQ_CMD_ALLOC_F FW_IQ_CMD_ALLOC_V(1U)
  1185. #define FW_IQ_CMD_FREE_S 30
  1186. #define FW_IQ_CMD_FREE_V(x) ((x) << FW_IQ_CMD_FREE_S)
  1187. #define FW_IQ_CMD_FREE_F FW_IQ_CMD_FREE_V(1U)
  1188. #define FW_IQ_CMD_MODIFY_S 29
  1189. #define FW_IQ_CMD_MODIFY_V(x) ((x) << FW_IQ_CMD_MODIFY_S)
  1190. #define FW_IQ_CMD_MODIFY_F FW_IQ_CMD_MODIFY_V(1U)
  1191. #define FW_IQ_CMD_IQSTART_S 28
  1192. #define FW_IQ_CMD_IQSTART_V(x) ((x) << FW_IQ_CMD_IQSTART_S)
  1193. #define FW_IQ_CMD_IQSTART_F FW_IQ_CMD_IQSTART_V(1U)
  1194. #define FW_IQ_CMD_IQSTOP_S 27
  1195. #define FW_IQ_CMD_IQSTOP_V(x) ((x) << FW_IQ_CMD_IQSTOP_S)
  1196. #define FW_IQ_CMD_IQSTOP_F FW_IQ_CMD_IQSTOP_V(1U)
  1197. #define FW_IQ_CMD_TYPE_S 29
  1198. #define FW_IQ_CMD_TYPE_V(x) ((x) << FW_IQ_CMD_TYPE_S)
  1199. #define FW_IQ_CMD_IQASYNCH_S 28
  1200. #define FW_IQ_CMD_IQASYNCH_V(x) ((x) << FW_IQ_CMD_IQASYNCH_S)
  1201. #define FW_IQ_CMD_VIID_S 16
  1202. #define FW_IQ_CMD_VIID_V(x) ((x) << FW_IQ_CMD_VIID_S)
  1203. #define FW_IQ_CMD_IQANDST_S 15
  1204. #define FW_IQ_CMD_IQANDST_V(x) ((x) << FW_IQ_CMD_IQANDST_S)
  1205. #define FW_IQ_CMD_IQANUS_S 14
  1206. #define FW_IQ_CMD_IQANUS_V(x) ((x) << FW_IQ_CMD_IQANUS_S)
  1207. #define FW_IQ_CMD_IQANUD_S 12
  1208. #define FW_IQ_CMD_IQANUD_V(x) ((x) << FW_IQ_CMD_IQANUD_S)
  1209. #define FW_IQ_CMD_IQANDSTINDEX_S 0
  1210. #define FW_IQ_CMD_IQANDSTINDEX_V(x) ((x) << FW_IQ_CMD_IQANDSTINDEX_S)
  1211. #define FW_IQ_CMD_IQDROPRSS_S 15
  1212. #define FW_IQ_CMD_IQDROPRSS_V(x) ((x) << FW_IQ_CMD_IQDROPRSS_S)
  1213. #define FW_IQ_CMD_IQDROPRSS_F FW_IQ_CMD_IQDROPRSS_V(1U)
  1214. #define FW_IQ_CMD_IQGTSMODE_S 14
  1215. #define FW_IQ_CMD_IQGTSMODE_V(x) ((x) << FW_IQ_CMD_IQGTSMODE_S)
  1216. #define FW_IQ_CMD_IQGTSMODE_F FW_IQ_CMD_IQGTSMODE_V(1U)
  1217. #define FW_IQ_CMD_IQPCIECH_S 12
  1218. #define FW_IQ_CMD_IQPCIECH_V(x) ((x) << FW_IQ_CMD_IQPCIECH_S)
  1219. #define FW_IQ_CMD_IQDCAEN_S 11
  1220. #define FW_IQ_CMD_IQDCAEN_V(x) ((x) << FW_IQ_CMD_IQDCAEN_S)
  1221. #define FW_IQ_CMD_IQDCACPU_S 6
  1222. #define FW_IQ_CMD_IQDCACPU_V(x) ((x) << FW_IQ_CMD_IQDCACPU_S)
  1223. #define FW_IQ_CMD_IQINTCNTTHRESH_S 4
  1224. #define FW_IQ_CMD_IQINTCNTTHRESH_V(x) ((x) << FW_IQ_CMD_IQINTCNTTHRESH_S)
  1225. #define FW_IQ_CMD_IQO_S 3
  1226. #define FW_IQ_CMD_IQO_V(x) ((x) << FW_IQ_CMD_IQO_S)
  1227. #define FW_IQ_CMD_IQO_F FW_IQ_CMD_IQO_V(1U)
  1228. #define FW_IQ_CMD_IQCPRIO_S 2
  1229. #define FW_IQ_CMD_IQCPRIO_V(x) ((x) << FW_IQ_CMD_IQCPRIO_S)
  1230. #define FW_IQ_CMD_IQESIZE_S 0
  1231. #define FW_IQ_CMD_IQESIZE_V(x) ((x) << FW_IQ_CMD_IQESIZE_S)
  1232. #define FW_IQ_CMD_IQNS_S 31
  1233. #define FW_IQ_CMD_IQNS_V(x) ((x) << FW_IQ_CMD_IQNS_S)
  1234. #define FW_IQ_CMD_IQRO_S 30
  1235. #define FW_IQ_CMD_IQRO_V(x) ((x) << FW_IQ_CMD_IQRO_S)
  1236. #define FW_IQ_CMD_IQFLINTIQHSEN_S 28
  1237. #define FW_IQ_CMD_IQFLINTIQHSEN_V(x) ((x) << FW_IQ_CMD_IQFLINTIQHSEN_S)
  1238. #define FW_IQ_CMD_IQFLINTCONGEN_S 27
  1239. #define FW_IQ_CMD_IQFLINTCONGEN_V(x) ((x) << FW_IQ_CMD_IQFLINTCONGEN_S)
  1240. #define FW_IQ_CMD_IQFLINTCONGEN_F FW_IQ_CMD_IQFLINTCONGEN_V(1U)
  1241. #define FW_IQ_CMD_IQFLINTISCSIC_S 26
  1242. #define FW_IQ_CMD_IQFLINTISCSIC_V(x) ((x) << FW_IQ_CMD_IQFLINTISCSIC_S)
  1243. #define FW_IQ_CMD_FL0CNGCHMAP_S 20
  1244. #define FW_IQ_CMD_FL0CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL0CNGCHMAP_S)
  1245. #define FW_IQ_CMD_FL0CACHELOCK_S 15
  1246. #define FW_IQ_CMD_FL0CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL0CACHELOCK_S)
  1247. #define FW_IQ_CMD_FL0DBP_S 14
  1248. #define FW_IQ_CMD_FL0DBP_V(x) ((x) << FW_IQ_CMD_FL0DBP_S)
  1249. #define FW_IQ_CMD_FL0DATANS_S 13
  1250. #define FW_IQ_CMD_FL0DATANS_V(x) ((x) << FW_IQ_CMD_FL0DATANS_S)
  1251. #define FW_IQ_CMD_FL0DATARO_S 12
  1252. #define FW_IQ_CMD_FL0DATARO_V(x) ((x) << FW_IQ_CMD_FL0DATARO_S)
  1253. #define FW_IQ_CMD_FL0DATARO_F FW_IQ_CMD_FL0DATARO_V(1U)
  1254. #define FW_IQ_CMD_FL0CONGCIF_S 11
  1255. #define FW_IQ_CMD_FL0CONGCIF_V(x) ((x) << FW_IQ_CMD_FL0CONGCIF_S)
  1256. #define FW_IQ_CMD_FL0CONGCIF_F FW_IQ_CMD_FL0CONGCIF_V(1U)
  1257. #define FW_IQ_CMD_FL0ONCHIP_S 10
  1258. #define FW_IQ_CMD_FL0ONCHIP_V(x) ((x) << FW_IQ_CMD_FL0ONCHIP_S)
  1259. #define FW_IQ_CMD_FL0STATUSPGNS_S 9
  1260. #define FW_IQ_CMD_FL0STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGNS_S)
  1261. #define FW_IQ_CMD_FL0STATUSPGRO_S 8
  1262. #define FW_IQ_CMD_FL0STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGRO_S)
  1263. #define FW_IQ_CMD_FL0FETCHNS_S 7
  1264. #define FW_IQ_CMD_FL0FETCHNS_V(x) ((x) << FW_IQ_CMD_FL0FETCHNS_S)
  1265. #define FW_IQ_CMD_FL0FETCHRO_S 6
  1266. #define FW_IQ_CMD_FL0FETCHRO_V(x) ((x) << FW_IQ_CMD_FL0FETCHRO_S)
  1267. #define FW_IQ_CMD_FL0FETCHRO_F FW_IQ_CMD_FL0FETCHRO_V(1U)
  1268. #define FW_IQ_CMD_FL0HOSTFCMODE_S 4
  1269. #define FW_IQ_CMD_FL0HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL0HOSTFCMODE_S)
  1270. #define FW_IQ_CMD_FL0CPRIO_S 3
  1271. #define FW_IQ_CMD_FL0CPRIO_V(x) ((x) << FW_IQ_CMD_FL0CPRIO_S)
  1272. #define FW_IQ_CMD_FL0PADEN_S 2
  1273. #define FW_IQ_CMD_FL0PADEN_V(x) ((x) << FW_IQ_CMD_FL0PADEN_S)
  1274. #define FW_IQ_CMD_FL0PADEN_F FW_IQ_CMD_FL0PADEN_V(1U)
  1275. #define FW_IQ_CMD_FL0PACKEN_S 1
  1276. #define FW_IQ_CMD_FL0PACKEN_V(x) ((x) << FW_IQ_CMD_FL0PACKEN_S)
  1277. #define FW_IQ_CMD_FL0PACKEN_F FW_IQ_CMD_FL0PACKEN_V(1U)
  1278. #define FW_IQ_CMD_FL0CONGEN_S 0
  1279. #define FW_IQ_CMD_FL0CONGEN_V(x) ((x) << FW_IQ_CMD_FL0CONGEN_S)
  1280. #define FW_IQ_CMD_FL0CONGEN_F FW_IQ_CMD_FL0CONGEN_V(1U)
  1281. #define FW_IQ_CMD_FL0DCAEN_S 15
  1282. #define FW_IQ_CMD_FL0DCAEN_V(x) ((x) << FW_IQ_CMD_FL0DCAEN_S)
  1283. #define FW_IQ_CMD_FL0DCACPU_S 10
  1284. #define FW_IQ_CMD_FL0DCACPU_V(x) ((x) << FW_IQ_CMD_FL0DCACPU_S)
  1285. #define FW_IQ_CMD_FL0FBMIN_S 7
  1286. #define FW_IQ_CMD_FL0FBMIN_V(x) ((x) << FW_IQ_CMD_FL0FBMIN_S)
  1287. #define FW_IQ_CMD_FL0FBMAX_S 4
  1288. #define FW_IQ_CMD_FL0FBMAX_V(x) ((x) << FW_IQ_CMD_FL0FBMAX_S)
  1289. #define FW_IQ_CMD_FL0CIDXFTHRESHO_S 3
  1290. #define FW_IQ_CMD_FL0CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESHO_S)
  1291. #define FW_IQ_CMD_FL0CIDXFTHRESHO_F FW_IQ_CMD_FL0CIDXFTHRESHO_V(1U)
  1292. #define FW_IQ_CMD_FL0CIDXFTHRESH_S 0
  1293. #define FW_IQ_CMD_FL0CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESH_S)
  1294. #define FW_IQ_CMD_FL1CNGCHMAP_S 20
  1295. #define FW_IQ_CMD_FL1CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL1CNGCHMAP_S)
  1296. #define FW_IQ_CMD_FL1CACHELOCK_S 15
  1297. #define FW_IQ_CMD_FL1CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL1CACHELOCK_S)
  1298. #define FW_IQ_CMD_FL1DBP_S 14
  1299. #define FW_IQ_CMD_FL1DBP_V(x) ((x) << FW_IQ_CMD_FL1DBP_S)
  1300. #define FW_IQ_CMD_FL1DATANS_S 13
  1301. #define FW_IQ_CMD_FL1DATANS_V(x) ((x) << FW_IQ_CMD_FL1DATANS_S)
  1302. #define FW_IQ_CMD_FL1DATARO_S 12
  1303. #define FW_IQ_CMD_FL1DATARO_V(x) ((x) << FW_IQ_CMD_FL1DATARO_S)
  1304. #define FW_IQ_CMD_FL1CONGCIF_S 11
  1305. #define FW_IQ_CMD_FL1CONGCIF_V(x) ((x) << FW_IQ_CMD_FL1CONGCIF_S)
  1306. #define FW_IQ_CMD_FL1ONCHIP_S 10
  1307. #define FW_IQ_CMD_FL1ONCHIP_V(x) ((x) << FW_IQ_CMD_FL1ONCHIP_S)
  1308. #define FW_IQ_CMD_FL1STATUSPGNS_S 9
  1309. #define FW_IQ_CMD_FL1STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGNS_S)
  1310. #define FW_IQ_CMD_FL1STATUSPGRO_S 8
  1311. #define FW_IQ_CMD_FL1STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGRO_S)
  1312. #define FW_IQ_CMD_FL1FETCHNS_S 7
  1313. #define FW_IQ_CMD_FL1FETCHNS_V(x) ((x) << FW_IQ_CMD_FL1FETCHNS_S)
  1314. #define FW_IQ_CMD_FL1FETCHRO_S 6
  1315. #define FW_IQ_CMD_FL1FETCHRO_V(x) ((x) << FW_IQ_CMD_FL1FETCHRO_S)
  1316. #define FW_IQ_CMD_FL1HOSTFCMODE_S 4
  1317. #define FW_IQ_CMD_FL1HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL1HOSTFCMODE_S)
  1318. #define FW_IQ_CMD_FL1CPRIO_S 3
  1319. #define FW_IQ_CMD_FL1CPRIO_V(x) ((x) << FW_IQ_CMD_FL1CPRIO_S)
  1320. #define FW_IQ_CMD_FL1PADEN_S 2
  1321. #define FW_IQ_CMD_FL1PADEN_V(x) ((x) << FW_IQ_CMD_FL1PADEN_S)
  1322. #define FW_IQ_CMD_FL1PADEN_F FW_IQ_CMD_FL1PADEN_V(1U)
  1323. #define FW_IQ_CMD_FL1PACKEN_S 1
  1324. #define FW_IQ_CMD_FL1PACKEN_V(x) ((x) << FW_IQ_CMD_FL1PACKEN_S)
  1325. #define FW_IQ_CMD_FL1PACKEN_F FW_IQ_CMD_FL1PACKEN_V(1U)
  1326. #define FW_IQ_CMD_FL1CONGEN_S 0
  1327. #define FW_IQ_CMD_FL1CONGEN_V(x) ((x) << FW_IQ_CMD_FL1CONGEN_S)
  1328. #define FW_IQ_CMD_FL1CONGEN_F FW_IQ_CMD_FL1CONGEN_V(1U)
  1329. #define FW_IQ_CMD_FL1DCAEN_S 15
  1330. #define FW_IQ_CMD_FL1DCAEN_V(x) ((x) << FW_IQ_CMD_FL1DCAEN_S)
  1331. #define FW_IQ_CMD_FL1DCACPU_S 10
  1332. #define FW_IQ_CMD_FL1DCACPU_V(x) ((x) << FW_IQ_CMD_FL1DCACPU_S)
  1333. #define FW_IQ_CMD_FL1FBMIN_S 7
  1334. #define FW_IQ_CMD_FL1FBMIN_V(x) ((x) << FW_IQ_CMD_FL1FBMIN_S)
  1335. #define FW_IQ_CMD_FL1FBMAX_S 4
  1336. #define FW_IQ_CMD_FL1FBMAX_V(x) ((x) << FW_IQ_CMD_FL1FBMAX_S)
  1337. #define FW_IQ_CMD_FL1CIDXFTHRESHO_S 3
  1338. #define FW_IQ_CMD_FL1CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESHO_S)
  1339. #define FW_IQ_CMD_FL1CIDXFTHRESHO_F FW_IQ_CMD_FL1CIDXFTHRESHO_V(1U)
  1340. #define FW_IQ_CMD_FL1CIDXFTHRESH_S 0
  1341. #define FW_IQ_CMD_FL1CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESH_S)
  1342. struct fw_eq_eth_cmd {
  1343. __be32 op_to_vfn;
  1344. __be32 alloc_to_len16;
  1345. __be32 eqid_pkd;
  1346. __be32 physeqid_pkd;
  1347. __be32 fetchszm_to_iqid;
  1348. __be32 dcaen_to_eqsize;
  1349. __be64 eqaddr;
  1350. __be32 viid_pkd;
  1351. __be32 r8_lo;
  1352. __be64 r9;
  1353. };
  1354. #define FW_EQ_ETH_CMD_PFN_S 8
  1355. #define FW_EQ_ETH_CMD_PFN_V(x) ((x) << FW_EQ_ETH_CMD_PFN_S)
  1356. #define FW_EQ_ETH_CMD_VFN_S 0
  1357. #define FW_EQ_ETH_CMD_VFN_V(x) ((x) << FW_EQ_ETH_CMD_VFN_S)
  1358. #define FW_EQ_ETH_CMD_ALLOC_S 31
  1359. #define FW_EQ_ETH_CMD_ALLOC_V(x) ((x) << FW_EQ_ETH_CMD_ALLOC_S)
  1360. #define FW_EQ_ETH_CMD_ALLOC_F FW_EQ_ETH_CMD_ALLOC_V(1U)
  1361. #define FW_EQ_ETH_CMD_FREE_S 30
  1362. #define FW_EQ_ETH_CMD_FREE_V(x) ((x) << FW_EQ_ETH_CMD_FREE_S)
  1363. #define FW_EQ_ETH_CMD_FREE_F FW_EQ_ETH_CMD_FREE_V(1U)
  1364. #define FW_EQ_ETH_CMD_MODIFY_S 29
  1365. #define FW_EQ_ETH_CMD_MODIFY_V(x) ((x) << FW_EQ_ETH_CMD_MODIFY_S)
  1366. #define FW_EQ_ETH_CMD_MODIFY_F FW_EQ_ETH_CMD_MODIFY_V(1U)
  1367. #define FW_EQ_ETH_CMD_EQSTART_S 28
  1368. #define FW_EQ_ETH_CMD_EQSTART_V(x) ((x) << FW_EQ_ETH_CMD_EQSTART_S)
  1369. #define FW_EQ_ETH_CMD_EQSTART_F FW_EQ_ETH_CMD_EQSTART_V(1U)
  1370. #define FW_EQ_ETH_CMD_EQSTOP_S 27
  1371. #define FW_EQ_ETH_CMD_EQSTOP_V(x) ((x) << FW_EQ_ETH_CMD_EQSTOP_S)
  1372. #define FW_EQ_ETH_CMD_EQSTOP_F FW_EQ_ETH_CMD_EQSTOP_V(1U)
  1373. #define FW_EQ_ETH_CMD_EQID_S 0
  1374. #define FW_EQ_ETH_CMD_EQID_M 0xfffff
  1375. #define FW_EQ_ETH_CMD_EQID_V(x) ((x) << FW_EQ_ETH_CMD_EQID_S)
  1376. #define FW_EQ_ETH_CMD_EQID_G(x) \
  1377. (((x) >> FW_EQ_ETH_CMD_EQID_S) & FW_EQ_ETH_CMD_EQID_M)
  1378. #define FW_EQ_ETH_CMD_PHYSEQID_S 0
  1379. #define FW_EQ_ETH_CMD_PHYSEQID_M 0xfffff
  1380. #define FW_EQ_ETH_CMD_PHYSEQID_V(x) ((x) << FW_EQ_ETH_CMD_PHYSEQID_S)
  1381. #define FW_EQ_ETH_CMD_PHYSEQID_G(x) \
  1382. (((x) >> FW_EQ_ETH_CMD_PHYSEQID_S) & FW_EQ_ETH_CMD_PHYSEQID_M)
  1383. #define FW_EQ_ETH_CMD_FETCHSZM_S 26
  1384. #define FW_EQ_ETH_CMD_FETCHSZM_V(x) ((x) << FW_EQ_ETH_CMD_FETCHSZM_S)
  1385. #define FW_EQ_ETH_CMD_FETCHSZM_F FW_EQ_ETH_CMD_FETCHSZM_V(1U)
  1386. #define FW_EQ_ETH_CMD_STATUSPGNS_S 25
  1387. #define FW_EQ_ETH_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGNS_S)
  1388. #define FW_EQ_ETH_CMD_STATUSPGRO_S 24
  1389. #define FW_EQ_ETH_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGRO_S)
  1390. #define FW_EQ_ETH_CMD_FETCHNS_S 23
  1391. #define FW_EQ_ETH_CMD_FETCHNS_V(x) ((x) << FW_EQ_ETH_CMD_FETCHNS_S)
  1392. #define FW_EQ_ETH_CMD_FETCHRO_S 22
  1393. #define FW_EQ_ETH_CMD_FETCHRO_V(x) ((x) << FW_EQ_ETH_CMD_FETCHRO_S)
  1394. #define FW_EQ_ETH_CMD_FETCHRO_F FW_EQ_ETH_CMD_FETCHRO_V(1U)
  1395. #define FW_EQ_ETH_CMD_HOSTFCMODE_S 20
  1396. #define FW_EQ_ETH_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_ETH_CMD_HOSTFCMODE_S)
  1397. #define FW_EQ_ETH_CMD_CPRIO_S 19
  1398. #define FW_EQ_ETH_CMD_CPRIO_V(x) ((x) << FW_EQ_ETH_CMD_CPRIO_S)
  1399. #define FW_EQ_ETH_CMD_ONCHIP_S 18
  1400. #define FW_EQ_ETH_CMD_ONCHIP_V(x) ((x) << FW_EQ_ETH_CMD_ONCHIP_S)
  1401. #define FW_EQ_ETH_CMD_PCIECHN_S 16
  1402. #define FW_EQ_ETH_CMD_PCIECHN_V(x) ((x) << FW_EQ_ETH_CMD_PCIECHN_S)
  1403. #define FW_EQ_ETH_CMD_IQID_S 0
  1404. #define FW_EQ_ETH_CMD_IQID_V(x) ((x) << FW_EQ_ETH_CMD_IQID_S)
  1405. #define FW_EQ_ETH_CMD_DCAEN_S 31
  1406. #define FW_EQ_ETH_CMD_DCAEN_V(x) ((x) << FW_EQ_ETH_CMD_DCAEN_S)
  1407. #define FW_EQ_ETH_CMD_DCACPU_S 26
  1408. #define FW_EQ_ETH_CMD_DCACPU_V(x) ((x) << FW_EQ_ETH_CMD_DCACPU_S)
  1409. #define FW_EQ_ETH_CMD_FBMIN_S 23
  1410. #define FW_EQ_ETH_CMD_FBMIN_V(x) ((x) << FW_EQ_ETH_CMD_FBMIN_S)
  1411. #define FW_EQ_ETH_CMD_FBMAX_S 20
  1412. #define FW_EQ_ETH_CMD_FBMAX_V(x) ((x) << FW_EQ_ETH_CMD_FBMAX_S)
  1413. #define FW_EQ_ETH_CMD_CIDXFTHRESHO_S 19
  1414. #define FW_EQ_ETH_CMD_CIDXFTHRESHO_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESHO_S)
  1415. #define FW_EQ_ETH_CMD_CIDXFTHRESH_S 16
  1416. #define FW_EQ_ETH_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESH_S)
  1417. #define FW_EQ_ETH_CMD_EQSIZE_S 0
  1418. #define FW_EQ_ETH_CMD_EQSIZE_V(x) ((x) << FW_EQ_ETH_CMD_EQSIZE_S)
  1419. #define FW_EQ_ETH_CMD_AUTOEQUEQE_S 30
  1420. #define FW_EQ_ETH_CMD_AUTOEQUEQE_V(x) ((x) << FW_EQ_ETH_CMD_AUTOEQUEQE_S)
  1421. #define FW_EQ_ETH_CMD_AUTOEQUEQE_F FW_EQ_ETH_CMD_AUTOEQUEQE_V(1U)
  1422. #define FW_EQ_ETH_CMD_VIID_S 16
  1423. #define FW_EQ_ETH_CMD_VIID_V(x) ((x) << FW_EQ_ETH_CMD_VIID_S)
  1424. struct fw_eq_ctrl_cmd {
  1425. __be32 op_to_vfn;
  1426. __be32 alloc_to_len16;
  1427. __be32 cmpliqid_eqid;
  1428. __be32 physeqid_pkd;
  1429. __be32 fetchszm_to_iqid;
  1430. __be32 dcaen_to_eqsize;
  1431. __be64 eqaddr;
  1432. };
  1433. #define FW_EQ_CTRL_CMD_PFN_S 8
  1434. #define FW_EQ_CTRL_CMD_PFN_V(x) ((x) << FW_EQ_CTRL_CMD_PFN_S)
  1435. #define FW_EQ_CTRL_CMD_VFN_S 0
  1436. #define FW_EQ_CTRL_CMD_VFN_V(x) ((x) << FW_EQ_CTRL_CMD_VFN_S)
  1437. #define FW_EQ_CTRL_CMD_ALLOC_S 31
  1438. #define FW_EQ_CTRL_CMD_ALLOC_V(x) ((x) << FW_EQ_CTRL_CMD_ALLOC_S)
  1439. #define FW_EQ_CTRL_CMD_ALLOC_F FW_EQ_CTRL_CMD_ALLOC_V(1U)
  1440. #define FW_EQ_CTRL_CMD_FREE_S 30
  1441. #define FW_EQ_CTRL_CMD_FREE_V(x) ((x) << FW_EQ_CTRL_CMD_FREE_S)
  1442. #define FW_EQ_CTRL_CMD_FREE_F FW_EQ_CTRL_CMD_FREE_V(1U)
  1443. #define FW_EQ_CTRL_CMD_MODIFY_S 29
  1444. #define FW_EQ_CTRL_CMD_MODIFY_V(x) ((x) << FW_EQ_CTRL_CMD_MODIFY_S)
  1445. #define FW_EQ_CTRL_CMD_MODIFY_F FW_EQ_CTRL_CMD_MODIFY_V(1U)
  1446. #define FW_EQ_CTRL_CMD_EQSTART_S 28
  1447. #define FW_EQ_CTRL_CMD_EQSTART_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTART_S)
  1448. #define FW_EQ_CTRL_CMD_EQSTART_F FW_EQ_CTRL_CMD_EQSTART_V(1U)
  1449. #define FW_EQ_CTRL_CMD_EQSTOP_S 27
  1450. #define FW_EQ_CTRL_CMD_EQSTOP_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTOP_S)
  1451. #define FW_EQ_CTRL_CMD_EQSTOP_F FW_EQ_CTRL_CMD_EQSTOP_V(1U)
  1452. #define FW_EQ_CTRL_CMD_CMPLIQID_S 20
  1453. #define FW_EQ_CTRL_CMD_CMPLIQID_V(x) ((x) << FW_EQ_CTRL_CMD_CMPLIQID_S)
  1454. #define FW_EQ_CTRL_CMD_EQID_S 0
  1455. #define FW_EQ_CTRL_CMD_EQID_M 0xfffff
  1456. #define FW_EQ_CTRL_CMD_EQID_V(x) ((x) << FW_EQ_CTRL_CMD_EQID_S)
  1457. #define FW_EQ_CTRL_CMD_EQID_G(x) \
  1458. (((x) >> FW_EQ_CTRL_CMD_EQID_S) & FW_EQ_CTRL_CMD_EQID_M)
  1459. #define FW_EQ_CTRL_CMD_PHYSEQID_S 0
  1460. #define FW_EQ_CTRL_CMD_PHYSEQID_M 0xfffff
  1461. #define FW_EQ_CTRL_CMD_PHYSEQID_G(x) \
  1462. (((x) >> FW_EQ_CTRL_CMD_PHYSEQID_S) & FW_EQ_CTRL_CMD_PHYSEQID_M)
  1463. #define FW_EQ_CTRL_CMD_FETCHSZM_S 26
  1464. #define FW_EQ_CTRL_CMD_FETCHSZM_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHSZM_S)
  1465. #define FW_EQ_CTRL_CMD_FETCHSZM_F FW_EQ_CTRL_CMD_FETCHSZM_V(1U)
  1466. #define FW_EQ_CTRL_CMD_STATUSPGNS_S 25
  1467. #define FW_EQ_CTRL_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGNS_S)
  1468. #define FW_EQ_CTRL_CMD_STATUSPGNS_F FW_EQ_CTRL_CMD_STATUSPGNS_V(1U)
  1469. #define FW_EQ_CTRL_CMD_STATUSPGRO_S 24
  1470. #define FW_EQ_CTRL_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGRO_S)
  1471. #define FW_EQ_CTRL_CMD_STATUSPGRO_F FW_EQ_CTRL_CMD_STATUSPGRO_V(1U)
  1472. #define FW_EQ_CTRL_CMD_FETCHNS_S 23
  1473. #define FW_EQ_CTRL_CMD_FETCHNS_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHNS_S)
  1474. #define FW_EQ_CTRL_CMD_FETCHNS_F FW_EQ_CTRL_CMD_FETCHNS_V(1U)
  1475. #define FW_EQ_CTRL_CMD_FETCHRO_S 22
  1476. #define FW_EQ_CTRL_CMD_FETCHRO_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHRO_S)
  1477. #define FW_EQ_CTRL_CMD_FETCHRO_F FW_EQ_CTRL_CMD_FETCHRO_V(1U)
  1478. #define FW_EQ_CTRL_CMD_HOSTFCMODE_S 20
  1479. #define FW_EQ_CTRL_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_CTRL_CMD_HOSTFCMODE_S)
  1480. #define FW_EQ_CTRL_CMD_CPRIO_S 19
  1481. #define FW_EQ_CTRL_CMD_CPRIO_V(x) ((x) << FW_EQ_CTRL_CMD_CPRIO_S)
  1482. #define FW_EQ_CTRL_CMD_ONCHIP_S 18
  1483. #define FW_EQ_CTRL_CMD_ONCHIP_V(x) ((x) << FW_EQ_CTRL_CMD_ONCHIP_S)
  1484. #define FW_EQ_CTRL_CMD_PCIECHN_S 16
  1485. #define FW_EQ_CTRL_CMD_PCIECHN_V(x) ((x) << FW_EQ_CTRL_CMD_PCIECHN_S)
  1486. #define FW_EQ_CTRL_CMD_IQID_S 0
  1487. #define FW_EQ_CTRL_CMD_IQID_V(x) ((x) << FW_EQ_CTRL_CMD_IQID_S)
  1488. #define FW_EQ_CTRL_CMD_DCAEN_S 31
  1489. #define FW_EQ_CTRL_CMD_DCAEN_V(x) ((x) << FW_EQ_CTRL_CMD_DCAEN_S)
  1490. #define FW_EQ_CTRL_CMD_DCACPU_S 26
  1491. #define FW_EQ_CTRL_CMD_DCACPU_V(x) ((x) << FW_EQ_CTRL_CMD_DCACPU_S)
  1492. #define FW_EQ_CTRL_CMD_FBMIN_S 23
  1493. #define FW_EQ_CTRL_CMD_FBMIN_V(x) ((x) << FW_EQ_CTRL_CMD_FBMIN_S)
  1494. #define FW_EQ_CTRL_CMD_FBMAX_S 20
  1495. #define FW_EQ_CTRL_CMD_FBMAX_V(x) ((x) << FW_EQ_CTRL_CMD_FBMAX_S)
  1496. #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_S 19
  1497. #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_V(x) \
  1498. ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESHO_S)
  1499. #define FW_EQ_CTRL_CMD_CIDXFTHRESH_S 16
  1500. #define FW_EQ_CTRL_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESH_S)
  1501. #define FW_EQ_CTRL_CMD_EQSIZE_S 0
  1502. #define FW_EQ_CTRL_CMD_EQSIZE_V(x) ((x) << FW_EQ_CTRL_CMD_EQSIZE_S)
  1503. struct fw_eq_ofld_cmd {
  1504. __be32 op_to_vfn;
  1505. __be32 alloc_to_len16;
  1506. __be32 eqid_pkd;
  1507. __be32 physeqid_pkd;
  1508. __be32 fetchszm_to_iqid;
  1509. __be32 dcaen_to_eqsize;
  1510. __be64 eqaddr;
  1511. };
  1512. #define FW_EQ_OFLD_CMD_PFN_S 8
  1513. #define FW_EQ_OFLD_CMD_PFN_V(x) ((x) << FW_EQ_OFLD_CMD_PFN_S)
  1514. #define FW_EQ_OFLD_CMD_VFN_S 0
  1515. #define FW_EQ_OFLD_CMD_VFN_V(x) ((x) << FW_EQ_OFLD_CMD_VFN_S)
  1516. #define FW_EQ_OFLD_CMD_ALLOC_S 31
  1517. #define FW_EQ_OFLD_CMD_ALLOC_V(x) ((x) << FW_EQ_OFLD_CMD_ALLOC_S)
  1518. #define FW_EQ_OFLD_CMD_ALLOC_F FW_EQ_OFLD_CMD_ALLOC_V(1U)
  1519. #define FW_EQ_OFLD_CMD_FREE_S 30
  1520. #define FW_EQ_OFLD_CMD_FREE_V(x) ((x) << FW_EQ_OFLD_CMD_FREE_S)
  1521. #define FW_EQ_OFLD_CMD_FREE_F FW_EQ_OFLD_CMD_FREE_V(1U)
  1522. #define FW_EQ_OFLD_CMD_MODIFY_S 29
  1523. #define FW_EQ_OFLD_CMD_MODIFY_V(x) ((x) << FW_EQ_OFLD_CMD_MODIFY_S)
  1524. #define FW_EQ_OFLD_CMD_MODIFY_F FW_EQ_OFLD_CMD_MODIFY_V(1U)
  1525. #define FW_EQ_OFLD_CMD_EQSTART_S 28
  1526. #define FW_EQ_OFLD_CMD_EQSTART_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTART_S)
  1527. #define FW_EQ_OFLD_CMD_EQSTART_F FW_EQ_OFLD_CMD_EQSTART_V(1U)
  1528. #define FW_EQ_OFLD_CMD_EQSTOP_S 27
  1529. #define FW_EQ_OFLD_CMD_EQSTOP_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTOP_S)
  1530. #define FW_EQ_OFLD_CMD_EQSTOP_F FW_EQ_OFLD_CMD_EQSTOP_V(1U)
  1531. #define FW_EQ_OFLD_CMD_EQID_S 0
  1532. #define FW_EQ_OFLD_CMD_EQID_M 0xfffff
  1533. #define FW_EQ_OFLD_CMD_EQID_V(x) ((x) << FW_EQ_OFLD_CMD_EQID_S)
  1534. #define FW_EQ_OFLD_CMD_EQID_G(x) \
  1535. (((x) >> FW_EQ_OFLD_CMD_EQID_S) & FW_EQ_OFLD_CMD_EQID_M)
  1536. #define FW_EQ_OFLD_CMD_PHYSEQID_S 0
  1537. #define FW_EQ_OFLD_CMD_PHYSEQID_M 0xfffff
  1538. #define FW_EQ_OFLD_CMD_PHYSEQID_G(x) \
  1539. (((x) >> FW_EQ_OFLD_CMD_PHYSEQID_S) & FW_EQ_OFLD_CMD_PHYSEQID_M)
  1540. #define FW_EQ_OFLD_CMD_FETCHSZM_S 26
  1541. #define FW_EQ_OFLD_CMD_FETCHSZM_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHSZM_S)
  1542. #define FW_EQ_OFLD_CMD_STATUSPGNS_S 25
  1543. #define FW_EQ_OFLD_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGNS_S)
  1544. #define FW_EQ_OFLD_CMD_STATUSPGRO_S 24
  1545. #define FW_EQ_OFLD_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGRO_S)
  1546. #define FW_EQ_OFLD_CMD_FETCHNS_S 23
  1547. #define FW_EQ_OFLD_CMD_FETCHNS_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHNS_S)
  1548. #define FW_EQ_OFLD_CMD_FETCHRO_S 22
  1549. #define FW_EQ_OFLD_CMD_FETCHRO_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHRO_S)
  1550. #define FW_EQ_OFLD_CMD_FETCHRO_F FW_EQ_OFLD_CMD_FETCHRO_V(1U)
  1551. #define FW_EQ_OFLD_CMD_HOSTFCMODE_S 20
  1552. #define FW_EQ_OFLD_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_OFLD_CMD_HOSTFCMODE_S)
  1553. #define FW_EQ_OFLD_CMD_CPRIO_S 19
  1554. #define FW_EQ_OFLD_CMD_CPRIO_V(x) ((x) << FW_EQ_OFLD_CMD_CPRIO_S)
  1555. #define FW_EQ_OFLD_CMD_ONCHIP_S 18
  1556. #define FW_EQ_OFLD_CMD_ONCHIP_V(x) ((x) << FW_EQ_OFLD_CMD_ONCHIP_S)
  1557. #define FW_EQ_OFLD_CMD_PCIECHN_S 16
  1558. #define FW_EQ_OFLD_CMD_PCIECHN_V(x) ((x) << FW_EQ_OFLD_CMD_PCIECHN_S)
  1559. #define FW_EQ_OFLD_CMD_IQID_S 0
  1560. #define FW_EQ_OFLD_CMD_IQID_V(x) ((x) << FW_EQ_OFLD_CMD_IQID_S)
  1561. #define FW_EQ_OFLD_CMD_DCAEN_S 31
  1562. #define FW_EQ_OFLD_CMD_DCAEN_V(x) ((x) << FW_EQ_OFLD_CMD_DCAEN_S)
  1563. #define FW_EQ_OFLD_CMD_DCACPU_S 26
  1564. #define FW_EQ_OFLD_CMD_DCACPU_V(x) ((x) << FW_EQ_OFLD_CMD_DCACPU_S)
  1565. #define FW_EQ_OFLD_CMD_FBMIN_S 23
  1566. #define FW_EQ_OFLD_CMD_FBMIN_V(x) ((x) << FW_EQ_OFLD_CMD_FBMIN_S)
  1567. #define FW_EQ_OFLD_CMD_FBMAX_S 20
  1568. #define FW_EQ_OFLD_CMD_FBMAX_V(x) ((x) << FW_EQ_OFLD_CMD_FBMAX_S)
  1569. #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_S 19
  1570. #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_V(x) \
  1571. ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESHO_S)
  1572. #define FW_EQ_OFLD_CMD_CIDXFTHRESH_S 16
  1573. #define FW_EQ_OFLD_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESH_S)
  1574. #define FW_EQ_OFLD_CMD_EQSIZE_S 0
  1575. #define FW_EQ_OFLD_CMD_EQSIZE_V(x) ((x) << FW_EQ_OFLD_CMD_EQSIZE_S)
  1576. /*
  1577. * Macros for VIID parsing:
  1578. * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number
  1579. */
  1580. #define FW_VIID_PFN_S 8
  1581. #define FW_VIID_PFN_M 0x7
  1582. #define FW_VIID_PFN_G(x) (((x) >> FW_VIID_PFN_S) & FW_VIID_PFN_M)
  1583. #define FW_VIID_VIVLD_S 7
  1584. #define FW_VIID_VIVLD_M 0x1
  1585. #define FW_VIID_VIVLD_G(x) (((x) >> FW_VIID_VIVLD_S) & FW_VIID_VIVLD_M)
  1586. #define FW_VIID_VIN_S 0
  1587. #define FW_VIID_VIN_M 0x7F
  1588. #define FW_VIID_VIN_G(x) (((x) >> FW_VIID_VIN_S) & FW_VIID_VIN_M)
  1589. struct fw_vi_cmd {
  1590. __be32 op_to_vfn;
  1591. __be32 alloc_to_len16;
  1592. __be16 type_viid;
  1593. u8 mac[6];
  1594. u8 portid_pkd;
  1595. u8 nmac;
  1596. u8 nmac0[6];
  1597. __be16 rsssize_pkd;
  1598. u8 nmac1[6];
  1599. __be16 idsiiq_pkd;
  1600. u8 nmac2[6];
  1601. __be16 idseiq_pkd;
  1602. u8 nmac3[6];
  1603. __be64 r9;
  1604. __be64 r10;
  1605. };
  1606. #define FW_VI_CMD_PFN_S 8
  1607. #define FW_VI_CMD_PFN_V(x) ((x) << FW_VI_CMD_PFN_S)
  1608. #define FW_VI_CMD_VFN_S 0
  1609. #define FW_VI_CMD_VFN_V(x) ((x) << FW_VI_CMD_VFN_S)
  1610. #define FW_VI_CMD_ALLOC_S 31
  1611. #define FW_VI_CMD_ALLOC_V(x) ((x) << FW_VI_CMD_ALLOC_S)
  1612. #define FW_VI_CMD_ALLOC_F FW_VI_CMD_ALLOC_V(1U)
  1613. #define FW_VI_CMD_FREE_S 30
  1614. #define FW_VI_CMD_FREE_V(x) ((x) << FW_VI_CMD_FREE_S)
  1615. #define FW_VI_CMD_FREE_F FW_VI_CMD_FREE_V(1U)
  1616. #define FW_VI_CMD_VIID_S 0
  1617. #define FW_VI_CMD_VIID_M 0xfff
  1618. #define FW_VI_CMD_VIID_V(x) ((x) << FW_VI_CMD_VIID_S)
  1619. #define FW_VI_CMD_VIID_G(x) (((x) >> FW_VI_CMD_VIID_S) & FW_VI_CMD_VIID_M)
  1620. #define FW_VI_CMD_PORTID_S 4
  1621. #define FW_VI_CMD_PORTID_M 0xf
  1622. #define FW_VI_CMD_PORTID_V(x) ((x) << FW_VI_CMD_PORTID_S)
  1623. #define FW_VI_CMD_PORTID_G(x) \
  1624. (((x) >> FW_VI_CMD_PORTID_S) & FW_VI_CMD_PORTID_M)
  1625. #define FW_VI_CMD_RSSSIZE_S 0
  1626. #define FW_VI_CMD_RSSSIZE_M 0x7ff
  1627. #define FW_VI_CMD_RSSSIZE_G(x) \
  1628. (((x) >> FW_VI_CMD_RSSSIZE_S) & FW_VI_CMD_RSSSIZE_M)
  1629. /* Special VI_MAC command index ids */
  1630. #define FW_VI_MAC_ADD_MAC 0x3FF
  1631. #define FW_VI_MAC_ADD_PERSIST_MAC 0x3FE
  1632. #define FW_VI_MAC_MAC_BASED_FREE 0x3FD
  1633. #define FW_CLS_TCAM_NUM_ENTRIES 336
  1634. enum fw_vi_mac_smac {
  1635. FW_VI_MAC_MPS_TCAM_ENTRY,
  1636. FW_VI_MAC_MPS_TCAM_ONLY,
  1637. FW_VI_MAC_SMT_ONLY,
  1638. FW_VI_MAC_SMT_AND_MPSTCAM
  1639. };
  1640. enum fw_vi_mac_result {
  1641. FW_VI_MAC_R_SUCCESS,
  1642. FW_VI_MAC_R_F_NONEXISTENT_NOMEM,
  1643. FW_VI_MAC_R_SMAC_FAIL,
  1644. FW_VI_MAC_R_F_ACL_CHECK
  1645. };
  1646. struct fw_vi_mac_cmd {
  1647. __be32 op_to_viid;
  1648. __be32 freemacs_to_len16;
  1649. union fw_vi_mac {
  1650. struct fw_vi_mac_exact {
  1651. __be16 valid_to_idx;
  1652. u8 macaddr[6];
  1653. } exact[7];
  1654. struct fw_vi_mac_hash {
  1655. __be64 hashvec;
  1656. } hash;
  1657. } u;
  1658. };
  1659. #define FW_VI_MAC_CMD_VIID_S 0
  1660. #define FW_VI_MAC_CMD_VIID_V(x) ((x) << FW_VI_MAC_CMD_VIID_S)
  1661. #define FW_VI_MAC_CMD_FREEMACS_S 31
  1662. #define FW_VI_MAC_CMD_FREEMACS_V(x) ((x) << FW_VI_MAC_CMD_FREEMACS_S)
  1663. #define FW_VI_MAC_CMD_HASHVECEN_S 23
  1664. #define FW_VI_MAC_CMD_HASHVECEN_V(x) ((x) << FW_VI_MAC_CMD_HASHVECEN_S)
  1665. #define FW_VI_MAC_CMD_HASHVECEN_F FW_VI_MAC_CMD_HASHVECEN_V(1U)
  1666. #define FW_VI_MAC_CMD_HASHUNIEN_S 22
  1667. #define FW_VI_MAC_CMD_HASHUNIEN_V(x) ((x) << FW_VI_MAC_CMD_HASHUNIEN_S)
  1668. #define FW_VI_MAC_CMD_VALID_S 15
  1669. #define FW_VI_MAC_CMD_VALID_V(x) ((x) << FW_VI_MAC_CMD_VALID_S)
  1670. #define FW_VI_MAC_CMD_VALID_F FW_VI_MAC_CMD_VALID_V(1U)
  1671. #define FW_VI_MAC_CMD_PRIO_S 12
  1672. #define FW_VI_MAC_CMD_PRIO_V(x) ((x) << FW_VI_MAC_CMD_PRIO_S)
  1673. #define FW_VI_MAC_CMD_SMAC_RESULT_S 10
  1674. #define FW_VI_MAC_CMD_SMAC_RESULT_M 0x3
  1675. #define FW_VI_MAC_CMD_SMAC_RESULT_V(x) ((x) << FW_VI_MAC_CMD_SMAC_RESULT_S)
  1676. #define FW_VI_MAC_CMD_SMAC_RESULT_G(x) \
  1677. (((x) >> FW_VI_MAC_CMD_SMAC_RESULT_S) & FW_VI_MAC_CMD_SMAC_RESULT_M)
  1678. #define FW_VI_MAC_CMD_IDX_S 0
  1679. #define FW_VI_MAC_CMD_IDX_M 0x3ff
  1680. #define FW_VI_MAC_CMD_IDX_V(x) ((x) << FW_VI_MAC_CMD_IDX_S)
  1681. #define FW_VI_MAC_CMD_IDX_G(x) \
  1682. (((x) >> FW_VI_MAC_CMD_IDX_S) & FW_VI_MAC_CMD_IDX_M)
  1683. #define FW_RXMODE_MTU_NO_CHG 65535
  1684. struct fw_vi_rxmode_cmd {
  1685. __be32 op_to_viid;
  1686. __be32 retval_len16;
  1687. __be32 mtu_to_vlanexen;
  1688. __be32 r4_lo;
  1689. };
  1690. #define FW_VI_RXMODE_CMD_VIID_S 0
  1691. #define FW_VI_RXMODE_CMD_VIID_V(x) ((x) << FW_VI_RXMODE_CMD_VIID_S)
  1692. #define FW_VI_RXMODE_CMD_MTU_S 16
  1693. #define FW_VI_RXMODE_CMD_MTU_M 0xffff
  1694. #define FW_VI_RXMODE_CMD_MTU_V(x) ((x) << FW_VI_RXMODE_CMD_MTU_S)
  1695. #define FW_VI_RXMODE_CMD_PROMISCEN_S 14
  1696. #define FW_VI_RXMODE_CMD_PROMISCEN_M 0x3
  1697. #define FW_VI_RXMODE_CMD_PROMISCEN_V(x) ((x) << FW_VI_RXMODE_CMD_PROMISCEN_S)
  1698. #define FW_VI_RXMODE_CMD_ALLMULTIEN_S 12
  1699. #define FW_VI_RXMODE_CMD_ALLMULTIEN_M 0x3
  1700. #define FW_VI_RXMODE_CMD_ALLMULTIEN_V(x) \
  1701. ((x) << FW_VI_RXMODE_CMD_ALLMULTIEN_S)
  1702. #define FW_VI_RXMODE_CMD_BROADCASTEN_S 10
  1703. #define FW_VI_RXMODE_CMD_BROADCASTEN_M 0x3
  1704. #define FW_VI_RXMODE_CMD_BROADCASTEN_V(x) \
  1705. ((x) << FW_VI_RXMODE_CMD_BROADCASTEN_S)
  1706. #define FW_VI_RXMODE_CMD_VLANEXEN_S 8
  1707. #define FW_VI_RXMODE_CMD_VLANEXEN_M 0x3
  1708. #define FW_VI_RXMODE_CMD_VLANEXEN_V(x) ((x) << FW_VI_RXMODE_CMD_VLANEXEN_S)
  1709. struct fw_vi_enable_cmd {
  1710. __be32 op_to_viid;
  1711. __be32 ien_to_len16;
  1712. __be16 blinkdur;
  1713. __be16 r3;
  1714. __be32 r4;
  1715. };
  1716. #define FW_VI_ENABLE_CMD_VIID_S 0
  1717. #define FW_VI_ENABLE_CMD_VIID_V(x) ((x) << FW_VI_ENABLE_CMD_VIID_S)
  1718. #define FW_VI_ENABLE_CMD_IEN_S 31
  1719. #define FW_VI_ENABLE_CMD_IEN_V(x) ((x) << FW_VI_ENABLE_CMD_IEN_S)
  1720. #define FW_VI_ENABLE_CMD_EEN_S 30
  1721. #define FW_VI_ENABLE_CMD_EEN_V(x) ((x) << FW_VI_ENABLE_CMD_EEN_S)
  1722. #define FW_VI_ENABLE_CMD_LED_S 29
  1723. #define FW_VI_ENABLE_CMD_LED_V(x) ((x) << FW_VI_ENABLE_CMD_LED_S)
  1724. #define FW_VI_ENABLE_CMD_LED_F FW_VI_ENABLE_CMD_LED_V(1U)
  1725. #define FW_VI_ENABLE_CMD_DCB_INFO_S 28
  1726. #define FW_VI_ENABLE_CMD_DCB_INFO_V(x) ((x) << FW_VI_ENABLE_CMD_DCB_INFO_S)
  1727. /* VI VF stats offset definitions */
  1728. #define VI_VF_NUM_STATS 16
  1729. enum fw_vi_stats_vf_index {
  1730. FW_VI_VF_STAT_TX_BCAST_BYTES_IX,
  1731. FW_VI_VF_STAT_TX_BCAST_FRAMES_IX,
  1732. FW_VI_VF_STAT_TX_MCAST_BYTES_IX,
  1733. FW_VI_VF_STAT_TX_MCAST_FRAMES_IX,
  1734. FW_VI_VF_STAT_TX_UCAST_BYTES_IX,
  1735. FW_VI_VF_STAT_TX_UCAST_FRAMES_IX,
  1736. FW_VI_VF_STAT_TX_DROP_FRAMES_IX,
  1737. FW_VI_VF_STAT_TX_OFLD_BYTES_IX,
  1738. FW_VI_VF_STAT_TX_OFLD_FRAMES_IX,
  1739. FW_VI_VF_STAT_RX_BCAST_BYTES_IX,
  1740. FW_VI_VF_STAT_RX_BCAST_FRAMES_IX,
  1741. FW_VI_VF_STAT_RX_MCAST_BYTES_IX,
  1742. FW_VI_VF_STAT_RX_MCAST_FRAMES_IX,
  1743. FW_VI_VF_STAT_RX_UCAST_BYTES_IX,
  1744. FW_VI_VF_STAT_RX_UCAST_FRAMES_IX,
  1745. FW_VI_VF_STAT_RX_ERR_FRAMES_IX
  1746. };
  1747. /* VI PF stats offset definitions */
  1748. #define VI_PF_NUM_STATS 17
  1749. enum fw_vi_stats_pf_index {
  1750. FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
  1751. FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
  1752. FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
  1753. FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
  1754. FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
  1755. FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
  1756. FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
  1757. FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
  1758. FW_VI_PF_STAT_RX_BYTES_IX,
  1759. FW_VI_PF_STAT_RX_FRAMES_IX,
  1760. FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
  1761. FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
  1762. FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
  1763. FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
  1764. FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
  1765. FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
  1766. FW_VI_PF_STAT_RX_ERR_FRAMES_IX
  1767. };
  1768. struct fw_vi_stats_cmd {
  1769. __be32 op_to_viid;
  1770. __be32 retval_len16;
  1771. union fw_vi_stats {
  1772. struct fw_vi_stats_ctl {
  1773. __be16 nstats_ix;
  1774. __be16 r6;
  1775. __be32 r7;
  1776. __be64 stat0;
  1777. __be64 stat1;
  1778. __be64 stat2;
  1779. __be64 stat3;
  1780. __be64 stat4;
  1781. __be64 stat5;
  1782. } ctl;
  1783. struct fw_vi_stats_pf {
  1784. __be64 tx_bcast_bytes;
  1785. __be64 tx_bcast_frames;
  1786. __be64 tx_mcast_bytes;
  1787. __be64 tx_mcast_frames;
  1788. __be64 tx_ucast_bytes;
  1789. __be64 tx_ucast_frames;
  1790. __be64 tx_offload_bytes;
  1791. __be64 tx_offload_frames;
  1792. __be64 rx_pf_bytes;
  1793. __be64 rx_pf_frames;
  1794. __be64 rx_bcast_bytes;
  1795. __be64 rx_bcast_frames;
  1796. __be64 rx_mcast_bytes;
  1797. __be64 rx_mcast_frames;
  1798. __be64 rx_ucast_bytes;
  1799. __be64 rx_ucast_frames;
  1800. __be64 rx_err_frames;
  1801. } pf;
  1802. struct fw_vi_stats_vf {
  1803. __be64 tx_bcast_bytes;
  1804. __be64 tx_bcast_frames;
  1805. __be64 tx_mcast_bytes;
  1806. __be64 tx_mcast_frames;
  1807. __be64 tx_ucast_bytes;
  1808. __be64 tx_ucast_frames;
  1809. __be64 tx_drop_frames;
  1810. __be64 tx_offload_bytes;
  1811. __be64 tx_offload_frames;
  1812. __be64 rx_bcast_bytes;
  1813. __be64 rx_bcast_frames;
  1814. __be64 rx_mcast_bytes;
  1815. __be64 rx_mcast_frames;
  1816. __be64 rx_ucast_bytes;
  1817. __be64 rx_ucast_frames;
  1818. __be64 rx_err_frames;
  1819. } vf;
  1820. } u;
  1821. };
  1822. #define FW_VI_STATS_CMD_VIID_S 0
  1823. #define FW_VI_STATS_CMD_VIID_V(x) ((x) << FW_VI_STATS_CMD_VIID_S)
  1824. #define FW_VI_STATS_CMD_NSTATS_S 12
  1825. #define FW_VI_STATS_CMD_NSTATS_V(x) ((x) << FW_VI_STATS_CMD_NSTATS_S)
  1826. #define FW_VI_STATS_CMD_IX_S 0
  1827. #define FW_VI_STATS_CMD_IX_V(x) ((x) << FW_VI_STATS_CMD_IX_S)
  1828. struct fw_acl_mac_cmd {
  1829. __be32 op_to_vfn;
  1830. __be32 en_to_len16;
  1831. u8 nmac;
  1832. u8 r3[7];
  1833. __be16 r4;
  1834. u8 macaddr0[6];
  1835. __be16 r5;
  1836. u8 macaddr1[6];
  1837. __be16 r6;
  1838. u8 macaddr2[6];
  1839. __be16 r7;
  1840. u8 macaddr3[6];
  1841. };
  1842. #define FW_ACL_MAC_CMD_PFN_S 8
  1843. #define FW_ACL_MAC_CMD_PFN_V(x) ((x) << FW_ACL_MAC_CMD_PFN_S)
  1844. #define FW_ACL_MAC_CMD_VFN_S 0
  1845. #define FW_ACL_MAC_CMD_VFN_V(x) ((x) << FW_ACL_MAC_CMD_VFN_S)
  1846. #define FW_ACL_MAC_CMD_EN_S 31
  1847. #define FW_ACL_MAC_CMD_EN_V(x) ((x) << FW_ACL_MAC_CMD_EN_S)
  1848. struct fw_acl_vlan_cmd {
  1849. __be32 op_to_vfn;
  1850. __be32 en_to_len16;
  1851. u8 nvlan;
  1852. u8 dropnovlan_fm;
  1853. u8 r3_lo[6];
  1854. __be16 vlanid[16];
  1855. };
  1856. #define FW_ACL_VLAN_CMD_PFN_S 8
  1857. #define FW_ACL_VLAN_CMD_PFN_V(x) ((x) << FW_ACL_VLAN_CMD_PFN_S)
  1858. #define FW_ACL_VLAN_CMD_VFN_S 0
  1859. #define FW_ACL_VLAN_CMD_VFN_V(x) ((x) << FW_ACL_VLAN_CMD_VFN_S)
  1860. #define FW_ACL_VLAN_CMD_EN_S 31
  1861. #define FW_ACL_VLAN_CMD_EN_V(x) ((x) << FW_ACL_VLAN_CMD_EN_S)
  1862. #define FW_ACL_VLAN_CMD_DROPNOVLAN_S 7
  1863. #define FW_ACL_VLAN_CMD_DROPNOVLAN_V(x) ((x) << FW_ACL_VLAN_CMD_DROPNOVLAN_S)
  1864. #define FW_ACL_VLAN_CMD_FM_S 6
  1865. #define FW_ACL_VLAN_CMD_FM_V(x) ((x) << FW_ACL_VLAN_CMD_FM_S)
  1866. enum fw_port_cap {
  1867. FW_PORT_CAP_SPEED_100M = 0x0001,
  1868. FW_PORT_CAP_SPEED_1G = 0x0002,
  1869. FW_PORT_CAP_SPEED_2_5G = 0x0004,
  1870. FW_PORT_CAP_SPEED_10G = 0x0008,
  1871. FW_PORT_CAP_SPEED_40G = 0x0010,
  1872. FW_PORT_CAP_SPEED_100G = 0x0020,
  1873. FW_PORT_CAP_FC_RX = 0x0040,
  1874. FW_PORT_CAP_FC_TX = 0x0080,
  1875. FW_PORT_CAP_ANEG = 0x0100,
  1876. FW_PORT_CAP_MDI_0 = 0x0200,
  1877. FW_PORT_CAP_MDI_1 = 0x0400,
  1878. FW_PORT_CAP_BEAN = 0x0800,
  1879. FW_PORT_CAP_PMA_LPBK = 0x1000,
  1880. FW_PORT_CAP_PCS_LPBK = 0x2000,
  1881. FW_PORT_CAP_PHYXS_LPBK = 0x4000,
  1882. FW_PORT_CAP_FAR_END_LPBK = 0x8000,
  1883. };
  1884. enum fw_port_mdi {
  1885. FW_PORT_CAP_MDI_UNCHANGED,
  1886. FW_PORT_CAP_MDI_AUTO,
  1887. FW_PORT_CAP_MDI_F_STRAIGHT,
  1888. FW_PORT_CAP_MDI_F_CROSSOVER
  1889. };
  1890. #define FW_PORT_CAP_MDI_S 9
  1891. #define FW_PORT_CAP_MDI_V(x) ((x) << FW_PORT_CAP_MDI_S)
  1892. enum fw_port_action {
  1893. FW_PORT_ACTION_L1_CFG = 0x0001,
  1894. FW_PORT_ACTION_L2_CFG = 0x0002,
  1895. FW_PORT_ACTION_GET_PORT_INFO = 0x0003,
  1896. FW_PORT_ACTION_L2_PPP_CFG = 0x0004,
  1897. FW_PORT_ACTION_L2_DCB_CFG = 0x0005,
  1898. FW_PORT_ACTION_DCB_READ_TRANS = 0x0006,
  1899. FW_PORT_ACTION_DCB_READ_RECV = 0x0007,
  1900. FW_PORT_ACTION_DCB_READ_DET = 0x0008,
  1901. FW_PORT_ACTION_LOW_PWR_TO_NORMAL = 0x0010,
  1902. FW_PORT_ACTION_L1_LOW_PWR_EN = 0x0011,
  1903. FW_PORT_ACTION_L2_WOL_MODE_EN = 0x0012,
  1904. FW_PORT_ACTION_LPBK_TO_NORMAL = 0x0020,
  1905. FW_PORT_ACTION_L1_LPBK = 0x0021,
  1906. FW_PORT_ACTION_L1_PMA_LPBK = 0x0022,
  1907. FW_PORT_ACTION_L1_PCS_LPBK = 0x0023,
  1908. FW_PORT_ACTION_L1_PHYXS_CSIDE_LPBK = 0x0024,
  1909. FW_PORT_ACTION_L1_PHYXS_ESIDE_LPBK = 0x0025,
  1910. FW_PORT_ACTION_PHY_RESET = 0x0040,
  1911. FW_PORT_ACTION_PMA_RESET = 0x0041,
  1912. FW_PORT_ACTION_PCS_RESET = 0x0042,
  1913. FW_PORT_ACTION_PHYXS_RESET = 0x0043,
  1914. FW_PORT_ACTION_DTEXS_REEST = 0x0044,
  1915. FW_PORT_ACTION_AN_RESET = 0x0045
  1916. };
  1917. enum fw_port_l2cfg_ctlbf {
  1918. FW_PORT_L2_CTLBF_OVLAN0 = 0x01,
  1919. FW_PORT_L2_CTLBF_OVLAN1 = 0x02,
  1920. FW_PORT_L2_CTLBF_OVLAN2 = 0x04,
  1921. FW_PORT_L2_CTLBF_OVLAN3 = 0x08,
  1922. FW_PORT_L2_CTLBF_IVLAN = 0x10,
  1923. FW_PORT_L2_CTLBF_TXIPG = 0x20
  1924. };
  1925. enum fw_port_dcb_versions {
  1926. FW_PORT_DCB_VER_UNKNOWN,
  1927. FW_PORT_DCB_VER_CEE1D0,
  1928. FW_PORT_DCB_VER_CEE1D01,
  1929. FW_PORT_DCB_VER_IEEE,
  1930. FW_PORT_DCB_VER_AUTO = 7
  1931. };
  1932. enum fw_port_dcb_cfg {
  1933. FW_PORT_DCB_CFG_PG = 0x01,
  1934. FW_PORT_DCB_CFG_PFC = 0x02,
  1935. FW_PORT_DCB_CFG_APPL = 0x04
  1936. };
  1937. enum fw_port_dcb_cfg_rc {
  1938. FW_PORT_DCB_CFG_SUCCESS = 0x0,
  1939. FW_PORT_DCB_CFG_ERROR = 0x1
  1940. };
  1941. enum fw_port_dcb_type {
  1942. FW_PORT_DCB_TYPE_PGID = 0x00,
  1943. FW_PORT_DCB_TYPE_PGRATE = 0x01,
  1944. FW_PORT_DCB_TYPE_PRIORATE = 0x02,
  1945. FW_PORT_DCB_TYPE_PFC = 0x03,
  1946. FW_PORT_DCB_TYPE_APP_ID = 0x04,
  1947. FW_PORT_DCB_TYPE_CONTROL = 0x05,
  1948. };
  1949. enum fw_port_dcb_feature_state {
  1950. FW_PORT_DCB_FEATURE_STATE_PENDING = 0x0,
  1951. FW_PORT_DCB_FEATURE_STATE_SUCCESS = 0x1,
  1952. FW_PORT_DCB_FEATURE_STATE_ERROR = 0x2,
  1953. FW_PORT_DCB_FEATURE_STATE_TIMEOUT = 0x3,
  1954. };
  1955. struct fw_port_cmd {
  1956. __be32 op_to_portid;
  1957. __be32 action_to_len16;
  1958. union fw_port {
  1959. struct fw_port_l1cfg {
  1960. __be32 rcap;
  1961. __be32 r;
  1962. } l1cfg;
  1963. struct fw_port_l2cfg {
  1964. __u8 ctlbf;
  1965. __u8 ovlan3_to_ivlan0;
  1966. __be16 ivlantype;
  1967. __be16 txipg_force_pinfo;
  1968. __be16 mtu;
  1969. __be16 ovlan0mask;
  1970. __be16 ovlan0type;
  1971. __be16 ovlan1mask;
  1972. __be16 ovlan1type;
  1973. __be16 ovlan2mask;
  1974. __be16 ovlan2type;
  1975. __be16 ovlan3mask;
  1976. __be16 ovlan3type;
  1977. } l2cfg;
  1978. struct fw_port_info {
  1979. __be32 lstatus_to_modtype;
  1980. __be16 pcap;
  1981. __be16 acap;
  1982. __be16 mtu;
  1983. __u8 cbllen;
  1984. __u8 auxlinfo;
  1985. __u8 dcbxdis_pkd;
  1986. __u8 r8_lo[3];
  1987. __be64 r9;
  1988. } info;
  1989. struct fw_port_diags {
  1990. __u8 diagop;
  1991. __u8 r[3];
  1992. __be32 diagval;
  1993. } diags;
  1994. union fw_port_dcb {
  1995. struct fw_port_dcb_pgid {
  1996. __u8 type;
  1997. __u8 apply_pkd;
  1998. __u8 r10_lo[2];
  1999. __be32 pgid;
  2000. __be64 r11;
  2001. } pgid;
  2002. struct fw_port_dcb_pgrate {
  2003. __u8 type;
  2004. __u8 apply_pkd;
  2005. __u8 r10_lo[5];
  2006. __u8 num_tcs_supported;
  2007. __u8 pgrate[8];
  2008. __u8 tsa[8];
  2009. } pgrate;
  2010. struct fw_port_dcb_priorate {
  2011. __u8 type;
  2012. __u8 apply_pkd;
  2013. __u8 r10_lo[6];
  2014. __u8 strict_priorate[8];
  2015. } priorate;
  2016. struct fw_port_dcb_pfc {
  2017. __u8 type;
  2018. __u8 pfcen;
  2019. __u8 r10[5];
  2020. __u8 max_pfc_tcs;
  2021. __be64 r11;
  2022. } pfc;
  2023. struct fw_port_app_priority {
  2024. __u8 type;
  2025. __u8 r10[2];
  2026. __u8 idx;
  2027. __u8 user_prio_map;
  2028. __u8 sel_field;
  2029. __be16 protocolid;
  2030. __be64 r12;
  2031. } app_priority;
  2032. struct fw_port_dcb_control {
  2033. __u8 type;
  2034. __u8 all_syncd_pkd;
  2035. __be16 dcb_version_to_app_state;
  2036. __be32 r11;
  2037. __be64 r12;
  2038. } control;
  2039. } dcb;
  2040. } u;
  2041. };
  2042. #define FW_PORT_CMD_READ_S 22
  2043. #define FW_PORT_CMD_READ_V(x) ((x) << FW_PORT_CMD_READ_S)
  2044. #define FW_PORT_CMD_READ_F FW_PORT_CMD_READ_V(1U)
  2045. #define FW_PORT_CMD_PORTID_S 0
  2046. #define FW_PORT_CMD_PORTID_M 0xf
  2047. #define FW_PORT_CMD_PORTID_V(x) ((x) << FW_PORT_CMD_PORTID_S)
  2048. #define FW_PORT_CMD_PORTID_G(x) \
  2049. (((x) >> FW_PORT_CMD_PORTID_S) & FW_PORT_CMD_PORTID_M)
  2050. #define FW_PORT_CMD_ACTION_S 16
  2051. #define FW_PORT_CMD_ACTION_M 0xffff
  2052. #define FW_PORT_CMD_ACTION_V(x) ((x) << FW_PORT_CMD_ACTION_S)
  2053. #define FW_PORT_CMD_ACTION_G(x) \
  2054. (((x) >> FW_PORT_CMD_ACTION_S) & FW_PORT_CMD_ACTION_M)
  2055. #define FW_PORT_CMD_OVLAN3_S 7
  2056. #define FW_PORT_CMD_OVLAN3_V(x) ((x) << FW_PORT_CMD_OVLAN3_S)
  2057. #define FW_PORT_CMD_OVLAN2_S 6
  2058. #define FW_PORT_CMD_OVLAN2_V(x) ((x) << FW_PORT_CMD_OVLAN2_S)
  2059. #define FW_PORT_CMD_OVLAN1_S 5
  2060. #define FW_PORT_CMD_OVLAN1_V(x) ((x) << FW_PORT_CMD_OVLAN1_S)
  2061. #define FW_PORT_CMD_OVLAN0_S 4
  2062. #define FW_PORT_CMD_OVLAN0_V(x) ((x) << FW_PORT_CMD_OVLAN0_S)
  2063. #define FW_PORT_CMD_IVLAN0_S 3
  2064. #define FW_PORT_CMD_IVLAN0_V(x) ((x) << FW_PORT_CMD_IVLAN0_S)
  2065. #define FW_PORT_CMD_TXIPG_S 3
  2066. #define FW_PORT_CMD_TXIPG_V(x) ((x) << FW_PORT_CMD_TXIPG_S)
  2067. #define FW_PORT_CMD_LSTATUS_S 31
  2068. #define FW_PORT_CMD_LSTATUS_M 0x1
  2069. #define FW_PORT_CMD_LSTATUS_V(x) ((x) << FW_PORT_CMD_LSTATUS_S)
  2070. #define FW_PORT_CMD_LSTATUS_G(x) \
  2071. (((x) >> FW_PORT_CMD_LSTATUS_S) & FW_PORT_CMD_LSTATUS_M)
  2072. #define FW_PORT_CMD_LSTATUS_F FW_PORT_CMD_LSTATUS_V(1U)
  2073. #define FW_PORT_CMD_LSPEED_S 24
  2074. #define FW_PORT_CMD_LSPEED_M 0x3f
  2075. #define FW_PORT_CMD_LSPEED_V(x) ((x) << FW_PORT_CMD_LSPEED_S)
  2076. #define FW_PORT_CMD_LSPEED_G(x) \
  2077. (((x) >> FW_PORT_CMD_LSPEED_S) & FW_PORT_CMD_LSPEED_M)
  2078. #define FW_PORT_CMD_TXPAUSE_S 23
  2079. #define FW_PORT_CMD_TXPAUSE_V(x) ((x) << FW_PORT_CMD_TXPAUSE_S)
  2080. #define FW_PORT_CMD_TXPAUSE_F FW_PORT_CMD_TXPAUSE_V(1U)
  2081. #define FW_PORT_CMD_RXPAUSE_S 22
  2082. #define FW_PORT_CMD_RXPAUSE_V(x) ((x) << FW_PORT_CMD_RXPAUSE_S)
  2083. #define FW_PORT_CMD_RXPAUSE_F FW_PORT_CMD_RXPAUSE_V(1U)
  2084. #define FW_PORT_CMD_MDIOCAP_S 21
  2085. #define FW_PORT_CMD_MDIOCAP_V(x) ((x) << FW_PORT_CMD_MDIOCAP_S)
  2086. #define FW_PORT_CMD_MDIOCAP_F FW_PORT_CMD_MDIOCAP_V(1U)
  2087. #define FW_PORT_CMD_MDIOADDR_S 16
  2088. #define FW_PORT_CMD_MDIOADDR_M 0x1f
  2089. #define FW_PORT_CMD_MDIOADDR_G(x) \
  2090. (((x) >> FW_PORT_CMD_MDIOADDR_S) & FW_PORT_CMD_MDIOADDR_M)
  2091. #define FW_PORT_CMD_LPTXPAUSE_S 15
  2092. #define FW_PORT_CMD_LPTXPAUSE_V(x) ((x) << FW_PORT_CMD_LPTXPAUSE_S)
  2093. #define FW_PORT_CMD_LPTXPAUSE_F FW_PORT_CMD_LPTXPAUSE_V(1U)
  2094. #define FW_PORT_CMD_LPRXPAUSE_S 14
  2095. #define FW_PORT_CMD_LPRXPAUSE_V(x) ((x) << FW_PORT_CMD_LPRXPAUSE_S)
  2096. #define FW_PORT_CMD_LPRXPAUSE_F FW_PORT_CMD_LPRXPAUSE_V(1U)
  2097. #define FW_PORT_CMD_PTYPE_S 8
  2098. #define FW_PORT_CMD_PTYPE_M 0x1f
  2099. #define FW_PORT_CMD_PTYPE_G(x) \
  2100. (((x) >> FW_PORT_CMD_PTYPE_S) & FW_PORT_CMD_PTYPE_M)
  2101. #define FW_PORT_CMD_MODTYPE_S 0
  2102. #define FW_PORT_CMD_MODTYPE_M 0x1f
  2103. #define FW_PORT_CMD_MODTYPE_V(x) ((x) << FW_PORT_CMD_MODTYPE_S)
  2104. #define FW_PORT_CMD_MODTYPE_G(x) \
  2105. (((x) >> FW_PORT_CMD_MODTYPE_S) & FW_PORT_CMD_MODTYPE_M)
  2106. #define FW_PORT_CMD_DCBXDIS_S 7
  2107. #define FW_PORT_CMD_DCBXDIS_V(x) ((x) << FW_PORT_CMD_DCBXDIS_S)
  2108. #define FW_PORT_CMD_DCBXDIS_F FW_PORT_CMD_DCBXDIS_V(1U)
  2109. #define FW_PORT_CMD_APPLY_S 7
  2110. #define FW_PORT_CMD_APPLY_V(x) ((x) << FW_PORT_CMD_APPLY_S)
  2111. #define FW_PORT_CMD_APPLY_F FW_PORT_CMD_APPLY_V(1U)
  2112. #define FW_PORT_CMD_ALL_SYNCD_S 7
  2113. #define FW_PORT_CMD_ALL_SYNCD_V(x) ((x) << FW_PORT_CMD_ALL_SYNCD_S)
  2114. #define FW_PORT_CMD_ALL_SYNCD_F FW_PORT_CMD_ALL_SYNCD_V(1U)
  2115. #define FW_PORT_CMD_DCB_VERSION_S 12
  2116. #define FW_PORT_CMD_DCB_VERSION_M 0x7
  2117. #define FW_PORT_CMD_DCB_VERSION_G(x) \
  2118. (((x) >> FW_PORT_CMD_DCB_VERSION_S) & FW_PORT_CMD_DCB_VERSION_M)
  2119. enum fw_port_type {
  2120. FW_PORT_TYPE_FIBER_XFI,
  2121. FW_PORT_TYPE_FIBER_XAUI,
  2122. FW_PORT_TYPE_BT_SGMII,
  2123. FW_PORT_TYPE_BT_XFI,
  2124. FW_PORT_TYPE_BT_XAUI,
  2125. FW_PORT_TYPE_KX4,
  2126. FW_PORT_TYPE_CX4,
  2127. FW_PORT_TYPE_KX,
  2128. FW_PORT_TYPE_KR,
  2129. FW_PORT_TYPE_SFP,
  2130. FW_PORT_TYPE_BP_AP,
  2131. FW_PORT_TYPE_BP4_AP,
  2132. FW_PORT_TYPE_QSFP_10G,
  2133. FW_PORT_TYPE_QSA,
  2134. FW_PORT_TYPE_QSFP,
  2135. FW_PORT_TYPE_BP40_BA,
  2136. FW_PORT_TYPE_NONE = FW_PORT_CMD_PTYPE_M
  2137. };
  2138. enum fw_port_module_type {
  2139. FW_PORT_MOD_TYPE_NA,
  2140. FW_PORT_MOD_TYPE_LR,
  2141. FW_PORT_MOD_TYPE_SR,
  2142. FW_PORT_MOD_TYPE_ER,
  2143. FW_PORT_MOD_TYPE_TWINAX_PASSIVE,
  2144. FW_PORT_MOD_TYPE_TWINAX_ACTIVE,
  2145. FW_PORT_MOD_TYPE_LRM,
  2146. FW_PORT_MOD_TYPE_ERROR = FW_PORT_CMD_MODTYPE_M - 3,
  2147. FW_PORT_MOD_TYPE_UNKNOWN = FW_PORT_CMD_MODTYPE_M - 2,
  2148. FW_PORT_MOD_TYPE_NOTSUPPORTED = FW_PORT_CMD_MODTYPE_M - 1,
  2149. FW_PORT_MOD_TYPE_NONE = FW_PORT_CMD_MODTYPE_M
  2150. };
  2151. enum fw_port_mod_sub_type {
  2152. FW_PORT_MOD_SUB_TYPE_NA,
  2153. FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1,
  2154. FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2,
  2155. FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3,
  2156. FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4,
  2157. FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5,
  2158. FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8,
  2159. /* The following will never been in the VPD. They are TWINAX cable
  2160. * lengths decoded from SFP+ module i2c PROMs. These should
  2161. * almost certainly go somewhere else ...
  2162. */
  2163. FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9,
  2164. FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA,
  2165. FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB,
  2166. FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC,
  2167. };
  2168. enum fw_port_stats_tx_index {
  2169. FW_STAT_TX_PORT_BYTES_IX = 0,
  2170. FW_STAT_TX_PORT_FRAMES_IX,
  2171. FW_STAT_TX_PORT_BCAST_IX,
  2172. FW_STAT_TX_PORT_MCAST_IX,
  2173. FW_STAT_TX_PORT_UCAST_IX,
  2174. FW_STAT_TX_PORT_ERROR_IX,
  2175. FW_STAT_TX_PORT_64B_IX,
  2176. FW_STAT_TX_PORT_65B_127B_IX,
  2177. FW_STAT_TX_PORT_128B_255B_IX,
  2178. FW_STAT_TX_PORT_256B_511B_IX,
  2179. FW_STAT_TX_PORT_512B_1023B_IX,
  2180. FW_STAT_TX_PORT_1024B_1518B_IX,
  2181. FW_STAT_TX_PORT_1519B_MAX_IX,
  2182. FW_STAT_TX_PORT_DROP_IX,
  2183. FW_STAT_TX_PORT_PAUSE_IX,
  2184. FW_STAT_TX_PORT_PPP0_IX,
  2185. FW_STAT_TX_PORT_PPP1_IX,
  2186. FW_STAT_TX_PORT_PPP2_IX,
  2187. FW_STAT_TX_PORT_PPP3_IX,
  2188. FW_STAT_TX_PORT_PPP4_IX,
  2189. FW_STAT_TX_PORT_PPP5_IX,
  2190. FW_STAT_TX_PORT_PPP6_IX,
  2191. FW_STAT_TX_PORT_PPP7_IX,
  2192. FW_NUM_PORT_TX_STATS
  2193. };
  2194. enum fw_port_stat_rx_index {
  2195. FW_STAT_RX_PORT_BYTES_IX = 0,
  2196. FW_STAT_RX_PORT_FRAMES_IX,
  2197. FW_STAT_RX_PORT_BCAST_IX,
  2198. FW_STAT_RX_PORT_MCAST_IX,
  2199. FW_STAT_RX_PORT_UCAST_IX,
  2200. FW_STAT_RX_PORT_MTU_ERROR_IX,
  2201. FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
  2202. FW_STAT_RX_PORT_CRC_ERROR_IX,
  2203. FW_STAT_RX_PORT_LEN_ERROR_IX,
  2204. FW_STAT_RX_PORT_SYM_ERROR_IX,
  2205. FW_STAT_RX_PORT_64B_IX,
  2206. FW_STAT_RX_PORT_65B_127B_IX,
  2207. FW_STAT_RX_PORT_128B_255B_IX,
  2208. FW_STAT_RX_PORT_256B_511B_IX,
  2209. FW_STAT_RX_PORT_512B_1023B_IX,
  2210. FW_STAT_RX_PORT_1024B_1518B_IX,
  2211. FW_STAT_RX_PORT_1519B_MAX_IX,
  2212. FW_STAT_RX_PORT_PAUSE_IX,
  2213. FW_STAT_RX_PORT_PPP0_IX,
  2214. FW_STAT_RX_PORT_PPP1_IX,
  2215. FW_STAT_RX_PORT_PPP2_IX,
  2216. FW_STAT_RX_PORT_PPP3_IX,
  2217. FW_STAT_RX_PORT_PPP4_IX,
  2218. FW_STAT_RX_PORT_PPP5_IX,
  2219. FW_STAT_RX_PORT_PPP6_IX,
  2220. FW_STAT_RX_PORT_PPP7_IX,
  2221. FW_STAT_RX_PORT_LESS_64B_IX,
  2222. FW_STAT_RX_PORT_MAC_ERROR_IX,
  2223. FW_NUM_PORT_RX_STATS
  2224. };
  2225. /* port stats */
  2226. #define FW_NUM_PORT_STATS (FW_NUM_PORT_TX_STATS + FW_NUM_PORT_RX_STATS)
  2227. struct fw_port_stats_cmd {
  2228. __be32 op_to_portid;
  2229. __be32 retval_len16;
  2230. union fw_port_stats {
  2231. struct fw_port_stats_ctl {
  2232. u8 nstats_bg_bm;
  2233. u8 tx_ix;
  2234. __be16 r6;
  2235. __be32 r7;
  2236. __be64 stat0;
  2237. __be64 stat1;
  2238. __be64 stat2;
  2239. __be64 stat3;
  2240. __be64 stat4;
  2241. __be64 stat5;
  2242. } ctl;
  2243. struct fw_port_stats_all {
  2244. __be64 tx_bytes;
  2245. __be64 tx_frames;
  2246. __be64 tx_bcast;
  2247. __be64 tx_mcast;
  2248. __be64 tx_ucast;
  2249. __be64 tx_error;
  2250. __be64 tx_64b;
  2251. __be64 tx_65b_127b;
  2252. __be64 tx_128b_255b;
  2253. __be64 tx_256b_511b;
  2254. __be64 tx_512b_1023b;
  2255. __be64 tx_1024b_1518b;
  2256. __be64 tx_1519b_max;
  2257. __be64 tx_drop;
  2258. __be64 tx_pause;
  2259. __be64 tx_ppp0;
  2260. __be64 tx_ppp1;
  2261. __be64 tx_ppp2;
  2262. __be64 tx_ppp3;
  2263. __be64 tx_ppp4;
  2264. __be64 tx_ppp5;
  2265. __be64 tx_ppp6;
  2266. __be64 tx_ppp7;
  2267. __be64 rx_bytes;
  2268. __be64 rx_frames;
  2269. __be64 rx_bcast;
  2270. __be64 rx_mcast;
  2271. __be64 rx_ucast;
  2272. __be64 rx_mtu_error;
  2273. __be64 rx_mtu_crc_error;
  2274. __be64 rx_crc_error;
  2275. __be64 rx_len_error;
  2276. __be64 rx_sym_error;
  2277. __be64 rx_64b;
  2278. __be64 rx_65b_127b;
  2279. __be64 rx_128b_255b;
  2280. __be64 rx_256b_511b;
  2281. __be64 rx_512b_1023b;
  2282. __be64 rx_1024b_1518b;
  2283. __be64 rx_1519b_max;
  2284. __be64 rx_pause;
  2285. __be64 rx_ppp0;
  2286. __be64 rx_ppp1;
  2287. __be64 rx_ppp2;
  2288. __be64 rx_ppp3;
  2289. __be64 rx_ppp4;
  2290. __be64 rx_ppp5;
  2291. __be64 rx_ppp6;
  2292. __be64 rx_ppp7;
  2293. __be64 rx_less_64b;
  2294. __be64 rx_bg_drop;
  2295. __be64 rx_bg_trunc;
  2296. } all;
  2297. } u;
  2298. };
  2299. /* port loopback stats */
  2300. #define FW_NUM_LB_STATS 16
  2301. enum fw_port_lb_stats_index {
  2302. FW_STAT_LB_PORT_BYTES_IX,
  2303. FW_STAT_LB_PORT_FRAMES_IX,
  2304. FW_STAT_LB_PORT_BCAST_IX,
  2305. FW_STAT_LB_PORT_MCAST_IX,
  2306. FW_STAT_LB_PORT_UCAST_IX,
  2307. FW_STAT_LB_PORT_ERROR_IX,
  2308. FW_STAT_LB_PORT_64B_IX,
  2309. FW_STAT_LB_PORT_65B_127B_IX,
  2310. FW_STAT_LB_PORT_128B_255B_IX,
  2311. FW_STAT_LB_PORT_256B_511B_IX,
  2312. FW_STAT_LB_PORT_512B_1023B_IX,
  2313. FW_STAT_LB_PORT_1024B_1518B_IX,
  2314. FW_STAT_LB_PORT_1519B_MAX_IX,
  2315. FW_STAT_LB_PORT_DROP_FRAMES_IX
  2316. };
  2317. struct fw_port_lb_stats_cmd {
  2318. __be32 op_to_lbport;
  2319. __be32 retval_len16;
  2320. union fw_port_lb_stats {
  2321. struct fw_port_lb_stats_ctl {
  2322. u8 nstats_bg_bm;
  2323. u8 ix_pkd;
  2324. __be16 r6;
  2325. __be32 r7;
  2326. __be64 stat0;
  2327. __be64 stat1;
  2328. __be64 stat2;
  2329. __be64 stat3;
  2330. __be64 stat4;
  2331. __be64 stat5;
  2332. } ctl;
  2333. struct fw_port_lb_stats_all {
  2334. __be64 tx_bytes;
  2335. __be64 tx_frames;
  2336. __be64 tx_bcast;
  2337. __be64 tx_mcast;
  2338. __be64 tx_ucast;
  2339. __be64 tx_error;
  2340. __be64 tx_64b;
  2341. __be64 tx_65b_127b;
  2342. __be64 tx_128b_255b;
  2343. __be64 tx_256b_511b;
  2344. __be64 tx_512b_1023b;
  2345. __be64 tx_1024b_1518b;
  2346. __be64 tx_1519b_max;
  2347. __be64 rx_lb_drop;
  2348. __be64 rx_lb_trunc;
  2349. } all;
  2350. } u;
  2351. };
  2352. struct fw_rss_ind_tbl_cmd {
  2353. __be32 op_to_viid;
  2354. __be32 retval_len16;
  2355. __be16 niqid;
  2356. __be16 startidx;
  2357. __be32 r3;
  2358. __be32 iq0_to_iq2;
  2359. __be32 iq3_to_iq5;
  2360. __be32 iq6_to_iq8;
  2361. __be32 iq9_to_iq11;
  2362. __be32 iq12_to_iq14;
  2363. __be32 iq15_to_iq17;
  2364. __be32 iq18_to_iq20;
  2365. __be32 iq21_to_iq23;
  2366. __be32 iq24_to_iq26;
  2367. __be32 iq27_to_iq29;
  2368. __be32 iq30_iq31;
  2369. __be32 r15_lo;
  2370. };
  2371. #define FW_RSS_IND_TBL_CMD_VIID_S 0
  2372. #define FW_RSS_IND_TBL_CMD_VIID_V(x) ((x) << FW_RSS_IND_TBL_CMD_VIID_S)
  2373. #define FW_RSS_IND_TBL_CMD_IQ0_S 20
  2374. #define FW_RSS_IND_TBL_CMD_IQ0_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ0_S)
  2375. #define FW_RSS_IND_TBL_CMD_IQ1_S 10
  2376. #define FW_RSS_IND_TBL_CMD_IQ1_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ1_S)
  2377. #define FW_RSS_IND_TBL_CMD_IQ2_S 0
  2378. #define FW_RSS_IND_TBL_CMD_IQ2_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ2_S)
  2379. struct fw_rss_glb_config_cmd {
  2380. __be32 op_to_write;
  2381. __be32 retval_len16;
  2382. union fw_rss_glb_config {
  2383. struct fw_rss_glb_config_manual {
  2384. __be32 mode_pkd;
  2385. __be32 r3;
  2386. __be64 r4;
  2387. __be64 r5;
  2388. } manual;
  2389. struct fw_rss_glb_config_basicvirtual {
  2390. __be32 mode_pkd;
  2391. __be32 synmapen_to_hashtoeplitz;
  2392. __be64 r8;
  2393. __be64 r9;
  2394. } basicvirtual;
  2395. } u;
  2396. };
  2397. #define FW_RSS_GLB_CONFIG_CMD_MODE_S 28
  2398. #define FW_RSS_GLB_CONFIG_CMD_MODE_M 0xf
  2399. #define FW_RSS_GLB_CONFIG_CMD_MODE_V(x) ((x) << FW_RSS_GLB_CONFIG_CMD_MODE_S)
  2400. #define FW_RSS_GLB_CONFIG_CMD_MODE_G(x) \
  2401. (((x) >> FW_RSS_GLB_CONFIG_CMD_MODE_S) & FW_RSS_GLB_CONFIG_CMD_MODE_M)
  2402. #define FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL 0
  2403. #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1
  2404. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S 8
  2405. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(x) \
  2406. ((x) << FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S)
  2407. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_F \
  2408. FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(1U)
  2409. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S 7
  2410. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(x) \
  2411. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S)
  2412. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_F \
  2413. FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(1U)
  2414. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S 6
  2415. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(x) \
  2416. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S)
  2417. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_F \
  2418. FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(1U)
  2419. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S 5
  2420. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(x) \
  2421. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S)
  2422. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_F \
  2423. FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(1U)
  2424. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S 4
  2425. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(x) \
  2426. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S)
  2427. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_F \
  2428. FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(1U)
  2429. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S 3
  2430. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(x) \
  2431. ((x) << FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S)
  2432. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_F \
  2433. FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(1U)
  2434. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S 2
  2435. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(x) \
  2436. ((x) << FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S)
  2437. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F \
  2438. FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(1U)
  2439. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S 1
  2440. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(x) \
  2441. ((x) << FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S)
  2442. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F \
  2443. FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(1U)
  2444. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S 0
  2445. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(x) \
  2446. ((x) << FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S)
  2447. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_F \
  2448. FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(1U)
  2449. struct fw_rss_vi_config_cmd {
  2450. __be32 op_to_viid;
  2451. #define FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << 0)
  2452. __be32 retval_len16;
  2453. union fw_rss_vi_config {
  2454. struct fw_rss_vi_config_manual {
  2455. __be64 r3;
  2456. __be64 r4;
  2457. __be64 r5;
  2458. } manual;
  2459. struct fw_rss_vi_config_basicvirtual {
  2460. __be32 r6;
  2461. __be32 defaultq_to_udpen;
  2462. __be64 r9;
  2463. __be64 r10;
  2464. } basicvirtual;
  2465. } u;
  2466. };
  2467. #define FW_RSS_VI_CONFIG_CMD_VIID_S 0
  2468. #define FW_RSS_VI_CONFIG_CMD_VIID_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_VIID_S)
  2469. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S 16
  2470. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M 0x3ff
  2471. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_V(x) \
  2472. ((x) << FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S)
  2473. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_G(x) \
  2474. (((x) >> FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S) & \
  2475. FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M)
  2476. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S 4
  2477. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(x) \
  2478. ((x) << FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S)
  2479. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F \
  2480. FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(1U)
  2481. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S 3
  2482. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(x) \
  2483. ((x) << FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S)
  2484. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F \
  2485. FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(1U)
  2486. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S 2
  2487. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(x) \
  2488. ((x) << FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S)
  2489. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F \
  2490. FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(1U)
  2491. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S 1
  2492. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(x) \
  2493. ((x) << FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S)
  2494. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F \
  2495. FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(1U)
  2496. #define FW_RSS_VI_CONFIG_CMD_UDPEN_S 0
  2497. #define FW_RSS_VI_CONFIG_CMD_UDPEN_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_UDPEN_S)
  2498. #define FW_RSS_VI_CONFIG_CMD_UDPEN_F FW_RSS_VI_CONFIG_CMD_UDPEN_V(1U)
  2499. struct fw_clip_cmd {
  2500. __be32 op_to_write;
  2501. __be32 alloc_to_len16;
  2502. __be64 ip_hi;
  2503. __be64 ip_lo;
  2504. __be32 r4[2];
  2505. };
  2506. #define FW_CLIP_CMD_ALLOC_S 31
  2507. #define FW_CLIP_CMD_ALLOC_V(x) ((x) << FW_CLIP_CMD_ALLOC_S)
  2508. #define FW_CLIP_CMD_ALLOC_F FW_CLIP_CMD_ALLOC_V(1U)
  2509. #define FW_CLIP_CMD_FREE_S 30
  2510. #define FW_CLIP_CMD_FREE_V(x) ((x) << FW_CLIP_CMD_FREE_S)
  2511. #define FW_CLIP_CMD_FREE_F FW_CLIP_CMD_FREE_V(1U)
  2512. enum fw_error_type {
  2513. FW_ERROR_TYPE_EXCEPTION = 0x0,
  2514. FW_ERROR_TYPE_HWMODULE = 0x1,
  2515. FW_ERROR_TYPE_WR = 0x2,
  2516. FW_ERROR_TYPE_ACL = 0x3,
  2517. };
  2518. struct fw_error_cmd {
  2519. __be32 op_to_type;
  2520. __be32 len16_pkd;
  2521. union fw_error {
  2522. struct fw_error_exception {
  2523. __be32 info[6];
  2524. } exception;
  2525. struct fw_error_hwmodule {
  2526. __be32 regaddr;
  2527. __be32 regval;
  2528. } hwmodule;
  2529. struct fw_error_wr {
  2530. __be16 cidx;
  2531. __be16 pfn_vfn;
  2532. __be32 eqid;
  2533. u8 wrhdr[16];
  2534. } wr;
  2535. struct fw_error_acl {
  2536. __be16 cidx;
  2537. __be16 pfn_vfn;
  2538. __be32 eqid;
  2539. __be16 mv_pkd;
  2540. u8 val[6];
  2541. __be64 r4;
  2542. } acl;
  2543. } u;
  2544. };
  2545. struct fw_debug_cmd {
  2546. __be32 op_type;
  2547. __be32 len16_pkd;
  2548. union fw_debug {
  2549. struct fw_debug_assert {
  2550. __be32 fcid;
  2551. __be32 line;
  2552. __be32 x;
  2553. __be32 y;
  2554. u8 filename_0_7[8];
  2555. u8 filename_8_15[8];
  2556. __be64 r3;
  2557. } assert;
  2558. struct fw_debug_prt {
  2559. __be16 dprtstridx;
  2560. __be16 r3[3];
  2561. __be32 dprtstrparam0;
  2562. __be32 dprtstrparam1;
  2563. __be32 dprtstrparam2;
  2564. __be32 dprtstrparam3;
  2565. } prt;
  2566. } u;
  2567. };
  2568. #define FW_DEBUG_CMD_TYPE_S 0
  2569. #define FW_DEBUG_CMD_TYPE_M 0xff
  2570. #define FW_DEBUG_CMD_TYPE_G(x) \
  2571. (((x) >> FW_DEBUG_CMD_TYPE_S) & FW_DEBUG_CMD_TYPE_M)
  2572. #define PCIE_FW_ERR_S 31
  2573. #define PCIE_FW_ERR_V(x) ((x) << PCIE_FW_ERR_S)
  2574. #define PCIE_FW_ERR_F PCIE_FW_ERR_V(1U)
  2575. #define PCIE_FW_INIT_S 30
  2576. #define PCIE_FW_INIT_V(x) ((x) << PCIE_FW_INIT_S)
  2577. #define PCIE_FW_INIT_F PCIE_FW_INIT_V(1U)
  2578. #define PCIE_FW_HALT_S 29
  2579. #define PCIE_FW_HALT_V(x) ((x) << PCIE_FW_HALT_S)
  2580. #define PCIE_FW_HALT_F PCIE_FW_HALT_V(1U)
  2581. #define PCIE_FW_EVAL_S 24
  2582. #define PCIE_FW_EVAL_M 0x7
  2583. #define PCIE_FW_EVAL_G(x) (((x) >> PCIE_FW_EVAL_S) & PCIE_FW_EVAL_M)
  2584. #define PCIE_FW_MASTER_VLD_S 15
  2585. #define PCIE_FW_MASTER_VLD_V(x) ((x) << PCIE_FW_MASTER_VLD_S)
  2586. #define PCIE_FW_MASTER_VLD_F PCIE_FW_MASTER_VLD_V(1U)
  2587. #define PCIE_FW_MASTER_S 12
  2588. #define PCIE_FW_MASTER_M 0x7
  2589. #define PCIE_FW_MASTER_V(x) ((x) << PCIE_FW_MASTER_S)
  2590. #define PCIE_FW_MASTER_G(x) (((x) >> PCIE_FW_MASTER_S) & PCIE_FW_MASTER_M)
  2591. struct fw_hdr {
  2592. u8 ver;
  2593. u8 chip; /* terminator chip type */
  2594. __be16 len512; /* bin length in units of 512-bytes */
  2595. __be32 fw_ver; /* firmware version */
  2596. __be32 tp_microcode_ver;
  2597. u8 intfver_nic;
  2598. u8 intfver_vnic;
  2599. u8 intfver_ofld;
  2600. u8 intfver_ri;
  2601. u8 intfver_iscsipdu;
  2602. u8 intfver_iscsi;
  2603. u8 intfver_fcoepdu;
  2604. u8 intfver_fcoe;
  2605. __u32 reserved2;
  2606. __u32 reserved3;
  2607. __u32 reserved4;
  2608. __be32 flags;
  2609. __be32 reserved6[23];
  2610. };
  2611. enum fw_hdr_chip {
  2612. FW_HDR_CHIP_T4,
  2613. FW_HDR_CHIP_T5,
  2614. FW_HDR_CHIP_T6
  2615. };
  2616. #define FW_HDR_FW_VER_MAJOR_S 24
  2617. #define FW_HDR_FW_VER_MAJOR_M 0xff
  2618. #define FW_HDR_FW_VER_MAJOR_V(x) \
  2619. ((x) << FW_HDR_FW_VER_MAJOR_S)
  2620. #define FW_HDR_FW_VER_MAJOR_G(x) \
  2621. (((x) >> FW_HDR_FW_VER_MAJOR_S) & FW_HDR_FW_VER_MAJOR_M)
  2622. #define FW_HDR_FW_VER_MINOR_S 16
  2623. #define FW_HDR_FW_VER_MINOR_M 0xff
  2624. #define FW_HDR_FW_VER_MINOR_V(x) \
  2625. ((x) << FW_HDR_FW_VER_MINOR_S)
  2626. #define FW_HDR_FW_VER_MINOR_G(x) \
  2627. (((x) >> FW_HDR_FW_VER_MINOR_S) & FW_HDR_FW_VER_MINOR_M)
  2628. #define FW_HDR_FW_VER_MICRO_S 8
  2629. #define FW_HDR_FW_VER_MICRO_M 0xff
  2630. #define FW_HDR_FW_VER_MICRO_V(x) \
  2631. ((x) << FW_HDR_FW_VER_MICRO_S)
  2632. #define FW_HDR_FW_VER_MICRO_G(x) \
  2633. (((x) >> FW_HDR_FW_VER_MICRO_S) & FW_HDR_FW_VER_MICRO_M)
  2634. #define FW_HDR_FW_VER_BUILD_S 0
  2635. #define FW_HDR_FW_VER_BUILD_M 0xff
  2636. #define FW_HDR_FW_VER_BUILD_V(x) \
  2637. ((x) << FW_HDR_FW_VER_BUILD_S)
  2638. #define FW_HDR_FW_VER_BUILD_G(x) \
  2639. (((x) >> FW_HDR_FW_VER_BUILD_S) & FW_HDR_FW_VER_BUILD_M)
  2640. enum fw_hdr_intfver {
  2641. FW_HDR_INTFVER_NIC = 0x00,
  2642. FW_HDR_INTFVER_VNIC = 0x00,
  2643. FW_HDR_INTFVER_OFLD = 0x00,
  2644. FW_HDR_INTFVER_RI = 0x00,
  2645. FW_HDR_INTFVER_ISCSIPDU = 0x00,
  2646. FW_HDR_INTFVER_ISCSI = 0x00,
  2647. FW_HDR_INTFVER_FCOEPDU = 0x00,
  2648. FW_HDR_INTFVER_FCOE = 0x00,
  2649. };
  2650. enum fw_hdr_flags {
  2651. FW_HDR_FLAGS_RESET_HALT = 0x00000001,
  2652. };
  2653. /* length of the formatting string */
  2654. #define FW_DEVLOG_FMT_LEN 192
  2655. /* maximum number of the formatting string parameters */
  2656. #define FW_DEVLOG_FMT_PARAMS_NUM 8
  2657. /* priority levels */
  2658. enum fw_devlog_level {
  2659. FW_DEVLOG_LEVEL_EMERG = 0x0,
  2660. FW_DEVLOG_LEVEL_CRIT = 0x1,
  2661. FW_DEVLOG_LEVEL_ERR = 0x2,
  2662. FW_DEVLOG_LEVEL_NOTICE = 0x3,
  2663. FW_DEVLOG_LEVEL_INFO = 0x4,
  2664. FW_DEVLOG_LEVEL_DEBUG = 0x5,
  2665. FW_DEVLOG_LEVEL_MAX = 0x5,
  2666. };
  2667. /* facilities that may send a log message */
  2668. enum fw_devlog_facility {
  2669. FW_DEVLOG_FACILITY_CORE = 0x00,
  2670. FW_DEVLOG_FACILITY_CF = 0x01,
  2671. FW_DEVLOG_FACILITY_SCHED = 0x02,
  2672. FW_DEVLOG_FACILITY_TIMER = 0x04,
  2673. FW_DEVLOG_FACILITY_RES = 0x06,
  2674. FW_DEVLOG_FACILITY_HW = 0x08,
  2675. FW_DEVLOG_FACILITY_FLR = 0x10,
  2676. FW_DEVLOG_FACILITY_DMAQ = 0x12,
  2677. FW_DEVLOG_FACILITY_PHY = 0x14,
  2678. FW_DEVLOG_FACILITY_MAC = 0x16,
  2679. FW_DEVLOG_FACILITY_PORT = 0x18,
  2680. FW_DEVLOG_FACILITY_VI = 0x1A,
  2681. FW_DEVLOG_FACILITY_FILTER = 0x1C,
  2682. FW_DEVLOG_FACILITY_ACL = 0x1E,
  2683. FW_DEVLOG_FACILITY_TM = 0x20,
  2684. FW_DEVLOG_FACILITY_QFC = 0x22,
  2685. FW_DEVLOG_FACILITY_DCB = 0x24,
  2686. FW_DEVLOG_FACILITY_ETH = 0x26,
  2687. FW_DEVLOG_FACILITY_OFLD = 0x28,
  2688. FW_DEVLOG_FACILITY_RI = 0x2A,
  2689. FW_DEVLOG_FACILITY_ISCSI = 0x2C,
  2690. FW_DEVLOG_FACILITY_FCOE = 0x2E,
  2691. FW_DEVLOG_FACILITY_FOISCSI = 0x30,
  2692. FW_DEVLOG_FACILITY_FOFCOE = 0x32,
  2693. FW_DEVLOG_FACILITY_CHNET = 0x34,
  2694. FW_DEVLOG_FACILITY_MAX = 0x34,
  2695. };
  2696. /* log message format */
  2697. struct fw_devlog_e {
  2698. __be64 timestamp;
  2699. __be32 seqno;
  2700. __be16 reserved1;
  2701. __u8 level;
  2702. __u8 facility;
  2703. __u8 fmt[FW_DEVLOG_FMT_LEN];
  2704. __be32 params[FW_DEVLOG_FMT_PARAMS_NUM];
  2705. __be32 reserved3[4];
  2706. };
  2707. struct fw_devlog_cmd {
  2708. __be32 op_to_write;
  2709. __be32 retval_len16;
  2710. __u8 level;
  2711. __u8 r2[7];
  2712. __be32 memtype_devlog_memaddr16_devlog;
  2713. __be32 memsize_devlog;
  2714. __be32 r3[2];
  2715. };
  2716. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S 28
  2717. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M 0xf
  2718. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_G(x) \
  2719. (((x) >> FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S) & \
  2720. FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M)
  2721. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S 0
  2722. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M 0xfffffff
  2723. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_G(x) \
  2724. (((x) >> FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S) & \
  2725. FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M)
  2726. /* P C I E F W P F 7 R E G I S T E R */
  2727. /* PF7 stores the Firmware Device Log parameters which allows Host Drivers to
  2728. * access the "devlog" which needing to contact firmware. The encoding is
  2729. * mostly the same as that returned by the DEVLOG command except for the size
  2730. * which is encoded as the number of entries in multiples-1 of 128 here rather
  2731. * than the memory size as is done in the DEVLOG command. Thus, 0 means 128
  2732. * and 15 means 2048. This of course in turn constrains the allowed values
  2733. * for the devlog size ...
  2734. */
  2735. #define PCIE_FW_PF_DEVLOG 7
  2736. #define PCIE_FW_PF_DEVLOG_NENTRIES128_S 28
  2737. #define PCIE_FW_PF_DEVLOG_NENTRIES128_M 0xf
  2738. #define PCIE_FW_PF_DEVLOG_NENTRIES128_V(x) \
  2739. ((x) << PCIE_FW_PF_DEVLOG_NENTRIES128_S)
  2740. #define PCIE_FW_PF_DEVLOG_NENTRIES128_G(x) \
  2741. (((x) >> PCIE_FW_PF_DEVLOG_NENTRIES128_S) & \
  2742. PCIE_FW_PF_DEVLOG_NENTRIES128_M)
  2743. #define PCIE_FW_PF_DEVLOG_ADDR16_S 4
  2744. #define PCIE_FW_PF_DEVLOG_ADDR16_M 0xffffff
  2745. #define PCIE_FW_PF_DEVLOG_ADDR16_V(x) ((x) << PCIE_FW_PF_DEVLOG_ADDR16_S)
  2746. #define PCIE_FW_PF_DEVLOG_ADDR16_G(x) \
  2747. (((x) >> PCIE_FW_PF_DEVLOG_ADDR16_S) & PCIE_FW_PF_DEVLOG_ADDR16_M)
  2748. #define PCIE_FW_PF_DEVLOG_MEMTYPE_S 0
  2749. #define PCIE_FW_PF_DEVLOG_MEMTYPE_M 0xf
  2750. #define PCIE_FW_PF_DEVLOG_MEMTYPE_V(x) ((x) << PCIE_FW_PF_DEVLOG_MEMTYPE_S)
  2751. #define PCIE_FW_PF_DEVLOG_MEMTYPE_G(x) \
  2752. (((x) >> PCIE_FW_PF_DEVLOG_MEMTYPE_S) & PCIE_FW_PF_DEVLOG_MEMTYPE_M)
  2753. #endif /* _T4FW_INTERFACE_H_ */