bnx2.c 216 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836
  1. /* bnx2.c: QLogic bnx2 network driver.
  2. *
  3. * Copyright (c) 2004-2014 Broadcom Corporation
  4. * Copyright (c) 2014-2015 QLogic Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. *
  10. * Written by: Michael Chan (mchan@broadcom.com)
  11. */
  12. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/stringify.h>
  16. #include <linux/kernel.h>
  17. #include <linux/timer.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/vmalloc.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/pci.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/skbuff.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/bitops.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <linux/delay.h>
  32. #include <asm/byteorder.h>
  33. #include <asm/page.h>
  34. #include <linux/time.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/mii.h>
  37. #include <linux/if.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip.h>
  40. #include <net/tcp.h>
  41. #include <net/checksum.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/crc32.h>
  44. #include <linux/prefetch.h>
  45. #include <linux/cache.h>
  46. #include <linux/firmware.h>
  47. #include <linux/log2.h>
  48. #include <linux/aer.h>
  49. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  50. #define BCM_CNIC 1
  51. #include "cnic_if.h"
  52. #endif
  53. #include "bnx2.h"
  54. #include "bnx2_fw.h"
  55. #define DRV_MODULE_NAME "bnx2"
  56. #define DRV_MODULE_VERSION "2.2.6"
  57. #define DRV_MODULE_RELDATE "January 29, 2014"
  58. #define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
  59. #define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
  60. #define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
  61. #define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
  62. #define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
  63. #define RUN_AT(x) (jiffies + (x))
  64. /* Time in jiffies before concluding the transmitter is hung. */
  65. #define TX_TIMEOUT (5*HZ)
  66. static char version[] =
  67. "QLogic " DRV_MODULE_NAME " Gigabit Ethernet Driver v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  68. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  69. MODULE_DESCRIPTION("QLogic BCM5706/5708/5709/5716 Driver");
  70. MODULE_LICENSE("GPL");
  71. MODULE_VERSION(DRV_MODULE_VERSION);
  72. MODULE_FIRMWARE(FW_MIPS_FILE_06);
  73. MODULE_FIRMWARE(FW_RV2P_FILE_06);
  74. MODULE_FIRMWARE(FW_MIPS_FILE_09);
  75. MODULE_FIRMWARE(FW_RV2P_FILE_09);
  76. MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
  77. static int disable_msi = 0;
  78. module_param(disable_msi, int, S_IRUGO);
  79. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  80. typedef enum {
  81. BCM5706 = 0,
  82. NC370T,
  83. NC370I,
  84. BCM5706S,
  85. NC370F,
  86. BCM5708,
  87. BCM5708S,
  88. BCM5709,
  89. BCM5709S,
  90. BCM5716,
  91. BCM5716S,
  92. } board_t;
  93. /* indexed by board_t, above */
  94. static struct {
  95. char *name;
  96. } board_info[] = {
  97. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  98. { "HP NC370T Multifunction Gigabit Server Adapter" },
  99. { "HP NC370i Multifunction Gigabit Server Adapter" },
  100. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  101. { "HP NC370F Multifunction Gigabit Server Adapter" },
  102. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  103. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  104. { "Broadcom NetXtreme II BCM5709 1000Base-T" },
  105. { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
  106. { "Broadcom NetXtreme II BCM5716 1000Base-T" },
  107. { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
  108. };
  109. static const struct pci_device_id bnx2_pci_tbl[] = {
  110. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  111. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  112. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  113. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  114. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  115. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  116. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  117. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  118. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  119. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  120. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  121. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  122. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  123. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  124. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
  125. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
  126. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
  127. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
  128. { PCI_VENDOR_ID_BROADCOM, 0x163b,
  129. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
  130. { PCI_VENDOR_ID_BROADCOM, 0x163c,
  131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
  132. { 0, }
  133. };
  134. static const struct flash_spec flash_table[] =
  135. {
  136. #define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
  137. #define NONBUFFERED_FLAGS (BNX2_NV_WREN)
  138. /* Slow EEPROM */
  139. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  140. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  141. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  142. "EEPROM - slow"},
  143. /* Expansion entry 0001 */
  144. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  145. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  146. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  147. "Entry 0001"},
  148. /* Saifun SA25F010 (non-buffered flash) */
  149. /* strap, cfg1, & write1 need updates */
  150. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  151. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  152. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  153. "Non-buffered flash (128kB)"},
  154. /* Saifun SA25F020 (non-buffered flash) */
  155. /* strap, cfg1, & write1 need updates */
  156. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  157. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  158. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  159. "Non-buffered flash (256kB)"},
  160. /* Expansion entry 0100 */
  161. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  162. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  163. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  164. "Entry 0100"},
  165. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  166. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  167. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  168. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  169. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  170. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  171. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  172. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  173. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  174. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  175. /* Saifun SA25F005 (non-buffered flash) */
  176. /* strap, cfg1, & write1 need updates */
  177. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  178. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  179. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  180. "Non-buffered flash (64kB)"},
  181. /* Fast EEPROM */
  182. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  183. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  184. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  185. "EEPROM - fast"},
  186. /* Expansion entry 1001 */
  187. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  188. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  189. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  190. "Entry 1001"},
  191. /* Expansion entry 1010 */
  192. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  193. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  194. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  195. "Entry 1010"},
  196. /* ATMEL AT45DB011B (buffered flash) */
  197. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  198. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  199. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  200. "Buffered flash (128kB)"},
  201. /* Expansion entry 1100 */
  202. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  203. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  204. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  205. "Entry 1100"},
  206. /* Expansion entry 1101 */
  207. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  208. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  209. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  210. "Entry 1101"},
  211. /* Ateml Expansion entry 1110 */
  212. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  213. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  214. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  215. "Entry 1110 (Atmel)"},
  216. /* ATMEL AT45DB021B (buffered flash) */
  217. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  218. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  219. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  220. "Buffered flash (256kB)"},
  221. };
  222. static const struct flash_spec flash_5709 = {
  223. .flags = BNX2_NV_BUFFERED,
  224. .page_bits = BCM5709_FLASH_PAGE_BITS,
  225. .page_size = BCM5709_FLASH_PAGE_SIZE,
  226. .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
  227. .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
  228. .name = "5709 Buffered flash (256kB)",
  229. };
  230. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  231. static void bnx2_init_napi(struct bnx2 *bp);
  232. static void bnx2_del_napi(struct bnx2 *bp);
  233. static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
  234. {
  235. u32 diff;
  236. /* Tell compiler to fetch tx_prod and tx_cons from memory. */
  237. barrier();
  238. /* The ring uses 256 indices for 255 entries, one of them
  239. * needs to be skipped.
  240. */
  241. diff = txr->tx_prod - txr->tx_cons;
  242. if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
  243. diff &= 0xffff;
  244. if (diff == BNX2_TX_DESC_CNT)
  245. diff = BNX2_MAX_TX_DESC_CNT;
  246. }
  247. return bp->tx_ring_size - diff;
  248. }
  249. static u32
  250. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  251. {
  252. u32 val;
  253. spin_lock_bh(&bp->indirect_lock);
  254. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  255. val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
  256. spin_unlock_bh(&bp->indirect_lock);
  257. return val;
  258. }
  259. static void
  260. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  261. {
  262. spin_lock_bh(&bp->indirect_lock);
  263. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  264. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  265. spin_unlock_bh(&bp->indirect_lock);
  266. }
  267. static void
  268. bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
  269. {
  270. bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
  271. }
  272. static u32
  273. bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
  274. {
  275. return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
  276. }
  277. static void
  278. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  279. {
  280. offset += cid_addr;
  281. spin_lock_bh(&bp->indirect_lock);
  282. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  283. int i;
  284. BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
  285. BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
  286. offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
  287. for (i = 0; i < 5; i++) {
  288. val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
  289. if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
  290. break;
  291. udelay(5);
  292. }
  293. } else {
  294. BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
  295. BNX2_WR(bp, BNX2_CTX_DATA, val);
  296. }
  297. spin_unlock_bh(&bp->indirect_lock);
  298. }
  299. #ifdef BCM_CNIC
  300. static int
  301. bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
  302. {
  303. struct bnx2 *bp = netdev_priv(dev);
  304. struct drv_ctl_io *io = &info->data.io;
  305. switch (info->cmd) {
  306. case DRV_CTL_IO_WR_CMD:
  307. bnx2_reg_wr_ind(bp, io->offset, io->data);
  308. break;
  309. case DRV_CTL_IO_RD_CMD:
  310. io->data = bnx2_reg_rd_ind(bp, io->offset);
  311. break;
  312. case DRV_CTL_CTX_WR_CMD:
  313. bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
  314. break;
  315. default:
  316. return -EINVAL;
  317. }
  318. return 0;
  319. }
  320. static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
  321. {
  322. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  323. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  324. int sb_id;
  325. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  326. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  327. bnapi->cnic_present = 0;
  328. sb_id = bp->irq_nvecs;
  329. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  330. } else {
  331. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  332. bnapi->cnic_tag = bnapi->last_status_idx;
  333. bnapi->cnic_present = 1;
  334. sb_id = 0;
  335. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  336. }
  337. cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
  338. cp->irq_arr[0].status_blk = (void *)
  339. ((unsigned long) bnapi->status_blk.msi +
  340. (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
  341. cp->irq_arr[0].status_blk_num = sb_id;
  342. cp->num_irq = 1;
  343. }
  344. static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  345. void *data)
  346. {
  347. struct bnx2 *bp = netdev_priv(dev);
  348. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  349. if (ops == NULL)
  350. return -EINVAL;
  351. if (cp->drv_state & CNIC_DRV_STATE_REGD)
  352. return -EBUSY;
  353. if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
  354. return -ENODEV;
  355. bp->cnic_data = data;
  356. rcu_assign_pointer(bp->cnic_ops, ops);
  357. cp->num_irq = 0;
  358. cp->drv_state = CNIC_DRV_STATE_REGD;
  359. bnx2_setup_cnic_irq_info(bp);
  360. return 0;
  361. }
  362. static int bnx2_unregister_cnic(struct net_device *dev)
  363. {
  364. struct bnx2 *bp = netdev_priv(dev);
  365. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  366. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  367. mutex_lock(&bp->cnic_lock);
  368. cp->drv_state = 0;
  369. bnapi->cnic_present = 0;
  370. RCU_INIT_POINTER(bp->cnic_ops, NULL);
  371. mutex_unlock(&bp->cnic_lock);
  372. synchronize_rcu();
  373. return 0;
  374. }
  375. static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
  376. {
  377. struct bnx2 *bp = netdev_priv(dev);
  378. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  379. if (!cp->max_iscsi_conn)
  380. return NULL;
  381. cp->drv_owner = THIS_MODULE;
  382. cp->chip_id = bp->chip_id;
  383. cp->pdev = bp->pdev;
  384. cp->io_base = bp->regview;
  385. cp->drv_ctl = bnx2_drv_ctl;
  386. cp->drv_register_cnic = bnx2_register_cnic;
  387. cp->drv_unregister_cnic = bnx2_unregister_cnic;
  388. return cp;
  389. }
  390. static void
  391. bnx2_cnic_stop(struct bnx2 *bp)
  392. {
  393. struct cnic_ops *c_ops;
  394. struct cnic_ctl_info info;
  395. mutex_lock(&bp->cnic_lock);
  396. c_ops = rcu_dereference_protected(bp->cnic_ops,
  397. lockdep_is_held(&bp->cnic_lock));
  398. if (c_ops) {
  399. info.cmd = CNIC_CTL_STOP_CMD;
  400. c_ops->cnic_ctl(bp->cnic_data, &info);
  401. }
  402. mutex_unlock(&bp->cnic_lock);
  403. }
  404. static void
  405. bnx2_cnic_start(struct bnx2 *bp)
  406. {
  407. struct cnic_ops *c_ops;
  408. struct cnic_ctl_info info;
  409. mutex_lock(&bp->cnic_lock);
  410. c_ops = rcu_dereference_protected(bp->cnic_ops,
  411. lockdep_is_held(&bp->cnic_lock));
  412. if (c_ops) {
  413. if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
  414. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  415. bnapi->cnic_tag = bnapi->last_status_idx;
  416. }
  417. info.cmd = CNIC_CTL_START_CMD;
  418. c_ops->cnic_ctl(bp->cnic_data, &info);
  419. }
  420. mutex_unlock(&bp->cnic_lock);
  421. }
  422. #else
  423. static void
  424. bnx2_cnic_stop(struct bnx2 *bp)
  425. {
  426. }
  427. static void
  428. bnx2_cnic_start(struct bnx2 *bp)
  429. {
  430. }
  431. #endif
  432. static int
  433. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  434. {
  435. u32 val1;
  436. int i, ret;
  437. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  438. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  439. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  440. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  441. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  442. udelay(40);
  443. }
  444. val1 = (bp->phy_addr << 21) | (reg << 16) |
  445. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  446. BNX2_EMAC_MDIO_COMM_START_BUSY;
  447. BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  448. for (i = 0; i < 50; i++) {
  449. udelay(10);
  450. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  451. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  452. udelay(5);
  453. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  454. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  455. break;
  456. }
  457. }
  458. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  459. *val = 0x0;
  460. ret = -EBUSY;
  461. }
  462. else {
  463. *val = val1;
  464. ret = 0;
  465. }
  466. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  467. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  468. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  469. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  470. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  471. udelay(40);
  472. }
  473. return ret;
  474. }
  475. static int
  476. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  477. {
  478. u32 val1;
  479. int i, ret;
  480. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  481. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  482. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  483. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  484. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  485. udelay(40);
  486. }
  487. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  488. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  489. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  490. BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  491. for (i = 0; i < 50; i++) {
  492. udelay(10);
  493. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  494. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  495. udelay(5);
  496. break;
  497. }
  498. }
  499. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  500. ret = -EBUSY;
  501. else
  502. ret = 0;
  503. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  504. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  505. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  506. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  507. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  508. udelay(40);
  509. }
  510. return ret;
  511. }
  512. static void
  513. bnx2_disable_int(struct bnx2 *bp)
  514. {
  515. int i;
  516. struct bnx2_napi *bnapi;
  517. for (i = 0; i < bp->irq_nvecs; i++) {
  518. bnapi = &bp->bnx2_napi[i];
  519. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  520. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  521. }
  522. BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  523. }
  524. static void
  525. bnx2_enable_int(struct bnx2 *bp)
  526. {
  527. int i;
  528. struct bnx2_napi *bnapi;
  529. for (i = 0; i < bp->irq_nvecs; i++) {
  530. bnapi = &bp->bnx2_napi[i];
  531. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  532. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  533. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  534. bnapi->last_status_idx);
  535. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  536. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  537. bnapi->last_status_idx);
  538. }
  539. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  540. }
  541. static void
  542. bnx2_disable_int_sync(struct bnx2 *bp)
  543. {
  544. int i;
  545. atomic_inc(&bp->intr_sem);
  546. if (!netif_running(bp->dev))
  547. return;
  548. bnx2_disable_int(bp);
  549. for (i = 0; i < bp->irq_nvecs; i++)
  550. synchronize_irq(bp->irq_tbl[i].vector);
  551. }
  552. static void
  553. bnx2_napi_disable(struct bnx2 *bp)
  554. {
  555. int i;
  556. for (i = 0; i < bp->irq_nvecs; i++)
  557. napi_disable(&bp->bnx2_napi[i].napi);
  558. }
  559. static void
  560. bnx2_napi_enable(struct bnx2 *bp)
  561. {
  562. int i;
  563. for (i = 0; i < bp->irq_nvecs; i++)
  564. napi_enable(&bp->bnx2_napi[i].napi);
  565. }
  566. static void
  567. bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
  568. {
  569. if (stop_cnic)
  570. bnx2_cnic_stop(bp);
  571. if (netif_running(bp->dev)) {
  572. bnx2_napi_disable(bp);
  573. netif_tx_disable(bp->dev);
  574. }
  575. bnx2_disable_int_sync(bp);
  576. netif_carrier_off(bp->dev); /* prevent tx timeout */
  577. }
  578. static void
  579. bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
  580. {
  581. if (atomic_dec_and_test(&bp->intr_sem)) {
  582. if (netif_running(bp->dev)) {
  583. netif_tx_wake_all_queues(bp->dev);
  584. spin_lock_bh(&bp->phy_lock);
  585. if (bp->link_up)
  586. netif_carrier_on(bp->dev);
  587. spin_unlock_bh(&bp->phy_lock);
  588. bnx2_napi_enable(bp);
  589. bnx2_enable_int(bp);
  590. if (start_cnic)
  591. bnx2_cnic_start(bp);
  592. }
  593. }
  594. }
  595. static void
  596. bnx2_free_tx_mem(struct bnx2 *bp)
  597. {
  598. int i;
  599. for (i = 0; i < bp->num_tx_rings; i++) {
  600. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  601. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  602. if (txr->tx_desc_ring) {
  603. dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  604. txr->tx_desc_ring,
  605. txr->tx_desc_mapping);
  606. txr->tx_desc_ring = NULL;
  607. }
  608. kfree(txr->tx_buf_ring);
  609. txr->tx_buf_ring = NULL;
  610. }
  611. }
  612. static void
  613. bnx2_free_rx_mem(struct bnx2 *bp)
  614. {
  615. int i;
  616. for (i = 0; i < bp->num_rx_rings; i++) {
  617. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  618. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  619. int j;
  620. for (j = 0; j < bp->rx_max_ring; j++) {
  621. if (rxr->rx_desc_ring[j])
  622. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  623. rxr->rx_desc_ring[j],
  624. rxr->rx_desc_mapping[j]);
  625. rxr->rx_desc_ring[j] = NULL;
  626. }
  627. vfree(rxr->rx_buf_ring);
  628. rxr->rx_buf_ring = NULL;
  629. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  630. if (rxr->rx_pg_desc_ring[j])
  631. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  632. rxr->rx_pg_desc_ring[j],
  633. rxr->rx_pg_desc_mapping[j]);
  634. rxr->rx_pg_desc_ring[j] = NULL;
  635. }
  636. vfree(rxr->rx_pg_ring);
  637. rxr->rx_pg_ring = NULL;
  638. }
  639. }
  640. static int
  641. bnx2_alloc_tx_mem(struct bnx2 *bp)
  642. {
  643. int i;
  644. for (i = 0; i < bp->num_tx_rings; i++) {
  645. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  646. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  647. txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
  648. if (txr->tx_buf_ring == NULL)
  649. return -ENOMEM;
  650. txr->tx_desc_ring =
  651. dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  652. &txr->tx_desc_mapping, GFP_KERNEL);
  653. if (txr->tx_desc_ring == NULL)
  654. return -ENOMEM;
  655. }
  656. return 0;
  657. }
  658. static int
  659. bnx2_alloc_rx_mem(struct bnx2 *bp)
  660. {
  661. int i;
  662. for (i = 0; i < bp->num_rx_rings; i++) {
  663. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  664. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  665. int j;
  666. rxr->rx_buf_ring =
  667. vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
  668. if (rxr->rx_buf_ring == NULL)
  669. return -ENOMEM;
  670. for (j = 0; j < bp->rx_max_ring; j++) {
  671. rxr->rx_desc_ring[j] =
  672. dma_alloc_coherent(&bp->pdev->dev,
  673. RXBD_RING_SIZE,
  674. &rxr->rx_desc_mapping[j],
  675. GFP_KERNEL);
  676. if (rxr->rx_desc_ring[j] == NULL)
  677. return -ENOMEM;
  678. }
  679. if (bp->rx_pg_ring_size) {
  680. rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
  681. bp->rx_max_pg_ring);
  682. if (rxr->rx_pg_ring == NULL)
  683. return -ENOMEM;
  684. }
  685. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  686. rxr->rx_pg_desc_ring[j] =
  687. dma_alloc_coherent(&bp->pdev->dev,
  688. RXBD_RING_SIZE,
  689. &rxr->rx_pg_desc_mapping[j],
  690. GFP_KERNEL);
  691. if (rxr->rx_pg_desc_ring[j] == NULL)
  692. return -ENOMEM;
  693. }
  694. }
  695. return 0;
  696. }
  697. static void
  698. bnx2_free_stats_blk(struct net_device *dev)
  699. {
  700. struct bnx2 *bp = netdev_priv(dev);
  701. if (bp->status_blk) {
  702. dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
  703. bp->status_blk,
  704. bp->status_blk_mapping);
  705. bp->status_blk = NULL;
  706. bp->stats_blk = NULL;
  707. }
  708. }
  709. static int
  710. bnx2_alloc_stats_blk(struct net_device *dev)
  711. {
  712. int status_blk_size;
  713. void *status_blk;
  714. struct bnx2 *bp = netdev_priv(dev);
  715. /* Combine status and statistics blocks into one allocation. */
  716. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  717. if (bp->flags & BNX2_FLAG_MSIX_CAP)
  718. status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
  719. BNX2_SBLK_MSIX_ALIGN_SIZE);
  720. bp->status_stats_size = status_blk_size +
  721. sizeof(struct statistics_block);
  722. status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
  723. &bp->status_blk_mapping, GFP_KERNEL);
  724. if (status_blk == NULL)
  725. return -ENOMEM;
  726. bp->status_blk = status_blk;
  727. bp->stats_blk = status_blk + status_blk_size;
  728. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  729. return 0;
  730. }
  731. static void
  732. bnx2_free_mem(struct bnx2 *bp)
  733. {
  734. int i;
  735. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  736. bnx2_free_tx_mem(bp);
  737. bnx2_free_rx_mem(bp);
  738. for (i = 0; i < bp->ctx_pages; i++) {
  739. if (bp->ctx_blk[i]) {
  740. dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
  741. bp->ctx_blk[i],
  742. bp->ctx_blk_mapping[i]);
  743. bp->ctx_blk[i] = NULL;
  744. }
  745. }
  746. if (bnapi->status_blk.msi)
  747. bnapi->status_blk.msi = NULL;
  748. }
  749. static int
  750. bnx2_alloc_mem(struct bnx2 *bp)
  751. {
  752. int i, err;
  753. struct bnx2_napi *bnapi;
  754. bnapi = &bp->bnx2_napi[0];
  755. bnapi->status_blk.msi = bp->status_blk;
  756. bnapi->hw_tx_cons_ptr =
  757. &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
  758. bnapi->hw_rx_cons_ptr =
  759. &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
  760. if (bp->flags & BNX2_FLAG_MSIX_CAP) {
  761. for (i = 1; i < bp->irq_nvecs; i++) {
  762. struct status_block_msix *sblk;
  763. bnapi = &bp->bnx2_napi[i];
  764. sblk = (bp->status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
  765. bnapi->status_blk.msix = sblk;
  766. bnapi->hw_tx_cons_ptr =
  767. &sblk->status_tx_quick_consumer_index;
  768. bnapi->hw_rx_cons_ptr =
  769. &sblk->status_rx_quick_consumer_index;
  770. bnapi->int_num = i << 24;
  771. }
  772. }
  773. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  774. bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
  775. if (bp->ctx_pages == 0)
  776. bp->ctx_pages = 1;
  777. for (i = 0; i < bp->ctx_pages; i++) {
  778. bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
  779. BNX2_PAGE_SIZE,
  780. &bp->ctx_blk_mapping[i],
  781. GFP_KERNEL);
  782. if (bp->ctx_blk[i] == NULL)
  783. goto alloc_mem_err;
  784. }
  785. }
  786. err = bnx2_alloc_rx_mem(bp);
  787. if (err)
  788. goto alloc_mem_err;
  789. err = bnx2_alloc_tx_mem(bp);
  790. if (err)
  791. goto alloc_mem_err;
  792. return 0;
  793. alloc_mem_err:
  794. bnx2_free_mem(bp);
  795. return -ENOMEM;
  796. }
  797. static void
  798. bnx2_report_fw_link(struct bnx2 *bp)
  799. {
  800. u32 fw_link_status = 0;
  801. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  802. return;
  803. if (bp->link_up) {
  804. u32 bmsr;
  805. switch (bp->line_speed) {
  806. case SPEED_10:
  807. if (bp->duplex == DUPLEX_HALF)
  808. fw_link_status = BNX2_LINK_STATUS_10HALF;
  809. else
  810. fw_link_status = BNX2_LINK_STATUS_10FULL;
  811. break;
  812. case SPEED_100:
  813. if (bp->duplex == DUPLEX_HALF)
  814. fw_link_status = BNX2_LINK_STATUS_100HALF;
  815. else
  816. fw_link_status = BNX2_LINK_STATUS_100FULL;
  817. break;
  818. case SPEED_1000:
  819. if (bp->duplex == DUPLEX_HALF)
  820. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  821. else
  822. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  823. break;
  824. case SPEED_2500:
  825. if (bp->duplex == DUPLEX_HALF)
  826. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  827. else
  828. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  829. break;
  830. }
  831. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  832. if (bp->autoneg) {
  833. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  834. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  835. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  836. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  837. bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
  838. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  839. else
  840. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  841. }
  842. }
  843. else
  844. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  845. bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
  846. }
  847. static char *
  848. bnx2_xceiver_str(struct bnx2 *bp)
  849. {
  850. return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
  851. ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
  852. "Copper");
  853. }
  854. static void
  855. bnx2_report_link(struct bnx2 *bp)
  856. {
  857. if (bp->link_up) {
  858. netif_carrier_on(bp->dev);
  859. netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
  860. bnx2_xceiver_str(bp),
  861. bp->line_speed,
  862. bp->duplex == DUPLEX_FULL ? "full" : "half");
  863. if (bp->flow_ctrl) {
  864. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  865. pr_cont(", receive ");
  866. if (bp->flow_ctrl & FLOW_CTRL_TX)
  867. pr_cont("& transmit ");
  868. }
  869. else {
  870. pr_cont(", transmit ");
  871. }
  872. pr_cont("flow control ON");
  873. }
  874. pr_cont("\n");
  875. } else {
  876. netif_carrier_off(bp->dev);
  877. netdev_err(bp->dev, "NIC %s Link is Down\n",
  878. bnx2_xceiver_str(bp));
  879. }
  880. bnx2_report_fw_link(bp);
  881. }
  882. static void
  883. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  884. {
  885. u32 local_adv, remote_adv;
  886. bp->flow_ctrl = 0;
  887. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  888. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  889. if (bp->duplex == DUPLEX_FULL) {
  890. bp->flow_ctrl = bp->req_flow_ctrl;
  891. }
  892. return;
  893. }
  894. if (bp->duplex != DUPLEX_FULL) {
  895. return;
  896. }
  897. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  898. (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
  899. u32 val;
  900. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  901. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  902. bp->flow_ctrl |= FLOW_CTRL_TX;
  903. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  904. bp->flow_ctrl |= FLOW_CTRL_RX;
  905. return;
  906. }
  907. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  908. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  909. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  910. u32 new_local_adv = 0;
  911. u32 new_remote_adv = 0;
  912. if (local_adv & ADVERTISE_1000XPAUSE)
  913. new_local_adv |= ADVERTISE_PAUSE_CAP;
  914. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  915. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  916. if (remote_adv & ADVERTISE_1000XPAUSE)
  917. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  918. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  919. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  920. local_adv = new_local_adv;
  921. remote_adv = new_remote_adv;
  922. }
  923. /* See Table 28B-3 of 802.3ab-1999 spec. */
  924. if (local_adv & ADVERTISE_PAUSE_CAP) {
  925. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  926. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  927. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  928. }
  929. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  930. bp->flow_ctrl = FLOW_CTRL_RX;
  931. }
  932. }
  933. else {
  934. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  935. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  936. }
  937. }
  938. }
  939. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  940. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  941. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  942. bp->flow_ctrl = FLOW_CTRL_TX;
  943. }
  944. }
  945. }
  946. static int
  947. bnx2_5709s_linkup(struct bnx2 *bp)
  948. {
  949. u32 val, speed;
  950. bp->link_up = 1;
  951. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
  952. bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
  953. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  954. if ((bp->autoneg & AUTONEG_SPEED) == 0) {
  955. bp->line_speed = bp->req_line_speed;
  956. bp->duplex = bp->req_duplex;
  957. return 0;
  958. }
  959. speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
  960. switch (speed) {
  961. case MII_BNX2_GP_TOP_AN_SPEED_10:
  962. bp->line_speed = SPEED_10;
  963. break;
  964. case MII_BNX2_GP_TOP_AN_SPEED_100:
  965. bp->line_speed = SPEED_100;
  966. break;
  967. case MII_BNX2_GP_TOP_AN_SPEED_1G:
  968. case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
  969. bp->line_speed = SPEED_1000;
  970. break;
  971. case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
  972. bp->line_speed = SPEED_2500;
  973. break;
  974. }
  975. if (val & MII_BNX2_GP_TOP_AN_FD)
  976. bp->duplex = DUPLEX_FULL;
  977. else
  978. bp->duplex = DUPLEX_HALF;
  979. return 0;
  980. }
  981. static int
  982. bnx2_5708s_linkup(struct bnx2 *bp)
  983. {
  984. u32 val;
  985. bp->link_up = 1;
  986. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  987. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  988. case BCM5708S_1000X_STAT1_SPEED_10:
  989. bp->line_speed = SPEED_10;
  990. break;
  991. case BCM5708S_1000X_STAT1_SPEED_100:
  992. bp->line_speed = SPEED_100;
  993. break;
  994. case BCM5708S_1000X_STAT1_SPEED_1G:
  995. bp->line_speed = SPEED_1000;
  996. break;
  997. case BCM5708S_1000X_STAT1_SPEED_2G5:
  998. bp->line_speed = SPEED_2500;
  999. break;
  1000. }
  1001. if (val & BCM5708S_1000X_STAT1_FD)
  1002. bp->duplex = DUPLEX_FULL;
  1003. else
  1004. bp->duplex = DUPLEX_HALF;
  1005. return 0;
  1006. }
  1007. static int
  1008. bnx2_5706s_linkup(struct bnx2 *bp)
  1009. {
  1010. u32 bmcr, local_adv, remote_adv, common;
  1011. bp->link_up = 1;
  1012. bp->line_speed = SPEED_1000;
  1013. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1014. if (bmcr & BMCR_FULLDPLX) {
  1015. bp->duplex = DUPLEX_FULL;
  1016. }
  1017. else {
  1018. bp->duplex = DUPLEX_HALF;
  1019. }
  1020. if (!(bmcr & BMCR_ANENABLE)) {
  1021. return 0;
  1022. }
  1023. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1024. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1025. common = local_adv & remote_adv;
  1026. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  1027. if (common & ADVERTISE_1000XFULL) {
  1028. bp->duplex = DUPLEX_FULL;
  1029. }
  1030. else {
  1031. bp->duplex = DUPLEX_HALF;
  1032. }
  1033. }
  1034. return 0;
  1035. }
  1036. static int
  1037. bnx2_copper_linkup(struct bnx2 *bp)
  1038. {
  1039. u32 bmcr;
  1040. bp->phy_flags &= ~BNX2_PHY_FLAG_MDIX;
  1041. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1042. if (bmcr & BMCR_ANENABLE) {
  1043. u32 local_adv, remote_adv, common;
  1044. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  1045. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  1046. common = local_adv & (remote_adv >> 2);
  1047. if (common & ADVERTISE_1000FULL) {
  1048. bp->line_speed = SPEED_1000;
  1049. bp->duplex = DUPLEX_FULL;
  1050. }
  1051. else if (common & ADVERTISE_1000HALF) {
  1052. bp->line_speed = SPEED_1000;
  1053. bp->duplex = DUPLEX_HALF;
  1054. }
  1055. else {
  1056. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1057. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1058. common = local_adv & remote_adv;
  1059. if (common & ADVERTISE_100FULL) {
  1060. bp->line_speed = SPEED_100;
  1061. bp->duplex = DUPLEX_FULL;
  1062. }
  1063. else if (common & ADVERTISE_100HALF) {
  1064. bp->line_speed = SPEED_100;
  1065. bp->duplex = DUPLEX_HALF;
  1066. }
  1067. else if (common & ADVERTISE_10FULL) {
  1068. bp->line_speed = SPEED_10;
  1069. bp->duplex = DUPLEX_FULL;
  1070. }
  1071. else if (common & ADVERTISE_10HALF) {
  1072. bp->line_speed = SPEED_10;
  1073. bp->duplex = DUPLEX_HALF;
  1074. }
  1075. else {
  1076. bp->line_speed = 0;
  1077. bp->link_up = 0;
  1078. }
  1079. }
  1080. }
  1081. else {
  1082. if (bmcr & BMCR_SPEED100) {
  1083. bp->line_speed = SPEED_100;
  1084. }
  1085. else {
  1086. bp->line_speed = SPEED_10;
  1087. }
  1088. if (bmcr & BMCR_FULLDPLX) {
  1089. bp->duplex = DUPLEX_FULL;
  1090. }
  1091. else {
  1092. bp->duplex = DUPLEX_HALF;
  1093. }
  1094. }
  1095. if (bp->link_up) {
  1096. u32 ext_status;
  1097. bnx2_read_phy(bp, MII_BNX2_EXT_STATUS, &ext_status);
  1098. if (ext_status & EXT_STATUS_MDIX)
  1099. bp->phy_flags |= BNX2_PHY_FLAG_MDIX;
  1100. }
  1101. return 0;
  1102. }
  1103. static void
  1104. bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
  1105. {
  1106. u32 val, rx_cid_addr = GET_CID_ADDR(cid);
  1107. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  1108. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  1109. val |= 0x02 << 8;
  1110. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1111. val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
  1112. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
  1113. }
  1114. static void
  1115. bnx2_init_all_rx_contexts(struct bnx2 *bp)
  1116. {
  1117. int i;
  1118. u32 cid;
  1119. for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
  1120. if (i == 1)
  1121. cid = RX_RSS_CID;
  1122. bnx2_init_rx_context(bp, cid);
  1123. }
  1124. }
  1125. static void
  1126. bnx2_set_mac_link(struct bnx2 *bp)
  1127. {
  1128. u32 val;
  1129. BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  1130. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  1131. (bp->duplex == DUPLEX_HALF)) {
  1132. BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  1133. }
  1134. /* Configure the EMAC mode register. */
  1135. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  1136. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1137. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1138. BNX2_EMAC_MODE_25G_MODE);
  1139. if (bp->link_up) {
  1140. switch (bp->line_speed) {
  1141. case SPEED_10:
  1142. if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
  1143. val |= BNX2_EMAC_MODE_PORT_MII_10M;
  1144. break;
  1145. }
  1146. /* fall through */
  1147. case SPEED_100:
  1148. val |= BNX2_EMAC_MODE_PORT_MII;
  1149. break;
  1150. case SPEED_2500:
  1151. val |= BNX2_EMAC_MODE_25G_MODE;
  1152. /* fall through */
  1153. case SPEED_1000:
  1154. val |= BNX2_EMAC_MODE_PORT_GMII;
  1155. break;
  1156. }
  1157. }
  1158. else {
  1159. val |= BNX2_EMAC_MODE_PORT_GMII;
  1160. }
  1161. /* Set the MAC to operate in the appropriate duplex mode. */
  1162. if (bp->duplex == DUPLEX_HALF)
  1163. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  1164. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  1165. /* Enable/disable rx PAUSE. */
  1166. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  1167. if (bp->flow_ctrl & FLOW_CTRL_RX)
  1168. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  1169. BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  1170. /* Enable/disable tx PAUSE. */
  1171. val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
  1172. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  1173. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1174. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  1175. BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
  1176. /* Acknowledge the interrupt. */
  1177. BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  1178. bnx2_init_all_rx_contexts(bp);
  1179. }
  1180. static void
  1181. bnx2_enable_bmsr1(struct bnx2 *bp)
  1182. {
  1183. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1184. (BNX2_CHIP(bp) == BNX2_CHIP_5709))
  1185. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1186. MII_BNX2_BLK_ADDR_GP_STATUS);
  1187. }
  1188. static void
  1189. bnx2_disable_bmsr1(struct bnx2 *bp)
  1190. {
  1191. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1192. (BNX2_CHIP(bp) == BNX2_CHIP_5709))
  1193. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1194. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1195. }
  1196. static int
  1197. bnx2_test_and_enable_2g5(struct bnx2 *bp)
  1198. {
  1199. u32 up1;
  1200. int ret = 1;
  1201. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1202. return 0;
  1203. if (bp->autoneg & AUTONEG_SPEED)
  1204. bp->advertising |= ADVERTISED_2500baseX_Full;
  1205. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1206. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1207. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1208. if (!(up1 & BCM5708S_UP1_2G5)) {
  1209. up1 |= BCM5708S_UP1_2G5;
  1210. bnx2_write_phy(bp, bp->mii_up1, up1);
  1211. ret = 0;
  1212. }
  1213. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1214. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1215. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1216. return ret;
  1217. }
  1218. static int
  1219. bnx2_test_and_disable_2g5(struct bnx2 *bp)
  1220. {
  1221. u32 up1;
  1222. int ret = 0;
  1223. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1224. return 0;
  1225. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1226. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1227. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1228. if (up1 & BCM5708S_UP1_2G5) {
  1229. up1 &= ~BCM5708S_UP1_2G5;
  1230. bnx2_write_phy(bp, bp->mii_up1, up1);
  1231. ret = 1;
  1232. }
  1233. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1234. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1235. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1236. return ret;
  1237. }
  1238. static void
  1239. bnx2_enable_forced_2g5(struct bnx2 *bp)
  1240. {
  1241. u32 uninitialized_var(bmcr);
  1242. int err;
  1243. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1244. return;
  1245. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1246. u32 val;
  1247. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1248. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1249. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1250. val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
  1251. val |= MII_BNX2_SD_MISC1_FORCE |
  1252. MII_BNX2_SD_MISC1_FORCE_2_5G;
  1253. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1254. }
  1255. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1256. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1257. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1258. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1259. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1260. if (!err)
  1261. bmcr |= BCM5708S_BMCR_FORCE_2500;
  1262. } else {
  1263. return;
  1264. }
  1265. if (err)
  1266. return;
  1267. if (bp->autoneg & AUTONEG_SPEED) {
  1268. bmcr &= ~BMCR_ANENABLE;
  1269. if (bp->req_duplex == DUPLEX_FULL)
  1270. bmcr |= BMCR_FULLDPLX;
  1271. }
  1272. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1273. }
  1274. static void
  1275. bnx2_disable_forced_2g5(struct bnx2 *bp)
  1276. {
  1277. u32 uninitialized_var(bmcr);
  1278. int err;
  1279. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1280. return;
  1281. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1282. u32 val;
  1283. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1284. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1285. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1286. val &= ~MII_BNX2_SD_MISC1_FORCE;
  1287. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1288. }
  1289. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1290. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1291. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1292. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1293. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1294. if (!err)
  1295. bmcr &= ~BCM5708S_BMCR_FORCE_2500;
  1296. } else {
  1297. return;
  1298. }
  1299. if (err)
  1300. return;
  1301. if (bp->autoneg & AUTONEG_SPEED)
  1302. bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
  1303. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1304. }
  1305. static void
  1306. bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
  1307. {
  1308. u32 val;
  1309. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
  1310. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1311. if (start)
  1312. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
  1313. else
  1314. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
  1315. }
  1316. static int
  1317. bnx2_set_link(struct bnx2 *bp)
  1318. {
  1319. u32 bmsr;
  1320. u8 link_up;
  1321. if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
  1322. bp->link_up = 1;
  1323. return 0;
  1324. }
  1325. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1326. return 0;
  1327. link_up = bp->link_up;
  1328. bnx2_enable_bmsr1(bp);
  1329. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1330. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1331. bnx2_disable_bmsr1(bp);
  1332. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1333. (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
  1334. u32 val, an_dbg;
  1335. if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
  1336. bnx2_5706s_force_link_dn(bp, 0);
  1337. bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
  1338. }
  1339. val = BNX2_RD(bp, BNX2_EMAC_STATUS);
  1340. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  1341. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1342. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1343. if ((val & BNX2_EMAC_STATUS_LINK) &&
  1344. !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
  1345. bmsr |= BMSR_LSTATUS;
  1346. else
  1347. bmsr &= ~BMSR_LSTATUS;
  1348. }
  1349. if (bmsr & BMSR_LSTATUS) {
  1350. bp->link_up = 1;
  1351. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1352. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  1353. bnx2_5706s_linkup(bp);
  1354. else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  1355. bnx2_5708s_linkup(bp);
  1356. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1357. bnx2_5709s_linkup(bp);
  1358. }
  1359. else {
  1360. bnx2_copper_linkup(bp);
  1361. }
  1362. bnx2_resolve_flow_ctrl(bp);
  1363. }
  1364. else {
  1365. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1366. (bp->autoneg & AUTONEG_SPEED))
  1367. bnx2_disable_forced_2g5(bp);
  1368. if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
  1369. u32 bmcr;
  1370. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1371. bmcr |= BMCR_ANENABLE;
  1372. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1373. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1374. }
  1375. bp->link_up = 0;
  1376. }
  1377. if (bp->link_up != link_up) {
  1378. bnx2_report_link(bp);
  1379. }
  1380. bnx2_set_mac_link(bp);
  1381. return 0;
  1382. }
  1383. static int
  1384. bnx2_reset_phy(struct bnx2 *bp)
  1385. {
  1386. int i;
  1387. u32 reg;
  1388. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
  1389. #define PHY_RESET_MAX_WAIT 100
  1390. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  1391. udelay(10);
  1392. bnx2_read_phy(bp, bp->mii_bmcr, &reg);
  1393. if (!(reg & BMCR_RESET)) {
  1394. udelay(20);
  1395. break;
  1396. }
  1397. }
  1398. if (i == PHY_RESET_MAX_WAIT) {
  1399. return -EBUSY;
  1400. }
  1401. return 0;
  1402. }
  1403. static u32
  1404. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  1405. {
  1406. u32 adv = 0;
  1407. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  1408. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  1409. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1410. adv = ADVERTISE_1000XPAUSE;
  1411. }
  1412. else {
  1413. adv = ADVERTISE_PAUSE_CAP;
  1414. }
  1415. }
  1416. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  1417. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1418. adv = ADVERTISE_1000XPSE_ASYM;
  1419. }
  1420. else {
  1421. adv = ADVERTISE_PAUSE_ASYM;
  1422. }
  1423. }
  1424. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  1425. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1426. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1427. }
  1428. else {
  1429. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1430. }
  1431. }
  1432. return adv;
  1433. }
  1434. static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
  1435. static int
  1436. bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
  1437. __releases(&bp->phy_lock)
  1438. __acquires(&bp->phy_lock)
  1439. {
  1440. u32 speed_arg = 0, pause_adv;
  1441. pause_adv = bnx2_phy_get_pause_adv(bp);
  1442. if (bp->autoneg & AUTONEG_SPEED) {
  1443. speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
  1444. if (bp->advertising & ADVERTISED_10baseT_Half)
  1445. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1446. if (bp->advertising & ADVERTISED_10baseT_Full)
  1447. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1448. if (bp->advertising & ADVERTISED_100baseT_Half)
  1449. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1450. if (bp->advertising & ADVERTISED_100baseT_Full)
  1451. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1452. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1453. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1454. if (bp->advertising & ADVERTISED_2500baseX_Full)
  1455. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1456. } else {
  1457. if (bp->req_line_speed == SPEED_2500)
  1458. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1459. else if (bp->req_line_speed == SPEED_1000)
  1460. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1461. else if (bp->req_line_speed == SPEED_100) {
  1462. if (bp->req_duplex == DUPLEX_FULL)
  1463. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1464. else
  1465. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1466. } else if (bp->req_line_speed == SPEED_10) {
  1467. if (bp->req_duplex == DUPLEX_FULL)
  1468. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1469. else
  1470. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1471. }
  1472. }
  1473. if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
  1474. speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
  1475. if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
  1476. speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
  1477. if (port == PORT_TP)
  1478. speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
  1479. BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
  1480. bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
  1481. spin_unlock_bh(&bp->phy_lock);
  1482. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
  1483. spin_lock_bh(&bp->phy_lock);
  1484. return 0;
  1485. }
  1486. static int
  1487. bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
  1488. __releases(&bp->phy_lock)
  1489. __acquires(&bp->phy_lock)
  1490. {
  1491. u32 adv, bmcr;
  1492. u32 new_adv = 0;
  1493. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1494. return bnx2_setup_remote_phy(bp, port);
  1495. if (!(bp->autoneg & AUTONEG_SPEED)) {
  1496. u32 new_bmcr;
  1497. int force_link_down = 0;
  1498. if (bp->req_line_speed == SPEED_2500) {
  1499. if (!bnx2_test_and_enable_2g5(bp))
  1500. force_link_down = 1;
  1501. } else if (bp->req_line_speed == SPEED_1000) {
  1502. if (bnx2_test_and_disable_2g5(bp))
  1503. force_link_down = 1;
  1504. }
  1505. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1506. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  1507. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1508. new_bmcr = bmcr & ~BMCR_ANENABLE;
  1509. new_bmcr |= BMCR_SPEED1000;
  1510. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1511. if (bp->req_line_speed == SPEED_2500)
  1512. bnx2_enable_forced_2g5(bp);
  1513. else if (bp->req_line_speed == SPEED_1000) {
  1514. bnx2_disable_forced_2g5(bp);
  1515. new_bmcr &= ~0x2000;
  1516. }
  1517. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1518. if (bp->req_line_speed == SPEED_2500)
  1519. new_bmcr |= BCM5708S_BMCR_FORCE_2500;
  1520. else
  1521. new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
  1522. }
  1523. if (bp->req_duplex == DUPLEX_FULL) {
  1524. adv |= ADVERTISE_1000XFULL;
  1525. new_bmcr |= BMCR_FULLDPLX;
  1526. }
  1527. else {
  1528. adv |= ADVERTISE_1000XHALF;
  1529. new_bmcr &= ~BMCR_FULLDPLX;
  1530. }
  1531. if ((new_bmcr != bmcr) || (force_link_down)) {
  1532. /* Force a link down visible on the other side */
  1533. if (bp->link_up) {
  1534. bnx2_write_phy(bp, bp->mii_adv, adv &
  1535. ~(ADVERTISE_1000XFULL |
  1536. ADVERTISE_1000XHALF));
  1537. bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
  1538. BMCR_ANRESTART | BMCR_ANENABLE);
  1539. bp->link_up = 0;
  1540. netif_carrier_off(bp->dev);
  1541. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1542. bnx2_report_link(bp);
  1543. }
  1544. bnx2_write_phy(bp, bp->mii_adv, adv);
  1545. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1546. } else {
  1547. bnx2_resolve_flow_ctrl(bp);
  1548. bnx2_set_mac_link(bp);
  1549. }
  1550. return 0;
  1551. }
  1552. bnx2_test_and_enable_2g5(bp);
  1553. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1554. new_adv |= ADVERTISE_1000XFULL;
  1555. new_adv |= bnx2_phy_get_pause_adv(bp);
  1556. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1557. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1558. bp->serdes_an_pending = 0;
  1559. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  1560. /* Force a link down visible on the other side */
  1561. if (bp->link_up) {
  1562. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1563. spin_unlock_bh(&bp->phy_lock);
  1564. msleep(20);
  1565. spin_lock_bh(&bp->phy_lock);
  1566. }
  1567. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1568. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
  1569. BMCR_ANENABLE);
  1570. /* Speed up link-up time when the link partner
  1571. * does not autonegotiate which is very common
  1572. * in blade servers. Some blade servers use
  1573. * IPMI for kerboard input and it's important
  1574. * to minimize link disruptions. Autoneg. involves
  1575. * exchanging base pages plus 3 next pages and
  1576. * normally completes in about 120 msec.
  1577. */
  1578. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  1579. bp->serdes_an_pending = 1;
  1580. mod_timer(&bp->timer, jiffies + bp->current_interval);
  1581. } else {
  1582. bnx2_resolve_flow_ctrl(bp);
  1583. bnx2_set_mac_link(bp);
  1584. }
  1585. return 0;
  1586. }
  1587. #define ETHTOOL_ALL_FIBRE_SPEED \
  1588. (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
  1589. (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
  1590. (ADVERTISED_1000baseT_Full)
  1591. #define ETHTOOL_ALL_COPPER_SPEED \
  1592. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1593. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1594. ADVERTISED_1000baseT_Full)
  1595. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  1596. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  1597. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  1598. static void
  1599. bnx2_set_default_remote_link(struct bnx2 *bp)
  1600. {
  1601. u32 link;
  1602. if (bp->phy_port == PORT_TP)
  1603. link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
  1604. else
  1605. link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
  1606. if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
  1607. bp->req_line_speed = 0;
  1608. bp->autoneg |= AUTONEG_SPEED;
  1609. bp->advertising = ADVERTISED_Autoneg;
  1610. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1611. bp->advertising |= ADVERTISED_10baseT_Half;
  1612. if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
  1613. bp->advertising |= ADVERTISED_10baseT_Full;
  1614. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1615. bp->advertising |= ADVERTISED_100baseT_Half;
  1616. if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
  1617. bp->advertising |= ADVERTISED_100baseT_Full;
  1618. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1619. bp->advertising |= ADVERTISED_1000baseT_Full;
  1620. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1621. bp->advertising |= ADVERTISED_2500baseX_Full;
  1622. } else {
  1623. bp->autoneg = 0;
  1624. bp->advertising = 0;
  1625. bp->req_duplex = DUPLEX_FULL;
  1626. if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
  1627. bp->req_line_speed = SPEED_10;
  1628. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1629. bp->req_duplex = DUPLEX_HALF;
  1630. }
  1631. if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
  1632. bp->req_line_speed = SPEED_100;
  1633. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1634. bp->req_duplex = DUPLEX_HALF;
  1635. }
  1636. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1637. bp->req_line_speed = SPEED_1000;
  1638. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1639. bp->req_line_speed = SPEED_2500;
  1640. }
  1641. }
  1642. static void
  1643. bnx2_set_default_link(struct bnx2 *bp)
  1644. {
  1645. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  1646. bnx2_set_default_remote_link(bp);
  1647. return;
  1648. }
  1649. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  1650. bp->req_line_speed = 0;
  1651. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1652. u32 reg;
  1653. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  1654. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
  1655. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  1656. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  1657. bp->autoneg = 0;
  1658. bp->req_line_speed = bp->line_speed = SPEED_1000;
  1659. bp->req_duplex = DUPLEX_FULL;
  1660. }
  1661. } else
  1662. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  1663. }
  1664. static void
  1665. bnx2_send_heart_beat(struct bnx2 *bp)
  1666. {
  1667. u32 msg;
  1668. u32 addr;
  1669. spin_lock(&bp->indirect_lock);
  1670. msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
  1671. addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
  1672. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
  1673. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
  1674. spin_unlock(&bp->indirect_lock);
  1675. }
  1676. static void
  1677. bnx2_remote_phy_event(struct bnx2 *bp)
  1678. {
  1679. u32 msg;
  1680. u8 link_up = bp->link_up;
  1681. u8 old_port;
  1682. msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  1683. if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
  1684. bnx2_send_heart_beat(bp);
  1685. msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
  1686. if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
  1687. bp->link_up = 0;
  1688. else {
  1689. u32 speed;
  1690. bp->link_up = 1;
  1691. speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
  1692. bp->duplex = DUPLEX_FULL;
  1693. switch (speed) {
  1694. case BNX2_LINK_STATUS_10HALF:
  1695. bp->duplex = DUPLEX_HALF;
  1696. /* fall through */
  1697. case BNX2_LINK_STATUS_10FULL:
  1698. bp->line_speed = SPEED_10;
  1699. break;
  1700. case BNX2_LINK_STATUS_100HALF:
  1701. bp->duplex = DUPLEX_HALF;
  1702. /* fall through */
  1703. case BNX2_LINK_STATUS_100BASE_T4:
  1704. case BNX2_LINK_STATUS_100FULL:
  1705. bp->line_speed = SPEED_100;
  1706. break;
  1707. case BNX2_LINK_STATUS_1000HALF:
  1708. bp->duplex = DUPLEX_HALF;
  1709. /* fall through */
  1710. case BNX2_LINK_STATUS_1000FULL:
  1711. bp->line_speed = SPEED_1000;
  1712. break;
  1713. case BNX2_LINK_STATUS_2500HALF:
  1714. bp->duplex = DUPLEX_HALF;
  1715. /* fall through */
  1716. case BNX2_LINK_STATUS_2500FULL:
  1717. bp->line_speed = SPEED_2500;
  1718. break;
  1719. default:
  1720. bp->line_speed = 0;
  1721. break;
  1722. }
  1723. bp->flow_ctrl = 0;
  1724. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  1725. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  1726. if (bp->duplex == DUPLEX_FULL)
  1727. bp->flow_ctrl = bp->req_flow_ctrl;
  1728. } else {
  1729. if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
  1730. bp->flow_ctrl |= FLOW_CTRL_TX;
  1731. if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
  1732. bp->flow_ctrl |= FLOW_CTRL_RX;
  1733. }
  1734. old_port = bp->phy_port;
  1735. if (msg & BNX2_LINK_STATUS_SERDES_LINK)
  1736. bp->phy_port = PORT_FIBRE;
  1737. else
  1738. bp->phy_port = PORT_TP;
  1739. if (old_port != bp->phy_port)
  1740. bnx2_set_default_link(bp);
  1741. }
  1742. if (bp->link_up != link_up)
  1743. bnx2_report_link(bp);
  1744. bnx2_set_mac_link(bp);
  1745. }
  1746. static int
  1747. bnx2_set_remote_link(struct bnx2 *bp)
  1748. {
  1749. u32 evt_code;
  1750. evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
  1751. switch (evt_code) {
  1752. case BNX2_FW_EVT_CODE_LINK_EVENT:
  1753. bnx2_remote_phy_event(bp);
  1754. break;
  1755. case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
  1756. default:
  1757. bnx2_send_heart_beat(bp);
  1758. break;
  1759. }
  1760. return 0;
  1761. }
  1762. static int
  1763. bnx2_setup_copper_phy(struct bnx2 *bp)
  1764. __releases(&bp->phy_lock)
  1765. __acquires(&bp->phy_lock)
  1766. {
  1767. u32 bmcr, adv_reg, new_adv = 0;
  1768. u32 new_bmcr;
  1769. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1770. bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
  1771. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  1772. ADVERTISE_PAUSE_ASYM);
  1773. new_adv = ADVERTISE_CSMA | ethtool_adv_to_mii_adv_t(bp->advertising);
  1774. if (bp->autoneg & AUTONEG_SPEED) {
  1775. u32 adv1000_reg;
  1776. u32 new_adv1000 = 0;
  1777. new_adv |= bnx2_phy_get_pause_adv(bp);
  1778. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  1779. adv1000_reg &= PHY_ALL_1000_SPEED;
  1780. new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
  1781. if ((adv1000_reg != new_adv1000) ||
  1782. (adv_reg != new_adv) ||
  1783. ((bmcr & BMCR_ANENABLE) == 0)) {
  1784. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1785. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
  1786. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
  1787. BMCR_ANENABLE);
  1788. }
  1789. else if (bp->link_up) {
  1790. /* Flow ctrl may have changed from auto to forced */
  1791. /* or vice-versa. */
  1792. bnx2_resolve_flow_ctrl(bp);
  1793. bnx2_set_mac_link(bp);
  1794. }
  1795. return 0;
  1796. }
  1797. /* advertise nothing when forcing speed */
  1798. if (adv_reg != new_adv)
  1799. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1800. new_bmcr = 0;
  1801. if (bp->req_line_speed == SPEED_100) {
  1802. new_bmcr |= BMCR_SPEED100;
  1803. }
  1804. if (bp->req_duplex == DUPLEX_FULL) {
  1805. new_bmcr |= BMCR_FULLDPLX;
  1806. }
  1807. if (new_bmcr != bmcr) {
  1808. u32 bmsr;
  1809. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1810. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1811. if (bmsr & BMSR_LSTATUS) {
  1812. /* Force link down */
  1813. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1814. spin_unlock_bh(&bp->phy_lock);
  1815. msleep(50);
  1816. spin_lock_bh(&bp->phy_lock);
  1817. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1818. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1819. }
  1820. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1821. /* Normally, the new speed is setup after the link has
  1822. * gone down and up again. In some cases, link will not go
  1823. * down so we need to set up the new speed here.
  1824. */
  1825. if (bmsr & BMSR_LSTATUS) {
  1826. bp->line_speed = bp->req_line_speed;
  1827. bp->duplex = bp->req_duplex;
  1828. bnx2_resolve_flow_ctrl(bp);
  1829. bnx2_set_mac_link(bp);
  1830. }
  1831. } else {
  1832. bnx2_resolve_flow_ctrl(bp);
  1833. bnx2_set_mac_link(bp);
  1834. }
  1835. return 0;
  1836. }
  1837. static int
  1838. bnx2_setup_phy(struct bnx2 *bp, u8 port)
  1839. __releases(&bp->phy_lock)
  1840. __acquires(&bp->phy_lock)
  1841. {
  1842. if (bp->loopback == MAC_LOOPBACK)
  1843. return 0;
  1844. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1845. return bnx2_setup_serdes_phy(bp, port);
  1846. }
  1847. else {
  1848. return bnx2_setup_copper_phy(bp);
  1849. }
  1850. }
  1851. static int
  1852. bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
  1853. {
  1854. u32 val;
  1855. bp->mii_bmcr = MII_BMCR + 0x10;
  1856. bp->mii_bmsr = MII_BMSR + 0x10;
  1857. bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
  1858. bp->mii_adv = MII_ADVERTISE + 0x10;
  1859. bp->mii_lpa = MII_LPA + 0x10;
  1860. bp->mii_up1 = MII_BNX2_OVER1G_UP1;
  1861. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
  1862. bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
  1863. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1864. if (reset_phy)
  1865. bnx2_reset_phy(bp);
  1866. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
  1867. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
  1868. val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
  1869. val |= MII_BNX2_SD_1000XCTL1_FIBER;
  1870. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
  1871. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1872. bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
  1873. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  1874. val |= BCM5708S_UP1_2G5;
  1875. else
  1876. val &= ~BCM5708S_UP1_2G5;
  1877. bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
  1878. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
  1879. bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
  1880. val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
  1881. bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
  1882. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
  1883. val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
  1884. MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
  1885. bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
  1886. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1887. return 0;
  1888. }
  1889. static int
  1890. bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
  1891. {
  1892. u32 val;
  1893. if (reset_phy)
  1894. bnx2_reset_phy(bp);
  1895. bp->mii_up1 = BCM5708S_UP1;
  1896. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1897. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1898. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1899. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1900. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1901. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1902. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1903. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1904. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1905. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
  1906. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1907. val |= BCM5708S_UP1_2G5;
  1908. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1909. }
  1910. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
  1911. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
  1912. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
  1913. /* increase tx signal amplitude */
  1914. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1915. BCM5708S_BLK_ADDR_TX_MISC);
  1916. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1917. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1918. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1919. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1920. }
  1921. val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
  1922. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1923. if (val) {
  1924. u32 is_backplane;
  1925. is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  1926. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1927. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1928. BCM5708S_BLK_ADDR_TX_MISC);
  1929. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1930. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1931. BCM5708S_BLK_ADDR_DIG);
  1932. }
  1933. }
  1934. return 0;
  1935. }
  1936. static int
  1937. bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
  1938. {
  1939. if (reset_phy)
  1940. bnx2_reset_phy(bp);
  1941. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1942. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  1943. BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
  1944. if (bp->dev->mtu > 1500) {
  1945. u32 val;
  1946. /* Set extended packet length bit */
  1947. bnx2_write_phy(bp, 0x18, 0x7);
  1948. bnx2_read_phy(bp, 0x18, &val);
  1949. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1950. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1951. bnx2_read_phy(bp, 0x1c, &val);
  1952. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1953. }
  1954. else {
  1955. u32 val;
  1956. bnx2_write_phy(bp, 0x18, 0x7);
  1957. bnx2_read_phy(bp, 0x18, &val);
  1958. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1959. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1960. bnx2_read_phy(bp, 0x1c, &val);
  1961. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1962. }
  1963. return 0;
  1964. }
  1965. static int
  1966. bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
  1967. {
  1968. u32 val;
  1969. if (reset_phy)
  1970. bnx2_reset_phy(bp);
  1971. if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
  1972. bnx2_write_phy(bp, 0x18, 0x0c00);
  1973. bnx2_write_phy(bp, 0x17, 0x000a);
  1974. bnx2_write_phy(bp, 0x15, 0x310b);
  1975. bnx2_write_phy(bp, 0x17, 0x201f);
  1976. bnx2_write_phy(bp, 0x15, 0x9506);
  1977. bnx2_write_phy(bp, 0x17, 0x401f);
  1978. bnx2_write_phy(bp, 0x15, 0x14e2);
  1979. bnx2_write_phy(bp, 0x18, 0x0400);
  1980. }
  1981. if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
  1982. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
  1983. MII_BNX2_DSP_EXPAND_REG | 0x8);
  1984. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1985. val &= ~(1 << 8);
  1986. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
  1987. }
  1988. if (bp->dev->mtu > 1500) {
  1989. /* Set extended packet length bit */
  1990. bnx2_write_phy(bp, 0x18, 0x7);
  1991. bnx2_read_phy(bp, 0x18, &val);
  1992. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1993. bnx2_read_phy(bp, 0x10, &val);
  1994. bnx2_write_phy(bp, 0x10, val | 0x1);
  1995. }
  1996. else {
  1997. bnx2_write_phy(bp, 0x18, 0x7);
  1998. bnx2_read_phy(bp, 0x18, &val);
  1999. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  2000. bnx2_read_phy(bp, 0x10, &val);
  2001. bnx2_write_phy(bp, 0x10, val & ~0x1);
  2002. }
  2003. /* ethernet@wirespeed */
  2004. bnx2_write_phy(bp, MII_BNX2_AUX_CTL, AUX_CTL_MISC_CTL);
  2005. bnx2_read_phy(bp, MII_BNX2_AUX_CTL, &val);
  2006. val |= AUX_CTL_MISC_CTL_WR | AUX_CTL_MISC_CTL_WIRESPEED;
  2007. /* auto-mdix */
  2008. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  2009. val |= AUX_CTL_MISC_CTL_AUTOMDIX;
  2010. bnx2_write_phy(bp, MII_BNX2_AUX_CTL, val);
  2011. return 0;
  2012. }
  2013. static int
  2014. bnx2_init_phy(struct bnx2 *bp, int reset_phy)
  2015. __releases(&bp->phy_lock)
  2016. __acquires(&bp->phy_lock)
  2017. {
  2018. u32 val;
  2019. int rc = 0;
  2020. bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
  2021. bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
  2022. bp->mii_bmcr = MII_BMCR;
  2023. bp->mii_bmsr = MII_BMSR;
  2024. bp->mii_bmsr1 = MII_BMSR;
  2025. bp->mii_adv = MII_ADVERTISE;
  2026. bp->mii_lpa = MII_LPA;
  2027. BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  2028. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  2029. goto setup_phy;
  2030. bnx2_read_phy(bp, MII_PHYSID1, &val);
  2031. bp->phy_id = val << 16;
  2032. bnx2_read_phy(bp, MII_PHYSID2, &val);
  2033. bp->phy_id |= val & 0xffff;
  2034. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  2035. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  2036. rc = bnx2_init_5706s_phy(bp, reset_phy);
  2037. else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  2038. rc = bnx2_init_5708s_phy(bp, reset_phy);
  2039. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  2040. rc = bnx2_init_5709s_phy(bp, reset_phy);
  2041. }
  2042. else {
  2043. rc = bnx2_init_copper_phy(bp, reset_phy);
  2044. }
  2045. setup_phy:
  2046. if (!rc)
  2047. rc = bnx2_setup_phy(bp, bp->phy_port);
  2048. return rc;
  2049. }
  2050. static int
  2051. bnx2_set_mac_loopback(struct bnx2 *bp)
  2052. {
  2053. u32 mac_mode;
  2054. mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
  2055. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  2056. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  2057. BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2058. bp->link_up = 1;
  2059. return 0;
  2060. }
  2061. static int bnx2_test_link(struct bnx2 *);
  2062. static int
  2063. bnx2_set_phy_loopback(struct bnx2 *bp)
  2064. {
  2065. u32 mac_mode;
  2066. int rc, i;
  2067. spin_lock_bh(&bp->phy_lock);
  2068. rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
  2069. BMCR_SPEED1000);
  2070. spin_unlock_bh(&bp->phy_lock);
  2071. if (rc)
  2072. return rc;
  2073. for (i = 0; i < 10; i++) {
  2074. if (bnx2_test_link(bp) == 0)
  2075. break;
  2076. msleep(100);
  2077. }
  2078. mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
  2079. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  2080. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  2081. BNX2_EMAC_MODE_25G_MODE);
  2082. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  2083. BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2084. bp->link_up = 1;
  2085. return 0;
  2086. }
  2087. static void
  2088. bnx2_dump_mcp_state(struct bnx2 *bp)
  2089. {
  2090. struct net_device *dev = bp->dev;
  2091. u32 mcp_p0, mcp_p1;
  2092. netdev_err(dev, "<--- start MCP states dump --->\n");
  2093. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  2094. mcp_p0 = BNX2_MCP_STATE_P0;
  2095. mcp_p1 = BNX2_MCP_STATE_P1;
  2096. } else {
  2097. mcp_p0 = BNX2_MCP_STATE_P0_5708;
  2098. mcp_p1 = BNX2_MCP_STATE_P1_5708;
  2099. }
  2100. netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
  2101. bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
  2102. netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
  2103. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
  2104. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
  2105. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
  2106. netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
  2107. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2108. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2109. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
  2110. netdev_err(dev, "DEBUG: shmem states:\n");
  2111. netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
  2112. bnx2_shmem_rd(bp, BNX2_DRV_MB),
  2113. bnx2_shmem_rd(bp, BNX2_FW_MB),
  2114. bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
  2115. pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
  2116. netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
  2117. bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
  2118. bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
  2119. pr_cont(" condition[%08x]\n",
  2120. bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
  2121. DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
  2122. DP_SHMEM_LINE(bp, 0x3cc);
  2123. DP_SHMEM_LINE(bp, 0x3dc);
  2124. DP_SHMEM_LINE(bp, 0x3ec);
  2125. netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
  2126. netdev_err(dev, "<--- end MCP states dump --->\n");
  2127. }
  2128. static int
  2129. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
  2130. {
  2131. int i;
  2132. u32 val;
  2133. bp->fw_wr_seq++;
  2134. msg_data |= bp->fw_wr_seq;
  2135. bp->fw_last_msg = msg_data;
  2136. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2137. if (!ack)
  2138. return 0;
  2139. /* wait for an acknowledgement. */
  2140. for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
  2141. msleep(10);
  2142. val = bnx2_shmem_rd(bp, BNX2_FW_MB);
  2143. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  2144. break;
  2145. }
  2146. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  2147. return 0;
  2148. /* If we timed out, inform the firmware that this is the case. */
  2149. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  2150. msg_data &= ~BNX2_DRV_MSG_CODE;
  2151. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  2152. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2153. if (!silent) {
  2154. pr_err("fw sync timeout, reset code = %x\n", msg_data);
  2155. bnx2_dump_mcp_state(bp);
  2156. }
  2157. return -EBUSY;
  2158. }
  2159. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  2160. return -EIO;
  2161. return 0;
  2162. }
  2163. static int
  2164. bnx2_init_5709_context(struct bnx2 *bp)
  2165. {
  2166. int i, ret = 0;
  2167. u32 val;
  2168. val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
  2169. val |= (BNX2_PAGE_BITS - 8) << 16;
  2170. BNX2_WR(bp, BNX2_CTX_COMMAND, val);
  2171. for (i = 0; i < 10; i++) {
  2172. val = BNX2_RD(bp, BNX2_CTX_COMMAND);
  2173. if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
  2174. break;
  2175. udelay(2);
  2176. }
  2177. if (val & BNX2_CTX_COMMAND_MEM_INIT)
  2178. return -EBUSY;
  2179. for (i = 0; i < bp->ctx_pages; i++) {
  2180. int j;
  2181. if (bp->ctx_blk[i])
  2182. memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
  2183. else
  2184. return -ENOMEM;
  2185. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
  2186. (bp->ctx_blk_mapping[i] & 0xffffffff) |
  2187. BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
  2188. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
  2189. (u64) bp->ctx_blk_mapping[i] >> 32);
  2190. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
  2191. BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
  2192. for (j = 0; j < 10; j++) {
  2193. val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
  2194. if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
  2195. break;
  2196. udelay(5);
  2197. }
  2198. if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
  2199. ret = -EBUSY;
  2200. break;
  2201. }
  2202. }
  2203. return ret;
  2204. }
  2205. static void
  2206. bnx2_init_context(struct bnx2 *bp)
  2207. {
  2208. u32 vcid;
  2209. vcid = 96;
  2210. while (vcid) {
  2211. u32 vcid_addr, pcid_addr, offset;
  2212. int i;
  2213. vcid--;
  2214. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  2215. u32 new_vcid;
  2216. vcid_addr = GET_PCID_ADDR(vcid);
  2217. if (vcid & 0x8) {
  2218. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  2219. }
  2220. else {
  2221. new_vcid = vcid;
  2222. }
  2223. pcid_addr = GET_PCID_ADDR(new_vcid);
  2224. }
  2225. else {
  2226. vcid_addr = GET_CID_ADDR(vcid);
  2227. pcid_addr = vcid_addr;
  2228. }
  2229. for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
  2230. vcid_addr += (i << PHY_CTX_SHIFT);
  2231. pcid_addr += (i << PHY_CTX_SHIFT);
  2232. BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  2233. BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  2234. /* Zero out the context. */
  2235. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
  2236. bnx2_ctx_wr(bp, vcid_addr, offset, 0);
  2237. }
  2238. }
  2239. }
  2240. static int
  2241. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  2242. {
  2243. u16 *good_mbuf;
  2244. u32 good_mbuf_cnt;
  2245. u32 val;
  2246. good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
  2247. if (good_mbuf == NULL)
  2248. return -ENOMEM;
  2249. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2250. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  2251. good_mbuf_cnt = 0;
  2252. /* Allocate a bunch of mbufs and save the good ones in an array. */
  2253. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2254. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  2255. bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
  2256. BNX2_RBUF_COMMAND_ALLOC_REQ);
  2257. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
  2258. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  2259. /* The addresses with Bit 9 set are bad memory blocks. */
  2260. if (!(val & (1 << 9))) {
  2261. good_mbuf[good_mbuf_cnt] = (u16) val;
  2262. good_mbuf_cnt++;
  2263. }
  2264. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2265. }
  2266. /* Free the good ones back to the mbuf pool thus discarding
  2267. * all the bad ones. */
  2268. while (good_mbuf_cnt) {
  2269. good_mbuf_cnt--;
  2270. val = good_mbuf[good_mbuf_cnt];
  2271. val = (val << 9) | val | 1;
  2272. bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
  2273. }
  2274. kfree(good_mbuf);
  2275. return 0;
  2276. }
  2277. static void
  2278. bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
  2279. {
  2280. u32 val;
  2281. val = (mac_addr[0] << 8) | mac_addr[1];
  2282. BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
  2283. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  2284. (mac_addr[4] << 8) | mac_addr[5];
  2285. BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
  2286. }
  2287. static inline int
  2288. bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2289. {
  2290. dma_addr_t mapping;
  2291. struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2292. struct bnx2_rx_bd *rxbd =
  2293. &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
  2294. struct page *page = alloc_page(gfp);
  2295. if (!page)
  2296. return -ENOMEM;
  2297. mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
  2298. PCI_DMA_FROMDEVICE);
  2299. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2300. __free_page(page);
  2301. return -EIO;
  2302. }
  2303. rx_pg->page = page;
  2304. dma_unmap_addr_set(rx_pg, mapping, mapping);
  2305. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2306. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2307. return 0;
  2308. }
  2309. static void
  2310. bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2311. {
  2312. struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2313. struct page *page = rx_pg->page;
  2314. if (!page)
  2315. return;
  2316. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
  2317. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2318. __free_page(page);
  2319. rx_pg->page = NULL;
  2320. }
  2321. static inline int
  2322. bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2323. {
  2324. u8 *data;
  2325. struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
  2326. dma_addr_t mapping;
  2327. struct bnx2_rx_bd *rxbd =
  2328. &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
  2329. data = kmalloc(bp->rx_buf_size, gfp);
  2330. if (!data)
  2331. return -ENOMEM;
  2332. mapping = dma_map_single(&bp->pdev->dev,
  2333. get_l2_fhdr(data),
  2334. bp->rx_buf_use_size,
  2335. PCI_DMA_FROMDEVICE);
  2336. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2337. kfree(data);
  2338. return -EIO;
  2339. }
  2340. rx_buf->data = data;
  2341. dma_unmap_addr_set(rx_buf, mapping, mapping);
  2342. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2343. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2344. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2345. return 0;
  2346. }
  2347. static int
  2348. bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
  2349. {
  2350. struct status_block *sblk = bnapi->status_blk.msi;
  2351. u32 new_link_state, old_link_state;
  2352. int is_set = 1;
  2353. new_link_state = sblk->status_attn_bits & event;
  2354. old_link_state = sblk->status_attn_bits_ack & event;
  2355. if (new_link_state != old_link_state) {
  2356. if (new_link_state)
  2357. BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
  2358. else
  2359. BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
  2360. } else
  2361. is_set = 0;
  2362. return is_set;
  2363. }
  2364. static void
  2365. bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2366. {
  2367. spin_lock(&bp->phy_lock);
  2368. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
  2369. bnx2_set_link(bp);
  2370. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
  2371. bnx2_set_remote_link(bp);
  2372. spin_unlock(&bp->phy_lock);
  2373. }
  2374. static inline u16
  2375. bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
  2376. {
  2377. u16 cons;
  2378. /* Tell compiler that status block fields can change. */
  2379. barrier();
  2380. cons = *bnapi->hw_tx_cons_ptr;
  2381. barrier();
  2382. if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
  2383. cons++;
  2384. return cons;
  2385. }
  2386. static int
  2387. bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2388. {
  2389. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2390. u16 hw_cons, sw_cons, sw_ring_cons;
  2391. int tx_pkt = 0, index;
  2392. unsigned int tx_bytes = 0;
  2393. struct netdev_queue *txq;
  2394. index = (bnapi - bp->bnx2_napi);
  2395. txq = netdev_get_tx_queue(bp->dev, index);
  2396. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2397. sw_cons = txr->tx_cons;
  2398. while (sw_cons != hw_cons) {
  2399. struct bnx2_sw_tx_bd *tx_buf;
  2400. struct sk_buff *skb;
  2401. int i, last;
  2402. sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
  2403. tx_buf = &txr->tx_buf_ring[sw_ring_cons];
  2404. skb = tx_buf->skb;
  2405. /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
  2406. prefetch(&skb->end);
  2407. /* partial BD completions possible with TSO packets */
  2408. if (tx_buf->is_gso) {
  2409. u16 last_idx, last_ring_idx;
  2410. last_idx = sw_cons + tx_buf->nr_frags + 1;
  2411. last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
  2412. if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
  2413. last_idx++;
  2414. }
  2415. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  2416. break;
  2417. }
  2418. }
  2419. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  2420. skb_headlen(skb), PCI_DMA_TODEVICE);
  2421. tx_buf->skb = NULL;
  2422. last = tx_buf->nr_frags;
  2423. for (i = 0; i < last; i++) {
  2424. struct bnx2_sw_tx_bd *tx_buf;
  2425. sw_cons = BNX2_NEXT_TX_BD(sw_cons);
  2426. tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
  2427. dma_unmap_page(&bp->pdev->dev,
  2428. dma_unmap_addr(tx_buf, mapping),
  2429. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  2430. PCI_DMA_TODEVICE);
  2431. }
  2432. sw_cons = BNX2_NEXT_TX_BD(sw_cons);
  2433. tx_bytes += skb->len;
  2434. dev_kfree_skb_any(skb);
  2435. tx_pkt++;
  2436. if (tx_pkt == budget)
  2437. break;
  2438. if (hw_cons == sw_cons)
  2439. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2440. }
  2441. netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
  2442. txr->hw_tx_cons = hw_cons;
  2443. txr->tx_cons = sw_cons;
  2444. /* Need to make the tx_cons update visible to bnx2_start_xmit()
  2445. * before checking for netif_tx_queue_stopped(). Without the
  2446. * memory barrier, there is a small possibility that bnx2_start_xmit()
  2447. * will miss it and cause the queue to be stopped forever.
  2448. */
  2449. smp_mb();
  2450. if (unlikely(netif_tx_queue_stopped(txq)) &&
  2451. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  2452. __netif_tx_lock(txq, smp_processor_id());
  2453. if ((netif_tx_queue_stopped(txq)) &&
  2454. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
  2455. netif_tx_wake_queue(txq);
  2456. __netif_tx_unlock(txq);
  2457. }
  2458. return tx_pkt;
  2459. }
  2460. static void
  2461. bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2462. struct sk_buff *skb, int count)
  2463. {
  2464. struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
  2465. struct bnx2_rx_bd *cons_bd, *prod_bd;
  2466. int i;
  2467. u16 hw_prod, prod;
  2468. u16 cons = rxr->rx_pg_cons;
  2469. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2470. /* The caller was unable to allocate a new page to replace the
  2471. * last one in the frags array, so we need to recycle that page
  2472. * and then free the skb.
  2473. */
  2474. if (skb) {
  2475. struct page *page;
  2476. struct skb_shared_info *shinfo;
  2477. shinfo = skb_shinfo(skb);
  2478. shinfo->nr_frags--;
  2479. page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
  2480. __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
  2481. cons_rx_pg->page = page;
  2482. dev_kfree_skb(skb);
  2483. }
  2484. hw_prod = rxr->rx_pg_prod;
  2485. for (i = 0; i < count; i++) {
  2486. prod = BNX2_RX_PG_RING_IDX(hw_prod);
  2487. prod_rx_pg = &rxr->rx_pg_ring[prod];
  2488. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2489. cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
  2490. [BNX2_RX_IDX(cons)];
  2491. prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
  2492. [BNX2_RX_IDX(prod)];
  2493. if (prod != cons) {
  2494. prod_rx_pg->page = cons_rx_pg->page;
  2495. cons_rx_pg->page = NULL;
  2496. dma_unmap_addr_set(prod_rx_pg, mapping,
  2497. dma_unmap_addr(cons_rx_pg, mapping));
  2498. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2499. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2500. }
  2501. cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
  2502. hw_prod = BNX2_NEXT_RX_BD(hw_prod);
  2503. }
  2504. rxr->rx_pg_prod = hw_prod;
  2505. rxr->rx_pg_cons = cons;
  2506. }
  2507. static inline void
  2508. bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2509. u8 *data, u16 cons, u16 prod)
  2510. {
  2511. struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
  2512. struct bnx2_rx_bd *cons_bd, *prod_bd;
  2513. cons_rx_buf = &rxr->rx_buf_ring[cons];
  2514. prod_rx_buf = &rxr->rx_buf_ring[prod];
  2515. dma_sync_single_for_device(&bp->pdev->dev,
  2516. dma_unmap_addr(cons_rx_buf, mapping),
  2517. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  2518. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2519. prod_rx_buf->data = data;
  2520. if (cons == prod)
  2521. return;
  2522. dma_unmap_addr_set(prod_rx_buf, mapping,
  2523. dma_unmap_addr(cons_rx_buf, mapping));
  2524. cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
  2525. prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
  2526. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2527. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2528. }
  2529. static struct sk_buff *
  2530. bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
  2531. unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
  2532. u32 ring_idx)
  2533. {
  2534. int err;
  2535. u16 prod = ring_idx & 0xffff;
  2536. struct sk_buff *skb;
  2537. err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
  2538. if (unlikely(err)) {
  2539. bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
  2540. error:
  2541. if (hdr_len) {
  2542. unsigned int raw_len = len + 4;
  2543. int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
  2544. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2545. }
  2546. return NULL;
  2547. }
  2548. dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
  2549. PCI_DMA_FROMDEVICE);
  2550. skb = build_skb(data, 0);
  2551. if (!skb) {
  2552. kfree(data);
  2553. goto error;
  2554. }
  2555. skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
  2556. if (hdr_len == 0) {
  2557. skb_put(skb, len);
  2558. return skb;
  2559. } else {
  2560. unsigned int i, frag_len, frag_size, pages;
  2561. struct bnx2_sw_pg *rx_pg;
  2562. u16 pg_cons = rxr->rx_pg_cons;
  2563. u16 pg_prod = rxr->rx_pg_prod;
  2564. frag_size = len + 4 - hdr_len;
  2565. pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
  2566. skb_put(skb, hdr_len);
  2567. for (i = 0; i < pages; i++) {
  2568. dma_addr_t mapping_old;
  2569. frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
  2570. if (unlikely(frag_len <= 4)) {
  2571. unsigned int tail = 4 - frag_len;
  2572. rxr->rx_pg_cons = pg_cons;
  2573. rxr->rx_pg_prod = pg_prod;
  2574. bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
  2575. pages - i);
  2576. skb->len -= tail;
  2577. if (i == 0) {
  2578. skb->tail -= tail;
  2579. } else {
  2580. skb_frag_t *frag =
  2581. &skb_shinfo(skb)->frags[i - 1];
  2582. skb_frag_size_sub(frag, tail);
  2583. skb->data_len -= tail;
  2584. }
  2585. return skb;
  2586. }
  2587. rx_pg = &rxr->rx_pg_ring[pg_cons];
  2588. /* Don't unmap yet. If we're unable to allocate a new
  2589. * page, we need to recycle the page and the DMA addr.
  2590. */
  2591. mapping_old = dma_unmap_addr(rx_pg, mapping);
  2592. if (i == pages - 1)
  2593. frag_len -= 4;
  2594. skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
  2595. rx_pg->page = NULL;
  2596. err = bnx2_alloc_rx_page(bp, rxr,
  2597. BNX2_RX_PG_RING_IDX(pg_prod),
  2598. GFP_ATOMIC);
  2599. if (unlikely(err)) {
  2600. rxr->rx_pg_cons = pg_cons;
  2601. rxr->rx_pg_prod = pg_prod;
  2602. bnx2_reuse_rx_skb_pages(bp, rxr, skb,
  2603. pages - i);
  2604. return NULL;
  2605. }
  2606. dma_unmap_page(&bp->pdev->dev, mapping_old,
  2607. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2608. frag_size -= frag_len;
  2609. skb->data_len += frag_len;
  2610. skb->truesize += PAGE_SIZE;
  2611. skb->len += frag_len;
  2612. pg_prod = BNX2_NEXT_RX_BD(pg_prod);
  2613. pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
  2614. }
  2615. rxr->rx_pg_prod = pg_prod;
  2616. rxr->rx_pg_cons = pg_cons;
  2617. }
  2618. return skb;
  2619. }
  2620. static inline u16
  2621. bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
  2622. {
  2623. u16 cons;
  2624. /* Tell compiler that status block fields can change. */
  2625. barrier();
  2626. cons = *bnapi->hw_rx_cons_ptr;
  2627. barrier();
  2628. if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
  2629. cons++;
  2630. return cons;
  2631. }
  2632. static int
  2633. bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2634. {
  2635. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2636. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  2637. struct l2_fhdr *rx_hdr;
  2638. int rx_pkt = 0, pg_ring_used = 0;
  2639. if (budget <= 0)
  2640. return rx_pkt;
  2641. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2642. sw_cons = rxr->rx_cons;
  2643. sw_prod = rxr->rx_prod;
  2644. /* Memory barrier necessary as speculative reads of the rx
  2645. * buffer can be ahead of the index in the status block
  2646. */
  2647. rmb();
  2648. while (sw_cons != hw_cons) {
  2649. unsigned int len, hdr_len;
  2650. u32 status;
  2651. struct bnx2_sw_bd *rx_buf, *next_rx_buf;
  2652. struct sk_buff *skb;
  2653. dma_addr_t dma_addr;
  2654. u8 *data;
  2655. u16 next_ring_idx;
  2656. sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
  2657. sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
  2658. rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
  2659. data = rx_buf->data;
  2660. rx_buf->data = NULL;
  2661. rx_hdr = get_l2_fhdr(data);
  2662. prefetch(rx_hdr);
  2663. dma_addr = dma_unmap_addr(rx_buf, mapping);
  2664. dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
  2665. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
  2666. PCI_DMA_FROMDEVICE);
  2667. next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
  2668. next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
  2669. prefetch(get_l2_fhdr(next_rx_buf->data));
  2670. len = rx_hdr->l2_fhdr_pkt_len;
  2671. status = rx_hdr->l2_fhdr_status;
  2672. hdr_len = 0;
  2673. if (status & L2_FHDR_STATUS_SPLIT) {
  2674. hdr_len = rx_hdr->l2_fhdr_ip_xsum;
  2675. pg_ring_used = 1;
  2676. } else if (len > bp->rx_jumbo_thresh) {
  2677. hdr_len = bp->rx_jumbo_thresh;
  2678. pg_ring_used = 1;
  2679. }
  2680. if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
  2681. L2_FHDR_ERRORS_PHY_DECODE |
  2682. L2_FHDR_ERRORS_ALIGNMENT |
  2683. L2_FHDR_ERRORS_TOO_SHORT |
  2684. L2_FHDR_ERRORS_GIANT_FRAME))) {
  2685. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2686. sw_ring_prod);
  2687. if (pg_ring_used) {
  2688. int pages;
  2689. pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
  2690. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2691. }
  2692. goto next_rx;
  2693. }
  2694. len -= 4;
  2695. if (len <= bp->rx_copy_thresh) {
  2696. skb = netdev_alloc_skb(bp->dev, len + 6);
  2697. if (skb == NULL) {
  2698. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2699. sw_ring_prod);
  2700. goto next_rx;
  2701. }
  2702. /* aligned copy */
  2703. memcpy(skb->data,
  2704. (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
  2705. len + 6);
  2706. skb_reserve(skb, 6);
  2707. skb_put(skb, len);
  2708. bnx2_reuse_rx_data(bp, rxr, data,
  2709. sw_ring_cons, sw_ring_prod);
  2710. } else {
  2711. skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
  2712. (sw_ring_cons << 16) | sw_ring_prod);
  2713. if (!skb)
  2714. goto next_rx;
  2715. }
  2716. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
  2717. !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
  2718. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
  2719. skb->protocol = eth_type_trans(skb, bp->dev);
  2720. if (len > (bp->dev->mtu + ETH_HLEN) &&
  2721. skb->protocol != htons(0x8100) &&
  2722. skb->protocol != htons(ETH_P_8021AD)) {
  2723. dev_kfree_skb(skb);
  2724. goto next_rx;
  2725. }
  2726. skb_checksum_none_assert(skb);
  2727. if ((bp->dev->features & NETIF_F_RXCSUM) &&
  2728. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  2729. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  2730. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  2731. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  2732. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2733. }
  2734. if ((bp->dev->features & NETIF_F_RXHASH) &&
  2735. ((status & L2_FHDR_STATUS_USE_RXHASH) ==
  2736. L2_FHDR_STATUS_USE_RXHASH))
  2737. skb_set_hash(skb, rx_hdr->l2_fhdr_hash,
  2738. PKT_HASH_TYPE_L3);
  2739. skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
  2740. napi_gro_receive(&bnapi->napi, skb);
  2741. rx_pkt++;
  2742. next_rx:
  2743. sw_cons = BNX2_NEXT_RX_BD(sw_cons);
  2744. sw_prod = BNX2_NEXT_RX_BD(sw_prod);
  2745. if ((rx_pkt == budget))
  2746. break;
  2747. /* Refresh hw_cons to see if there is new work */
  2748. if (sw_cons == hw_cons) {
  2749. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2750. rmb();
  2751. }
  2752. }
  2753. rxr->rx_cons = sw_cons;
  2754. rxr->rx_prod = sw_prod;
  2755. if (pg_ring_used)
  2756. BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  2757. BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
  2758. BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  2759. mmiowb();
  2760. return rx_pkt;
  2761. }
  2762. /* MSI ISR - The only difference between this and the INTx ISR
  2763. * is that the MSI interrupt is always serviced.
  2764. */
  2765. static irqreturn_t
  2766. bnx2_msi(int irq, void *dev_instance)
  2767. {
  2768. struct bnx2_napi *bnapi = dev_instance;
  2769. struct bnx2 *bp = bnapi->bp;
  2770. prefetch(bnapi->status_blk.msi);
  2771. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2772. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2773. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2774. /* Return here if interrupt is disabled. */
  2775. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2776. return IRQ_HANDLED;
  2777. napi_schedule(&bnapi->napi);
  2778. return IRQ_HANDLED;
  2779. }
  2780. static irqreturn_t
  2781. bnx2_msi_1shot(int irq, void *dev_instance)
  2782. {
  2783. struct bnx2_napi *bnapi = dev_instance;
  2784. struct bnx2 *bp = bnapi->bp;
  2785. prefetch(bnapi->status_blk.msi);
  2786. /* Return here if interrupt is disabled. */
  2787. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2788. return IRQ_HANDLED;
  2789. napi_schedule(&bnapi->napi);
  2790. return IRQ_HANDLED;
  2791. }
  2792. static irqreturn_t
  2793. bnx2_interrupt(int irq, void *dev_instance)
  2794. {
  2795. struct bnx2_napi *bnapi = dev_instance;
  2796. struct bnx2 *bp = bnapi->bp;
  2797. struct status_block *sblk = bnapi->status_blk.msi;
  2798. /* When using INTx, it is possible for the interrupt to arrive
  2799. * at the CPU before the status block posted prior to the
  2800. * interrupt. Reading a register will flush the status block.
  2801. * When using MSI, the MSI message will always complete after
  2802. * the status block write.
  2803. */
  2804. if ((sblk->status_idx == bnapi->last_status_idx) &&
  2805. (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  2806. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  2807. return IRQ_NONE;
  2808. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2809. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2810. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2811. /* Read back to deassert IRQ immediately to avoid too many
  2812. * spurious interrupts.
  2813. */
  2814. BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  2815. /* Return here if interrupt is shared and is disabled. */
  2816. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2817. return IRQ_HANDLED;
  2818. if (napi_schedule_prep(&bnapi->napi)) {
  2819. bnapi->last_status_idx = sblk->status_idx;
  2820. __napi_schedule(&bnapi->napi);
  2821. }
  2822. return IRQ_HANDLED;
  2823. }
  2824. static inline int
  2825. bnx2_has_fast_work(struct bnx2_napi *bnapi)
  2826. {
  2827. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2828. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2829. if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
  2830. (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
  2831. return 1;
  2832. return 0;
  2833. }
  2834. #define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
  2835. STATUS_ATTN_BITS_TIMER_ABORT)
  2836. static inline int
  2837. bnx2_has_work(struct bnx2_napi *bnapi)
  2838. {
  2839. struct status_block *sblk = bnapi->status_blk.msi;
  2840. if (bnx2_has_fast_work(bnapi))
  2841. return 1;
  2842. #ifdef BCM_CNIC
  2843. if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
  2844. return 1;
  2845. #endif
  2846. if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
  2847. (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
  2848. return 1;
  2849. return 0;
  2850. }
  2851. static void
  2852. bnx2_chk_missed_msi(struct bnx2 *bp)
  2853. {
  2854. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  2855. u32 msi_ctrl;
  2856. if (bnx2_has_work(bnapi)) {
  2857. msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
  2858. if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
  2859. return;
  2860. if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
  2861. BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
  2862. ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
  2863. BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
  2864. bnx2_msi(bp->irq_tbl[0].vector, bnapi);
  2865. }
  2866. }
  2867. bp->idle_chk_status_idx = bnapi->last_status_idx;
  2868. }
  2869. #ifdef BCM_CNIC
  2870. static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2871. {
  2872. struct cnic_ops *c_ops;
  2873. if (!bnapi->cnic_present)
  2874. return;
  2875. rcu_read_lock();
  2876. c_ops = rcu_dereference(bp->cnic_ops);
  2877. if (c_ops)
  2878. bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
  2879. bnapi->status_blk.msi);
  2880. rcu_read_unlock();
  2881. }
  2882. #endif
  2883. static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2884. {
  2885. struct status_block *sblk = bnapi->status_blk.msi;
  2886. u32 status_attn_bits = sblk->status_attn_bits;
  2887. u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
  2888. if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
  2889. (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
  2890. bnx2_phy_int(bp, bnapi);
  2891. /* This is needed to take care of transient status
  2892. * during link changes.
  2893. */
  2894. BNX2_WR(bp, BNX2_HC_COMMAND,
  2895. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  2896. BNX2_RD(bp, BNX2_HC_COMMAND);
  2897. }
  2898. }
  2899. static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
  2900. int work_done, int budget)
  2901. {
  2902. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2903. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2904. if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
  2905. bnx2_tx_int(bp, bnapi, 0);
  2906. if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
  2907. work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
  2908. return work_done;
  2909. }
  2910. static int bnx2_poll_msix(struct napi_struct *napi, int budget)
  2911. {
  2912. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2913. struct bnx2 *bp = bnapi->bp;
  2914. int work_done = 0;
  2915. struct status_block_msix *sblk = bnapi->status_blk.msix;
  2916. while (1) {
  2917. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2918. if (unlikely(work_done >= budget))
  2919. break;
  2920. bnapi->last_status_idx = sblk->status_idx;
  2921. /* status idx must be read before checking for more work. */
  2922. rmb();
  2923. if (likely(!bnx2_has_fast_work(bnapi))) {
  2924. napi_complete(napi);
  2925. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  2926. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2927. bnapi->last_status_idx);
  2928. break;
  2929. }
  2930. }
  2931. return work_done;
  2932. }
  2933. static int bnx2_poll(struct napi_struct *napi, int budget)
  2934. {
  2935. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2936. struct bnx2 *bp = bnapi->bp;
  2937. int work_done = 0;
  2938. struct status_block *sblk = bnapi->status_blk.msi;
  2939. while (1) {
  2940. bnx2_poll_link(bp, bnapi);
  2941. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2942. #ifdef BCM_CNIC
  2943. bnx2_poll_cnic(bp, bnapi);
  2944. #endif
  2945. /* bnapi->last_status_idx is used below to tell the hw how
  2946. * much work has been processed, so we must read it before
  2947. * checking for more work.
  2948. */
  2949. bnapi->last_status_idx = sblk->status_idx;
  2950. if (unlikely(work_done >= budget))
  2951. break;
  2952. rmb();
  2953. if (likely(!bnx2_has_work(bnapi))) {
  2954. napi_complete(napi);
  2955. if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
  2956. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2957. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2958. bnapi->last_status_idx);
  2959. break;
  2960. }
  2961. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2962. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2963. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  2964. bnapi->last_status_idx);
  2965. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2966. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2967. bnapi->last_status_idx);
  2968. break;
  2969. }
  2970. }
  2971. return work_done;
  2972. }
  2973. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  2974. * from set_multicast.
  2975. */
  2976. static void
  2977. bnx2_set_rx_mode(struct net_device *dev)
  2978. {
  2979. struct bnx2 *bp = netdev_priv(dev);
  2980. u32 rx_mode, sort_mode;
  2981. struct netdev_hw_addr *ha;
  2982. int i;
  2983. if (!netif_running(dev))
  2984. return;
  2985. spin_lock_bh(&bp->phy_lock);
  2986. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  2987. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  2988. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  2989. if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
  2990. (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  2991. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2992. if (dev->flags & IFF_PROMISC) {
  2993. /* Promiscuous mode. */
  2994. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2995. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2996. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2997. }
  2998. else if (dev->flags & IFF_ALLMULTI) {
  2999. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3000. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3001. 0xffffffff);
  3002. }
  3003. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  3004. }
  3005. else {
  3006. /* Accept one or more multicast(s). */
  3007. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  3008. u32 regidx;
  3009. u32 bit;
  3010. u32 crc;
  3011. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  3012. netdev_for_each_mc_addr(ha, dev) {
  3013. crc = ether_crc_le(ETH_ALEN, ha->addr);
  3014. bit = crc & 0xff;
  3015. regidx = (bit & 0xe0) >> 5;
  3016. bit &= 0x1f;
  3017. mc_filter[regidx] |= (1 << bit);
  3018. }
  3019. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3020. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3021. mc_filter[i]);
  3022. }
  3023. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  3024. }
  3025. if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
  3026. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  3027. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  3028. BNX2_RPM_SORT_USER0_PROM_VLAN;
  3029. } else if (!(dev->flags & IFF_PROMISC)) {
  3030. /* Add all entries into to the match filter list */
  3031. i = 0;
  3032. netdev_for_each_uc_addr(ha, dev) {
  3033. bnx2_set_mac_addr(bp, ha->addr,
  3034. i + BNX2_START_UNICAST_ADDRESS_INDEX);
  3035. sort_mode |= (1 <<
  3036. (i + BNX2_START_UNICAST_ADDRESS_INDEX));
  3037. i++;
  3038. }
  3039. }
  3040. if (rx_mode != bp->rx_mode) {
  3041. bp->rx_mode = rx_mode;
  3042. BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  3043. }
  3044. BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3045. BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  3046. BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  3047. spin_unlock_bh(&bp->phy_lock);
  3048. }
  3049. static int
  3050. check_fw_section(const struct firmware *fw,
  3051. const struct bnx2_fw_file_section *section,
  3052. u32 alignment, bool non_empty)
  3053. {
  3054. u32 offset = be32_to_cpu(section->offset);
  3055. u32 len = be32_to_cpu(section->len);
  3056. if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
  3057. return -EINVAL;
  3058. if ((non_empty && len == 0) || len > fw->size - offset ||
  3059. len & (alignment - 1))
  3060. return -EINVAL;
  3061. return 0;
  3062. }
  3063. static int
  3064. check_mips_fw_entry(const struct firmware *fw,
  3065. const struct bnx2_mips_fw_file_entry *entry)
  3066. {
  3067. if (check_fw_section(fw, &entry->text, 4, true) ||
  3068. check_fw_section(fw, &entry->data, 4, false) ||
  3069. check_fw_section(fw, &entry->rodata, 4, false))
  3070. return -EINVAL;
  3071. return 0;
  3072. }
  3073. static void bnx2_release_firmware(struct bnx2 *bp)
  3074. {
  3075. if (bp->rv2p_firmware) {
  3076. release_firmware(bp->mips_firmware);
  3077. release_firmware(bp->rv2p_firmware);
  3078. bp->rv2p_firmware = NULL;
  3079. }
  3080. }
  3081. static int bnx2_request_uncached_firmware(struct bnx2 *bp)
  3082. {
  3083. const char *mips_fw_file, *rv2p_fw_file;
  3084. const struct bnx2_mips_fw_file *mips_fw;
  3085. const struct bnx2_rv2p_fw_file *rv2p_fw;
  3086. int rc;
  3087. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3088. mips_fw_file = FW_MIPS_FILE_09;
  3089. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
  3090. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
  3091. rv2p_fw_file = FW_RV2P_FILE_09_Ax;
  3092. else
  3093. rv2p_fw_file = FW_RV2P_FILE_09;
  3094. } else {
  3095. mips_fw_file = FW_MIPS_FILE_06;
  3096. rv2p_fw_file = FW_RV2P_FILE_06;
  3097. }
  3098. rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
  3099. if (rc) {
  3100. pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
  3101. goto out;
  3102. }
  3103. rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
  3104. if (rc) {
  3105. pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
  3106. goto err_release_mips_firmware;
  3107. }
  3108. mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3109. rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3110. if (bp->mips_firmware->size < sizeof(*mips_fw) ||
  3111. check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
  3112. check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
  3113. check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
  3114. check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
  3115. check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
  3116. pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
  3117. rc = -EINVAL;
  3118. goto err_release_firmware;
  3119. }
  3120. if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
  3121. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
  3122. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
  3123. pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
  3124. rc = -EINVAL;
  3125. goto err_release_firmware;
  3126. }
  3127. out:
  3128. return rc;
  3129. err_release_firmware:
  3130. release_firmware(bp->rv2p_firmware);
  3131. bp->rv2p_firmware = NULL;
  3132. err_release_mips_firmware:
  3133. release_firmware(bp->mips_firmware);
  3134. goto out;
  3135. }
  3136. static int bnx2_request_firmware(struct bnx2 *bp)
  3137. {
  3138. return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
  3139. }
  3140. static u32
  3141. rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
  3142. {
  3143. switch (idx) {
  3144. case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
  3145. rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
  3146. rv2p_code |= RV2P_BD_PAGE_SIZE;
  3147. break;
  3148. }
  3149. return rv2p_code;
  3150. }
  3151. static int
  3152. load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
  3153. const struct bnx2_rv2p_fw_file_entry *fw_entry)
  3154. {
  3155. u32 rv2p_code_len, file_offset;
  3156. __be32 *rv2p_code;
  3157. int i;
  3158. u32 val, cmd, addr;
  3159. rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
  3160. file_offset = be32_to_cpu(fw_entry->rv2p.offset);
  3161. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3162. if (rv2p_proc == RV2P_PROC1) {
  3163. cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  3164. addr = BNX2_RV2P_PROC1_ADDR_CMD;
  3165. } else {
  3166. cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  3167. addr = BNX2_RV2P_PROC2_ADDR_CMD;
  3168. }
  3169. for (i = 0; i < rv2p_code_len; i += 8) {
  3170. BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
  3171. rv2p_code++;
  3172. BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
  3173. rv2p_code++;
  3174. val = (i / 8) | cmd;
  3175. BNX2_WR(bp, addr, val);
  3176. }
  3177. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3178. for (i = 0; i < 8; i++) {
  3179. u32 loc, code;
  3180. loc = be32_to_cpu(fw_entry->fixup[i]);
  3181. if (loc && ((loc * 4) < rv2p_code_len)) {
  3182. code = be32_to_cpu(*(rv2p_code + loc - 1));
  3183. BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
  3184. code = be32_to_cpu(*(rv2p_code + loc));
  3185. code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
  3186. BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
  3187. val = (loc / 2) | cmd;
  3188. BNX2_WR(bp, addr, val);
  3189. }
  3190. }
  3191. /* Reset the processor, un-stall is done later. */
  3192. if (rv2p_proc == RV2P_PROC1) {
  3193. BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  3194. }
  3195. else {
  3196. BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  3197. }
  3198. return 0;
  3199. }
  3200. static int
  3201. load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
  3202. const struct bnx2_mips_fw_file_entry *fw_entry)
  3203. {
  3204. u32 addr, len, file_offset;
  3205. __be32 *data;
  3206. u32 offset;
  3207. u32 val;
  3208. /* Halt the CPU. */
  3209. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3210. val |= cpu_reg->mode_value_halt;
  3211. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3212. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3213. /* Load the Text area. */
  3214. addr = be32_to_cpu(fw_entry->text.addr);
  3215. len = be32_to_cpu(fw_entry->text.len);
  3216. file_offset = be32_to_cpu(fw_entry->text.offset);
  3217. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3218. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3219. if (len) {
  3220. int j;
  3221. for (j = 0; j < (len / 4); j++, offset += 4)
  3222. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3223. }
  3224. /* Load the Data area. */
  3225. addr = be32_to_cpu(fw_entry->data.addr);
  3226. len = be32_to_cpu(fw_entry->data.len);
  3227. file_offset = be32_to_cpu(fw_entry->data.offset);
  3228. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3229. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3230. if (len) {
  3231. int j;
  3232. for (j = 0; j < (len / 4); j++, offset += 4)
  3233. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3234. }
  3235. /* Load the Read-Only area. */
  3236. addr = be32_to_cpu(fw_entry->rodata.addr);
  3237. len = be32_to_cpu(fw_entry->rodata.len);
  3238. file_offset = be32_to_cpu(fw_entry->rodata.offset);
  3239. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3240. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3241. if (len) {
  3242. int j;
  3243. for (j = 0; j < (len / 4); j++, offset += 4)
  3244. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3245. }
  3246. /* Clear the pre-fetch instruction. */
  3247. bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
  3248. val = be32_to_cpu(fw_entry->start_addr);
  3249. bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
  3250. /* Start the CPU. */
  3251. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3252. val &= ~cpu_reg->mode_value_halt;
  3253. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3254. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3255. return 0;
  3256. }
  3257. static int
  3258. bnx2_init_cpus(struct bnx2 *bp)
  3259. {
  3260. const struct bnx2_mips_fw_file *mips_fw =
  3261. (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3262. const struct bnx2_rv2p_fw_file *rv2p_fw =
  3263. (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3264. int rc;
  3265. /* Initialize the RV2P processor. */
  3266. load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
  3267. load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
  3268. /* Initialize the RX Processor. */
  3269. rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
  3270. if (rc)
  3271. goto init_cpu_err;
  3272. /* Initialize the TX Processor. */
  3273. rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
  3274. if (rc)
  3275. goto init_cpu_err;
  3276. /* Initialize the TX Patch-up Processor. */
  3277. rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
  3278. if (rc)
  3279. goto init_cpu_err;
  3280. /* Initialize the Completion Processor. */
  3281. rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
  3282. if (rc)
  3283. goto init_cpu_err;
  3284. /* Initialize the Command Processor. */
  3285. rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
  3286. init_cpu_err:
  3287. return rc;
  3288. }
  3289. static void
  3290. bnx2_setup_wol(struct bnx2 *bp)
  3291. {
  3292. int i;
  3293. u32 val, wol_msg;
  3294. if (bp->wol) {
  3295. u32 advertising;
  3296. u8 autoneg;
  3297. autoneg = bp->autoneg;
  3298. advertising = bp->advertising;
  3299. if (bp->phy_port == PORT_TP) {
  3300. bp->autoneg = AUTONEG_SPEED;
  3301. bp->advertising = ADVERTISED_10baseT_Half |
  3302. ADVERTISED_10baseT_Full |
  3303. ADVERTISED_100baseT_Half |
  3304. ADVERTISED_100baseT_Full |
  3305. ADVERTISED_Autoneg;
  3306. }
  3307. spin_lock_bh(&bp->phy_lock);
  3308. bnx2_setup_phy(bp, bp->phy_port);
  3309. spin_unlock_bh(&bp->phy_lock);
  3310. bp->autoneg = autoneg;
  3311. bp->advertising = advertising;
  3312. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3313. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  3314. /* Enable port mode. */
  3315. val &= ~BNX2_EMAC_MODE_PORT;
  3316. val |= BNX2_EMAC_MODE_MPKT_RCVD |
  3317. BNX2_EMAC_MODE_ACPI_RCVD |
  3318. BNX2_EMAC_MODE_MPKT;
  3319. if (bp->phy_port == PORT_TP) {
  3320. val |= BNX2_EMAC_MODE_PORT_MII;
  3321. } else {
  3322. val |= BNX2_EMAC_MODE_PORT_GMII;
  3323. if (bp->line_speed == SPEED_2500)
  3324. val |= BNX2_EMAC_MODE_25G_MODE;
  3325. }
  3326. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  3327. /* receive all multicast */
  3328. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3329. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3330. 0xffffffff);
  3331. }
  3332. BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
  3333. val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
  3334. BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3335. BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
  3336. BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
  3337. /* Need to enable EMAC and RPM for WOL. */
  3338. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3339. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  3340. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  3341. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  3342. val = BNX2_RD(bp, BNX2_RPM_CONFIG);
  3343. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3344. BNX2_WR(bp, BNX2_RPM_CONFIG, val);
  3345. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3346. } else {
  3347. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3348. }
  3349. if (!(bp->flags & BNX2_FLAG_NO_WOL)) {
  3350. u32 val;
  3351. wol_msg |= BNX2_DRV_MSG_DATA_WAIT3;
  3352. if (bp->fw_last_msg || BNX2_CHIP(bp) != BNX2_CHIP_5709) {
  3353. bnx2_fw_sync(bp, wol_msg, 1, 0);
  3354. return;
  3355. }
  3356. /* Tell firmware not to power down the PHY yet, otherwise
  3357. * the chip will take a long time to respond to MMIO reads.
  3358. */
  3359. val = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  3360. bnx2_shmem_wr(bp, BNX2_PORT_FEATURE,
  3361. val | BNX2_PORT_FEATURE_ASF_ENABLED);
  3362. bnx2_fw_sync(bp, wol_msg, 1, 0);
  3363. bnx2_shmem_wr(bp, BNX2_PORT_FEATURE, val);
  3364. }
  3365. }
  3366. static int
  3367. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  3368. {
  3369. switch (state) {
  3370. case PCI_D0: {
  3371. u32 val;
  3372. pci_enable_wake(bp->pdev, PCI_D0, false);
  3373. pci_set_power_state(bp->pdev, PCI_D0);
  3374. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  3375. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  3376. val &= ~BNX2_EMAC_MODE_MPKT;
  3377. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  3378. val = BNX2_RD(bp, BNX2_RPM_CONFIG);
  3379. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3380. BNX2_WR(bp, BNX2_RPM_CONFIG, val);
  3381. break;
  3382. }
  3383. case PCI_D3hot: {
  3384. bnx2_setup_wol(bp);
  3385. pci_wake_from_d3(bp->pdev, bp->wol);
  3386. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  3387. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
  3388. if (bp->wol)
  3389. pci_set_power_state(bp->pdev, PCI_D3hot);
  3390. break;
  3391. }
  3392. if (!bp->fw_last_msg && BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3393. u32 val;
  3394. /* Tell firmware not to power down the PHY yet,
  3395. * otherwise the other port may not respond to
  3396. * MMIO reads.
  3397. */
  3398. val = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  3399. val &= ~BNX2_CONDITION_PM_STATE_MASK;
  3400. val |= BNX2_CONDITION_PM_STATE_UNPREP;
  3401. bnx2_shmem_wr(bp, BNX2_BC_STATE_CONDITION, val);
  3402. }
  3403. pci_set_power_state(bp->pdev, PCI_D3hot);
  3404. /* No more memory access after this point until
  3405. * device is brought back to D0.
  3406. */
  3407. break;
  3408. }
  3409. default:
  3410. return -EINVAL;
  3411. }
  3412. return 0;
  3413. }
  3414. static int
  3415. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  3416. {
  3417. u32 val;
  3418. int j;
  3419. /* Request access to the flash interface. */
  3420. BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  3421. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3422. val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
  3423. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  3424. break;
  3425. udelay(5);
  3426. }
  3427. if (j >= NVRAM_TIMEOUT_COUNT)
  3428. return -EBUSY;
  3429. return 0;
  3430. }
  3431. static int
  3432. bnx2_release_nvram_lock(struct bnx2 *bp)
  3433. {
  3434. int j;
  3435. u32 val;
  3436. /* Relinquish nvram interface. */
  3437. BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  3438. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3439. val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
  3440. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  3441. break;
  3442. udelay(5);
  3443. }
  3444. if (j >= NVRAM_TIMEOUT_COUNT)
  3445. return -EBUSY;
  3446. return 0;
  3447. }
  3448. static int
  3449. bnx2_enable_nvram_write(struct bnx2 *bp)
  3450. {
  3451. u32 val;
  3452. val = BNX2_RD(bp, BNX2_MISC_CFG);
  3453. BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  3454. if (bp->flash_info->flags & BNX2_NV_WREN) {
  3455. int j;
  3456. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3457. BNX2_WR(bp, BNX2_NVM_COMMAND,
  3458. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  3459. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3460. udelay(5);
  3461. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3462. if (val & BNX2_NVM_COMMAND_DONE)
  3463. break;
  3464. }
  3465. if (j >= NVRAM_TIMEOUT_COUNT)
  3466. return -EBUSY;
  3467. }
  3468. return 0;
  3469. }
  3470. static void
  3471. bnx2_disable_nvram_write(struct bnx2 *bp)
  3472. {
  3473. u32 val;
  3474. val = BNX2_RD(bp, BNX2_MISC_CFG);
  3475. BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  3476. }
  3477. static void
  3478. bnx2_enable_nvram_access(struct bnx2 *bp)
  3479. {
  3480. u32 val;
  3481. val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3482. /* Enable both bits, even on read. */
  3483. BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3484. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  3485. }
  3486. static void
  3487. bnx2_disable_nvram_access(struct bnx2 *bp)
  3488. {
  3489. u32 val;
  3490. val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3491. /* Disable both bits, even after read. */
  3492. BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3493. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  3494. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  3495. }
  3496. static int
  3497. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  3498. {
  3499. u32 cmd;
  3500. int j;
  3501. if (bp->flash_info->flags & BNX2_NV_BUFFERED)
  3502. /* Buffered flash, no erase needed */
  3503. return 0;
  3504. /* Build an erase command */
  3505. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  3506. BNX2_NVM_COMMAND_DOIT;
  3507. /* Need to clear DONE bit separately. */
  3508. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3509. /* Address of the NVRAM to read from. */
  3510. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3511. /* Issue an erase command. */
  3512. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3513. /* Wait for completion. */
  3514. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3515. u32 val;
  3516. udelay(5);
  3517. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3518. if (val & BNX2_NVM_COMMAND_DONE)
  3519. break;
  3520. }
  3521. if (j >= NVRAM_TIMEOUT_COUNT)
  3522. return -EBUSY;
  3523. return 0;
  3524. }
  3525. static int
  3526. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  3527. {
  3528. u32 cmd;
  3529. int j;
  3530. /* Build the command word. */
  3531. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  3532. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3533. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3534. offset = ((offset / bp->flash_info->page_size) <<
  3535. bp->flash_info->page_bits) +
  3536. (offset % bp->flash_info->page_size);
  3537. }
  3538. /* Need to clear DONE bit separately. */
  3539. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3540. /* Address of the NVRAM to read from. */
  3541. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3542. /* Issue a read command. */
  3543. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3544. /* Wait for completion. */
  3545. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3546. u32 val;
  3547. udelay(5);
  3548. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3549. if (val & BNX2_NVM_COMMAND_DONE) {
  3550. __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
  3551. memcpy(ret_val, &v, 4);
  3552. break;
  3553. }
  3554. }
  3555. if (j >= NVRAM_TIMEOUT_COUNT)
  3556. return -EBUSY;
  3557. return 0;
  3558. }
  3559. static int
  3560. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  3561. {
  3562. u32 cmd;
  3563. __be32 val32;
  3564. int j;
  3565. /* Build the command word. */
  3566. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  3567. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3568. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3569. offset = ((offset / bp->flash_info->page_size) <<
  3570. bp->flash_info->page_bits) +
  3571. (offset % bp->flash_info->page_size);
  3572. }
  3573. /* Need to clear DONE bit separately. */
  3574. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3575. memcpy(&val32, val, 4);
  3576. /* Write the data. */
  3577. BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
  3578. /* Address of the NVRAM to write to. */
  3579. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3580. /* Issue the write command. */
  3581. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3582. /* Wait for completion. */
  3583. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3584. udelay(5);
  3585. if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  3586. break;
  3587. }
  3588. if (j >= NVRAM_TIMEOUT_COUNT)
  3589. return -EBUSY;
  3590. return 0;
  3591. }
  3592. static int
  3593. bnx2_init_nvram(struct bnx2 *bp)
  3594. {
  3595. u32 val;
  3596. int j, entry_count, rc = 0;
  3597. const struct flash_spec *flash;
  3598. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3599. bp->flash_info = &flash_5709;
  3600. goto get_flash_size;
  3601. }
  3602. /* Determine the selected interface. */
  3603. val = BNX2_RD(bp, BNX2_NVM_CFG1);
  3604. entry_count = ARRAY_SIZE(flash_table);
  3605. if (val & 0x40000000) {
  3606. /* Flash interface has been reconfigured */
  3607. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3608. j++, flash++) {
  3609. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  3610. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  3611. bp->flash_info = flash;
  3612. break;
  3613. }
  3614. }
  3615. }
  3616. else {
  3617. u32 mask;
  3618. /* Not yet been reconfigured */
  3619. if (val & (1 << 23))
  3620. mask = FLASH_BACKUP_STRAP_MASK;
  3621. else
  3622. mask = FLASH_STRAP_MASK;
  3623. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3624. j++, flash++) {
  3625. if ((val & mask) == (flash->strapping & mask)) {
  3626. bp->flash_info = flash;
  3627. /* Request access to the flash interface. */
  3628. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3629. return rc;
  3630. /* Enable access to flash interface */
  3631. bnx2_enable_nvram_access(bp);
  3632. /* Reconfigure the flash interface */
  3633. BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
  3634. BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
  3635. BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
  3636. BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  3637. /* Disable access to flash interface */
  3638. bnx2_disable_nvram_access(bp);
  3639. bnx2_release_nvram_lock(bp);
  3640. break;
  3641. }
  3642. }
  3643. } /* if (val & 0x40000000) */
  3644. if (j == entry_count) {
  3645. bp->flash_info = NULL;
  3646. pr_alert("Unknown flash/EEPROM type\n");
  3647. return -ENODEV;
  3648. }
  3649. get_flash_size:
  3650. val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
  3651. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  3652. if (val)
  3653. bp->flash_size = val;
  3654. else
  3655. bp->flash_size = bp->flash_info->total_size;
  3656. return rc;
  3657. }
  3658. static int
  3659. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  3660. int buf_size)
  3661. {
  3662. int rc = 0;
  3663. u32 cmd_flags, offset32, len32, extra;
  3664. if (buf_size == 0)
  3665. return 0;
  3666. /* Request access to the flash interface. */
  3667. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3668. return rc;
  3669. /* Enable access to flash interface */
  3670. bnx2_enable_nvram_access(bp);
  3671. len32 = buf_size;
  3672. offset32 = offset;
  3673. extra = 0;
  3674. cmd_flags = 0;
  3675. if (offset32 & 3) {
  3676. u8 buf[4];
  3677. u32 pre_len;
  3678. offset32 &= ~3;
  3679. pre_len = 4 - (offset & 3);
  3680. if (pre_len >= len32) {
  3681. pre_len = len32;
  3682. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3683. BNX2_NVM_COMMAND_LAST;
  3684. }
  3685. else {
  3686. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3687. }
  3688. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3689. if (rc)
  3690. return rc;
  3691. memcpy(ret_buf, buf + (offset & 3), pre_len);
  3692. offset32 += 4;
  3693. ret_buf += pre_len;
  3694. len32 -= pre_len;
  3695. }
  3696. if (len32 & 3) {
  3697. extra = 4 - (len32 & 3);
  3698. len32 = (len32 + 4) & ~3;
  3699. }
  3700. if (len32 == 4) {
  3701. u8 buf[4];
  3702. if (cmd_flags)
  3703. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3704. else
  3705. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3706. BNX2_NVM_COMMAND_LAST;
  3707. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3708. memcpy(ret_buf, buf, 4 - extra);
  3709. }
  3710. else if (len32 > 0) {
  3711. u8 buf[4];
  3712. /* Read the first word. */
  3713. if (cmd_flags)
  3714. cmd_flags = 0;
  3715. else
  3716. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3717. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  3718. /* Advance to the next dword. */
  3719. offset32 += 4;
  3720. ret_buf += 4;
  3721. len32 -= 4;
  3722. while (len32 > 4 && rc == 0) {
  3723. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  3724. /* Advance to the next dword. */
  3725. offset32 += 4;
  3726. ret_buf += 4;
  3727. len32 -= 4;
  3728. }
  3729. if (rc)
  3730. return rc;
  3731. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3732. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3733. memcpy(ret_buf, buf, 4 - extra);
  3734. }
  3735. /* Disable access to flash interface */
  3736. bnx2_disable_nvram_access(bp);
  3737. bnx2_release_nvram_lock(bp);
  3738. return rc;
  3739. }
  3740. static int
  3741. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  3742. int buf_size)
  3743. {
  3744. u32 written, offset32, len32;
  3745. u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
  3746. int rc = 0;
  3747. int align_start, align_end;
  3748. buf = data_buf;
  3749. offset32 = offset;
  3750. len32 = buf_size;
  3751. align_start = align_end = 0;
  3752. if ((align_start = (offset32 & 3))) {
  3753. offset32 &= ~3;
  3754. len32 += align_start;
  3755. if (len32 < 4)
  3756. len32 = 4;
  3757. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  3758. return rc;
  3759. }
  3760. if (len32 & 3) {
  3761. align_end = 4 - (len32 & 3);
  3762. len32 += align_end;
  3763. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
  3764. return rc;
  3765. }
  3766. if (align_start || align_end) {
  3767. align_buf = kmalloc(len32, GFP_KERNEL);
  3768. if (align_buf == NULL)
  3769. return -ENOMEM;
  3770. if (align_start) {
  3771. memcpy(align_buf, start, 4);
  3772. }
  3773. if (align_end) {
  3774. memcpy(align_buf + len32 - 4, end, 4);
  3775. }
  3776. memcpy(align_buf + align_start, data_buf, buf_size);
  3777. buf = align_buf;
  3778. }
  3779. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3780. flash_buffer = kmalloc(264, GFP_KERNEL);
  3781. if (flash_buffer == NULL) {
  3782. rc = -ENOMEM;
  3783. goto nvram_write_end;
  3784. }
  3785. }
  3786. written = 0;
  3787. while ((written < len32) && (rc == 0)) {
  3788. u32 page_start, page_end, data_start, data_end;
  3789. u32 addr, cmd_flags;
  3790. int i;
  3791. /* Find the page_start addr */
  3792. page_start = offset32 + written;
  3793. page_start -= (page_start % bp->flash_info->page_size);
  3794. /* Find the page_end addr */
  3795. page_end = page_start + bp->flash_info->page_size;
  3796. /* Find the data_start addr */
  3797. data_start = (written == 0) ? offset32 : page_start;
  3798. /* Find the data_end addr */
  3799. data_end = (page_end > offset32 + len32) ?
  3800. (offset32 + len32) : page_end;
  3801. /* Request access to the flash interface. */
  3802. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3803. goto nvram_write_end;
  3804. /* Enable access to flash interface */
  3805. bnx2_enable_nvram_access(bp);
  3806. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3807. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3808. int j;
  3809. /* Read the whole page into the buffer
  3810. * (non-buffer flash only) */
  3811. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  3812. if (j == (bp->flash_info->page_size - 4)) {
  3813. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3814. }
  3815. rc = bnx2_nvram_read_dword(bp,
  3816. page_start + j,
  3817. &flash_buffer[j],
  3818. cmd_flags);
  3819. if (rc)
  3820. goto nvram_write_end;
  3821. cmd_flags = 0;
  3822. }
  3823. }
  3824. /* Enable writes to flash interface (unlock write-protect) */
  3825. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  3826. goto nvram_write_end;
  3827. /* Loop to write back the buffer data from page_start to
  3828. * data_start */
  3829. i = 0;
  3830. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3831. /* Erase the page */
  3832. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  3833. goto nvram_write_end;
  3834. /* Re-enable the write again for the actual write */
  3835. bnx2_enable_nvram_write(bp);
  3836. for (addr = page_start; addr < data_start;
  3837. addr += 4, i += 4) {
  3838. rc = bnx2_nvram_write_dword(bp, addr,
  3839. &flash_buffer[i], cmd_flags);
  3840. if (rc != 0)
  3841. goto nvram_write_end;
  3842. cmd_flags = 0;
  3843. }
  3844. }
  3845. /* Loop to write the new data from data_start to data_end */
  3846. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  3847. if ((addr == page_end - 4) ||
  3848. ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
  3849. (addr == data_end - 4))) {
  3850. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3851. }
  3852. rc = bnx2_nvram_write_dword(bp, addr, buf,
  3853. cmd_flags);
  3854. if (rc != 0)
  3855. goto nvram_write_end;
  3856. cmd_flags = 0;
  3857. buf += 4;
  3858. }
  3859. /* Loop to write back the buffer data from data_end
  3860. * to page_end */
  3861. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3862. for (addr = data_end; addr < page_end;
  3863. addr += 4, i += 4) {
  3864. if (addr == page_end-4) {
  3865. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3866. }
  3867. rc = bnx2_nvram_write_dword(bp, addr,
  3868. &flash_buffer[i], cmd_flags);
  3869. if (rc != 0)
  3870. goto nvram_write_end;
  3871. cmd_flags = 0;
  3872. }
  3873. }
  3874. /* Disable writes to flash interface (lock write-protect) */
  3875. bnx2_disable_nvram_write(bp);
  3876. /* Disable access to flash interface */
  3877. bnx2_disable_nvram_access(bp);
  3878. bnx2_release_nvram_lock(bp);
  3879. /* Increment written */
  3880. written += data_end - data_start;
  3881. }
  3882. nvram_write_end:
  3883. kfree(flash_buffer);
  3884. kfree(align_buf);
  3885. return rc;
  3886. }
  3887. static void
  3888. bnx2_init_fw_cap(struct bnx2 *bp)
  3889. {
  3890. u32 val, sig = 0;
  3891. bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3892. bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
  3893. if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
  3894. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3895. val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
  3896. if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
  3897. return;
  3898. if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
  3899. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3900. sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
  3901. }
  3902. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  3903. (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
  3904. u32 link;
  3905. bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3906. link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  3907. if (link & BNX2_LINK_STATUS_SERDES_LINK)
  3908. bp->phy_port = PORT_FIBRE;
  3909. else
  3910. bp->phy_port = PORT_TP;
  3911. sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
  3912. BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
  3913. }
  3914. if (netif_running(bp->dev) && sig)
  3915. bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
  3916. }
  3917. static void
  3918. bnx2_setup_msix_tbl(struct bnx2 *bp)
  3919. {
  3920. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
  3921. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
  3922. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
  3923. }
  3924. static int
  3925. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  3926. {
  3927. u32 val;
  3928. int i, rc = 0;
  3929. u8 old_port;
  3930. /* Wait for the current PCI transaction to complete before
  3931. * issuing a reset. */
  3932. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
  3933. (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
  3934. BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  3935. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  3936. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  3937. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  3938. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  3939. val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  3940. udelay(5);
  3941. } else { /* 5709 */
  3942. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3943. val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  3944. BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  3945. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3946. for (i = 0; i < 100; i++) {
  3947. msleep(1);
  3948. val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
  3949. if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
  3950. break;
  3951. }
  3952. }
  3953. /* Wait for the firmware to tell us it is ok to issue a reset. */
  3954. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
  3955. /* Deposit a driver reset signature so the firmware knows that
  3956. * this is a soft reset. */
  3957. bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
  3958. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  3959. /* Do a dummy read to force the chip to complete all current transaction
  3960. * before we issue a reset. */
  3961. val = BNX2_RD(bp, BNX2_MISC_ID);
  3962. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3963. BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
  3964. BNX2_RD(bp, BNX2_MISC_COMMAND);
  3965. udelay(5);
  3966. val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3967. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3968. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3969. } else {
  3970. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3971. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3972. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3973. /* Chip reset. */
  3974. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3975. /* Reading back any register after chip reset will hang the
  3976. * bus on 5706 A0 and A1. The msleep below provides plenty
  3977. * of margin for write posting.
  3978. */
  3979. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  3980. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
  3981. msleep(20);
  3982. /* Reset takes approximate 30 usec */
  3983. for (i = 0; i < 10; i++) {
  3984. val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  3985. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3986. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
  3987. break;
  3988. udelay(10);
  3989. }
  3990. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3991. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  3992. pr_err("Chip reset did not complete\n");
  3993. return -EBUSY;
  3994. }
  3995. }
  3996. /* Make sure byte swapping is properly configured. */
  3997. val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
  3998. if (val != 0x01020304) {
  3999. pr_err("Chip not in correct endian mode\n");
  4000. return -ENODEV;
  4001. }
  4002. /* Wait for the firmware to finish its initialization. */
  4003. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
  4004. if (rc)
  4005. return rc;
  4006. spin_lock_bh(&bp->phy_lock);
  4007. old_port = bp->phy_port;
  4008. bnx2_init_fw_cap(bp);
  4009. if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
  4010. old_port != bp->phy_port)
  4011. bnx2_set_default_remote_link(bp);
  4012. spin_unlock_bh(&bp->phy_lock);
  4013. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  4014. /* Adjust the voltage regular to two steps lower. The default
  4015. * of this register is 0x0000000e. */
  4016. BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  4017. /* Remove bad rbuf memory from the free pool. */
  4018. rc = bnx2_alloc_bad_rbuf(bp);
  4019. }
  4020. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4021. bnx2_setup_msix_tbl(bp);
  4022. /* Prevent MSIX table reads and write from timing out */
  4023. BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
  4024. BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
  4025. }
  4026. return rc;
  4027. }
  4028. static int
  4029. bnx2_init_chip(struct bnx2 *bp)
  4030. {
  4031. u32 val, mtu;
  4032. int rc, i;
  4033. /* Make sure the interrupt is not active. */
  4034. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  4035. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  4036. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  4037. #ifdef __BIG_ENDIAN
  4038. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  4039. #endif
  4040. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  4041. DMA_READ_CHANS << 12 |
  4042. DMA_WRITE_CHANS << 16;
  4043. val |= (0x2 << 20) | (1 << 11);
  4044. if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
  4045. val |= (1 << 23);
  4046. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
  4047. (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
  4048. !(bp->flags & BNX2_FLAG_PCIX))
  4049. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  4050. BNX2_WR(bp, BNX2_DMA_CONFIG, val);
  4051. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  4052. val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
  4053. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  4054. BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
  4055. }
  4056. if (bp->flags & BNX2_FLAG_PCIX) {
  4057. u16 val16;
  4058. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4059. &val16);
  4060. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4061. val16 & ~PCI_X_CMD_ERO);
  4062. }
  4063. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  4064. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  4065. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  4066. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  4067. /* Initialize context mapping and zero out the quick contexts. The
  4068. * context block must have already been enabled. */
  4069. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4070. rc = bnx2_init_5709_context(bp);
  4071. if (rc)
  4072. return rc;
  4073. } else
  4074. bnx2_init_context(bp);
  4075. if ((rc = bnx2_init_cpus(bp)) != 0)
  4076. return rc;
  4077. bnx2_init_nvram(bp);
  4078. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  4079. val = BNX2_RD(bp, BNX2_MQ_CONFIG);
  4080. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  4081. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  4082. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4083. val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
  4084. if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
  4085. val |= BNX2_MQ_CONFIG_HALT_DIS;
  4086. }
  4087. BNX2_WR(bp, BNX2_MQ_CONFIG, val);
  4088. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  4089. BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  4090. BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  4091. val = (BNX2_PAGE_BITS - 8) << 24;
  4092. BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
  4093. /* Configure page size. */
  4094. val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
  4095. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  4096. val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
  4097. BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
  4098. val = bp->mac_addr[0] +
  4099. (bp->mac_addr[1] << 8) +
  4100. (bp->mac_addr[2] << 16) +
  4101. bp->mac_addr[3] +
  4102. (bp->mac_addr[4] << 8) +
  4103. (bp->mac_addr[5] << 16);
  4104. BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  4105. /* Program the MTU. Also include 4 bytes for CRC32. */
  4106. mtu = bp->dev->mtu;
  4107. val = mtu + ETH_HLEN + ETH_FCS_LEN;
  4108. if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
  4109. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  4110. BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  4111. if (mtu < 1500)
  4112. mtu = 1500;
  4113. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
  4114. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
  4115. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
  4116. memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
  4117. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  4118. bp->bnx2_napi[i].last_status_idx = 0;
  4119. bp->idle_chk_status_idx = 0xffff;
  4120. /* Set up how to generate a link change interrupt. */
  4121. BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  4122. BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
  4123. (u64) bp->status_blk_mapping & 0xffffffff);
  4124. BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  4125. BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  4126. (u64) bp->stats_blk_mapping & 0xffffffff);
  4127. BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  4128. (u64) bp->stats_blk_mapping >> 32);
  4129. BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  4130. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  4131. BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  4132. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  4133. BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  4134. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  4135. BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4136. BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4137. BNX2_WR(bp, BNX2_HC_COM_TICKS,
  4138. (bp->com_ticks_int << 16) | bp->com_ticks);
  4139. BNX2_WR(bp, BNX2_HC_CMD_TICKS,
  4140. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  4141. if (bp->flags & BNX2_FLAG_BROKEN_STATS)
  4142. BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
  4143. else
  4144. BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
  4145. BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  4146. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
  4147. val = BNX2_HC_CONFIG_COLLECT_STATS;
  4148. else {
  4149. val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
  4150. BNX2_HC_CONFIG_COLLECT_STATS;
  4151. }
  4152. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4153. BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
  4154. BNX2_HC_MSIX_BIT_VECTOR_VAL);
  4155. val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
  4156. }
  4157. if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
  4158. val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
  4159. BNX2_WR(bp, BNX2_HC_CONFIG, val);
  4160. if (bp->rx_ticks < 25)
  4161. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
  4162. else
  4163. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
  4164. for (i = 1; i < bp->irq_nvecs; i++) {
  4165. u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
  4166. BNX2_HC_SB_CONFIG_1;
  4167. BNX2_WR(bp, base,
  4168. BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
  4169. BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
  4170. BNX2_HC_SB_CONFIG_1_ONE_SHOT);
  4171. BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
  4172. (bp->tx_quick_cons_trip_int << 16) |
  4173. bp->tx_quick_cons_trip);
  4174. BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
  4175. (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4176. BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
  4177. (bp->rx_quick_cons_trip_int << 16) |
  4178. bp->rx_quick_cons_trip);
  4179. BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
  4180. (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4181. }
  4182. /* Clear internal stats counters. */
  4183. BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  4184. BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
  4185. /* Initialize the receive filter. */
  4186. bnx2_set_rx_mode(bp->dev);
  4187. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4188. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  4189. val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  4190. BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  4191. }
  4192. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  4193. 1, 0);
  4194. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
  4195. BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  4196. udelay(20);
  4197. bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
  4198. return rc;
  4199. }
  4200. static void
  4201. bnx2_clear_ring_states(struct bnx2 *bp)
  4202. {
  4203. struct bnx2_napi *bnapi;
  4204. struct bnx2_tx_ring_info *txr;
  4205. struct bnx2_rx_ring_info *rxr;
  4206. int i;
  4207. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  4208. bnapi = &bp->bnx2_napi[i];
  4209. txr = &bnapi->tx_ring;
  4210. rxr = &bnapi->rx_ring;
  4211. txr->tx_cons = 0;
  4212. txr->hw_tx_cons = 0;
  4213. rxr->rx_prod_bseq = 0;
  4214. rxr->rx_prod = 0;
  4215. rxr->rx_cons = 0;
  4216. rxr->rx_pg_prod = 0;
  4217. rxr->rx_pg_cons = 0;
  4218. }
  4219. }
  4220. static void
  4221. bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
  4222. {
  4223. u32 val, offset0, offset1, offset2, offset3;
  4224. u32 cid_addr = GET_CID_ADDR(cid);
  4225. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4226. offset0 = BNX2_L2CTX_TYPE_XI;
  4227. offset1 = BNX2_L2CTX_CMD_TYPE_XI;
  4228. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
  4229. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
  4230. } else {
  4231. offset0 = BNX2_L2CTX_TYPE;
  4232. offset1 = BNX2_L2CTX_CMD_TYPE;
  4233. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
  4234. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
  4235. }
  4236. val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
  4237. bnx2_ctx_wr(bp, cid_addr, offset0, val);
  4238. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
  4239. bnx2_ctx_wr(bp, cid_addr, offset1, val);
  4240. val = (u64) txr->tx_desc_mapping >> 32;
  4241. bnx2_ctx_wr(bp, cid_addr, offset2, val);
  4242. val = (u64) txr->tx_desc_mapping & 0xffffffff;
  4243. bnx2_ctx_wr(bp, cid_addr, offset3, val);
  4244. }
  4245. static void
  4246. bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
  4247. {
  4248. struct bnx2_tx_bd *txbd;
  4249. u32 cid = TX_CID;
  4250. struct bnx2_napi *bnapi;
  4251. struct bnx2_tx_ring_info *txr;
  4252. bnapi = &bp->bnx2_napi[ring_num];
  4253. txr = &bnapi->tx_ring;
  4254. if (ring_num == 0)
  4255. cid = TX_CID;
  4256. else
  4257. cid = TX_TSS_CID + ring_num - 1;
  4258. bp->tx_wake_thresh = bp->tx_ring_size / 2;
  4259. txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
  4260. txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
  4261. txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
  4262. txr->tx_prod = 0;
  4263. txr->tx_prod_bseq = 0;
  4264. txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
  4265. txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
  4266. bnx2_init_tx_context(bp, cid, txr);
  4267. }
  4268. static void
  4269. bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
  4270. u32 buf_size, int num_rings)
  4271. {
  4272. int i;
  4273. struct bnx2_rx_bd *rxbd;
  4274. for (i = 0; i < num_rings; i++) {
  4275. int j;
  4276. rxbd = &rx_ring[i][0];
  4277. for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
  4278. rxbd->rx_bd_len = buf_size;
  4279. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  4280. }
  4281. if (i == (num_rings - 1))
  4282. j = 0;
  4283. else
  4284. j = i + 1;
  4285. rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
  4286. rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
  4287. }
  4288. }
  4289. static void
  4290. bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
  4291. {
  4292. int i;
  4293. u16 prod, ring_prod;
  4294. u32 cid, rx_cid_addr, val;
  4295. struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
  4296. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4297. if (ring_num == 0)
  4298. cid = RX_CID;
  4299. else
  4300. cid = RX_RSS_CID + ring_num - 1;
  4301. rx_cid_addr = GET_CID_ADDR(cid);
  4302. bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
  4303. bp->rx_buf_use_size, bp->rx_max_ring);
  4304. bnx2_init_rx_context(bp, cid);
  4305. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4306. val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
  4307. BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
  4308. }
  4309. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
  4310. if (bp->rx_pg_ring_size) {
  4311. bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
  4312. rxr->rx_pg_desc_mapping,
  4313. PAGE_SIZE, bp->rx_max_pg_ring);
  4314. val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
  4315. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
  4316. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
  4317. BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
  4318. val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
  4319. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
  4320. val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
  4321. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
  4322. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4323. BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
  4324. }
  4325. val = (u64) rxr->rx_desc_mapping[0] >> 32;
  4326. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
  4327. val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
  4328. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
  4329. ring_prod = prod = rxr->rx_pg_prod;
  4330. for (i = 0; i < bp->rx_pg_ring_size; i++) {
  4331. if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4332. netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
  4333. ring_num, i, bp->rx_pg_ring_size);
  4334. break;
  4335. }
  4336. prod = BNX2_NEXT_RX_BD(prod);
  4337. ring_prod = BNX2_RX_PG_RING_IDX(prod);
  4338. }
  4339. rxr->rx_pg_prod = prod;
  4340. ring_prod = prod = rxr->rx_prod;
  4341. for (i = 0; i < bp->rx_ring_size; i++) {
  4342. if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4343. netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
  4344. ring_num, i, bp->rx_ring_size);
  4345. break;
  4346. }
  4347. prod = BNX2_NEXT_RX_BD(prod);
  4348. ring_prod = BNX2_RX_RING_IDX(prod);
  4349. }
  4350. rxr->rx_prod = prod;
  4351. rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
  4352. rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
  4353. rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
  4354. BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  4355. BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
  4356. BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  4357. }
  4358. static void
  4359. bnx2_init_all_rings(struct bnx2 *bp)
  4360. {
  4361. int i;
  4362. u32 val;
  4363. bnx2_clear_ring_states(bp);
  4364. BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
  4365. for (i = 0; i < bp->num_tx_rings; i++)
  4366. bnx2_init_tx_ring(bp, i);
  4367. if (bp->num_tx_rings > 1)
  4368. BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
  4369. (TX_TSS_CID << 7));
  4370. BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
  4371. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
  4372. for (i = 0; i < bp->num_rx_rings; i++)
  4373. bnx2_init_rx_ring(bp, i);
  4374. if (bp->num_rx_rings > 1) {
  4375. u32 tbl_32 = 0;
  4376. for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
  4377. int shift = (i % 8) << 2;
  4378. tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
  4379. if ((i % 8) == 7) {
  4380. BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
  4381. BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
  4382. BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
  4383. BNX2_RLUP_RSS_COMMAND_WRITE |
  4384. BNX2_RLUP_RSS_COMMAND_HASH_MASK);
  4385. tbl_32 = 0;
  4386. }
  4387. }
  4388. val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
  4389. BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
  4390. BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
  4391. }
  4392. }
  4393. static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
  4394. {
  4395. u32 max, num_rings = 1;
  4396. while (ring_size > BNX2_MAX_RX_DESC_CNT) {
  4397. ring_size -= BNX2_MAX_RX_DESC_CNT;
  4398. num_rings++;
  4399. }
  4400. /* round to next power of 2 */
  4401. max = max_size;
  4402. while ((max & num_rings) == 0)
  4403. max >>= 1;
  4404. if (num_rings != max)
  4405. max <<= 1;
  4406. return max;
  4407. }
  4408. static void
  4409. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  4410. {
  4411. u32 rx_size, rx_space, jumbo_size;
  4412. /* 8 for CRC and VLAN */
  4413. rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
  4414. rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
  4415. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4416. bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
  4417. bp->rx_pg_ring_size = 0;
  4418. bp->rx_max_pg_ring = 0;
  4419. bp->rx_max_pg_ring_idx = 0;
  4420. if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
  4421. int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  4422. jumbo_size = size * pages;
  4423. if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
  4424. jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
  4425. bp->rx_pg_ring_size = jumbo_size;
  4426. bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
  4427. BNX2_MAX_RX_PG_RINGS);
  4428. bp->rx_max_pg_ring_idx =
  4429. (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
  4430. rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
  4431. bp->rx_copy_thresh = 0;
  4432. }
  4433. bp->rx_buf_use_size = rx_size;
  4434. /* hw alignment + build_skb() overhead*/
  4435. bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
  4436. NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4437. bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
  4438. bp->rx_ring_size = size;
  4439. bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
  4440. bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
  4441. }
  4442. static void
  4443. bnx2_free_tx_skbs(struct bnx2 *bp)
  4444. {
  4445. int i;
  4446. for (i = 0; i < bp->num_tx_rings; i++) {
  4447. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4448. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4449. int j;
  4450. if (txr->tx_buf_ring == NULL)
  4451. continue;
  4452. for (j = 0; j < BNX2_TX_DESC_CNT; ) {
  4453. struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  4454. struct sk_buff *skb = tx_buf->skb;
  4455. int k, last;
  4456. if (skb == NULL) {
  4457. j = BNX2_NEXT_TX_BD(j);
  4458. continue;
  4459. }
  4460. dma_unmap_single(&bp->pdev->dev,
  4461. dma_unmap_addr(tx_buf, mapping),
  4462. skb_headlen(skb),
  4463. PCI_DMA_TODEVICE);
  4464. tx_buf->skb = NULL;
  4465. last = tx_buf->nr_frags;
  4466. j = BNX2_NEXT_TX_BD(j);
  4467. for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
  4468. tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
  4469. dma_unmap_page(&bp->pdev->dev,
  4470. dma_unmap_addr(tx_buf, mapping),
  4471. skb_frag_size(&skb_shinfo(skb)->frags[k]),
  4472. PCI_DMA_TODEVICE);
  4473. }
  4474. dev_kfree_skb(skb);
  4475. }
  4476. netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
  4477. }
  4478. }
  4479. static void
  4480. bnx2_free_rx_skbs(struct bnx2 *bp)
  4481. {
  4482. int i;
  4483. for (i = 0; i < bp->num_rx_rings; i++) {
  4484. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4485. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4486. int j;
  4487. if (rxr->rx_buf_ring == NULL)
  4488. return;
  4489. for (j = 0; j < bp->rx_max_ring_idx; j++) {
  4490. struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
  4491. u8 *data = rx_buf->data;
  4492. if (data == NULL)
  4493. continue;
  4494. dma_unmap_single(&bp->pdev->dev,
  4495. dma_unmap_addr(rx_buf, mapping),
  4496. bp->rx_buf_use_size,
  4497. PCI_DMA_FROMDEVICE);
  4498. rx_buf->data = NULL;
  4499. kfree(data);
  4500. }
  4501. for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
  4502. bnx2_free_rx_page(bp, rxr, j);
  4503. }
  4504. }
  4505. static void
  4506. bnx2_free_skbs(struct bnx2 *bp)
  4507. {
  4508. bnx2_free_tx_skbs(bp);
  4509. bnx2_free_rx_skbs(bp);
  4510. }
  4511. static int
  4512. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  4513. {
  4514. int rc;
  4515. rc = bnx2_reset_chip(bp, reset_code);
  4516. bnx2_free_skbs(bp);
  4517. if (rc)
  4518. return rc;
  4519. if ((rc = bnx2_init_chip(bp)) != 0)
  4520. return rc;
  4521. bnx2_init_all_rings(bp);
  4522. return 0;
  4523. }
  4524. static int
  4525. bnx2_init_nic(struct bnx2 *bp, int reset_phy)
  4526. {
  4527. int rc;
  4528. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  4529. return rc;
  4530. spin_lock_bh(&bp->phy_lock);
  4531. bnx2_init_phy(bp, reset_phy);
  4532. bnx2_set_link(bp);
  4533. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4534. bnx2_remote_phy_event(bp);
  4535. spin_unlock_bh(&bp->phy_lock);
  4536. return 0;
  4537. }
  4538. static int
  4539. bnx2_shutdown_chip(struct bnx2 *bp)
  4540. {
  4541. u32 reset_code;
  4542. if (bp->flags & BNX2_FLAG_NO_WOL)
  4543. reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
  4544. else if (bp->wol)
  4545. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4546. else
  4547. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4548. return bnx2_reset_chip(bp, reset_code);
  4549. }
  4550. static int
  4551. bnx2_test_registers(struct bnx2 *bp)
  4552. {
  4553. int ret;
  4554. int i, is_5709;
  4555. static const struct {
  4556. u16 offset;
  4557. u16 flags;
  4558. #define BNX2_FL_NOT_5709 1
  4559. u32 rw_mask;
  4560. u32 ro_mask;
  4561. } reg_tbl[] = {
  4562. { 0x006c, 0, 0x00000000, 0x0000003f },
  4563. { 0x0090, 0, 0xffffffff, 0x00000000 },
  4564. { 0x0094, 0, 0x00000000, 0x00000000 },
  4565. { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
  4566. { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4567. { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4568. { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
  4569. { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
  4570. { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4571. { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
  4572. { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4573. { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4574. { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4575. { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4576. { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4577. { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4578. { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4579. { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4580. { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4581. { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
  4582. { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
  4583. { 0x1000, 0, 0x00000000, 0x00000001 },
  4584. { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
  4585. { 0x1408, 0, 0x01c00800, 0x00000000 },
  4586. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  4587. { 0x14a8, 0, 0x00000000, 0x000001ff },
  4588. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  4589. { 0x14b0, 0, 0x00000002, 0x00000001 },
  4590. { 0x14b8, 0, 0x00000000, 0x00000000 },
  4591. { 0x14c0, 0, 0x00000000, 0x00000009 },
  4592. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  4593. { 0x14cc, 0, 0x00000000, 0x00000001 },
  4594. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  4595. { 0x1800, 0, 0x00000000, 0x00000001 },
  4596. { 0x1804, 0, 0x00000000, 0x00000003 },
  4597. { 0x2800, 0, 0x00000000, 0x00000001 },
  4598. { 0x2804, 0, 0x00000000, 0x00003f01 },
  4599. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  4600. { 0x2810, 0, 0xffff0000, 0x00000000 },
  4601. { 0x2814, 0, 0xffff0000, 0x00000000 },
  4602. { 0x2818, 0, 0xffff0000, 0x00000000 },
  4603. { 0x281c, 0, 0xffff0000, 0x00000000 },
  4604. { 0x2834, 0, 0xffffffff, 0x00000000 },
  4605. { 0x2840, 0, 0x00000000, 0xffffffff },
  4606. { 0x2844, 0, 0x00000000, 0xffffffff },
  4607. { 0x2848, 0, 0xffffffff, 0x00000000 },
  4608. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  4609. { 0x2c00, 0, 0x00000000, 0x00000011 },
  4610. { 0x2c04, 0, 0x00000000, 0x00030007 },
  4611. { 0x3c00, 0, 0x00000000, 0x00000001 },
  4612. { 0x3c04, 0, 0x00000000, 0x00070000 },
  4613. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  4614. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  4615. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  4616. { 0x3c14, 0, 0x00000000, 0xffffffff },
  4617. { 0x3c18, 0, 0x00000000, 0xffffffff },
  4618. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  4619. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  4620. { 0x5004, 0, 0x00000000, 0x0000007f },
  4621. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  4622. { 0x5c00, 0, 0x00000000, 0x00000001 },
  4623. { 0x5c04, 0, 0x00000000, 0x0003000f },
  4624. { 0x5c08, 0, 0x00000003, 0x00000000 },
  4625. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  4626. { 0x5c10, 0, 0x00000000, 0xffffffff },
  4627. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  4628. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  4629. { 0x5c88, 0, 0x00000000, 0x00077373 },
  4630. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  4631. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  4632. { 0x680c, 0, 0xffffffff, 0x00000000 },
  4633. { 0x6810, 0, 0xffffffff, 0x00000000 },
  4634. { 0x6814, 0, 0xffffffff, 0x00000000 },
  4635. { 0x6818, 0, 0xffffffff, 0x00000000 },
  4636. { 0x681c, 0, 0xffffffff, 0x00000000 },
  4637. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  4638. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  4639. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  4640. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  4641. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  4642. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  4643. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  4644. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  4645. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  4646. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  4647. { 0x684c, 0, 0xffffffff, 0x00000000 },
  4648. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  4649. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  4650. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  4651. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  4652. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  4653. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  4654. { 0xffff, 0, 0x00000000, 0x00000000 },
  4655. };
  4656. ret = 0;
  4657. is_5709 = 0;
  4658. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4659. is_5709 = 1;
  4660. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  4661. u32 offset, rw_mask, ro_mask, save_val, val;
  4662. u16 flags = reg_tbl[i].flags;
  4663. if (is_5709 && (flags & BNX2_FL_NOT_5709))
  4664. continue;
  4665. offset = (u32) reg_tbl[i].offset;
  4666. rw_mask = reg_tbl[i].rw_mask;
  4667. ro_mask = reg_tbl[i].ro_mask;
  4668. save_val = readl(bp->regview + offset);
  4669. writel(0, bp->regview + offset);
  4670. val = readl(bp->regview + offset);
  4671. if ((val & rw_mask) != 0) {
  4672. goto reg_test_err;
  4673. }
  4674. if ((val & ro_mask) != (save_val & ro_mask)) {
  4675. goto reg_test_err;
  4676. }
  4677. writel(0xffffffff, bp->regview + offset);
  4678. val = readl(bp->regview + offset);
  4679. if ((val & rw_mask) != rw_mask) {
  4680. goto reg_test_err;
  4681. }
  4682. if ((val & ro_mask) != (save_val & ro_mask)) {
  4683. goto reg_test_err;
  4684. }
  4685. writel(save_val, bp->regview + offset);
  4686. continue;
  4687. reg_test_err:
  4688. writel(save_val, bp->regview + offset);
  4689. ret = -ENODEV;
  4690. break;
  4691. }
  4692. return ret;
  4693. }
  4694. static int
  4695. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  4696. {
  4697. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  4698. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  4699. int i;
  4700. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  4701. u32 offset;
  4702. for (offset = 0; offset < size; offset += 4) {
  4703. bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
  4704. if (bnx2_reg_rd_ind(bp, start + offset) !=
  4705. test_pattern[i]) {
  4706. return -ENODEV;
  4707. }
  4708. }
  4709. }
  4710. return 0;
  4711. }
  4712. static int
  4713. bnx2_test_memory(struct bnx2 *bp)
  4714. {
  4715. int ret = 0;
  4716. int i;
  4717. static struct mem_entry {
  4718. u32 offset;
  4719. u32 len;
  4720. } mem_tbl_5706[] = {
  4721. { 0x60000, 0x4000 },
  4722. { 0xa0000, 0x3000 },
  4723. { 0xe0000, 0x4000 },
  4724. { 0x120000, 0x4000 },
  4725. { 0x1a0000, 0x4000 },
  4726. { 0x160000, 0x4000 },
  4727. { 0xffffffff, 0 },
  4728. },
  4729. mem_tbl_5709[] = {
  4730. { 0x60000, 0x4000 },
  4731. { 0xa0000, 0x3000 },
  4732. { 0xe0000, 0x4000 },
  4733. { 0x120000, 0x4000 },
  4734. { 0x1a0000, 0x4000 },
  4735. { 0xffffffff, 0 },
  4736. };
  4737. struct mem_entry *mem_tbl;
  4738. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4739. mem_tbl = mem_tbl_5709;
  4740. else
  4741. mem_tbl = mem_tbl_5706;
  4742. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  4743. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  4744. mem_tbl[i].len)) != 0) {
  4745. return ret;
  4746. }
  4747. }
  4748. return ret;
  4749. }
  4750. #define BNX2_MAC_LOOPBACK 0
  4751. #define BNX2_PHY_LOOPBACK 1
  4752. static int
  4753. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  4754. {
  4755. unsigned int pkt_size, num_pkts, i;
  4756. struct sk_buff *skb;
  4757. u8 *data;
  4758. unsigned char *packet;
  4759. u16 rx_start_idx, rx_idx;
  4760. dma_addr_t map;
  4761. struct bnx2_tx_bd *txbd;
  4762. struct bnx2_sw_bd *rx_buf;
  4763. struct l2_fhdr *rx_hdr;
  4764. int ret = -ENODEV;
  4765. struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
  4766. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4767. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4768. tx_napi = bnapi;
  4769. txr = &tx_napi->tx_ring;
  4770. rxr = &bnapi->rx_ring;
  4771. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  4772. bp->loopback = MAC_LOOPBACK;
  4773. bnx2_set_mac_loopback(bp);
  4774. }
  4775. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  4776. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4777. return 0;
  4778. bp->loopback = PHY_LOOPBACK;
  4779. bnx2_set_phy_loopback(bp);
  4780. }
  4781. else
  4782. return -EINVAL;
  4783. pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
  4784. skb = netdev_alloc_skb(bp->dev, pkt_size);
  4785. if (!skb)
  4786. return -ENOMEM;
  4787. packet = skb_put(skb, pkt_size);
  4788. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  4789. memset(packet + ETH_ALEN, 0x0, 8);
  4790. for (i = 14; i < pkt_size; i++)
  4791. packet[i] = (unsigned char) (i & 0xff);
  4792. map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
  4793. PCI_DMA_TODEVICE);
  4794. if (dma_mapping_error(&bp->pdev->dev, map)) {
  4795. dev_kfree_skb(skb);
  4796. return -EIO;
  4797. }
  4798. BNX2_WR(bp, BNX2_HC_COMMAND,
  4799. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4800. BNX2_RD(bp, BNX2_HC_COMMAND);
  4801. udelay(5);
  4802. rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
  4803. num_pkts = 0;
  4804. txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
  4805. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  4806. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  4807. txbd->tx_bd_mss_nbytes = pkt_size;
  4808. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  4809. num_pkts++;
  4810. txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
  4811. txr->tx_prod_bseq += pkt_size;
  4812. BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
  4813. BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4814. udelay(100);
  4815. BNX2_WR(bp, BNX2_HC_COMMAND,
  4816. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4817. BNX2_RD(bp, BNX2_HC_COMMAND);
  4818. udelay(5);
  4819. dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
  4820. dev_kfree_skb(skb);
  4821. if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
  4822. goto loopback_test_done;
  4823. rx_idx = bnx2_get_hw_rx_cons(bnapi);
  4824. if (rx_idx != rx_start_idx + num_pkts) {
  4825. goto loopback_test_done;
  4826. }
  4827. rx_buf = &rxr->rx_buf_ring[rx_start_idx];
  4828. data = rx_buf->data;
  4829. rx_hdr = get_l2_fhdr(data);
  4830. data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
  4831. dma_sync_single_for_cpu(&bp->pdev->dev,
  4832. dma_unmap_addr(rx_buf, mapping),
  4833. bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
  4834. if (rx_hdr->l2_fhdr_status &
  4835. (L2_FHDR_ERRORS_BAD_CRC |
  4836. L2_FHDR_ERRORS_PHY_DECODE |
  4837. L2_FHDR_ERRORS_ALIGNMENT |
  4838. L2_FHDR_ERRORS_TOO_SHORT |
  4839. L2_FHDR_ERRORS_GIANT_FRAME)) {
  4840. goto loopback_test_done;
  4841. }
  4842. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  4843. goto loopback_test_done;
  4844. }
  4845. for (i = 14; i < pkt_size; i++) {
  4846. if (*(data + i) != (unsigned char) (i & 0xff)) {
  4847. goto loopback_test_done;
  4848. }
  4849. }
  4850. ret = 0;
  4851. loopback_test_done:
  4852. bp->loopback = 0;
  4853. return ret;
  4854. }
  4855. #define BNX2_MAC_LOOPBACK_FAILED 1
  4856. #define BNX2_PHY_LOOPBACK_FAILED 2
  4857. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  4858. BNX2_PHY_LOOPBACK_FAILED)
  4859. static int
  4860. bnx2_test_loopback(struct bnx2 *bp)
  4861. {
  4862. int rc = 0;
  4863. if (!netif_running(bp->dev))
  4864. return BNX2_LOOPBACK_FAILED;
  4865. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  4866. spin_lock_bh(&bp->phy_lock);
  4867. bnx2_init_phy(bp, 1);
  4868. spin_unlock_bh(&bp->phy_lock);
  4869. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  4870. rc |= BNX2_MAC_LOOPBACK_FAILED;
  4871. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  4872. rc |= BNX2_PHY_LOOPBACK_FAILED;
  4873. return rc;
  4874. }
  4875. #define NVRAM_SIZE 0x200
  4876. #define CRC32_RESIDUAL 0xdebb20e3
  4877. static int
  4878. bnx2_test_nvram(struct bnx2 *bp)
  4879. {
  4880. __be32 buf[NVRAM_SIZE / 4];
  4881. u8 *data = (u8 *) buf;
  4882. int rc = 0;
  4883. u32 magic, csum;
  4884. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  4885. goto test_nvram_done;
  4886. magic = be32_to_cpu(buf[0]);
  4887. if (magic != 0x669955aa) {
  4888. rc = -ENODEV;
  4889. goto test_nvram_done;
  4890. }
  4891. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  4892. goto test_nvram_done;
  4893. csum = ether_crc_le(0x100, data);
  4894. if (csum != CRC32_RESIDUAL) {
  4895. rc = -ENODEV;
  4896. goto test_nvram_done;
  4897. }
  4898. csum = ether_crc_le(0x100, data + 0x100);
  4899. if (csum != CRC32_RESIDUAL) {
  4900. rc = -ENODEV;
  4901. }
  4902. test_nvram_done:
  4903. return rc;
  4904. }
  4905. static int
  4906. bnx2_test_link(struct bnx2 *bp)
  4907. {
  4908. u32 bmsr;
  4909. if (!netif_running(bp->dev))
  4910. return -ENODEV;
  4911. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  4912. if (bp->link_up)
  4913. return 0;
  4914. return -ENODEV;
  4915. }
  4916. spin_lock_bh(&bp->phy_lock);
  4917. bnx2_enable_bmsr1(bp);
  4918. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4919. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4920. bnx2_disable_bmsr1(bp);
  4921. spin_unlock_bh(&bp->phy_lock);
  4922. if (bmsr & BMSR_LSTATUS) {
  4923. return 0;
  4924. }
  4925. return -ENODEV;
  4926. }
  4927. static int
  4928. bnx2_test_intr(struct bnx2 *bp)
  4929. {
  4930. int i;
  4931. u16 status_idx;
  4932. if (!netif_running(bp->dev))
  4933. return -ENODEV;
  4934. status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  4935. /* This register is not touched during run-time. */
  4936. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  4937. BNX2_RD(bp, BNX2_HC_COMMAND);
  4938. for (i = 0; i < 10; i++) {
  4939. if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  4940. status_idx) {
  4941. break;
  4942. }
  4943. msleep_interruptible(10);
  4944. }
  4945. if (i < 10)
  4946. return 0;
  4947. return -ENODEV;
  4948. }
  4949. /* Determining link for parallel detection. */
  4950. static int
  4951. bnx2_5706_serdes_has_link(struct bnx2 *bp)
  4952. {
  4953. u32 mode_ctl, an_dbg, exp;
  4954. if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
  4955. return 0;
  4956. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
  4957. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
  4958. if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
  4959. return 0;
  4960. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4961. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4962. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4963. if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
  4964. return 0;
  4965. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
  4966. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4967. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4968. if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
  4969. return 0;
  4970. return 1;
  4971. }
  4972. static void
  4973. bnx2_5706_serdes_timer(struct bnx2 *bp)
  4974. {
  4975. int check_link = 1;
  4976. spin_lock(&bp->phy_lock);
  4977. if (bp->serdes_an_pending) {
  4978. bp->serdes_an_pending--;
  4979. check_link = 0;
  4980. } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4981. u32 bmcr;
  4982. bp->current_interval = BNX2_TIMER_INTERVAL;
  4983. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4984. if (bmcr & BMCR_ANENABLE) {
  4985. if (bnx2_5706_serdes_has_link(bp)) {
  4986. bmcr &= ~BMCR_ANENABLE;
  4987. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4988. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4989. bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
  4990. }
  4991. }
  4992. }
  4993. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  4994. (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
  4995. u32 phy2;
  4996. bnx2_write_phy(bp, 0x17, 0x0f01);
  4997. bnx2_read_phy(bp, 0x15, &phy2);
  4998. if (phy2 & 0x20) {
  4999. u32 bmcr;
  5000. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5001. bmcr |= BMCR_ANENABLE;
  5002. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  5003. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  5004. }
  5005. } else
  5006. bp->current_interval = BNX2_TIMER_INTERVAL;
  5007. if (check_link) {
  5008. u32 val;
  5009. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  5010. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  5011. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  5012. if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
  5013. if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
  5014. bnx2_5706s_force_link_dn(bp, 1);
  5015. bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
  5016. } else
  5017. bnx2_set_link(bp);
  5018. } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
  5019. bnx2_set_link(bp);
  5020. }
  5021. spin_unlock(&bp->phy_lock);
  5022. }
  5023. static void
  5024. bnx2_5708_serdes_timer(struct bnx2 *bp)
  5025. {
  5026. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  5027. return;
  5028. if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
  5029. bp->serdes_an_pending = 0;
  5030. return;
  5031. }
  5032. spin_lock(&bp->phy_lock);
  5033. if (bp->serdes_an_pending)
  5034. bp->serdes_an_pending--;
  5035. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  5036. u32 bmcr;
  5037. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5038. if (bmcr & BMCR_ANENABLE) {
  5039. bnx2_enable_forced_2g5(bp);
  5040. bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
  5041. } else {
  5042. bnx2_disable_forced_2g5(bp);
  5043. bp->serdes_an_pending = 2;
  5044. bp->current_interval = BNX2_TIMER_INTERVAL;
  5045. }
  5046. } else
  5047. bp->current_interval = BNX2_TIMER_INTERVAL;
  5048. spin_unlock(&bp->phy_lock);
  5049. }
  5050. static void
  5051. bnx2_timer(unsigned long data)
  5052. {
  5053. struct bnx2 *bp = (struct bnx2 *) data;
  5054. if (!netif_running(bp->dev))
  5055. return;
  5056. if (atomic_read(&bp->intr_sem) != 0)
  5057. goto bnx2_restart_timer;
  5058. if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
  5059. BNX2_FLAG_USING_MSI)
  5060. bnx2_chk_missed_msi(bp);
  5061. bnx2_send_heart_beat(bp);
  5062. bp->stats_blk->stat_FwRxDrop =
  5063. bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
  5064. /* workaround occasional corrupted counters */
  5065. if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
  5066. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
  5067. BNX2_HC_COMMAND_STATS_NOW);
  5068. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5069. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  5070. bnx2_5706_serdes_timer(bp);
  5071. else
  5072. bnx2_5708_serdes_timer(bp);
  5073. }
  5074. bnx2_restart_timer:
  5075. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5076. }
  5077. static int
  5078. bnx2_request_irq(struct bnx2 *bp)
  5079. {
  5080. unsigned long flags;
  5081. struct bnx2_irq *irq;
  5082. int rc = 0, i;
  5083. if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
  5084. flags = 0;
  5085. else
  5086. flags = IRQF_SHARED;
  5087. for (i = 0; i < bp->irq_nvecs; i++) {
  5088. irq = &bp->irq_tbl[i];
  5089. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  5090. &bp->bnx2_napi[i]);
  5091. if (rc)
  5092. break;
  5093. irq->requested = 1;
  5094. }
  5095. return rc;
  5096. }
  5097. static void
  5098. __bnx2_free_irq(struct bnx2 *bp)
  5099. {
  5100. struct bnx2_irq *irq;
  5101. int i;
  5102. for (i = 0; i < bp->irq_nvecs; i++) {
  5103. irq = &bp->irq_tbl[i];
  5104. if (irq->requested)
  5105. free_irq(irq->vector, &bp->bnx2_napi[i]);
  5106. irq->requested = 0;
  5107. }
  5108. }
  5109. static void
  5110. bnx2_free_irq(struct bnx2 *bp)
  5111. {
  5112. __bnx2_free_irq(bp);
  5113. if (bp->flags & BNX2_FLAG_USING_MSI)
  5114. pci_disable_msi(bp->pdev);
  5115. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5116. pci_disable_msix(bp->pdev);
  5117. bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
  5118. }
  5119. static void
  5120. bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
  5121. {
  5122. int i, total_vecs;
  5123. struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
  5124. struct net_device *dev = bp->dev;
  5125. const int len = sizeof(bp->irq_tbl[0].name);
  5126. bnx2_setup_msix_tbl(bp);
  5127. BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
  5128. BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
  5129. BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
  5130. /* Need to flush the previous three writes to ensure MSI-X
  5131. * is setup properly */
  5132. BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
  5133. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5134. msix_ent[i].entry = i;
  5135. msix_ent[i].vector = 0;
  5136. }
  5137. total_vecs = msix_vecs;
  5138. #ifdef BCM_CNIC
  5139. total_vecs++;
  5140. #endif
  5141. total_vecs = pci_enable_msix_range(bp->pdev, msix_ent,
  5142. BNX2_MIN_MSIX_VEC, total_vecs);
  5143. if (total_vecs < 0)
  5144. return;
  5145. msix_vecs = total_vecs;
  5146. #ifdef BCM_CNIC
  5147. msix_vecs--;
  5148. #endif
  5149. bp->irq_nvecs = msix_vecs;
  5150. bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
  5151. for (i = 0; i < total_vecs; i++) {
  5152. bp->irq_tbl[i].vector = msix_ent[i].vector;
  5153. snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
  5154. bp->irq_tbl[i].handler = bnx2_msi_1shot;
  5155. }
  5156. }
  5157. static int
  5158. bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
  5159. {
  5160. int cpus = netif_get_num_default_rss_queues();
  5161. int msix_vecs;
  5162. if (!bp->num_req_rx_rings)
  5163. msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
  5164. else if (!bp->num_req_tx_rings)
  5165. msix_vecs = max(cpus, bp->num_req_rx_rings);
  5166. else
  5167. msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
  5168. msix_vecs = min(msix_vecs, RX_MAX_RINGS);
  5169. bp->irq_tbl[0].handler = bnx2_interrupt;
  5170. strcpy(bp->irq_tbl[0].name, bp->dev->name);
  5171. bp->irq_nvecs = 1;
  5172. bp->irq_tbl[0].vector = bp->pdev->irq;
  5173. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
  5174. bnx2_enable_msix(bp, msix_vecs);
  5175. if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
  5176. !(bp->flags & BNX2_FLAG_USING_MSIX)) {
  5177. if (pci_enable_msi(bp->pdev) == 0) {
  5178. bp->flags |= BNX2_FLAG_USING_MSI;
  5179. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  5180. bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
  5181. bp->irq_tbl[0].handler = bnx2_msi_1shot;
  5182. } else
  5183. bp->irq_tbl[0].handler = bnx2_msi;
  5184. bp->irq_tbl[0].vector = bp->pdev->irq;
  5185. }
  5186. }
  5187. if (!bp->num_req_tx_rings)
  5188. bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
  5189. else
  5190. bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
  5191. if (!bp->num_req_rx_rings)
  5192. bp->num_rx_rings = bp->irq_nvecs;
  5193. else
  5194. bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
  5195. netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
  5196. return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
  5197. }
  5198. /* Called with rtnl_lock */
  5199. static int
  5200. bnx2_open(struct net_device *dev)
  5201. {
  5202. struct bnx2 *bp = netdev_priv(dev);
  5203. int rc;
  5204. rc = bnx2_request_firmware(bp);
  5205. if (rc < 0)
  5206. goto out;
  5207. netif_carrier_off(dev);
  5208. bnx2_disable_int(bp);
  5209. rc = bnx2_setup_int_mode(bp, disable_msi);
  5210. if (rc)
  5211. goto open_err;
  5212. bnx2_init_napi(bp);
  5213. bnx2_napi_enable(bp);
  5214. rc = bnx2_alloc_mem(bp);
  5215. if (rc)
  5216. goto open_err;
  5217. rc = bnx2_request_irq(bp);
  5218. if (rc)
  5219. goto open_err;
  5220. rc = bnx2_init_nic(bp, 1);
  5221. if (rc)
  5222. goto open_err;
  5223. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5224. atomic_set(&bp->intr_sem, 0);
  5225. memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
  5226. bnx2_enable_int(bp);
  5227. if (bp->flags & BNX2_FLAG_USING_MSI) {
  5228. /* Test MSI to make sure it is working
  5229. * If MSI test fails, go back to INTx mode
  5230. */
  5231. if (bnx2_test_intr(bp) != 0) {
  5232. netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
  5233. bnx2_disable_int(bp);
  5234. bnx2_free_irq(bp);
  5235. bnx2_setup_int_mode(bp, 1);
  5236. rc = bnx2_init_nic(bp, 0);
  5237. if (!rc)
  5238. rc = bnx2_request_irq(bp);
  5239. if (rc) {
  5240. del_timer_sync(&bp->timer);
  5241. goto open_err;
  5242. }
  5243. bnx2_enable_int(bp);
  5244. }
  5245. }
  5246. if (bp->flags & BNX2_FLAG_USING_MSI)
  5247. netdev_info(dev, "using MSI\n");
  5248. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5249. netdev_info(dev, "using MSIX\n");
  5250. netif_tx_start_all_queues(dev);
  5251. out:
  5252. return rc;
  5253. open_err:
  5254. bnx2_napi_disable(bp);
  5255. bnx2_free_skbs(bp);
  5256. bnx2_free_irq(bp);
  5257. bnx2_free_mem(bp);
  5258. bnx2_del_napi(bp);
  5259. bnx2_release_firmware(bp);
  5260. goto out;
  5261. }
  5262. static void
  5263. bnx2_reset_task(struct work_struct *work)
  5264. {
  5265. struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
  5266. int rc;
  5267. u16 pcicmd;
  5268. rtnl_lock();
  5269. if (!netif_running(bp->dev)) {
  5270. rtnl_unlock();
  5271. return;
  5272. }
  5273. bnx2_netif_stop(bp, true);
  5274. pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
  5275. if (!(pcicmd & PCI_COMMAND_MEMORY)) {
  5276. /* in case PCI block has reset */
  5277. pci_restore_state(bp->pdev);
  5278. pci_save_state(bp->pdev);
  5279. }
  5280. rc = bnx2_init_nic(bp, 1);
  5281. if (rc) {
  5282. netdev_err(bp->dev, "failed to reset NIC, closing\n");
  5283. bnx2_napi_enable(bp);
  5284. dev_close(bp->dev);
  5285. rtnl_unlock();
  5286. return;
  5287. }
  5288. atomic_set(&bp->intr_sem, 1);
  5289. bnx2_netif_start(bp, true);
  5290. rtnl_unlock();
  5291. }
  5292. #define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
  5293. static void
  5294. bnx2_dump_ftq(struct bnx2 *bp)
  5295. {
  5296. int i;
  5297. u32 reg, bdidx, cid, valid;
  5298. struct net_device *dev = bp->dev;
  5299. static const struct ftq_reg {
  5300. char *name;
  5301. u32 off;
  5302. } ftq_arr[] = {
  5303. BNX2_FTQ_ENTRY(RV2P_P),
  5304. BNX2_FTQ_ENTRY(RV2P_T),
  5305. BNX2_FTQ_ENTRY(RV2P_M),
  5306. BNX2_FTQ_ENTRY(TBDR_),
  5307. BNX2_FTQ_ENTRY(TDMA_),
  5308. BNX2_FTQ_ENTRY(TXP_),
  5309. BNX2_FTQ_ENTRY(TXP_),
  5310. BNX2_FTQ_ENTRY(TPAT_),
  5311. BNX2_FTQ_ENTRY(RXP_C),
  5312. BNX2_FTQ_ENTRY(RXP_),
  5313. BNX2_FTQ_ENTRY(COM_COMXQ_),
  5314. BNX2_FTQ_ENTRY(COM_COMTQ_),
  5315. BNX2_FTQ_ENTRY(COM_COMQ_),
  5316. BNX2_FTQ_ENTRY(CP_CPQ_),
  5317. };
  5318. netdev_err(dev, "<--- start FTQ dump --->\n");
  5319. for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
  5320. netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
  5321. bnx2_reg_rd_ind(bp, ftq_arr[i].off));
  5322. netdev_err(dev, "CPU states:\n");
  5323. for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
  5324. netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
  5325. reg, bnx2_reg_rd_ind(bp, reg),
  5326. bnx2_reg_rd_ind(bp, reg + 4),
  5327. bnx2_reg_rd_ind(bp, reg + 8),
  5328. bnx2_reg_rd_ind(bp, reg + 0x1c),
  5329. bnx2_reg_rd_ind(bp, reg + 0x1c),
  5330. bnx2_reg_rd_ind(bp, reg + 0x20));
  5331. netdev_err(dev, "<--- end FTQ dump --->\n");
  5332. netdev_err(dev, "<--- start TBDC dump --->\n");
  5333. netdev_err(dev, "TBDC free cnt: %ld\n",
  5334. BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
  5335. netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
  5336. for (i = 0; i < 0x20; i++) {
  5337. int j = 0;
  5338. BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
  5339. BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
  5340. BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
  5341. BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
  5342. while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
  5343. BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
  5344. j++;
  5345. cid = BNX2_RD(bp, BNX2_TBDC_CID);
  5346. bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
  5347. valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
  5348. netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
  5349. i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
  5350. bdidx >> 24, (valid >> 8) & 0x0ff);
  5351. }
  5352. netdev_err(dev, "<--- end TBDC dump --->\n");
  5353. }
  5354. static void
  5355. bnx2_dump_state(struct bnx2 *bp)
  5356. {
  5357. struct net_device *dev = bp->dev;
  5358. u32 val1, val2;
  5359. pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
  5360. netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
  5361. atomic_read(&bp->intr_sem), val1);
  5362. pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
  5363. pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
  5364. netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
  5365. netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
  5366. BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
  5367. BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
  5368. netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
  5369. BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
  5370. netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
  5371. BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
  5372. if (bp->flags & BNX2_FLAG_USING_MSIX)
  5373. netdev_err(dev, "DEBUG: PBA[%08x]\n",
  5374. BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
  5375. }
  5376. static void
  5377. bnx2_tx_timeout(struct net_device *dev)
  5378. {
  5379. struct bnx2 *bp = netdev_priv(dev);
  5380. bnx2_dump_ftq(bp);
  5381. bnx2_dump_state(bp);
  5382. bnx2_dump_mcp_state(bp);
  5383. /* This allows the netif to be shutdown gracefully before resetting */
  5384. schedule_work(&bp->reset_task);
  5385. }
  5386. /* Called with netif_tx_lock.
  5387. * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
  5388. * netif_wake_queue().
  5389. */
  5390. static netdev_tx_t
  5391. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5392. {
  5393. struct bnx2 *bp = netdev_priv(dev);
  5394. dma_addr_t mapping;
  5395. struct bnx2_tx_bd *txbd;
  5396. struct bnx2_sw_tx_bd *tx_buf;
  5397. u32 len, vlan_tag_flags, last_frag, mss;
  5398. u16 prod, ring_prod;
  5399. int i;
  5400. struct bnx2_napi *bnapi;
  5401. struct bnx2_tx_ring_info *txr;
  5402. struct netdev_queue *txq;
  5403. /* Determine which tx ring we will be placed on */
  5404. i = skb_get_queue_mapping(skb);
  5405. bnapi = &bp->bnx2_napi[i];
  5406. txr = &bnapi->tx_ring;
  5407. txq = netdev_get_tx_queue(dev, i);
  5408. if (unlikely(bnx2_tx_avail(bp, txr) <
  5409. (skb_shinfo(skb)->nr_frags + 1))) {
  5410. netif_tx_stop_queue(txq);
  5411. netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
  5412. return NETDEV_TX_BUSY;
  5413. }
  5414. len = skb_headlen(skb);
  5415. prod = txr->tx_prod;
  5416. ring_prod = BNX2_TX_RING_IDX(prod);
  5417. vlan_tag_flags = 0;
  5418. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5419. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  5420. }
  5421. if (skb_vlan_tag_present(skb)) {
  5422. vlan_tag_flags |=
  5423. (TX_BD_FLAGS_VLAN_TAG | (skb_vlan_tag_get(skb) << 16));
  5424. }
  5425. if ((mss = skb_shinfo(skb)->gso_size)) {
  5426. u32 tcp_opt_len;
  5427. struct iphdr *iph;
  5428. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  5429. tcp_opt_len = tcp_optlen(skb);
  5430. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  5431. u32 tcp_off = skb_transport_offset(skb) -
  5432. sizeof(struct ipv6hdr) - ETH_HLEN;
  5433. vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
  5434. TX_BD_FLAGS_SW_FLAGS;
  5435. if (likely(tcp_off == 0))
  5436. vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
  5437. else {
  5438. tcp_off >>= 3;
  5439. vlan_tag_flags |= ((tcp_off & 0x3) <<
  5440. TX_BD_FLAGS_TCP6_OFF0_SHL) |
  5441. ((tcp_off & 0x10) <<
  5442. TX_BD_FLAGS_TCP6_OFF4_SHL);
  5443. mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
  5444. }
  5445. } else {
  5446. iph = ip_hdr(skb);
  5447. if (tcp_opt_len || (iph->ihl > 5)) {
  5448. vlan_tag_flags |= ((iph->ihl - 5) +
  5449. (tcp_opt_len >> 2)) << 8;
  5450. }
  5451. }
  5452. } else
  5453. mss = 0;
  5454. mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
  5455. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  5456. dev_kfree_skb_any(skb);
  5457. return NETDEV_TX_OK;
  5458. }
  5459. tx_buf = &txr->tx_buf_ring[ring_prod];
  5460. tx_buf->skb = skb;
  5461. dma_unmap_addr_set(tx_buf, mapping, mapping);
  5462. txbd = &txr->tx_desc_ring[ring_prod];
  5463. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5464. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5465. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5466. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  5467. last_frag = skb_shinfo(skb)->nr_frags;
  5468. tx_buf->nr_frags = last_frag;
  5469. tx_buf->is_gso = skb_is_gso(skb);
  5470. for (i = 0; i < last_frag; i++) {
  5471. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5472. prod = BNX2_NEXT_TX_BD(prod);
  5473. ring_prod = BNX2_TX_RING_IDX(prod);
  5474. txbd = &txr->tx_desc_ring[ring_prod];
  5475. len = skb_frag_size(frag);
  5476. mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
  5477. DMA_TO_DEVICE);
  5478. if (dma_mapping_error(&bp->pdev->dev, mapping))
  5479. goto dma_error;
  5480. dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
  5481. mapping);
  5482. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5483. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5484. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5485. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  5486. }
  5487. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  5488. /* Sync BD data before updating TX mailbox */
  5489. wmb();
  5490. netdev_tx_sent_queue(txq, skb->len);
  5491. prod = BNX2_NEXT_TX_BD(prod);
  5492. txr->tx_prod_bseq += skb->len;
  5493. BNX2_WR16(bp, txr->tx_bidx_addr, prod);
  5494. BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  5495. mmiowb();
  5496. txr->tx_prod = prod;
  5497. if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
  5498. netif_tx_stop_queue(txq);
  5499. /* netif_tx_stop_queue() must be done before checking
  5500. * tx index in bnx2_tx_avail() below, because in
  5501. * bnx2_tx_int(), we update tx index before checking for
  5502. * netif_tx_queue_stopped().
  5503. */
  5504. smp_mb();
  5505. if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
  5506. netif_tx_wake_queue(txq);
  5507. }
  5508. return NETDEV_TX_OK;
  5509. dma_error:
  5510. /* save value of frag that failed */
  5511. last_frag = i;
  5512. /* start back at beginning and unmap skb */
  5513. prod = txr->tx_prod;
  5514. ring_prod = BNX2_TX_RING_IDX(prod);
  5515. tx_buf = &txr->tx_buf_ring[ring_prod];
  5516. tx_buf->skb = NULL;
  5517. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5518. skb_headlen(skb), PCI_DMA_TODEVICE);
  5519. /* unmap remaining mapped pages */
  5520. for (i = 0; i < last_frag; i++) {
  5521. prod = BNX2_NEXT_TX_BD(prod);
  5522. ring_prod = BNX2_TX_RING_IDX(prod);
  5523. tx_buf = &txr->tx_buf_ring[ring_prod];
  5524. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5525. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5526. PCI_DMA_TODEVICE);
  5527. }
  5528. dev_kfree_skb_any(skb);
  5529. return NETDEV_TX_OK;
  5530. }
  5531. /* Called with rtnl_lock */
  5532. static int
  5533. bnx2_close(struct net_device *dev)
  5534. {
  5535. struct bnx2 *bp = netdev_priv(dev);
  5536. bnx2_disable_int_sync(bp);
  5537. bnx2_napi_disable(bp);
  5538. netif_tx_disable(dev);
  5539. del_timer_sync(&bp->timer);
  5540. bnx2_shutdown_chip(bp);
  5541. bnx2_free_irq(bp);
  5542. bnx2_free_skbs(bp);
  5543. bnx2_free_mem(bp);
  5544. bnx2_del_napi(bp);
  5545. bp->link_up = 0;
  5546. netif_carrier_off(bp->dev);
  5547. return 0;
  5548. }
  5549. static void
  5550. bnx2_save_stats(struct bnx2 *bp)
  5551. {
  5552. u32 *hw_stats = (u32 *) bp->stats_blk;
  5553. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  5554. int i;
  5555. /* The 1st 10 counters are 64-bit counters */
  5556. for (i = 0; i < 20; i += 2) {
  5557. u32 hi;
  5558. u64 lo;
  5559. hi = temp_stats[i] + hw_stats[i];
  5560. lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
  5561. if (lo > 0xffffffff)
  5562. hi++;
  5563. temp_stats[i] = hi;
  5564. temp_stats[i + 1] = lo & 0xffffffff;
  5565. }
  5566. for ( ; i < sizeof(struct statistics_block) / 4; i++)
  5567. temp_stats[i] += hw_stats[i];
  5568. }
  5569. #define GET_64BIT_NET_STATS64(ctr) \
  5570. (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
  5571. #define GET_64BIT_NET_STATS(ctr) \
  5572. GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
  5573. GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
  5574. #define GET_32BIT_NET_STATS(ctr) \
  5575. (unsigned long) (bp->stats_blk->ctr + \
  5576. bp->temp_stats_blk->ctr)
  5577. static struct rtnl_link_stats64 *
  5578. bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
  5579. {
  5580. struct bnx2 *bp = netdev_priv(dev);
  5581. if (bp->stats_blk == NULL)
  5582. return net_stats;
  5583. net_stats->rx_packets =
  5584. GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
  5585. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
  5586. GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
  5587. net_stats->tx_packets =
  5588. GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
  5589. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
  5590. GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
  5591. net_stats->rx_bytes =
  5592. GET_64BIT_NET_STATS(stat_IfHCInOctets);
  5593. net_stats->tx_bytes =
  5594. GET_64BIT_NET_STATS(stat_IfHCOutOctets);
  5595. net_stats->multicast =
  5596. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
  5597. net_stats->collisions =
  5598. GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
  5599. net_stats->rx_length_errors =
  5600. GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
  5601. GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
  5602. net_stats->rx_over_errors =
  5603. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5604. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
  5605. net_stats->rx_frame_errors =
  5606. GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
  5607. net_stats->rx_crc_errors =
  5608. GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
  5609. net_stats->rx_errors = net_stats->rx_length_errors +
  5610. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  5611. net_stats->rx_crc_errors;
  5612. net_stats->tx_aborted_errors =
  5613. GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
  5614. GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
  5615. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
  5616. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
  5617. net_stats->tx_carrier_errors = 0;
  5618. else {
  5619. net_stats->tx_carrier_errors =
  5620. GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
  5621. }
  5622. net_stats->tx_errors =
  5623. GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
  5624. net_stats->tx_aborted_errors +
  5625. net_stats->tx_carrier_errors;
  5626. net_stats->rx_missed_errors =
  5627. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5628. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
  5629. GET_32BIT_NET_STATS(stat_FwRxDrop);
  5630. return net_stats;
  5631. }
  5632. /* All ethtool functions called with rtnl_lock */
  5633. static int
  5634. bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5635. {
  5636. struct bnx2 *bp = netdev_priv(dev);
  5637. int support_serdes = 0, support_copper = 0;
  5638. cmd->supported = SUPPORTED_Autoneg;
  5639. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5640. support_serdes = 1;
  5641. support_copper = 1;
  5642. } else if (bp->phy_port == PORT_FIBRE)
  5643. support_serdes = 1;
  5644. else
  5645. support_copper = 1;
  5646. if (support_serdes) {
  5647. cmd->supported |= SUPPORTED_1000baseT_Full |
  5648. SUPPORTED_FIBRE;
  5649. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  5650. cmd->supported |= SUPPORTED_2500baseX_Full;
  5651. }
  5652. if (support_copper) {
  5653. cmd->supported |= SUPPORTED_10baseT_Half |
  5654. SUPPORTED_10baseT_Full |
  5655. SUPPORTED_100baseT_Half |
  5656. SUPPORTED_100baseT_Full |
  5657. SUPPORTED_1000baseT_Full |
  5658. SUPPORTED_TP;
  5659. }
  5660. spin_lock_bh(&bp->phy_lock);
  5661. cmd->port = bp->phy_port;
  5662. cmd->advertising = bp->advertising;
  5663. if (bp->autoneg & AUTONEG_SPEED) {
  5664. cmd->autoneg = AUTONEG_ENABLE;
  5665. } else {
  5666. cmd->autoneg = AUTONEG_DISABLE;
  5667. }
  5668. if (netif_carrier_ok(dev)) {
  5669. ethtool_cmd_speed_set(cmd, bp->line_speed);
  5670. cmd->duplex = bp->duplex;
  5671. if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES)) {
  5672. if (bp->phy_flags & BNX2_PHY_FLAG_MDIX)
  5673. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  5674. else
  5675. cmd->eth_tp_mdix = ETH_TP_MDI;
  5676. }
  5677. }
  5678. else {
  5679. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  5680. cmd->duplex = DUPLEX_UNKNOWN;
  5681. }
  5682. spin_unlock_bh(&bp->phy_lock);
  5683. cmd->transceiver = XCVR_INTERNAL;
  5684. cmd->phy_address = bp->phy_addr;
  5685. return 0;
  5686. }
  5687. static int
  5688. bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5689. {
  5690. struct bnx2 *bp = netdev_priv(dev);
  5691. u8 autoneg = bp->autoneg;
  5692. u8 req_duplex = bp->req_duplex;
  5693. u16 req_line_speed = bp->req_line_speed;
  5694. u32 advertising = bp->advertising;
  5695. int err = -EINVAL;
  5696. spin_lock_bh(&bp->phy_lock);
  5697. if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
  5698. goto err_out_unlock;
  5699. if (cmd->port != bp->phy_port &&
  5700. !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
  5701. goto err_out_unlock;
  5702. /* If device is down, we can store the settings only if the user
  5703. * is setting the currently active port.
  5704. */
  5705. if (!netif_running(dev) && cmd->port != bp->phy_port)
  5706. goto err_out_unlock;
  5707. if (cmd->autoneg == AUTONEG_ENABLE) {
  5708. autoneg |= AUTONEG_SPEED;
  5709. advertising = cmd->advertising;
  5710. if (cmd->port == PORT_TP) {
  5711. advertising &= ETHTOOL_ALL_COPPER_SPEED;
  5712. if (!advertising)
  5713. advertising = ETHTOOL_ALL_COPPER_SPEED;
  5714. } else {
  5715. advertising &= ETHTOOL_ALL_FIBRE_SPEED;
  5716. if (!advertising)
  5717. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  5718. }
  5719. advertising |= ADVERTISED_Autoneg;
  5720. }
  5721. else {
  5722. u32 speed = ethtool_cmd_speed(cmd);
  5723. if (cmd->port == PORT_FIBRE) {
  5724. if ((speed != SPEED_1000 &&
  5725. speed != SPEED_2500) ||
  5726. (cmd->duplex != DUPLEX_FULL))
  5727. goto err_out_unlock;
  5728. if (speed == SPEED_2500 &&
  5729. !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  5730. goto err_out_unlock;
  5731. } else if (speed == SPEED_1000 || speed == SPEED_2500)
  5732. goto err_out_unlock;
  5733. autoneg &= ~AUTONEG_SPEED;
  5734. req_line_speed = speed;
  5735. req_duplex = cmd->duplex;
  5736. advertising = 0;
  5737. }
  5738. bp->autoneg = autoneg;
  5739. bp->advertising = advertising;
  5740. bp->req_line_speed = req_line_speed;
  5741. bp->req_duplex = req_duplex;
  5742. err = 0;
  5743. /* If device is down, the new settings will be picked up when it is
  5744. * brought up.
  5745. */
  5746. if (netif_running(dev))
  5747. err = bnx2_setup_phy(bp, cmd->port);
  5748. err_out_unlock:
  5749. spin_unlock_bh(&bp->phy_lock);
  5750. return err;
  5751. }
  5752. static void
  5753. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5754. {
  5755. struct bnx2 *bp = netdev_priv(dev);
  5756. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  5757. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  5758. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  5759. strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
  5760. }
  5761. #define BNX2_REGDUMP_LEN (32 * 1024)
  5762. static int
  5763. bnx2_get_regs_len(struct net_device *dev)
  5764. {
  5765. return BNX2_REGDUMP_LEN;
  5766. }
  5767. static void
  5768. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  5769. {
  5770. u32 *p = _p, i, offset;
  5771. u8 *orig_p = _p;
  5772. struct bnx2 *bp = netdev_priv(dev);
  5773. static const u32 reg_boundaries[] = {
  5774. 0x0000, 0x0098, 0x0400, 0x045c,
  5775. 0x0800, 0x0880, 0x0c00, 0x0c10,
  5776. 0x0c30, 0x0d08, 0x1000, 0x101c,
  5777. 0x1040, 0x1048, 0x1080, 0x10a4,
  5778. 0x1400, 0x1490, 0x1498, 0x14f0,
  5779. 0x1500, 0x155c, 0x1580, 0x15dc,
  5780. 0x1600, 0x1658, 0x1680, 0x16d8,
  5781. 0x1800, 0x1820, 0x1840, 0x1854,
  5782. 0x1880, 0x1894, 0x1900, 0x1984,
  5783. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  5784. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  5785. 0x2000, 0x2030, 0x23c0, 0x2400,
  5786. 0x2800, 0x2820, 0x2830, 0x2850,
  5787. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  5788. 0x3c00, 0x3c94, 0x4000, 0x4010,
  5789. 0x4080, 0x4090, 0x43c0, 0x4458,
  5790. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  5791. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  5792. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  5793. 0x5fc0, 0x6000, 0x6400, 0x6428,
  5794. 0x6800, 0x6848, 0x684c, 0x6860,
  5795. 0x6888, 0x6910, 0x8000
  5796. };
  5797. regs->version = 0;
  5798. memset(p, 0, BNX2_REGDUMP_LEN);
  5799. if (!netif_running(bp->dev))
  5800. return;
  5801. i = 0;
  5802. offset = reg_boundaries[0];
  5803. p += offset;
  5804. while (offset < BNX2_REGDUMP_LEN) {
  5805. *p++ = BNX2_RD(bp, offset);
  5806. offset += 4;
  5807. if (offset == reg_boundaries[i + 1]) {
  5808. offset = reg_boundaries[i + 2];
  5809. p = (u32 *) (orig_p + offset);
  5810. i += 2;
  5811. }
  5812. }
  5813. }
  5814. static void
  5815. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5816. {
  5817. struct bnx2 *bp = netdev_priv(dev);
  5818. if (bp->flags & BNX2_FLAG_NO_WOL) {
  5819. wol->supported = 0;
  5820. wol->wolopts = 0;
  5821. }
  5822. else {
  5823. wol->supported = WAKE_MAGIC;
  5824. if (bp->wol)
  5825. wol->wolopts = WAKE_MAGIC;
  5826. else
  5827. wol->wolopts = 0;
  5828. }
  5829. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5830. }
  5831. static int
  5832. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5833. {
  5834. struct bnx2 *bp = netdev_priv(dev);
  5835. if (wol->wolopts & ~WAKE_MAGIC)
  5836. return -EINVAL;
  5837. if (wol->wolopts & WAKE_MAGIC) {
  5838. if (bp->flags & BNX2_FLAG_NO_WOL)
  5839. return -EINVAL;
  5840. bp->wol = 1;
  5841. }
  5842. else {
  5843. bp->wol = 0;
  5844. }
  5845. device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
  5846. return 0;
  5847. }
  5848. static int
  5849. bnx2_nway_reset(struct net_device *dev)
  5850. {
  5851. struct bnx2 *bp = netdev_priv(dev);
  5852. u32 bmcr;
  5853. if (!netif_running(dev))
  5854. return -EAGAIN;
  5855. if (!(bp->autoneg & AUTONEG_SPEED)) {
  5856. return -EINVAL;
  5857. }
  5858. spin_lock_bh(&bp->phy_lock);
  5859. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5860. int rc;
  5861. rc = bnx2_setup_remote_phy(bp, bp->phy_port);
  5862. spin_unlock_bh(&bp->phy_lock);
  5863. return rc;
  5864. }
  5865. /* Force a link down visible on the other side */
  5866. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5867. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  5868. spin_unlock_bh(&bp->phy_lock);
  5869. msleep(20);
  5870. spin_lock_bh(&bp->phy_lock);
  5871. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  5872. bp->serdes_an_pending = 1;
  5873. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5874. }
  5875. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5876. bmcr &= ~BMCR_LOOPBACK;
  5877. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  5878. spin_unlock_bh(&bp->phy_lock);
  5879. return 0;
  5880. }
  5881. static u32
  5882. bnx2_get_link(struct net_device *dev)
  5883. {
  5884. struct bnx2 *bp = netdev_priv(dev);
  5885. return bp->link_up;
  5886. }
  5887. static int
  5888. bnx2_get_eeprom_len(struct net_device *dev)
  5889. {
  5890. struct bnx2 *bp = netdev_priv(dev);
  5891. if (bp->flash_info == NULL)
  5892. return 0;
  5893. return (int) bp->flash_size;
  5894. }
  5895. static int
  5896. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5897. u8 *eebuf)
  5898. {
  5899. struct bnx2 *bp = netdev_priv(dev);
  5900. int rc;
  5901. /* parameters already validated in ethtool_get_eeprom */
  5902. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  5903. return rc;
  5904. }
  5905. static int
  5906. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5907. u8 *eebuf)
  5908. {
  5909. struct bnx2 *bp = netdev_priv(dev);
  5910. int rc;
  5911. /* parameters already validated in ethtool_set_eeprom */
  5912. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  5913. return rc;
  5914. }
  5915. static int
  5916. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5917. {
  5918. struct bnx2 *bp = netdev_priv(dev);
  5919. memset(coal, 0, sizeof(struct ethtool_coalesce));
  5920. coal->rx_coalesce_usecs = bp->rx_ticks;
  5921. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  5922. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  5923. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  5924. coal->tx_coalesce_usecs = bp->tx_ticks;
  5925. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  5926. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  5927. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  5928. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  5929. return 0;
  5930. }
  5931. static int
  5932. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5933. {
  5934. struct bnx2 *bp = netdev_priv(dev);
  5935. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  5936. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  5937. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  5938. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  5939. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  5940. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  5941. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  5942. if (bp->rx_quick_cons_trip_int > 0xff)
  5943. bp->rx_quick_cons_trip_int = 0xff;
  5944. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  5945. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  5946. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  5947. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  5948. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  5949. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  5950. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  5951. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  5952. 0xff;
  5953. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  5954. if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
  5955. if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
  5956. bp->stats_ticks = USEC_PER_SEC;
  5957. }
  5958. if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
  5959. bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5960. bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5961. if (netif_running(bp->dev)) {
  5962. bnx2_netif_stop(bp, true);
  5963. bnx2_init_nic(bp, 0);
  5964. bnx2_netif_start(bp, true);
  5965. }
  5966. return 0;
  5967. }
  5968. static void
  5969. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5970. {
  5971. struct bnx2 *bp = netdev_priv(dev);
  5972. ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
  5973. ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
  5974. ering->rx_pending = bp->rx_ring_size;
  5975. ering->rx_jumbo_pending = bp->rx_pg_ring_size;
  5976. ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
  5977. ering->tx_pending = bp->tx_ring_size;
  5978. }
  5979. static int
  5980. bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
  5981. {
  5982. if (netif_running(bp->dev)) {
  5983. /* Reset will erase chipset stats; save them */
  5984. bnx2_save_stats(bp);
  5985. bnx2_netif_stop(bp, true);
  5986. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  5987. if (reset_irq) {
  5988. bnx2_free_irq(bp);
  5989. bnx2_del_napi(bp);
  5990. } else {
  5991. __bnx2_free_irq(bp);
  5992. }
  5993. bnx2_free_skbs(bp);
  5994. bnx2_free_mem(bp);
  5995. }
  5996. bnx2_set_rx_ring_size(bp, rx);
  5997. bp->tx_ring_size = tx;
  5998. if (netif_running(bp->dev)) {
  5999. int rc = 0;
  6000. if (reset_irq) {
  6001. rc = bnx2_setup_int_mode(bp, disable_msi);
  6002. bnx2_init_napi(bp);
  6003. }
  6004. if (!rc)
  6005. rc = bnx2_alloc_mem(bp);
  6006. if (!rc)
  6007. rc = bnx2_request_irq(bp);
  6008. if (!rc)
  6009. rc = bnx2_init_nic(bp, 0);
  6010. if (rc) {
  6011. bnx2_napi_enable(bp);
  6012. dev_close(bp->dev);
  6013. return rc;
  6014. }
  6015. #ifdef BCM_CNIC
  6016. mutex_lock(&bp->cnic_lock);
  6017. /* Let cnic know about the new status block. */
  6018. if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
  6019. bnx2_setup_cnic_irq_info(bp);
  6020. mutex_unlock(&bp->cnic_lock);
  6021. #endif
  6022. bnx2_netif_start(bp, true);
  6023. }
  6024. return 0;
  6025. }
  6026. static int
  6027. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6028. {
  6029. struct bnx2 *bp = netdev_priv(dev);
  6030. int rc;
  6031. if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
  6032. (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
  6033. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  6034. return -EINVAL;
  6035. }
  6036. rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
  6037. false);
  6038. return rc;
  6039. }
  6040. static void
  6041. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6042. {
  6043. struct bnx2 *bp = netdev_priv(dev);
  6044. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  6045. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  6046. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  6047. }
  6048. static int
  6049. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6050. {
  6051. struct bnx2 *bp = netdev_priv(dev);
  6052. bp->req_flow_ctrl = 0;
  6053. if (epause->rx_pause)
  6054. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  6055. if (epause->tx_pause)
  6056. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  6057. if (epause->autoneg) {
  6058. bp->autoneg |= AUTONEG_FLOW_CTRL;
  6059. }
  6060. else {
  6061. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  6062. }
  6063. if (netif_running(dev)) {
  6064. spin_lock_bh(&bp->phy_lock);
  6065. bnx2_setup_phy(bp, bp->phy_port);
  6066. spin_unlock_bh(&bp->phy_lock);
  6067. }
  6068. return 0;
  6069. }
  6070. static struct {
  6071. char string[ETH_GSTRING_LEN];
  6072. } bnx2_stats_str_arr[] = {
  6073. { "rx_bytes" },
  6074. { "rx_error_bytes" },
  6075. { "tx_bytes" },
  6076. { "tx_error_bytes" },
  6077. { "rx_ucast_packets" },
  6078. { "rx_mcast_packets" },
  6079. { "rx_bcast_packets" },
  6080. { "tx_ucast_packets" },
  6081. { "tx_mcast_packets" },
  6082. { "tx_bcast_packets" },
  6083. { "tx_mac_errors" },
  6084. { "tx_carrier_errors" },
  6085. { "rx_crc_errors" },
  6086. { "rx_align_errors" },
  6087. { "tx_single_collisions" },
  6088. { "tx_multi_collisions" },
  6089. { "tx_deferred" },
  6090. { "tx_excess_collisions" },
  6091. { "tx_late_collisions" },
  6092. { "tx_total_collisions" },
  6093. { "rx_fragments" },
  6094. { "rx_jabbers" },
  6095. { "rx_undersize_packets" },
  6096. { "rx_oversize_packets" },
  6097. { "rx_64_byte_packets" },
  6098. { "rx_65_to_127_byte_packets" },
  6099. { "rx_128_to_255_byte_packets" },
  6100. { "rx_256_to_511_byte_packets" },
  6101. { "rx_512_to_1023_byte_packets" },
  6102. { "rx_1024_to_1522_byte_packets" },
  6103. { "rx_1523_to_9022_byte_packets" },
  6104. { "tx_64_byte_packets" },
  6105. { "tx_65_to_127_byte_packets" },
  6106. { "tx_128_to_255_byte_packets" },
  6107. { "tx_256_to_511_byte_packets" },
  6108. { "tx_512_to_1023_byte_packets" },
  6109. { "tx_1024_to_1522_byte_packets" },
  6110. { "tx_1523_to_9022_byte_packets" },
  6111. { "rx_xon_frames" },
  6112. { "rx_xoff_frames" },
  6113. { "tx_xon_frames" },
  6114. { "tx_xoff_frames" },
  6115. { "rx_mac_ctrl_frames" },
  6116. { "rx_filtered_packets" },
  6117. { "rx_ftq_discards" },
  6118. { "rx_discards" },
  6119. { "rx_fw_discards" },
  6120. };
  6121. #define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
  6122. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  6123. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  6124. STATS_OFFSET32(stat_IfHCInOctets_hi),
  6125. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  6126. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  6127. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  6128. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  6129. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  6130. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  6131. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  6132. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  6133. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  6134. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  6135. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  6136. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  6137. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  6138. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  6139. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  6140. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  6141. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  6142. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  6143. STATS_OFFSET32(stat_EtherStatsCollisions),
  6144. STATS_OFFSET32(stat_EtherStatsFragments),
  6145. STATS_OFFSET32(stat_EtherStatsJabbers),
  6146. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  6147. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  6148. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  6149. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  6150. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  6151. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  6152. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  6153. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  6154. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  6155. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  6156. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  6157. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  6158. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  6159. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  6160. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  6161. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  6162. STATS_OFFSET32(stat_XonPauseFramesReceived),
  6163. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  6164. STATS_OFFSET32(stat_OutXonSent),
  6165. STATS_OFFSET32(stat_OutXoffSent),
  6166. STATS_OFFSET32(stat_MacControlFramesReceived),
  6167. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  6168. STATS_OFFSET32(stat_IfInFTQDiscards),
  6169. STATS_OFFSET32(stat_IfInMBUFDiscards),
  6170. STATS_OFFSET32(stat_FwRxDrop),
  6171. };
  6172. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  6173. * skipped because of errata.
  6174. */
  6175. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  6176. 8,0,8,8,8,8,8,8,8,8,
  6177. 4,0,4,4,4,4,4,4,4,4,
  6178. 4,4,4,4,4,4,4,4,4,4,
  6179. 4,4,4,4,4,4,4,4,4,4,
  6180. 4,4,4,4,4,4,4,
  6181. };
  6182. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  6183. 8,0,8,8,8,8,8,8,8,8,
  6184. 4,4,4,4,4,4,4,4,4,4,
  6185. 4,4,4,4,4,4,4,4,4,4,
  6186. 4,4,4,4,4,4,4,4,4,4,
  6187. 4,4,4,4,4,4,4,
  6188. };
  6189. #define BNX2_NUM_TESTS 6
  6190. static struct {
  6191. char string[ETH_GSTRING_LEN];
  6192. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  6193. { "register_test (offline)" },
  6194. { "memory_test (offline)" },
  6195. { "loopback_test (offline)" },
  6196. { "nvram_test (online)" },
  6197. { "interrupt_test (online)" },
  6198. { "link_test (online)" },
  6199. };
  6200. static int
  6201. bnx2_get_sset_count(struct net_device *dev, int sset)
  6202. {
  6203. switch (sset) {
  6204. case ETH_SS_TEST:
  6205. return BNX2_NUM_TESTS;
  6206. case ETH_SS_STATS:
  6207. return BNX2_NUM_STATS;
  6208. default:
  6209. return -EOPNOTSUPP;
  6210. }
  6211. }
  6212. static void
  6213. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  6214. {
  6215. struct bnx2 *bp = netdev_priv(dev);
  6216. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  6217. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6218. int i;
  6219. bnx2_netif_stop(bp, true);
  6220. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  6221. bnx2_free_skbs(bp);
  6222. if (bnx2_test_registers(bp) != 0) {
  6223. buf[0] = 1;
  6224. etest->flags |= ETH_TEST_FL_FAILED;
  6225. }
  6226. if (bnx2_test_memory(bp) != 0) {
  6227. buf[1] = 1;
  6228. etest->flags |= ETH_TEST_FL_FAILED;
  6229. }
  6230. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  6231. etest->flags |= ETH_TEST_FL_FAILED;
  6232. if (!netif_running(bp->dev))
  6233. bnx2_shutdown_chip(bp);
  6234. else {
  6235. bnx2_init_nic(bp, 1);
  6236. bnx2_netif_start(bp, true);
  6237. }
  6238. /* wait for link up */
  6239. for (i = 0; i < 7; i++) {
  6240. if (bp->link_up)
  6241. break;
  6242. msleep_interruptible(1000);
  6243. }
  6244. }
  6245. if (bnx2_test_nvram(bp) != 0) {
  6246. buf[3] = 1;
  6247. etest->flags |= ETH_TEST_FL_FAILED;
  6248. }
  6249. if (bnx2_test_intr(bp) != 0) {
  6250. buf[4] = 1;
  6251. etest->flags |= ETH_TEST_FL_FAILED;
  6252. }
  6253. if (bnx2_test_link(bp) != 0) {
  6254. buf[5] = 1;
  6255. etest->flags |= ETH_TEST_FL_FAILED;
  6256. }
  6257. }
  6258. static void
  6259. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  6260. {
  6261. switch (stringset) {
  6262. case ETH_SS_STATS:
  6263. memcpy(buf, bnx2_stats_str_arr,
  6264. sizeof(bnx2_stats_str_arr));
  6265. break;
  6266. case ETH_SS_TEST:
  6267. memcpy(buf, bnx2_tests_str_arr,
  6268. sizeof(bnx2_tests_str_arr));
  6269. break;
  6270. }
  6271. }
  6272. static void
  6273. bnx2_get_ethtool_stats(struct net_device *dev,
  6274. struct ethtool_stats *stats, u64 *buf)
  6275. {
  6276. struct bnx2 *bp = netdev_priv(dev);
  6277. int i;
  6278. u32 *hw_stats = (u32 *) bp->stats_blk;
  6279. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  6280. u8 *stats_len_arr = NULL;
  6281. if (hw_stats == NULL) {
  6282. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  6283. return;
  6284. }
  6285. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  6286. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
  6287. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
  6288. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
  6289. stats_len_arr = bnx2_5706_stats_len_arr;
  6290. else
  6291. stats_len_arr = bnx2_5708_stats_len_arr;
  6292. for (i = 0; i < BNX2_NUM_STATS; i++) {
  6293. unsigned long offset;
  6294. if (stats_len_arr[i] == 0) {
  6295. /* skip this counter */
  6296. buf[i] = 0;
  6297. continue;
  6298. }
  6299. offset = bnx2_stats_offset_arr[i];
  6300. if (stats_len_arr[i] == 4) {
  6301. /* 4-byte counter */
  6302. buf[i] = (u64) *(hw_stats + offset) +
  6303. *(temp_stats + offset);
  6304. continue;
  6305. }
  6306. /* 8-byte counter */
  6307. buf[i] = (((u64) *(hw_stats + offset)) << 32) +
  6308. *(hw_stats + offset + 1) +
  6309. (((u64) *(temp_stats + offset)) << 32) +
  6310. *(temp_stats + offset + 1);
  6311. }
  6312. }
  6313. static int
  6314. bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
  6315. {
  6316. struct bnx2 *bp = netdev_priv(dev);
  6317. switch (state) {
  6318. case ETHTOOL_ID_ACTIVE:
  6319. bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
  6320. BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  6321. return 1; /* cycle on/off once per second */
  6322. case ETHTOOL_ID_ON:
  6323. BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  6324. BNX2_EMAC_LED_1000MB_OVERRIDE |
  6325. BNX2_EMAC_LED_100MB_OVERRIDE |
  6326. BNX2_EMAC_LED_10MB_OVERRIDE |
  6327. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  6328. BNX2_EMAC_LED_TRAFFIC);
  6329. break;
  6330. case ETHTOOL_ID_OFF:
  6331. BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  6332. break;
  6333. case ETHTOOL_ID_INACTIVE:
  6334. BNX2_WR(bp, BNX2_EMAC_LED, 0);
  6335. BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
  6336. break;
  6337. }
  6338. return 0;
  6339. }
  6340. static int
  6341. bnx2_set_features(struct net_device *dev, netdev_features_t features)
  6342. {
  6343. struct bnx2 *bp = netdev_priv(dev);
  6344. /* TSO with VLAN tag won't work with current firmware */
  6345. if (features & NETIF_F_HW_VLAN_CTAG_TX)
  6346. dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
  6347. else
  6348. dev->vlan_features &= ~NETIF_F_ALL_TSO;
  6349. if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
  6350. !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
  6351. netif_running(dev)) {
  6352. bnx2_netif_stop(bp, false);
  6353. dev->features = features;
  6354. bnx2_set_rx_mode(dev);
  6355. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
  6356. bnx2_netif_start(bp, false);
  6357. return 1;
  6358. }
  6359. return 0;
  6360. }
  6361. static void bnx2_get_channels(struct net_device *dev,
  6362. struct ethtool_channels *channels)
  6363. {
  6364. struct bnx2 *bp = netdev_priv(dev);
  6365. u32 max_rx_rings = 1;
  6366. u32 max_tx_rings = 1;
  6367. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6368. max_rx_rings = RX_MAX_RINGS;
  6369. max_tx_rings = TX_MAX_RINGS;
  6370. }
  6371. channels->max_rx = max_rx_rings;
  6372. channels->max_tx = max_tx_rings;
  6373. channels->max_other = 0;
  6374. channels->max_combined = 0;
  6375. channels->rx_count = bp->num_rx_rings;
  6376. channels->tx_count = bp->num_tx_rings;
  6377. channels->other_count = 0;
  6378. channels->combined_count = 0;
  6379. }
  6380. static int bnx2_set_channels(struct net_device *dev,
  6381. struct ethtool_channels *channels)
  6382. {
  6383. struct bnx2 *bp = netdev_priv(dev);
  6384. u32 max_rx_rings = 1;
  6385. u32 max_tx_rings = 1;
  6386. int rc = 0;
  6387. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6388. max_rx_rings = RX_MAX_RINGS;
  6389. max_tx_rings = TX_MAX_RINGS;
  6390. }
  6391. if (channels->rx_count > max_rx_rings ||
  6392. channels->tx_count > max_tx_rings)
  6393. return -EINVAL;
  6394. bp->num_req_rx_rings = channels->rx_count;
  6395. bp->num_req_tx_rings = channels->tx_count;
  6396. if (netif_running(dev))
  6397. rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
  6398. bp->tx_ring_size, true);
  6399. return rc;
  6400. }
  6401. static const struct ethtool_ops bnx2_ethtool_ops = {
  6402. .get_settings = bnx2_get_settings,
  6403. .set_settings = bnx2_set_settings,
  6404. .get_drvinfo = bnx2_get_drvinfo,
  6405. .get_regs_len = bnx2_get_regs_len,
  6406. .get_regs = bnx2_get_regs,
  6407. .get_wol = bnx2_get_wol,
  6408. .set_wol = bnx2_set_wol,
  6409. .nway_reset = bnx2_nway_reset,
  6410. .get_link = bnx2_get_link,
  6411. .get_eeprom_len = bnx2_get_eeprom_len,
  6412. .get_eeprom = bnx2_get_eeprom,
  6413. .set_eeprom = bnx2_set_eeprom,
  6414. .get_coalesce = bnx2_get_coalesce,
  6415. .set_coalesce = bnx2_set_coalesce,
  6416. .get_ringparam = bnx2_get_ringparam,
  6417. .set_ringparam = bnx2_set_ringparam,
  6418. .get_pauseparam = bnx2_get_pauseparam,
  6419. .set_pauseparam = bnx2_set_pauseparam,
  6420. .self_test = bnx2_self_test,
  6421. .get_strings = bnx2_get_strings,
  6422. .set_phys_id = bnx2_set_phys_id,
  6423. .get_ethtool_stats = bnx2_get_ethtool_stats,
  6424. .get_sset_count = bnx2_get_sset_count,
  6425. .get_channels = bnx2_get_channels,
  6426. .set_channels = bnx2_set_channels,
  6427. };
  6428. /* Called with rtnl_lock */
  6429. static int
  6430. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6431. {
  6432. struct mii_ioctl_data *data = if_mii(ifr);
  6433. struct bnx2 *bp = netdev_priv(dev);
  6434. int err;
  6435. switch(cmd) {
  6436. case SIOCGMIIPHY:
  6437. data->phy_id = bp->phy_addr;
  6438. /* fallthru */
  6439. case SIOCGMIIREG: {
  6440. u32 mii_regval;
  6441. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6442. return -EOPNOTSUPP;
  6443. if (!netif_running(dev))
  6444. return -EAGAIN;
  6445. spin_lock_bh(&bp->phy_lock);
  6446. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  6447. spin_unlock_bh(&bp->phy_lock);
  6448. data->val_out = mii_regval;
  6449. return err;
  6450. }
  6451. case SIOCSMIIREG:
  6452. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6453. return -EOPNOTSUPP;
  6454. if (!netif_running(dev))
  6455. return -EAGAIN;
  6456. spin_lock_bh(&bp->phy_lock);
  6457. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  6458. spin_unlock_bh(&bp->phy_lock);
  6459. return err;
  6460. default:
  6461. /* do nothing */
  6462. break;
  6463. }
  6464. return -EOPNOTSUPP;
  6465. }
  6466. /* Called with rtnl_lock */
  6467. static int
  6468. bnx2_change_mac_addr(struct net_device *dev, void *p)
  6469. {
  6470. struct sockaddr *addr = p;
  6471. struct bnx2 *bp = netdev_priv(dev);
  6472. if (!is_valid_ether_addr(addr->sa_data))
  6473. return -EADDRNOTAVAIL;
  6474. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6475. if (netif_running(dev))
  6476. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  6477. return 0;
  6478. }
  6479. /* Called with rtnl_lock */
  6480. static int
  6481. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  6482. {
  6483. struct bnx2 *bp = netdev_priv(dev);
  6484. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  6485. ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
  6486. return -EINVAL;
  6487. dev->mtu = new_mtu;
  6488. return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
  6489. false);
  6490. }
  6491. #ifdef CONFIG_NET_POLL_CONTROLLER
  6492. static void
  6493. poll_bnx2(struct net_device *dev)
  6494. {
  6495. struct bnx2 *bp = netdev_priv(dev);
  6496. int i;
  6497. for (i = 0; i < bp->irq_nvecs; i++) {
  6498. struct bnx2_irq *irq = &bp->irq_tbl[i];
  6499. disable_irq(irq->vector);
  6500. irq->handler(irq->vector, &bp->bnx2_napi[i]);
  6501. enable_irq(irq->vector);
  6502. }
  6503. }
  6504. #endif
  6505. static void
  6506. bnx2_get_5709_media(struct bnx2 *bp)
  6507. {
  6508. u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
  6509. u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
  6510. u32 strap;
  6511. if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
  6512. return;
  6513. else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
  6514. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6515. return;
  6516. }
  6517. if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
  6518. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
  6519. else
  6520. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
  6521. if (bp->func == 0) {
  6522. switch (strap) {
  6523. case 0x4:
  6524. case 0x5:
  6525. case 0x6:
  6526. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6527. return;
  6528. }
  6529. } else {
  6530. switch (strap) {
  6531. case 0x1:
  6532. case 0x2:
  6533. case 0x4:
  6534. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6535. return;
  6536. }
  6537. }
  6538. }
  6539. static void
  6540. bnx2_get_pci_speed(struct bnx2 *bp)
  6541. {
  6542. u32 reg;
  6543. reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
  6544. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  6545. u32 clkreg;
  6546. bp->flags |= BNX2_FLAG_PCIX;
  6547. clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  6548. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  6549. switch (clkreg) {
  6550. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  6551. bp->bus_speed_mhz = 133;
  6552. break;
  6553. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  6554. bp->bus_speed_mhz = 100;
  6555. break;
  6556. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  6557. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  6558. bp->bus_speed_mhz = 66;
  6559. break;
  6560. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  6561. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  6562. bp->bus_speed_mhz = 50;
  6563. break;
  6564. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  6565. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  6566. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  6567. bp->bus_speed_mhz = 33;
  6568. break;
  6569. }
  6570. }
  6571. else {
  6572. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  6573. bp->bus_speed_mhz = 66;
  6574. else
  6575. bp->bus_speed_mhz = 33;
  6576. }
  6577. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  6578. bp->flags |= BNX2_FLAG_PCI_32BIT;
  6579. }
  6580. static void
  6581. bnx2_read_vpd_fw_ver(struct bnx2 *bp)
  6582. {
  6583. int rc, i, j;
  6584. u8 *data;
  6585. unsigned int block_end, rosize, len;
  6586. #define BNX2_VPD_NVRAM_OFFSET 0x300
  6587. #define BNX2_VPD_LEN 128
  6588. #define BNX2_MAX_VER_SLEN 30
  6589. data = kmalloc(256, GFP_KERNEL);
  6590. if (!data)
  6591. return;
  6592. rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
  6593. BNX2_VPD_LEN);
  6594. if (rc)
  6595. goto vpd_done;
  6596. for (i = 0; i < BNX2_VPD_LEN; i += 4) {
  6597. data[i] = data[i + BNX2_VPD_LEN + 3];
  6598. data[i + 1] = data[i + BNX2_VPD_LEN + 2];
  6599. data[i + 2] = data[i + BNX2_VPD_LEN + 1];
  6600. data[i + 3] = data[i + BNX2_VPD_LEN];
  6601. }
  6602. i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
  6603. if (i < 0)
  6604. goto vpd_done;
  6605. rosize = pci_vpd_lrdt_size(&data[i]);
  6606. i += PCI_VPD_LRDT_TAG_SIZE;
  6607. block_end = i + rosize;
  6608. if (block_end > BNX2_VPD_LEN)
  6609. goto vpd_done;
  6610. j = pci_vpd_find_info_keyword(data, i, rosize,
  6611. PCI_VPD_RO_KEYWORD_MFR_ID);
  6612. if (j < 0)
  6613. goto vpd_done;
  6614. len = pci_vpd_info_field_size(&data[j]);
  6615. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6616. if (j + len > block_end || len != 4 ||
  6617. memcmp(&data[j], "1028", 4))
  6618. goto vpd_done;
  6619. j = pci_vpd_find_info_keyword(data, i, rosize,
  6620. PCI_VPD_RO_KEYWORD_VENDOR0);
  6621. if (j < 0)
  6622. goto vpd_done;
  6623. len = pci_vpd_info_field_size(&data[j]);
  6624. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6625. if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
  6626. goto vpd_done;
  6627. memcpy(bp->fw_version, &data[j], len);
  6628. bp->fw_version[len] = ' ';
  6629. vpd_done:
  6630. kfree(data);
  6631. }
  6632. static int
  6633. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  6634. {
  6635. struct bnx2 *bp;
  6636. int rc, i, j;
  6637. u32 reg;
  6638. u64 dma_mask, persist_dma_mask;
  6639. int err;
  6640. SET_NETDEV_DEV(dev, &pdev->dev);
  6641. bp = netdev_priv(dev);
  6642. bp->flags = 0;
  6643. bp->phy_flags = 0;
  6644. bp->temp_stats_blk =
  6645. kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
  6646. if (bp->temp_stats_blk == NULL) {
  6647. rc = -ENOMEM;
  6648. goto err_out;
  6649. }
  6650. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  6651. rc = pci_enable_device(pdev);
  6652. if (rc) {
  6653. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  6654. goto err_out;
  6655. }
  6656. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  6657. dev_err(&pdev->dev,
  6658. "Cannot find PCI device base address, aborting\n");
  6659. rc = -ENODEV;
  6660. goto err_out_disable;
  6661. }
  6662. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  6663. if (rc) {
  6664. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  6665. goto err_out_disable;
  6666. }
  6667. pci_set_master(pdev);
  6668. bp->pm_cap = pdev->pm_cap;
  6669. if (bp->pm_cap == 0) {
  6670. dev_err(&pdev->dev,
  6671. "Cannot find power management capability, aborting\n");
  6672. rc = -EIO;
  6673. goto err_out_release;
  6674. }
  6675. bp->dev = dev;
  6676. bp->pdev = pdev;
  6677. spin_lock_init(&bp->phy_lock);
  6678. spin_lock_init(&bp->indirect_lock);
  6679. #ifdef BCM_CNIC
  6680. mutex_init(&bp->cnic_lock);
  6681. #endif
  6682. INIT_WORK(&bp->reset_task, bnx2_reset_task);
  6683. bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
  6684. TX_MAX_TSS_RINGS + 1));
  6685. if (!bp->regview) {
  6686. dev_err(&pdev->dev, "Cannot map register space, aborting\n");
  6687. rc = -ENOMEM;
  6688. goto err_out_release;
  6689. }
  6690. /* Configure byte swap and enable write to the reg_window registers.
  6691. * Rely on CPU to do target byte swapping on big endian systems
  6692. * The chip's target access swapping will not swap all accesses
  6693. */
  6694. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
  6695. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  6696. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  6697. bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
  6698. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  6699. if (!pci_is_pcie(pdev)) {
  6700. dev_err(&pdev->dev, "Not PCIE, aborting\n");
  6701. rc = -EIO;
  6702. goto err_out_unmap;
  6703. }
  6704. bp->flags |= BNX2_FLAG_PCIE;
  6705. if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
  6706. bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
  6707. /* AER (Advanced Error Reporting) hooks */
  6708. err = pci_enable_pcie_error_reporting(pdev);
  6709. if (!err)
  6710. bp->flags |= BNX2_FLAG_AER_ENABLED;
  6711. } else {
  6712. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  6713. if (bp->pcix_cap == 0) {
  6714. dev_err(&pdev->dev,
  6715. "Cannot find PCIX capability, aborting\n");
  6716. rc = -EIO;
  6717. goto err_out_unmap;
  6718. }
  6719. bp->flags |= BNX2_FLAG_BROKEN_STATS;
  6720. }
  6721. if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
  6722. BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
  6723. if (pdev->msix_cap)
  6724. bp->flags |= BNX2_FLAG_MSIX_CAP;
  6725. }
  6726. if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
  6727. BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
  6728. if (pdev->msi_cap)
  6729. bp->flags |= BNX2_FLAG_MSI_CAP;
  6730. }
  6731. /* 5708 cannot support DMA addresses > 40-bit. */
  6732. if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  6733. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  6734. else
  6735. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  6736. /* Configure DMA attributes. */
  6737. if (pci_set_dma_mask(pdev, dma_mask) == 0) {
  6738. dev->features |= NETIF_F_HIGHDMA;
  6739. rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
  6740. if (rc) {
  6741. dev_err(&pdev->dev,
  6742. "pci_set_consistent_dma_mask failed, aborting\n");
  6743. goto err_out_unmap;
  6744. }
  6745. } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  6746. dev_err(&pdev->dev, "System does not support DMA, aborting\n");
  6747. goto err_out_unmap;
  6748. }
  6749. if (!(bp->flags & BNX2_FLAG_PCIE))
  6750. bnx2_get_pci_speed(bp);
  6751. /* 5706A0 may falsely detect SERR and PERR. */
  6752. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  6753. reg = BNX2_RD(bp, PCI_COMMAND);
  6754. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  6755. BNX2_WR(bp, PCI_COMMAND, reg);
  6756. } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
  6757. !(bp->flags & BNX2_FLAG_PCIX)) {
  6758. dev_err(&pdev->dev,
  6759. "5706 A1 can only be used in a PCIX bus, aborting\n");
  6760. goto err_out_unmap;
  6761. }
  6762. bnx2_init_nvram(bp);
  6763. reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
  6764. if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
  6765. bp->func = 1;
  6766. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  6767. BNX2_SHM_HDR_SIGNATURE_SIG) {
  6768. u32 off = bp->func << 2;
  6769. bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
  6770. } else
  6771. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  6772. /* Get the permanent MAC address. First we need to make sure the
  6773. * firmware is actually running.
  6774. */
  6775. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
  6776. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  6777. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  6778. dev_err(&pdev->dev, "Firmware not running, aborting\n");
  6779. rc = -ENODEV;
  6780. goto err_out_unmap;
  6781. }
  6782. bnx2_read_vpd_fw_ver(bp);
  6783. j = strlen(bp->fw_version);
  6784. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
  6785. for (i = 0; i < 3 && j < 24; i++) {
  6786. u8 num, k, skip0;
  6787. if (i == 0) {
  6788. bp->fw_version[j++] = 'b';
  6789. bp->fw_version[j++] = 'c';
  6790. bp->fw_version[j++] = ' ';
  6791. }
  6792. num = (u8) (reg >> (24 - (i * 8)));
  6793. for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
  6794. if (num >= k || !skip0 || k == 1) {
  6795. bp->fw_version[j++] = (num / k) + '0';
  6796. skip0 = 0;
  6797. }
  6798. }
  6799. if (i != 2)
  6800. bp->fw_version[j++] = '.';
  6801. }
  6802. reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  6803. if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
  6804. bp->wol = 1;
  6805. if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
  6806. bp->flags |= BNX2_FLAG_ASF_ENABLE;
  6807. for (i = 0; i < 30; i++) {
  6808. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6809. if (reg & BNX2_CONDITION_MFW_RUN_MASK)
  6810. break;
  6811. msleep(10);
  6812. }
  6813. }
  6814. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6815. reg &= BNX2_CONDITION_MFW_RUN_MASK;
  6816. if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
  6817. reg != BNX2_CONDITION_MFW_RUN_NONE) {
  6818. u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
  6819. if (j < 32)
  6820. bp->fw_version[j++] = ' ';
  6821. for (i = 0; i < 3 && j < 28; i++) {
  6822. reg = bnx2_reg_rd_ind(bp, addr + i * 4);
  6823. reg = be32_to_cpu(reg);
  6824. memcpy(&bp->fw_version[j], &reg, 4);
  6825. j += 4;
  6826. }
  6827. }
  6828. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
  6829. bp->mac_addr[0] = (u8) (reg >> 8);
  6830. bp->mac_addr[1] = (u8) reg;
  6831. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
  6832. bp->mac_addr[2] = (u8) (reg >> 24);
  6833. bp->mac_addr[3] = (u8) (reg >> 16);
  6834. bp->mac_addr[4] = (u8) (reg >> 8);
  6835. bp->mac_addr[5] = (u8) reg;
  6836. bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
  6837. bnx2_set_rx_ring_size(bp, 255);
  6838. bp->tx_quick_cons_trip_int = 2;
  6839. bp->tx_quick_cons_trip = 20;
  6840. bp->tx_ticks_int = 18;
  6841. bp->tx_ticks = 80;
  6842. bp->rx_quick_cons_trip_int = 2;
  6843. bp->rx_quick_cons_trip = 12;
  6844. bp->rx_ticks_int = 18;
  6845. bp->rx_ticks = 18;
  6846. bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  6847. bp->current_interval = BNX2_TIMER_INTERVAL;
  6848. bp->phy_addr = 1;
  6849. /* allocate stats_blk */
  6850. rc = bnx2_alloc_stats_blk(dev);
  6851. if (rc)
  6852. goto err_out_unmap;
  6853. /* Disable WOL support if we are running on a SERDES chip. */
  6854. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  6855. bnx2_get_5709_media(bp);
  6856. else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
  6857. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6858. bp->phy_port = PORT_TP;
  6859. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  6860. bp->phy_port = PORT_FIBRE;
  6861. reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  6862. if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
  6863. bp->flags |= BNX2_FLAG_NO_WOL;
  6864. bp->wol = 0;
  6865. }
  6866. if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
  6867. /* Don't do parallel detect on this board because of
  6868. * some board problems. The link will not go down
  6869. * if we do parallel detect.
  6870. */
  6871. if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  6872. pdev->subsystem_device == 0x310c)
  6873. bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
  6874. } else {
  6875. bp->phy_addr = 2;
  6876. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  6877. bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
  6878. }
  6879. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
  6880. BNX2_CHIP(bp) == BNX2_CHIP_5708)
  6881. bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
  6882. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
  6883. (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
  6884. BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
  6885. bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
  6886. bnx2_init_fw_cap(bp);
  6887. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
  6888. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
  6889. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
  6890. !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
  6891. bp->flags |= BNX2_FLAG_NO_WOL;
  6892. bp->wol = 0;
  6893. }
  6894. if (bp->flags & BNX2_FLAG_NO_WOL)
  6895. device_set_wakeup_capable(&bp->pdev->dev, false);
  6896. else
  6897. device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
  6898. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  6899. bp->tx_quick_cons_trip_int =
  6900. bp->tx_quick_cons_trip;
  6901. bp->tx_ticks_int = bp->tx_ticks;
  6902. bp->rx_quick_cons_trip_int =
  6903. bp->rx_quick_cons_trip;
  6904. bp->rx_ticks_int = bp->rx_ticks;
  6905. bp->comp_prod_trip_int = bp->comp_prod_trip;
  6906. bp->com_ticks_int = bp->com_ticks;
  6907. bp->cmd_ticks_int = bp->cmd_ticks;
  6908. }
  6909. /* Disable MSI on 5706 if AMD 8132 bridge is found.
  6910. *
  6911. * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
  6912. * with byte enables disabled on the unused 32-bit word. This is legal
  6913. * but causes problems on the AMD 8132 which will eventually stop
  6914. * responding after a while.
  6915. *
  6916. * AMD believes this incompatibility is unique to the 5706, and
  6917. * prefers to locally disable MSI rather than globally disabling it.
  6918. */
  6919. if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
  6920. struct pci_dev *amd_8132 = NULL;
  6921. while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
  6922. PCI_DEVICE_ID_AMD_8132_BRIDGE,
  6923. amd_8132))) {
  6924. if (amd_8132->revision >= 0x10 &&
  6925. amd_8132->revision <= 0x13) {
  6926. disable_msi = 1;
  6927. pci_dev_put(amd_8132);
  6928. break;
  6929. }
  6930. }
  6931. }
  6932. bnx2_set_default_link(bp);
  6933. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  6934. init_timer(&bp->timer);
  6935. bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
  6936. bp->timer.data = (unsigned long) bp;
  6937. bp->timer.function = bnx2_timer;
  6938. #ifdef BCM_CNIC
  6939. if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
  6940. bp->cnic_eth_dev.max_iscsi_conn =
  6941. (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
  6942. BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
  6943. bp->cnic_probe = bnx2_cnic_probe;
  6944. #endif
  6945. pci_save_state(pdev);
  6946. return 0;
  6947. err_out_unmap:
  6948. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  6949. pci_disable_pcie_error_reporting(pdev);
  6950. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  6951. }
  6952. pci_iounmap(pdev, bp->regview);
  6953. bp->regview = NULL;
  6954. err_out_release:
  6955. pci_release_regions(pdev);
  6956. err_out_disable:
  6957. pci_disable_device(pdev);
  6958. err_out:
  6959. kfree(bp->temp_stats_blk);
  6960. return rc;
  6961. }
  6962. static char *
  6963. bnx2_bus_string(struct bnx2 *bp, char *str)
  6964. {
  6965. char *s = str;
  6966. if (bp->flags & BNX2_FLAG_PCIE) {
  6967. s += sprintf(s, "PCI Express");
  6968. } else {
  6969. s += sprintf(s, "PCI");
  6970. if (bp->flags & BNX2_FLAG_PCIX)
  6971. s += sprintf(s, "-X");
  6972. if (bp->flags & BNX2_FLAG_PCI_32BIT)
  6973. s += sprintf(s, " 32-bit");
  6974. else
  6975. s += sprintf(s, " 64-bit");
  6976. s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
  6977. }
  6978. return str;
  6979. }
  6980. static void
  6981. bnx2_del_napi(struct bnx2 *bp)
  6982. {
  6983. int i;
  6984. for (i = 0; i < bp->irq_nvecs; i++)
  6985. netif_napi_del(&bp->bnx2_napi[i].napi);
  6986. }
  6987. static void
  6988. bnx2_init_napi(struct bnx2 *bp)
  6989. {
  6990. int i;
  6991. for (i = 0; i < bp->irq_nvecs; i++) {
  6992. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  6993. int (*poll)(struct napi_struct *, int);
  6994. if (i == 0)
  6995. poll = bnx2_poll;
  6996. else
  6997. poll = bnx2_poll_msix;
  6998. netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
  6999. bnapi->bp = bp;
  7000. }
  7001. }
  7002. static const struct net_device_ops bnx2_netdev_ops = {
  7003. .ndo_open = bnx2_open,
  7004. .ndo_start_xmit = bnx2_start_xmit,
  7005. .ndo_stop = bnx2_close,
  7006. .ndo_get_stats64 = bnx2_get_stats64,
  7007. .ndo_set_rx_mode = bnx2_set_rx_mode,
  7008. .ndo_do_ioctl = bnx2_ioctl,
  7009. .ndo_validate_addr = eth_validate_addr,
  7010. .ndo_set_mac_address = bnx2_change_mac_addr,
  7011. .ndo_change_mtu = bnx2_change_mtu,
  7012. .ndo_set_features = bnx2_set_features,
  7013. .ndo_tx_timeout = bnx2_tx_timeout,
  7014. #ifdef CONFIG_NET_POLL_CONTROLLER
  7015. .ndo_poll_controller = poll_bnx2,
  7016. #endif
  7017. };
  7018. static int
  7019. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  7020. {
  7021. static int version_printed = 0;
  7022. struct net_device *dev;
  7023. struct bnx2 *bp;
  7024. int rc;
  7025. char str[40];
  7026. if (version_printed++ == 0)
  7027. pr_info("%s", version);
  7028. /* dev zeroed in init_etherdev */
  7029. dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
  7030. if (!dev)
  7031. return -ENOMEM;
  7032. rc = bnx2_init_board(pdev, dev);
  7033. if (rc < 0)
  7034. goto err_free;
  7035. dev->netdev_ops = &bnx2_netdev_ops;
  7036. dev->watchdog_timeo = TX_TIMEOUT;
  7037. dev->ethtool_ops = &bnx2_ethtool_ops;
  7038. bp = netdev_priv(dev);
  7039. pci_set_drvdata(pdev, dev);
  7040. memcpy(dev->dev_addr, bp->mac_addr, ETH_ALEN);
  7041. dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
  7042. NETIF_F_TSO | NETIF_F_TSO_ECN |
  7043. NETIF_F_RXHASH | NETIF_F_RXCSUM;
  7044. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  7045. dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
  7046. dev->vlan_features = dev->hw_features;
  7047. dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  7048. dev->features |= dev->hw_features;
  7049. dev->priv_flags |= IFF_UNICAST_FLT;
  7050. if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  7051. dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
  7052. if ((rc = register_netdev(dev))) {
  7053. dev_err(&pdev->dev, "Cannot register net device\n");
  7054. goto error;
  7055. }
  7056. netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
  7057. "node addr %pM\n", board_info[ent->driver_data].name,
  7058. ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  7059. ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
  7060. bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
  7061. pdev->irq, dev->dev_addr);
  7062. return 0;
  7063. error:
  7064. pci_iounmap(pdev, bp->regview);
  7065. pci_release_regions(pdev);
  7066. pci_disable_device(pdev);
  7067. err_free:
  7068. bnx2_free_stats_blk(dev);
  7069. free_netdev(dev);
  7070. return rc;
  7071. }
  7072. static void
  7073. bnx2_remove_one(struct pci_dev *pdev)
  7074. {
  7075. struct net_device *dev = pci_get_drvdata(pdev);
  7076. struct bnx2 *bp = netdev_priv(dev);
  7077. unregister_netdev(dev);
  7078. del_timer_sync(&bp->timer);
  7079. cancel_work_sync(&bp->reset_task);
  7080. pci_iounmap(bp->pdev, bp->regview);
  7081. bnx2_free_stats_blk(dev);
  7082. kfree(bp->temp_stats_blk);
  7083. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  7084. pci_disable_pcie_error_reporting(pdev);
  7085. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  7086. }
  7087. bnx2_release_firmware(bp);
  7088. free_netdev(dev);
  7089. pci_release_regions(pdev);
  7090. pci_disable_device(pdev);
  7091. }
  7092. #ifdef CONFIG_PM_SLEEP
  7093. static int
  7094. bnx2_suspend(struct device *device)
  7095. {
  7096. struct pci_dev *pdev = to_pci_dev(device);
  7097. struct net_device *dev = pci_get_drvdata(pdev);
  7098. struct bnx2 *bp = netdev_priv(dev);
  7099. if (netif_running(dev)) {
  7100. cancel_work_sync(&bp->reset_task);
  7101. bnx2_netif_stop(bp, true);
  7102. netif_device_detach(dev);
  7103. del_timer_sync(&bp->timer);
  7104. bnx2_shutdown_chip(bp);
  7105. __bnx2_free_irq(bp);
  7106. bnx2_free_skbs(bp);
  7107. }
  7108. bnx2_setup_wol(bp);
  7109. return 0;
  7110. }
  7111. static int
  7112. bnx2_resume(struct device *device)
  7113. {
  7114. struct pci_dev *pdev = to_pci_dev(device);
  7115. struct net_device *dev = pci_get_drvdata(pdev);
  7116. struct bnx2 *bp = netdev_priv(dev);
  7117. if (!netif_running(dev))
  7118. return 0;
  7119. bnx2_set_power_state(bp, PCI_D0);
  7120. netif_device_attach(dev);
  7121. bnx2_request_irq(bp);
  7122. bnx2_init_nic(bp, 1);
  7123. bnx2_netif_start(bp, true);
  7124. return 0;
  7125. }
  7126. static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
  7127. #define BNX2_PM_OPS (&bnx2_pm_ops)
  7128. #else
  7129. #define BNX2_PM_OPS NULL
  7130. #endif /* CONFIG_PM_SLEEP */
  7131. /**
  7132. * bnx2_io_error_detected - called when PCI error is detected
  7133. * @pdev: Pointer to PCI device
  7134. * @state: The current pci connection state
  7135. *
  7136. * This function is called after a PCI bus error affecting
  7137. * this device has been detected.
  7138. */
  7139. static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
  7140. pci_channel_state_t state)
  7141. {
  7142. struct net_device *dev = pci_get_drvdata(pdev);
  7143. struct bnx2 *bp = netdev_priv(dev);
  7144. rtnl_lock();
  7145. netif_device_detach(dev);
  7146. if (state == pci_channel_io_perm_failure) {
  7147. rtnl_unlock();
  7148. return PCI_ERS_RESULT_DISCONNECT;
  7149. }
  7150. if (netif_running(dev)) {
  7151. bnx2_netif_stop(bp, true);
  7152. del_timer_sync(&bp->timer);
  7153. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  7154. }
  7155. pci_disable_device(pdev);
  7156. rtnl_unlock();
  7157. /* Request a slot slot reset. */
  7158. return PCI_ERS_RESULT_NEED_RESET;
  7159. }
  7160. /**
  7161. * bnx2_io_slot_reset - called after the pci bus has been reset.
  7162. * @pdev: Pointer to PCI device
  7163. *
  7164. * Restart the card from scratch, as if from a cold-boot.
  7165. */
  7166. static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
  7167. {
  7168. struct net_device *dev = pci_get_drvdata(pdev);
  7169. struct bnx2 *bp = netdev_priv(dev);
  7170. pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
  7171. int err = 0;
  7172. rtnl_lock();
  7173. if (pci_enable_device(pdev)) {
  7174. dev_err(&pdev->dev,
  7175. "Cannot re-enable PCI device after reset\n");
  7176. } else {
  7177. pci_set_master(pdev);
  7178. pci_restore_state(pdev);
  7179. pci_save_state(pdev);
  7180. if (netif_running(dev))
  7181. err = bnx2_init_nic(bp, 1);
  7182. if (!err)
  7183. result = PCI_ERS_RESULT_RECOVERED;
  7184. }
  7185. if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
  7186. bnx2_napi_enable(bp);
  7187. dev_close(dev);
  7188. }
  7189. rtnl_unlock();
  7190. if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
  7191. return result;
  7192. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  7193. if (err) {
  7194. dev_err(&pdev->dev,
  7195. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  7196. err); /* non-fatal, continue */
  7197. }
  7198. return result;
  7199. }
  7200. /**
  7201. * bnx2_io_resume - called when traffic can start flowing again.
  7202. * @pdev: Pointer to PCI device
  7203. *
  7204. * This callback is called when the error recovery driver tells us that
  7205. * its OK to resume normal operation.
  7206. */
  7207. static void bnx2_io_resume(struct pci_dev *pdev)
  7208. {
  7209. struct net_device *dev = pci_get_drvdata(pdev);
  7210. struct bnx2 *bp = netdev_priv(dev);
  7211. rtnl_lock();
  7212. if (netif_running(dev))
  7213. bnx2_netif_start(bp, true);
  7214. netif_device_attach(dev);
  7215. rtnl_unlock();
  7216. }
  7217. static void bnx2_shutdown(struct pci_dev *pdev)
  7218. {
  7219. struct net_device *dev = pci_get_drvdata(pdev);
  7220. struct bnx2 *bp;
  7221. if (!dev)
  7222. return;
  7223. bp = netdev_priv(dev);
  7224. if (!bp)
  7225. return;
  7226. rtnl_lock();
  7227. if (netif_running(dev))
  7228. dev_close(bp->dev);
  7229. if (system_state == SYSTEM_POWER_OFF)
  7230. bnx2_set_power_state(bp, PCI_D3hot);
  7231. rtnl_unlock();
  7232. }
  7233. static const struct pci_error_handlers bnx2_err_handler = {
  7234. .error_detected = bnx2_io_error_detected,
  7235. .slot_reset = bnx2_io_slot_reset,
  7236. .resume = bnx2_io_resume,
  7237. };
  7238. static struct pci_driver bnx2_pci_driver = {
  7239. .name = DRV_MODULE_NAME,
  7240. .id_table = bnx2_pci_tbl,
  7241. .probe = bnx2_init_one,
  7242. .remove = bnx2_remove_one,
  7243. .driver.pm = BNX2_PM_OPS,
  7244. .err_handler = &bnx2_err_handler,
  7245. .shutdown = bnx2_shutdown,
  7246. };
  7247. module_pci_driver(bnx2_pci_driver);