bcm63xx_enet.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900
  1. /*
  2. * Driver for BCM963xx builtin Ethernet mac
  3. *
  4. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/module.h>
  23. #include <linux/clk.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/slab.h>
  26. #include <linux/delay.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/crc32.h>
  29. #include <linux/err.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/if_vlan.h>
  33. #include <bcm63xx_dev_enet.h>
  34. #include "bcm63xx_enet.h"
  35. static char bcm_enet_driver_name[] = "bcm63xx_enet";
  36. static char bcm_enet_driver_version[] = "1.0";
  37. static int copybreak __read_mostly = 128;
  38. module_param(copybreak, int, 0);
  39. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  40. /* io registers memory shared between all devices */
  41. static void __iomem *bcm_enet_shared_base[3];
  42. /*
  43. * io helpers to access mac registers
  44. */
  45. static inline u32 enet_readl(struct bcm_enet_priv *priv, u32 off)
  46. {
  47. return bcm_readl(priv->base + off);
  48. }
  49. static inline void enet_writel(struct bcm_enet_priv *priv,
  50. u32 val, u32 off)
  51. {
  52. bcm_writel(val, priv->base + off);
  53. }
  54. /*
  55. * io helpers to access switch registers
  56. */
  57. static inline u32 enetsw_readl(struct bcm_enet_priv *priv, u32 off)
  58. {
  59. return bcm_readl(priv->base + off);
  60. }
  61. static inline void enetsw_writel(struct bcm_enet_priv *priv,
  62. u32 val, u32 off)
  63. {
  64. bcm_writel(val, priv->base + off);
  65. }
  66. static inline u16 enetsw_readw(struct bcm_enet_priv *priv, u32 off)
  67. {
  68. return bcm_readw(priv->base + off);
  69. }
  70. static inline void enetsw_writew(struct bcm_enet_priv *priv,
  71. u16 val, u32 off)
  72. {
  73. bcm_writew(val, priv->base + off);
  74. }
  75. static inline u8 enetsw_readb(struct bcm_enet_priv *priv, u32 off)
  76. {
  77. return bcm_readb(priv->base + off);
  78. }
  79. static inline void enetsw_writeb(struct bcm_enet_priv *priv,
  80. u8 val, u32 off)
  81. {
  82. bcm_writeb(val, priv->base + off);
  83. }
  84. /* io helpers to access shared registers */
  85. static inline u32 enet_dma_readl(struct bcm_enet_priv *priv, u32 off)
  86. {
  87. return bcm_readl(bcm_enet_shared_base[0] + off);
  88. }
  89. static inline void enet_dma_writel(struct bcm_enet_priv *priv,
  90. u32 val, u32 off)
  91. {
  92. bcm_writel(val, bcm_enet_shared_base[0] + off);
  93. }
  94. static inline u32 enet_dmac_readl(struct bcm_enet_priv *priv, u32 off, int chan)
  95. {
  96. return bcm_readl(bcm_enet_shared_base[1] +
  97. bcm63xx_enetdmacreg(off) + chan * priv->dma_chan_width);
  98. }
  99. static inline void enet_dmac_writel(struct bcm_enet_priv *priv,
  100. u32 val, u32 off, int chan)
  101. {
  102. bcm_writel(val, bcm_enet_shared_base[1] +
  103. bcm63xx_enetdmacreg(off) + chan * priv->dma_chan_width);
  104. }
  105. static inline u32 enet_dmas_readl(struct bcm_enet_priv *priv, u32 off, int chan)
  106. {
  107. return bcm_readl(bcm_enet_shared_base[2] + off + chan * priv->dma_chan_width);
  108. }
  109. static inline void enet_dmas_writel(struct bcm_enet_priv *priv,
  110. u32 val, u32 off, int chan)
  111. {
  112. bcm_writel(val, bcm_enet_shared_base[2] + off + chan * priv->dma_chan_width);
  113. }
  114. /*
  115. * write given data into mii register and wait for transfer to end
  116. * with timeout (average measured transfer time is 25us)
  117. */
  118. static int do_mdio_op(struct bcm_enet_priv *priv, unsigned int data)
  119. {
  120. int limit;
  121. /* make sure mii interrupt status is cleared */
  122. enet_writel(priv, ENET_IR_MII, ENET_IR_REG);
  123. enet_writel(priv, data, ENET_MIIDATA_REG);
  124. wmb();
  125. /* busy wait on mii interrupt bit, with timeout */
  126. limit = 1000;
  127. do {
  128. if (enet_readl(priv, ENET_IR_REG) & ENET_IR_MII)
  129. break;
  130. udelay(1);
  131. } while (limit-- > 0);
  132. return (limit < 0) ? 1 : 0;
  133. }
  134. /*
  135. * MII internal read callback
  136. */
  137. static int bcm_enet_mdio_read(struct bcm_enet_priv *priv, int mii_id,
  138. int regnum)
  139. {
  140. u32 tmp, val;
  141. tmp = regnum << ENET_MIIDATA_REG_SHIFT;
  142. tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
  143. tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
  144. tmp |= ENET_MIIDATA_OP_READ_MASK;
  145. if (do_mdio_op(priv, tmp))
  146. return -1;
  147. val = enet_readl(priv, ENET_MIIDATA_REG);
  148. val &= 0xffff;
  149. return val;
  150. }
  151. /*
  152. * MII internal write callback
  153. */
  154. static int bcm_enet_mdio_write(struct bcm_enet_priv *priv, int mii_id,
  155. int regnum, u16 value)
  156. {
  157. u32 tmp;
  158. tmp = (value & 0xffff) << ENET_MIIDATA_DATA_SHIFT;
  159. tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
  160. tmp |= regnum << ENET_MIIDATA_REG_SHIFT;
  161. tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
  162. tmp |= ENET_MIIDATA_OP_WRITE_MASK;
  163. (void)do_mdio_op(priv, tmp);
  164. return 0;
  165. }
  166. /*
  167. * MII read callback from phylib
  168. */
  169. static int bcm_enet_mdio_read_phylib(struct mii_bus *bus, int mii_id,
  170. int regnum)
  171. {
  172. return bcm_enet_mdio_read(bus->priv, mii_id, regnum);
  173. }
  174. /*
  175. * MII write callback from phylib
  176. */
  177. static int bcm_enet_mdio_write_phylib(struct mii_bus *bus, int mii_id,
  178. int regnum, u16 value)
  179. {
  180. return bcm_enet_mdio_write(bus->priv, mii_id, regnum, value);
  181. }
  182. /*
  183. * MII read callback from mii core
  184. */
  185. static int bcm_enet_mdio_read_mii(struct net_device *dev, int mii_id,
  186. int regnum)
  187. {
  188. return bcm_enet_mdio_read(netdev_priv(dev), mii_id, regnum);
  189. }
  190. /*
  191. * MII write callback from mii core
  192. */
  193. static void bcm_enet_mdio_write_mii(struct net_device *dev, int mii_id,
  194. int regnum, int value)
  195. {
  196. bcm_enet_mdio_write(netdev_priv(dev), mii_id, regnum, value);
  197. }
  198. /*
  199. * refill rx queue
  200. */
  201. static int bcm_enet_refill_rx(struct net_device *dev)
  202. {
  203. struct bcm_enet_priv *priv;
  204. priv = netdev_priv(dev);
  205. while (priv->rx_desc_count < priv->rx_ring_size) {
  206. struct bcm_enet_desc *desc;
  207. struct sk_buff *skb;
  208. dma_addr_t p;
  209. int desc_idx;
  210. u32 len_stat;
  211. desc_idx = priv->rx_dirty_desc;
  212. desc = &priv->rx_desc_cpu[desc_idx];
  213. if (!priv->rx_skb[desc_idx]) {
  214. skb = netdev_alloc_skb(dev, priv->rx_skb_size);
  215. if (!skb)
  216. break;
  217. priv->rx_skb[desc_idx] = skb;
  218. p = dma_map_single(&priv->pdev->dev, skb->data,
  219. priv->rx_skb_size,
  220. DMA_FROM_DEVICE);
  221. desc->address = p;
  222. }
  223. len_stat = priv->rx_skb_size << DMADESC_LENGTH_SHIFT;
  224. len_stat |= DMADESC_OWNER_MASK;
  225. if (priv->rx_dirty_desc == priv->rx_ring_size - 1) {
  226. len_stat |= (DMADESC_WRAP_MASK >> priv->dma_desc_shift);
  227. priv->rx_dirty_desc = 0;
  228. } else {
  229. priv->rx_dirty_desc++;
  230. }
  231. wmb();
  232. desc->len_stat = len_stat;
  233. priv->rx_desc_count++;
  234. /* tell dma engine we allocated one buffer */
  235. if (priv->dma_has_sram)
  236. enet_dma_writel(priv, 1, ENETDMA_BUFALLOC_REG(priv->rx_chan));
  237. else
  238. enet_dmac_writel(priv, 1, ENETDMAC_BUFALLOC, priv->rx_chan);
  239. }
  240. /* If rx ring is still empty, set a timer to try allocating
  241. * again at a later time. */
  242. if (priv->rx_desc_count == 0 && netif_running(dev)) {
  243. dev_warn(&priv->pdev->dev, "unable to refill rx ring\n");
  244. priv->rx_timeout.expires = jiffies + HZ;
  245. add_timer(&priv->rx_timeout);
  246. }
  247. return 0;
  248. }
  249. /*
  250. * timer callback to defer refill rx queue in case we're OOM
  251. */
  252. static void bcm_enet_refill_rx_timer(unsigned long data)
  253. {
  254. struct net_device *dev;
  255. struct bcm_enet_priv *priv;
  256. dev = (struct net_device *)data;
  257. priv = netdev_priv(dev);
  258. spin_lock(&priv->rx_lock);
  259. bcm_enet_refill_rx((struct net_device *)data);
  260. spin_unlock(&priv->rx_lock);
  261. }
  262. /*
  263. * extract packet from rx queue
  264. */
  265. static int bcm_enet_receive_queue(struct net_device *dev, int budget)
  266. {
  267. struct bcm_enet_priv *priv;
  268. struct device *kdev;
  269. int processed;
  270. priv = netdev_priv(dev);
  271. kdev = &priv->pdev->dev;
  272. processed = 0;
  273. /* don't scan ring further than number of refilled
  274. * descriptor */
  275. if (budget > priv->rx_desc_count)
  276. budget = priv->rx_desc_count;
  277. do {
  278. struct bcm_enet_desc *desc;
  279. struct sk_buff *skb;
  280. int desc_idx;
  281. u32 len_stat;
  282. unsigned int len;
  283. desc_idx = priv->rx_curr_desc;
  284. desc = &priv->rx_desc_cpu[desc_idx];
  285. /* make sure we actually read the descriptor status at
  286. * each loop */
  287. rmb();
  288. len_stat = desc->len_stat;
  289. /* break if dma ownership belongs to hw */
  290. if (len_stat & DMADESC_OWNER_MASK)
  291. break;
  292. processed++;
  293. priv->rx_curr_desc++;
  294. if (priv->rx_curr_desc == priv->rx_ring_size)
  295. priv->rx_curr_desc = 0;
  296. priv->rx_desc_count--;
  297. /* if the packet does not have start of packet _and_
  298. * end of packet flag set, then just recycle it */
  299. if ((len_stat & (DMADESC_ESOP_MASK >> priv->dma_desc_shift)) !=
  300. (DMADESC_ESOP_MASK >> priv->dma_desc_shift)) {
  301. dev->stats.rx_dropped++;
  302. continue;
  303. }
  304. /* recycle packet if it's marked as bad */
  305. if (!priv->enet_is_sw &&
  306. unlikely(len_stat & DMADESC_ERR_MASK)) {
  307. dev->stats.rx_errors++;
  308. if (len_stat & DMADESC_OVSIZE_MASK)
  309. dev->stats.rx_length_errors++;
  310. if (len_stat & DMADESC_CRC_MASK)
  311. dev->stats.rx_crc_errors++;
  312. if (len_stat & DMADESC_UNDER_MASK)
  313. dev->stats.rx_frame_errors++;
  314. if (len_stat & DMADESC_OV_MASK)
  315. dev->stats.rx_fifo_errors++;
  316. continue;
  317. }
  318. /* valid packet */
  319. skb = priv->rx_skb[desc_idx];
  320. len = (len_stat & DMADESC_LENGTH_MASK) >> DMADESC_LENGTH_SHIFT;
  321. /* don't include FCS */
  322. len -= 4;
  323. if (len < copybreak) {
  324. struct sk_buff *nskb;
  325. nskb = napi_alloc_skb(&priv->napi, len);
  326. if (!nskb) {
  327. /* forget packet, just rearm desc */
  328. dev->stats.rx_dropped++;
  329. continue;
  330. }
  331. dma_sync_single_for_cpu(kdev, desc->address,
  332. len, DMA_FROM_DEVICE);
  333. memcpy(nskb->data, skb->data, len);
  334. dma_sync_single_for_device(kdev, desc->address,
  335. len, DMA_FROM_DEVICE);
  336. skb = nskb;
  337. } else {
  338. dma_unmap_single(&priv->pdev->dev, desc->address,
  339. priv->rx_skb_size, DMA_FROM_DEVICE);
  340. priv->rx_skb[desc_idx] = NULL;
  341. }
  342. skb_put(skb, len);
  343. skb->protocol = eth_type_trans(skb, dev);
  344. dev->stats.rx_packets++;
  345. dev->stats.rx_bytes += len;
  346. netif_receive_skb(skb);
  347. } while (--budget > 0);
  348. if (processed || !priv->rx_desc_count) {
  349. bcm_enet_refill_rx(dev);
  350. /* kick rx dma */
  351. enet_dmac_writel(priv, priv->dma_chan_en_mask,
  352. ENETDMAC_CHANCFG, priv->rx_chan);
  353. }
  354. return processed;
  355. }
  356. /*
  357. * try to or force reclaim of transmitted buffers
  358. */
  359. static int bcm_enet_tx_reclaim(struct net_device *dev, int force)
  360. {
  361. struct bcm_enet_priv *priv;
  362. int released;
  363. priv = netdev_priv(dev);
  364. released = 0;
  365. while (priv->tx_desc_count < priv->tx_ring_size) {
  366. struct bcm_enet_desc *desc;
  367. struct sk_buff *skb;
  368. /* We run in a bh and fight against start_xmit, which
  369. * is called with bh disabled */
  370. spin_lock(&priv->tx_lock);
  371. desc = &priv->tx_desc_cpu[priv->tx_dirty_desc];
  372. if (!force && (desc->len_stat & DMADESC_OWNER_MASK)) {
  373. spin_unlock(&priv->tx_lock);
  374. break;
  375. }
  376. /* ensure other field of the descriptor were not read
  377. * before we checked ownership */
  378. rmb();
  379. skb = priv->tx_skb[priv->tx_dirty_desc];
  380. priv->tx_skb[priv->tx_dirty_desc] = NULL;
  381. dma_unmap_single(&priv->pdev->dev, desc->address, skb->len,
  382. DMA_TO_DEVICE);
  383. priv->tx_dirty_desc++;
  384. if (priv->tx_dirty_desc == priv->tx_ring_size)
  385. priv->tx_dirty_desc = 0;
  386. priv->tx_desc_count++;
  387. spin_unlock(&priv->tx_lock);
  388. if (desc->len_stat & DMADESC_UNDER_MASK)
  389. dev->stats.tx_errors++;
  390. dev_kfree_skb(skb);
  391. released++;
  392. }
  393. if (netif_queue_stopped(dev) && released)
  394. netif_wake_queue(dev);
  395. return released;
  396. }
  397. /*
  398. * poll func, called by network core
  399. */
  400. static int bcm_enet_poll(struct napi_struct *napi, int budget)
  401. {
  402. struct bcm_enet_priv *priv;
  403. struct net_device *dev;
  404. int rx_work_done;
  405. priv = container_of(napi, struct bcm_enet_priv, napi);
  406. dev = priv->net_dev;
  407. /* ack interrupts */
  408. enet_dmac_writel(priv, priv->dma_chan_int_mask,
  409. ENETDMAC_IR, priv->rx_chan);
  410. enet_dmac_writel(priv, priv->dma_chan_int_mask,
  411. ENETDMAC_IR, priv->tx_chan);
  412. /* reclaim sent skb */
  413. bcm_enet_tx_reclaim(dev, 0);
  414. spin_lock(&priv->rx_lock);
  415. rx_work_done = bcm_enet_receive_queue(dev, budget);
  416. spin_unlock(&priv->rx_lock);
  417. if (rx_work_done >= budget) {
  418. /* rx queue is not yet empty/clean */
  419. return rx_work_done;
  420. }
  421. /* no more packet in rx/tx queue, remove device from poll
  422. * queue */
  423. napi_complete(napi);
  424. /* restore rx/tx interrupt */
  425. enet_dmac_writel(priv, priv->dma_chan_int_mask,
  426. ENETDMAC_IRMASK, priv->rx_chan);
  427. enet_dmac_writel(priv, priv->dma_chan_int_mask,
  428. ENETDMAC_IRMASK, priv->tx_chan);
  429. return rx_work_done;
  430. }
  431. /*
  432. * mac interrupt handler
  433. */
  434. static irqreturn_t bcm_enet_isr_mac(int irq, void *dev_id)
  435. {
  436. struct net_device *dev;
  437. struct bcm_enet_priv *priv;
  438. u32 stat;
  439. dev = dev_id;
  440. priv = netdev_priv(dev);
  441. stat = enet_readl(priv, ENET_IR_REG);
  442. if (!(stat & ENET_IR_MIB))
  443. return IRQ_NONE;
  444. /* clear & mask interrupt */
  445. enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
  446. enet_writel(priv, 0, ENET_IRMASK_REG);
  447. /* read mib registers in workqueue */
  448. schedule_work(&priv->mib_update_task);
  449. return IRQ_HANDLED;
  450. }
  451. /*
  452. * rx/tx dma interrupt handler
  453. */
  454. static irqreturn_t bcm_enet_isr_dma(int irq, void *dev_id)
  455. {
  456. struct net_device *dev;
  457. struct bcm_enet_priv *priv;
  458. dev = dev_id;
  459. priv = netdev_priv(dev);
  460. /* mask rx/tx interrupts */
  461. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
  462. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
  463. napi_schedule(&priv->napi);
  464. return IRQ_HANDLED;
  465. }
  466. /*
  467. * tx request callback
  468. */
  469. static int bcm_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  470. {
  471. struct bcm_enet_priv *priv;
  472. struct bcm_enet_desc *desc;
  473. u32 len_stat;
  474. int ret;
  475. priv = netdev_priv(dev);
  476. /* lock against tx reclaim */
  477. spin_lock(&priv->tx_lock);
  478. /* make sure the tx hw queue is not full, should not happen
  479. * since we stop queue before it's the case */
  480. if (unlikely(!priv->tx_desc_count)) {
  481. netif_stop_queue(dev);
  482. dev_err(&priv->pdev->dev, "xmit called with no tx desc "
  483. "available?\n");
  484. ret = NETDEV_TX_BUSY;
  485. goto out_unlock;
  486. }
  487. /* pad small packets sent on a switch device */
  488. if (priv->enet_is_sw && skb->len < 64) {
  489. int needed = 64 - skb->len;
  490. char *data;
  491. if (unlikely(skb_tailroom(skb) < needed)) {
  492. struct sk_buff *nskb;
  493. nskb = skb_copy_expand(skb, 0, needed, GFP_ATOMIC);
  494. if (!nskb) {
  495. ret = NETDEV_TX_BUSY;
  496. goto out_unlock;
  497. }
  498. dev_kfree_skb(skb);
  499. skb = nskb;
  500. }
  501. data = skb_put(skb, needed);
  502. memset(data, 0, needed);
  503. }
  504. /* point to the next available desc */
  505. desc = &priv->tx_desc_cpu[priv->tx_curr_desc];
  506. priv->tx_skb[priv->tx_curr_desc] = skb;
  507. /* fill descriptor */
  508. desc->address = dma_map_single(&priv->pdev->dev, skb->data, skb->len,
  509. DMA_TO_DEVICE);
  510. len_stat = (skb->len << DMADESC_LENGTH_SHIFT) & DMADESC_LENGTH_MASK;
  511. len_stat |= (DMADESC_ESOP_MASK >> priv->dma_desc_shift) |
  512. DMADESC_APPEND_CRC |
  513. DMADESC_OWNER_MASK;
  514. priv->tx_curr_desc++;
  515. if (priv->tx_curr_desc == priv->tx_ring_size) {
  516. priv->tx_curr_desc = 0;
  517. len_stat |= (DMADESC_WRAP_MASK >> priv->dma_desc_shift);
  518. }
  519. priv->tx_desc_count--;
  520. /* dma might be already polling, make sure we update desc
  521. * fields in correct order */
  522. wmb();
  523. desc->len_stat = len_stat;
  524. wmb();
  525. /* kick tx dma */
  526. enet_dmac_writel(priv, priv->dma_chan_en_mask,
  527. ENETDMAC_CHANCFG, priv->tx_chan);
  528. /* stop queue if no more desc available */
  529. if (!priv->tx_desc_count)
  530. netif_stop_queue(dev);
  531. dev->stats.tx_bytes += skb->len;
  532. dev->stats.tx_packets++;
  533. ret = NETDEV_TX_OK;
  534. out_unlock:
  535. spin_unlock(&priv->tx_lock);
  536. return ret;
  537. }
  538. /*
  539. * Change the interface's mac address.
  540. */
  541. static int bcm_enet_set_mac_address(struct net_device *dev, void *p)
  542. {
  543. struct bcm_enet_priv *priv;
  544. struct sockaddr *addr = p;
  545. u32 val;
  546. priv = netdev_priv(dev);
  547. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  548. /* use perfect match register 0 to store my mac address */
  549. val = (dev->dev_addr[2] << 24) | (dev->dev_addr[3] << 16) |
  550. (dev->dev_addr[4] << 8) | dev->dev_addr[5];
  551. enet_writel(priv, val, ENET_PML_REG(0));
  552. val = (dev->dev_addr[0] << 8 | dev->dev_addr[1]);
  553. val |= ENET_PMH_DATAVALID_MASK;
  554. enet_writel(priv, val, ENET_PMH_REG(0));
  555. return 0;
  556. }
  557. /*
  558. * Change rx mode (promiscuous/allmulti) and update multicast list
  559. */
  560. static void bcm_enet_set_multicast_list(struct net_device *dev)
  561. {
  562. struct bcm_enet_priv *priv;
  563. struct netdev_hw_addr *ha;
  564. u32 val;
  565. int i;
  566. priv = netdev_priv(dev);
  567. val = enet_readl(priv, ENET_RXCFG_REG);
  568. if (dev->flags & IFF_PROMISC)
  569. val |= ENET_RXCFG_PROMISC_MASK;
  570. else
  571. val &= ~ENET_RXCFG_PROMISC_MASK;
  572. /* only 3 perfect match registers left, first one is used for
  573. * own mac address */
  574. if ((dev->flags & IFF_ALLMULTI) || netdev_mc_count(dev) > 3)
  575. val |= ENET_RXCFG_ALLMCAST_MASK;
  576. else
  577. val &= ~ENET_RXCFG_ALLMCAST_MASK;
  578. /* no need to set perfect match registers if we catch all
  579. * multicast */
  580. if (val & ENET_RXCFG_ALLMCAST_MASK) {
  581. enet_writel(priv, val, ENET_RXCFG_REG);
  582. return;
  583. }
  584. i = 0;
  585. netdev_for_each_mc_addr(ha, dev) {
  586. u8 *dmi_addr;
  587. u32 tmp;
  588. if (i == 3)
  589. break;
  590. /* update perfect match registers */
  591. dmi_addr = ha->addr;
  592. tmp = (dmi_addr[2] << 24) | (dmi_addr[3] << 16) |
  593. (dmi_addr[4] << 8) | dmi_addr[5];
  594. enet_writel(priv, tmp, ENET_PML_REG(i + 1));
  595. tmp = (dmi_addr[0] << 8 | dmi_addr[1]);
  596. tmp |= ENET_PMH_DATAVALID_MASK;
  597. enet_writel(priv, tmp, ENET_PMH_REG(i++ + 1));
  598. }
  599. for (; i < 3; i++) {
  600. enet_writel(priv, 0, ENET_PML_REG(i + 1));
  601. enet_writel(priv, 0, ENET_PMH_REG(i + 1));
  602. }
  603. enet_writel(priv, val, ENET_RXCFG_REG);
  604. }
  605. /*
  606. * set mac duplex parameters
  607. */
  608. static void bcm_enet_set_duplex(struct bcm_enet_priv *priv, int fullduplex)
  609. {
  610. u32 val;
  611. val = enet_readl(priv, ENET_TXCTL_REG);
  612. if (fullduplex)
  613. val |= ENET_TXCTL_FD_MASK;
  614. else
  615. val &= ~ENET_TXCTL_FD_MASK;
  616. enet_writel(priv, val, ENET_TXCTL_REG);
  617. }
  618. /*
  619. * set mac flow control parameters
  620. */
  621. static void bcm_enet_set_flow(struct bcm_enet_priv *priv, int rx_en, int tx_en)
  622. {
  623. u32 val;
  624. /* rx flow control (pause frame handling) */
  625. val = enet_readl(priv, ENET_RXCFG_REG);
  626. if (rx_en)
  627. val |= ENET_RXCFG_ENFLOW_MASK;
  628. else
  629. val &= ~ENET_RXCFG_ENFLOW_MASK;
  630. enet_writel(priv, val, ENET_RXCFG_REG);
  631. if (!priv->dma_has_sram)
  632. return;
  633. /* tx flow control (pause frame generation) */
  634. val = enet_dma_readl(priv, ENETDMA_CFG_REG);
  635. if (tx_en)
  636. val |= ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
  637. else
  638. val &= ~ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
  639. enet_dma_writel(priv, val, ENETDMA_CFG_REG);
  640. }
  641. /*
  642. * link changed callback (from phylib)
  643. */
  644. static void bcm_enet_adjust_phy_link(struct net_device *dev)
  645. {
  646. struct bcm_enet_priv *priv;
  647. struct phy_device *phydev;
  648. int status_changed;
  649. priv = netdev_priv(dev);
  650. phydev = priv->phydev;
  651. status_changed = 0;
  652. if (priv->old_link != phydev->link) {
  653. status_changed = 1;
  654. priv->old_link = phydev->link;
  655. }
  656. /* reflect duplex change in mac configuration */
  657. if (phydev->link && phydev->duplex != priv->old_duplex) {
  658. bcm_enet_set_duplex(priv,
  659. (phydev->duplex == DUPLEX_FULL) ? 1 : 0);
  660. status_changed = 1;
  661. priv->old_duplex = phydev->duplex;
  662. }
  663. /* enable flow control if remote advertise it (trust phylib to
  664. * check that duplex is full */
  665. if (phydev->link && phydev->pause != priv->old_pause) {
  666. int rx_pause_en, tx_pause_en;
  667. if (phydev->pause) {
  668. /* pause was advertised by lpa and us */
  669. rx_pause_en = 1;
  670. tx_pause_en = 1;
  671. } else if (!priv->pause_auto) {
  672. /* pause setting overrided by user */
  673. rx_pause_en = priv->pause_rx;
  674. tx_pause_en = priv->pause_tx;
  675. } else {
  676. rx_pause_en = 0;
  677. tx_pause_en = 0;
  678. }
  679. bcm_enet_set_flow(priv, rx_pause_en, tx_pause_en);
  680. status_changed = 1;
  681. priv->old_pause = phydev->pause;
  682. }
  683. if (status_changed) {
  684. pr_info("%s: link %s", dev->name, phydev->link ?
  685. "UP" : "DOWN");
  686. if (phydev->link)
  687. pr_cont(" - %d/%s - flow control %s", phydev->speed,
  688. DUPLEX_FULL == phydev->duplex ? "full" : "half",
  689. phydev->pause == 1 ? "rx&tx" : "off");
  690. pr_cont("\n");
  691. }
  692. }
  693. /*
  694. * link changed callback (if phylib is not used)
  695. */
  696. static void bcm_enet_adjust_link(struct net_device *dev)
  697. {
  698. struct bcm_enet_priv *priv;
  699. priv = netdev_priv(dev);
  700. bcm_enet_set_duplex(priv, priv->force_duplex_full);
  701. bcm_enet_set_flow(priv, priv->pause_rx, priv->pause_tx);
  702. netif_carrier_on(dev);
  703. pr_info("%s: link forced UP - %d/%s - flow control %s/%s\n",
  704. dev->name,
  705. priv->force_speed_100 ? 100 : 10,
  706. priv->force_duplex_full ? "full" : "half",
  707. priv->pause_rx ? "rx" : "off",
  708. priv->pause_tx ? "tx" : "off");
  709. }
  710. /*
  711. * open callback, allocate dma rings & buffers and start rx operation
  712. */
  713. static int bcm_enet_open(struct net_device *dev)
  714. {
  715. struct bcm_enet_priv *priv;
  716. struct sockaddr addr;
  717. struct device *kdev;
  718. struct phy_device *phydev;
  719. int i, ret;
  720. unsigned int size;
  721. char phy_id[MII_BUS_ID_SIZE + 3];
  722. void *p;
  723. u32 val;
  724. priv = netdev_priv(dev);
  725. kdev = &priv->pdev->dev;
  726. if (priv->has_phy) {
  727. /* connect to PHY */
  728. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  729. priv->mii_bus->id, priv->phy_id);
  730. phydev = phy_connect(dev, phy_id, bcm_enet_adjust_phy_link,
  731. PHY_INTERFACE_MODE_MII);
  732. if (IS_ERR(phydev)) {
  733. dev_err(kdev, "could not attach to PHY\n");
  734. return PTR_ERR(phydev);
  735. }
  736. /* mask with MAC supported features */
  737. phydev->supported &= (SUPPORTED_10baseT_Half |
  738. SUPPORTED_10baseT_Full |
  739. SUPPORTED_100baseT_Half |
  740. SUPPORTED_100baseT_Full |
  741. SUPPORTED_Autoneg |
  742. SUPPORTED_Pause |
  743. SUPPORTED_MII);
  744. phydev->advertising = phydev->supported;
  745. if (priv->pause_auto && priv->pause_rx && priv->pause_tx)
  746. phydev->advertising |= SUPPORTED_Pause;
  747. else
  748. phydev->advertising &= ~SUPPORTED_Pause;
  749. phy_attached_info(phydev);
  750. priv->old_link = 0;
  751. priv->old_duplex = -1;
  752. priv->old_pause = -1;
  753. priv->phydev = phydev;
  754. }
  755. /* mask all interrupts and request them */
  756. enet_writel(priv, 0, ENET_IRMASK_REG);
  757. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
  758. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
  759. ret = request_irq(dev->irq, bcm_enet_isr_mac, 0, dev->name, dev);
  760. if (ret)
  761. goto out_phy_disconnect;
  762. ret = request_irq(priv->irq_rx, bcm_enet_isr_dma, 0,
  763. dev->name, dev);
  764. if (ret)
  765. goto out_freeirq;
  766. ret = request_irq(priv->irq_tx, bcm_enet_isr_dma,
  767. 0, dev->name, dev);
  768. if (ret)
  769. goto out_freeirq_rx;
  770. /* initialize perfect match registers */
  771. for (i = 0; i < 4; i++) {
  772. enet_writel(priv, 0, ENET_PML_REG(i));
  773. enet_writel(priv, 0, ENET_PMH_REG(i));
  774. }
  775. /* write device mac address */
  776. memcpy(addr.sa_data, dev->dev_addr, ETH_ALEN);
  777. bcm_enet_set_mac_address(dev, &addr);
  778. /* allocate rx dma ring */
  779. size = priv->rx_ring_size * sizeof(struct bcm_enet_desc);
  780. p = dma_zalloc_coherent(kdev, size, &priv->rx_desc_dma, GFP_KERNEL);
  781. if (!p) {
  782. ret = -ENOMEM;
  783. goto out_freeirq_tx;
  784. }
  785. priv->rx_desc_alloc_size = size;
  786. priv->rx_desc_cpu = p;
  787. /* allocate tx dma ring */
  788. size = priv->tx_ring_size * sizeof(struct bcm_enet_desc);
  789. p = dma_zalloc_coherent(kdev, size, &priv->tx_desc_dma, GFP_KERNEL);
  790. if (!p) {
  791. ret = -ENOMEM;
  792. goto out_free_rx_ring;
  793. }
  794. priv->tx_desc_alloc_size = size;
  795. priv->tx_desc_cpu = p;
  796. priv->tx_skb = kcalloc(priv->tx_ring_size, sizeof(struct sk_buff *),
  797. GFP_KERNEL);
  798. if (!priv->tx_skb) {
  799. ret = -ENOMEM;
  800. goto out_free_tx_ring;
  801. }
  802. priv->tx_desc_count = priv->tx_ring_size;
  803. priv->tx_dirty_desc = 0;
  804. priv->tx_curr_desc = 0;
  805. spin_lock_init(&priv->tx_lock);
  806. /* init & fill rx ring with skbs */
  807. priv->rx_skb = kcalloc(priv->rx_ring_size, sizeof(struct sk_buff *),
  808. GFP_KERNEL);
  809. if (!priv->rx_skb) {
  810. ret = -ENOMEM;
  811. goto out_free_tx_skb;
  812. }
  813. priv->rx_desc_count = 0;
  814. priv->rx_dirty_desc = 0;
  815. priv->rx_curr_desc = 0;
  816. /* initialize flow control buffer allocation */
  817. if (priv->dma_has_sram)
  818. enet_dma_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
  819. ENETDMA_BUFALLOC_REG(priv->rx_chan));
  820. else
  821. enet_dmac_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
  822. ENETDMAC_BUFALLOC, priv->rx_chan);
  823. if (bcm_enet_refill_rx(dev)) {
  824. dev_err(kdev, "cannot allocate rx skb queue\n");
  825. ret = -ENOMEM;
  826. goto out;
  827. }
  828. /* write rx & tx ring addresses */
  829. if (priv->dma_has_sram) {
  830. enet_dmas_writel(priv, priv->rx_desc_dma,
  831. ENETDMAS_RSTART_REG, priv->rx_chan);
  832. enet_dmas_writel(priv, priv->tx_desc_dma,
  833. ENETDMAS_RSTART_REG, priv->tx_chan);
  834. } else {
  835. enet_dmac_writel(priv, priv->rx_desc_dma,
  836. ENETDMAC_RSTART, priv->rx_chan);
  837. enet_dmac_writel(priv, priv->tx_desc_dma,
  838. ENETDMAC_RSTART, priv->tx_chan);
  839. }
  840. /* clear remaining state ram for rx & tx channel */
  841. if (priv->dma_has_sram) {
  842. enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG, priv->rx_chan);
  843. enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG, priv->tx_chan);
  844. enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG, priv->rx_chan);
  845. enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG, priv->tx_chan);
  846. enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG, priv->rx_chan);
  847. enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG, priv->tx_chan);
  848. } else {
  849. enet_dmac_writel(priv, 0, ENETDMAC_FC, priv->rx_chan);
  850. enet_dmac_writel(priv, 0, ENETDMAC_FC, priv->tx_chan);
  851. }
  852. /* set max rx/tx length */
  853. enet_writel(priv, priv->hw_mtu, ENET_RXMAXLEN_REG);
  854. enet_writel(priv, priv->hw_mtu, ENET_TXMAXLEN_REG);
  855. /* set dma maximum burst len */
  856. enet_dmac_writel(priv, priv->dma_maxburst,
  857. ENETDMAC_MAXBURST, priv->rx_chan);
  858. enet_dmac_writel(priv, priv->dma_maxburst,
  859. ENETDMAC_MAXBURST, priv->tx_chan);
  860. /* set correct transmit fifo watermark */
  861. enet_writel(priv, BCMENET_TX_FIFO_TRESH, ENET_TXWMARK_REG);
  862. /* set flow control low/high threshold to 1/3 / 2/3 */
  863. if (priv->dma_has_sram) {
  864. val = priv->rx_ring_size / 3;
  865. enet_dma_writel(priv, val, ENETDMA_FLOWCL_REG(priv->rx_chan));
  866. val = (priv->rx_ring_size * 2) / 3;
  867. enet_dma_writel(priv, val, ENETDMA_FLOWCH_REG(priv->rx_chan));
  868. } else {
  869. enet_dmac_writel(priv, 5, ENETDMAC_FC, priv->rx_chan);
  870. enet_dmac_writel(priv, priv->rx_ring_size, ENETDMAC_LEN, priv->rx_chan);
  871. enet_dmac_writel(priv, priv->tx_ring_size, ENETDMAC_LEN, priv->tx_chan);
  872. }
  873. /* all set, enable mac and interrupts, start dma engine and
  874. * kick rx dma channel */
  875. wmb();
  876. val = enet_readl(priv, ENET_CTL_REG);
  877. val |= ENET_CTL_ENABLE_MASK;
  878. enet_writel(priv, val, ENET_CTL_REG);
  879. enet_dma_writel(priv, ENETDMA_CFG_EN_MASK, ENETDMA_CFG_REG);
  880. enet_dmac_writel(priv, priv->dma_chan_en_mask,
  881. ENETDMAC_CHANCFG, priv->rx_chan);
  882. /* watch "mib counters about to overflow" interrupt */
  883. enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
  884. enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
  885. /* watch "packet transferred" interrupt in rx and tx */
  886. enet_dmac_writel(priv, priv->dma_chan_int_mask,
  887. ENETDMAC_IR, priv->rx_chan);
  888. enet_dmac_writel(priv, priv->dma_chan_int_mask,
  889. ENETDMAC_IR, priv->tx_chan);
  890. /* make sure we enable napi before rx interrupt */
  891. napi_enable(&priv->napi);
  892. enet_dmac_writel(priv, priv->dma_chan_int_mask,
  893. ENETDMAC_IRMASK, priv->rx_chan);
  894. enet_dmac_writel(priv, priv->dma_chan_int_mask,
  895. ENETDMAC_IRMASK, priv->tx_chan);
  896. if (priv->has_phy)
  897. phy_start(priv->phydev);
  898. else
  899. bcm_enet_adjust_link(dev);
  900. netif_start_queue(dev);
  901. return 0;
  902. out:
  903. for (i = 0; i < priv->rx_ring_size; i++) {
  904. struct bcm_enet_desc *desc;
  905. if (!priv->rx_skb[i])
  906. continue;
  907. desc = &priv->rx_desc_cpu[i];
  908. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  909. DMA_FROM_DEVICE);
  910. kfree_skb(priv->rx_skb[i]);
  911. }
  912. kfree(priv->rx_skb);
  913. out_free_tx_skb:
  914. kfree(priv->tx_skb);
  915. out_free_tx_ring:
  916. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  917. priv->tx_desc_cpu, priv->tx_desc_dma);
  918. out_free_rx_ring:
  919. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  920. priv->rx_desc_cpu, priv->rx_desc_dma);
  921. out_freeirq_tx:
  922. free_irq(priv->irq_tx, dev);
  923. out_freeirq_rx:
  924. free_irq(priv->irq_rx, dev);
  925. out_freeirq:
  926. free_irq(dev->irq, dev);
  927. out_phy_disconnect:
  928. phy_disconnect(priv->phydev);
  929. return ret;
  930. }
  931. /*
  932. * disable mac
  933. */
  934. static void bcm_enet_disable_mac(struct bcm_enet_priv *priv)
  935. {
  936. int limit;
  937. u32 val;
  938. val = enet_readl(priv, ENET_CTL_REG);
  939. val |= ENET_CTL_DISABLE_MASK;
  940. enet_writel(priv, val, ENET_CTL_REG);
  941. limit = 1000;
  942. do {
  943. u32 val;
  944. val = enet_readl(priv, ENET_CTL_REG);
  945. if (!(val & ENET_CTL_DISABLE_MASK))
  946. break;
  947. udelay(1);
  948. } while (limit--);
  949. }
  950. /*
  951. * disable dma in given channel
  952. */
  953. static void bcm_enet_disable_dma(struct bcm_enet_priv *priv, int chan)
  954. {
  955. int limit;
  956. enet_dmac_writel(priv, 0, ENETDMAC_CHANCFG, chan);
  957. limit = 1000;
  958. do {
  959. u32 val;
  960. val = enet_dmac_readl(priv, ENETDMAC_CHANCFG, chan);
  961. if (!(val & ENETDMAC_CHANCFG_EN_MASK))
  962. break;
  963. udelay(1);
  964. } while (limit--);
  965. }
  966. /*
  967. * stop callback
  968. */
  969. static int bcm_enet_stop(struct net_device *dev)
  970. {
  971. struct bcm_enet_priv *priv;
  972. struct device *kdev;
  973. int i;
  974. priv = netdev_priv(dev);
  975. kdev = &priv->pdev->dev;
  976. netif_stop_queue(dev);
  977. napi_disable(&priv->napi);
  978. if (priv->has_phy)
  979. phy_stop(priv->phydev);
  980. del_timer_sync(&priv->rx_timeout);
  981. /* mask all interrupts */
  982. enet_writel(priv, 0, ENET_IRMASK_REG);
  983. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
  984. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
  985. /* make sure no mib update is scheduled */
  986. cancel_work_sync(&priv->mib_update_task);
  987. /* disable dma & mac */
  988. bcm_enet_disable_dma(priv, priv->tx_chan);
  989. bcm_enet_disable_dma(priv, priv->rx_chan);
  990. bcm_enet_disable_mac(priv);
  991. /* force reclaim of all tx buffers */
  992. bcm_enet_tx_reclaim(dev, 1);
  993. /* free the rx skb ring */
  994. for (i = 0; i < priv->rx_ring_size; i++) {
  995. struct bcm_enet_desc *desc;
  996. if (!priv->rx_skb[i])
  997. continue;
  998. desc = &priv->rx_desc_cpu[i];
  999. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  1000. DMA_FROM_DEVICE);
  1001. kfree_skb(priv->rx_skb[i]);
  1002. }
  1003. /* free remaining allocated memory */
  1004. kfree(priv->rx_skb);
  1005. kfree(priv->tx_skb);
  1006. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  1007. priv->rx_desc_cpu, priv->rx_desc_dma);
  1008. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  1009. priv->tx_desc_cpu, priv->tx_desc_dma);
  1010. free_irq(priv->irq_tx, dev);
  1011. free_irq(priv->irq_rx, dev);
  1012. free_irq(dev->irq, dev);
  1013. /* release phy */
  1014. if (priv->has_phy) {
  1015. phy_disconnect(priv->phydev);
  1016. priv->phydev = NULL;
  1017. }
  1018. return 0;
  1019. }
  1020. /*
  1021. * ethtool callbacks
  1022. */
  1023. struct bcm_enet_stats {
  1024. char stat_string[ETH_GSTRING_LEN];
  1025. int sizeof_stat;
  1026. int stat_offset;
  1027. int mib_reg;
  1028. };
  1029. #define GEN_STAT(m) sizeof(((struct bcm_enet_priv *)0)->m), \
  1030. offsetof(struct bcm_enet_priv, m)
  1031. #define DEV_STAT(m) sizeof(((struct net_device_stats *)0)->m), \
  1032. offsetof(struct net_device_stats, m)
  1033. static const struct bcm_enet_stats bcm_enet_gstrings_stats[] = {
  1034. { "rx_packets", DEV_STAT(rx_packets), -1 },
  1035. { "tx_packets", DEV_STAT(tx_packets), -1 },
  1036. { "rx_bytes", DEV_STAT(rx_bytes), -1 },
  1037. { "tx_bytes", DEV_STAT(tx_bytes), -1 },
  1038. { "rx_errors", DEV_STAT(rx_errors), -1 },
  1039. { "tx_errors", DEV_STAT(tx_errors), -1 },
  1040. { "rx_dropped", DEV_STAT(rx_dropped), -1 },
  1041. { "tx_dropped", DEV_STAT(tx_dropped), -1 },
  1042. { "rx_good_octets", GEN_STAT(mib.rx_gd_octets), ETH_MIB_RX_GD_OCTETS},
  1043. { "rx_good_pkts", GEN_STAT(mib.rx_gd_pkts), ETH_MIB_RX_GD_PKTS },
  1044. { "rx_broadcast", GEN_STAT(mib.rx_brdcast), ETH_MIB_RX_BRDCAST },
  1045. { "rx_multicast", GEN_STAT(mib.rx_mult), ETH_MIB_RX_MULT },
  1046. { "rx_64_octets", GEN_STAT(mib.rx_64), ETH_MIB_RX_64 },
  1047. { "rx_65_127_oct", GEN_STAT(mib.rx_65_127), ETH_MIB_RX_65_127 },
  1048. { "rx_128_255_oct", GEN_STAT(mib.rx_128_255), ETH_MIB_RX_128_255 },
  1049. { "rx_256_511_oct", GEN_STAT(mib.rx_256_511), ETH_MIB_RX_256_511 },
  1050. { "rx_512_1023_oct", GEN_STAT(mib.rx_512_1023), ETH_MIB_RX_512_1023 },
  1051. { "rx_1024_max_oct", GEN_STAT(mib.rx_1024_max), ETH_MIB_RX_1024_MAX },
  1052. { "rx_jabber", GEN_STAT(mib.rx_jab), ETH_MIB_RX_JAB },
  1053. { "rx_oversize", GEN_STAT(mib.rx_ovr), ETH_MIB_RX_OVR },
  1054. { "rx_fragment", GEN_STAT(mib.rx_frag), ETH_MIB_RX_FRAG },
  1055. { "rx_dropped", GEN_STAT(mib.rx_drop), ETH_MIB_RX_DROP },
  1056. { "rx_crc_align", GEN_STAT(mib.rx_crc_align), ETH_MIB_RX_CRC_ALIGN },
  1057. { "rx_undersize", GEN_STAT(mib.rx_und), ETH_MIB_RX_UND },
  1058. { "rx_crc", GEN_STAT(mib.rx_crc), ETH_MIB_RX_CRC },
  1059. { "rx_align", GEN_STAT(mib.rx_align), ETH_MIB_RX_ALIGN },
  1060. { "rx_symbol_error", GEN_STAT(mib.rx_sym), ETH_MIB_RX_SYM },
  1061. { "rx_pause", GEN_STAT(mib.rx_pause), ETH_MIB_RX_PAUSE },
  1062. { "rx_control", GEN_STAT(mib.rx_cntrl), ETH_MIB_RX_CNTRL },
  1063. { "tx_good_octets", GEN_STAT(mib.tx_gd_octets), ETH_MIB_TX_GD_OCTETS },
  1064. { "tx_good_pkts", GEN_STAT(mib.tx_gd_pkts), ETH_MIB_TX_GD_PKTS },
  1065. { "tx_broadcast", GEN_STAT(mib.tx_brdcast), ETH_MIB_TX_BRDCAST },
  1066. { "tx_multicast", GEN_STAT(mib.tx_mult), ETH_MIB_TX_MULT },
  1067. { "tx_64_oct", GEN_STAT(mib.tx_64), ETH_MIB_TX_64 },
  1068. { "tx_65_127_oct", GEN_STAT(mib.tx_65_127), ETH_MIB_TX_65_127 },
  1069. { "tx_128_255_oct", GEN_STAT(mib.tx_128_255), ETH_MIB_TX_128_255 },
  1070. { "tx_256_511_oct", GEN_STAT(mib.tx_256_511), ETH_MIB_TX_256_511 },
  1071. { "tx_512_1023_oct", GEN_STAT(mib.tx_512_1023), ETH_MIB_TX_512_1023},
  1072. { "tx_1024_max_oct", GEN_STAT(mib.tx_1024_max), ETH_MIB_TX_1024_MAX },
  1073. { "tx_jabber", GEN_STAT(mib.tx_jab), ETH_MIB_TX_JAB },
  1074. { "tx_oversize", GEN_STAT(mib.tx_ovr), ETH_MIB_TX_OVR },
  1075. { "tx_fragment", GEN_STAT(mib.tx_frag), ETH_MIB_TX_FRAG },
  1076. { "tx_underrun", GEN_STAT(mib.tx_underrun), ETH_MIB_TX_UNDERRUN },
  1077. { "tx_collisions", GEN_STAT(mib.tx_col), ETH_MIB_TX_COL },
  1078. { "tx_single_collision", GEN_STAT(mib.tx_1_col), ETH_MIB_TX_1_COL },
  1079. { "tx_multiple_collision", GEN_STAT(mib.tx_m_col), ETH_MIB_TX_M_COL },
  1080. { "tx_excess_collision", GEN_STAT(mib.tx_ex_col), ETH_MIB_TX_EX_COL },
  1081. { "tx_late_collision", GEN_STAT(mib.tx_late), ETH_MIB_TX_LATE },
  1082. { "tx_deferred", GEN_STAT(mib.tx_def), ETH_MIB_TX_DEF },
  1083. { "tx_carrier_sense", GEN_STAT(mib.tx_crs), ETH_MIB_TX_CRS },
  1084. { "tx_pause", GEN_STAT(mib.tx_pause), ETH_MIB_TX_PAUSE },
  1085. };
  1086. #define BCM_ENET_STATS_LEN ARRAY_SIZE(bcm_enet_gstrings_stats)
  1087. static const u32 unused_mib_regs[] = {
  1088. ETH_MIB_TX_ALL_OCTETS,
  1089. ETH_MIB_TX_ALL_PKTS,
  1090. ETH_MIB_RX_ALL_OCTETS,
  1091. ETH_MIB_RX_ALL_PKTS,
  1092. };
  1093. static void bcm_enet_get_drvinfo(struct net_device *netdev,
  1094. struct ethtool_drvinfo *drvinfo)
  1095. {
  1096. strlcpy(drvinfo->driver, bcm_enet_driver_name, sizeof(drvinfo->driver));
  1097. strlcpy(drvinfo->version, bcm_enet_driver_version,
  1098. sizeof(drvinfo->version));
  1099. strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  1100. strlcpy(drvinfo->bus_info, "bcm63xx", sizeof(drvinfo->bus_info));
  1101. }
  1102. static int bcm_enet_get_sset_count(struct net_device *netdev,
  1103. int string_set)
  1104. {
  1105. switch (string_set) {
  1106. case ETH_SS_STATS:
  1107. return BCM_ENET_STATS_LEN;
  1108. default:
  1109. return -EINVAL;
  1110. }
  1111. }
  1112. static void bcm_enet_get_strings(struct net_device *netdev,
  1113. u32 stringset, u8 *data)
  1114. {
  1115. int i;
  1116. switch (stringset) {
  1117. case ETH_SS_STATS:
  1118. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1119. memcpy(data + i * ETH_GSTRING_LEN,
  1120. bcm_enet_gstrings_stats[i].stat_string,
  1121. ETH_GSTRING_LEN);
  1122. }
  1123. break;
  1124. }
  1125. }
  1126. static void update_mib_counters(struct bcm_enet_priv *priv)
  1127. {
  1128. int i;
  1129. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1130. const struct bcm_enet_stats *s;
  1131. u32 val;
  1132. char *p;
  1133. s = &bcm_enet_gstrings_stats[i];
  1134. if (s->mib_reg == -1)
  1135. continue;
  1136. val = enet_readl(priv, ENET_MIB_REG(s->mib_reg));
  1137. p = (char *)priv + s->stat_offset;
  1138. if (s->sizeof_stat == sizeof(u64))
  1139. *(u64 *)p += val;
  1140. else
  1141. *(u32 *)p += val;
  1142. }
  1143. /* also empty unused mib counters to make sure mib counter
  1144. * overflow interrupt is cleared */
  1145. for (i = 0; i < ARRAY_SIZE(unused_mib_regs); i++)
  1146. (void)enet_readl(priv, ENET_MIB_REG(unused_mib_regs[i]));
  1147. }
  1148. static void bcm_enet_update_mib_counters_defer(struct work_struct *t)
  1149. {
  1150. struct bcm_enet_priv *priv;
  1151. priv = container_of(t, struct bcm_enet_priv, mib_update_task);
  1152. mutex_lock(&priv->mib_update_lock);
  1153. update_mib_counters(priv);
  1154. mutex_unlock(&priv->mib_update_lock);
  1155. /* reenable mib interrupt */
  1156. if (netif_running(priv->net_dev))
  1157. enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
  1158. }
  1159. static void bcm_enet_get_ethtool_stats(struct net_device *netdev,
  1160. struct ethtool_stats *stats,
  1161. u64 *data)
  1162. {
  1163. struct bcm_enet_priv *priv;
  1164. int i;
  1165. priv = netdev_priv(netdev);
  1166. mutex_lock(&priv->mib_update_lock);
  1167. update_mib_counters(priv);
  1168. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1169. const struct bcm_enet_stats *s;
  1170. char *p;
  1171. s = &bcm_enet_gstrings_stats[i];
  1172. if (s->mib_reg == -1)
  1173. p = (char *)&netdev->stats;
  1174. else
  1175. p = (char *)priv;
  1176. p += s->stat_offset;
  1177. data[i] = (s->sizeof_stat == sizeof(u64)) ?
  1178. *(u64 *)p : *(u32 *)p;
  1179. }
  1180. mutex_unlock(&priv->mib_update_lock);
  1181. }
  1182. static int bcm_enet_nway_reset(struct net_device *dev)
  1183. {
  1184. struct bcm_enet_priv *priv;
  1185. priv = netdev_priv(dev);
  1186. if (priv->has_phy) {
  1187. if (!priv->phydev)
  1188. return -ENODEV;
  1189. return genphy_restart_aneg(priv->phydev);
  1190. }
  1191. return -EOPNOTSUPP;
  1192. }
  1193. static int bcm_enet_get_settings(struct net_device *dev,
  1194. struct ethtool_cmd *cmd)
  1195. {
  1196. struct bcm_enet_priv *priv;
  1197. priv = netdev_priv(dev);
  1198. cmd->maxrxpkt = 0;
  1199. cmd->maxtxpkt = 0;
  1200. if (priv->has_phy) {
  1201. if (!priv->phydev)
  1202. return -ENODEV;
  1203. return phy_ethtool_gset(priv->phydev, cmd);
  1204. } else {
  1205. cmd->autoneg = 0;
  1206. ethtool_cmd_speed_set(cmd, ((priv->force_speed_100)
  1207. ? SPEED_100 : SPEED_10));
  1208. cmd->duplex = (priv->force_duplex_full) ?
  1209. DUPLEX_FULL : DUPLEX_HALF;
  1210. cmd->supported = ADVERTISED_10baseT_Half |
  1211. ADVERTISED_10baseT_Full |
  1212. ADVERTISED_100baseT_Half |
  1213. ADVERTISED_100baseT_Full;
  1214. cmd->advertising = 0;
  1215. cmd->port = PORT_MII;
  1216. cmd->transceiver = XCVR_EXTERNAL;
  1217. }
  1218. return 0;
  1219. }
  1220. static int bcm_enet_set_settings(struct net_device *dev,
  1221. struct ethtool_cmd *cmd)
  1222. {
  1223. struct bcm_enet_priv *priv;
  1224. priv = netdev_priv(dev);
  1225. if (priv->has_phy) {
  1226. if (!priv->phydev)
  1227. return -ENODEV;
  1228. return phy_ethtool_sset(priv->phydev, cmd);
  1229. } else {
  1230. if (cmd->autoneg ||
  1231. (cmd->speed != SPEED_100 && cmd->speed != SPEED_10) ||
  1232. cmd->port != PORT_MII)
  1233. return -EINVAL;
  1234. priv->force_speed_100 = (cmd->speed == SPEED_100) ? 1 : 0;
  1235. priv->force_duplex_full = (cmd->duplex == DUPLEX_FULL) ? 1 : 0;
  1236. if (netif_running(dev))
  1237. bcm_enet_adjust_link(dev);
  1238. return 0;
  1239. }
  1240. }
  1241. static void bcm_enet_get_ringparam(struct net_device *dev,
  1242. struct ethtool_ringparam *ering)
  1243. {
  1244. struct bcm_enet_priv *priv;
  1245. priv = netdev_priv(dev);
  1246. /* rx/tx ring is actually only limited by memory */
  1247. ering->rx_max_pending = 8192;
  1248. ering->tx_max_pending = 8192;
  1249. ering->rx_pending = priv->rx_ring_size;
  1250. ering->tx_pending = priv->tx_ring_size;
  1251. }
  1252. static int bcm_enet_set_ringparam(struct net_device *dev,
  1253. struct ethtool_ringparam *ering)
  1254. {
  1255. struct bcm_enet_priv *priv;
  1256. int was_running;
  1257. priv = netdev_priv(dev);
  1258. was_running = 0;
  1259. if (netif_running(dev)) {
  1260. bcm_enet_stop(dev);
  1261. was_running = 1;
  1262. }
  1263. priv->rx_ring_size = ering->rx_pending;
  1264. priv->tx_ring_size = ering->tx_pending;
  1265. if (was_running) {
  1266. int err;
  1267. err = bcm_enet_open(dev);
  1268. if (err)
  1269. dev_close(dev);
  1270. else
  1271. bcm_enet_set_multicast_list(dev);
  1272. }
  1273. return 0;
  1274. }
  1275. static void bcm_enet_get_pauseparam(struct net_device *dev,
  1276. struct ethtool_pauseparam *ecmd)
  1277. {
  1278. struct bcm_enet_priv *priv;
  1279. priv = netdev_priv(dev);
  1280. ecmd->autoneg = priv->pause_auto;
  1281. ecmd->rx_pause = priv->pause_rx;
  1282. ecmd->tx_pause = priv->pause_tx;
  1283. }
  1284. static int bcm_enet_set_pauseparam(struct net_device *dev,
  1285. struct ethtool_pauseparam *ecmd)
  1286. {
  1287. struct bcm_enet_priv *priv;
  1288. priv = netdev_priv(dev);
  1289. if (priv->has_phy) {
  1290. if (ecmd->autoneg && (ecmd->rx_pause != ecmd->tx_pause)) {
  1291. /* asymetric pause mode not supported,
  1292. * actually possible but integrated PHY has RO
  1293. * asym_pause bit */
  1294. return -EINVAL;
  1295. }
  1296. } else {
  1297. /* no pause autoneg on direct mii connection */
  1298. if (ecmd->autoneg)
  1299. return -EINVAL;
  1300. }
  1301. priv->pause_auto = ecmd->autoneg;
  1302. priv->pause_rx = ecmd->rx_pause;
  1303. priv->pause_tx = ecmd->tx_pause;
  1304. return 0;
  1305. }
  1306. static const struct ethtool_ops bcm_enet_ethtool_ops = {
  1307. .get_strings = bcm_enet_get_strings,
  1308. .get_sset_count = bcm_enet_get_sset_count,
  1309. .get_ethtool_stats = bcm_enet_get_ethtool_stats,
  1310. .nway_reset = bcm_enet_nway_reset,
  1311. .get_settings = bcm_enet_get_settings,
  1312. .set_settings = bcm_enet_set_settings,
  1313. .get_drvinfo = bcm_enet_get_drvinfo,
  1314. .get_link = ethtool_op_get_link,
  1315. .get_ringparam = bcm_enet_get_ringparam,
  1316. .set_ringparam = bcm_enet_set_ringparam,
  1317. .get_pauseparam = bcm_enet_get_pauseparam,
  1318. .set_pauseparam = bcm_enet_set_pauseparam,
  1319. };
  1320. static int bcm_enet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1321. {
  1322. struct bcm_enet_priv *priv;
  1323. priv = netdev_priv(dev);
  1324. if (priv->has_phy) {
  1325. if (!priv->phydev)
  1326. return -ENODEV;
  1327. return phy_mii_ioctl(priv->phydev, rq, cmd);
  1328. } else {
  1329. struct mii_if_info mii;
  1330. mii.dev = dev;
  1331. mii.mdio_read = bcm_enet_mdio_read_mii;
  1332. mii.mdio_write = bcm_enet_mdio_write_mii;
  1333. mii.phy_id = 0;
  1334. mii.phy_id_mask = 0x3f;
  1335. mii.reg_num_mask = 0x1f;
  1336. return generic_mii_ioctl(&mii, if_mii(rq), cmd, NULL);
  1337. }
  1338. }
  1339. /*
  1340. * calculate actual hardware mtu
  1341. */
  1342. static int compute_hw_mtu(struct bcm_enet_priv *priv, int mtu)
  1343. {
  1344. int actual_mtu;
  1345. actual_mtu = mtu;
  1346. /* add ethernet header + vlan tag size */
  1347. actual_mtu += VLAN_ETH_HLEN;
  1348. if (actual_mtu < 64 || actual_mtu > BCMENET_MAX_MTU)
  1349. return -EINVAL;
  1350. /*
  1351. * setup maximum size before we get overflow mark in
  1352. * descriptor, note that this will not prevent reception of
  1353. * big frames, they will be split into multiple buffers
  1354. * anyway
  1355. */
  1356. priv->hw_mtu = actual_mtu;
  1357. /*
  1358. * align rx buffer size to dma burst len, account FCS since
  1359. * it's appended
  1360. */
  1361. priv->rx_skb_size = ALIGN(actual_mtu + ETH_FCS_LEN,
  1362. priv->dma_maxburst * 4);
  1363. return 0;
  1364. }
  1365. /*
  1366. * adjust mtu, can't be called while device is running
  1367. */
  1368. static int bcm_enet_change_mtu(struct net_device *dev, int new_mtu)
  1369. {
  1370. int ret;
  1371. if (netif_running(dev))
  1372. return -EBUSY;
  1373. ret = compute_hw_mtu(netdev_priv(dev), new_mtu);
  1374. if (ret)
  1375. return ret;
  1376. dev->mtu = new_mtu;
  1377. return 0;
  1378. }
  1379. /*
  1380. * preinit hardware to allow mii operation while device is down
  1381. */
  1382. static void bcm_enet_hw_preinit(struct bcm_enet_priv *priv)
  1383. {
  1384. u32 val;
  1385. int limit;
  1386. /* make sure mac is disabled */
  1387. bcm_enet_disable_mac(priv);
  1388. /* soft reset mac */
  1389. val = ENET_CTL_SRESET_MASK;
  1390. enet_writel(priv, val, ENET_CTL_REG);
  1391. wmb();
  1392. limit = 1000;
  1393. do {
  1394. val = enet_readl(priv, ENET_CTL_REG);
  1395. if (!(val & ENET_CTL_SRESET_MASK))
  1396. break;
  1397. udelay(1);
  1398. } while (limit--);
  1399. /* select correct mii interface */
  1400. val = enet_readl(priv, ENET_CTL_REG);
  1401. if (priv->use_external_mii)
  1402. val |= ENET_CTL_EPHYSEL_MASK;
  1403. else
  1404. val &= ~ENET_CTL_EPHYSEL_MASK;
  1405. enet_writel(priv, val, ENET_CTL_REG);
  1406. /* turn on mdc clock */
  1407. enet_writel(priv, (0x1f << ENET_MIISC_MDCFREQDIV_SHIFT) |
  1408. ENET_MIISC_PREAMBLEEN_MASK, ENET_MIISC_REG);
  1409. /* set mib counters to self-clear when read */
  1410. val = enet_readl(priv, ENET_MIBCTL_REG);
  1411. val |= ENET_MIBCTL_RDCLEAR_MASK;
  1412. enet_writel(priv, val, ENET_MIBCTL_REG);
  1413. }
  1414. static const struct net_device_ops bcm_enet_ops = {
  1415. .ndo_open = bcm_enet_open,
  1416. .ndo_stop = bcm_enet_stop,
  1417. .ndo_start_xmit = bcm_enet_start_xmit,
  1418. .ndo_set_mac_address = bcm_enet_set_mac_address,
  1419. .ndo_set_rx_mode = bcm_enet_set_multicast_list,
  1420. .ndo_do_ioctl = bcm_enet_ioctl,
  1421. .ndo_change_mtu = bcm_enet_change_mtu,
  1422. };
  1423. /*
  1424. * allocate netdevice, request register memory and register device.
  1425. */
  1426. static int bcm_enet_probe(struct platform_device *pdev)
  1427. {
  1428. struct bcm_enet_priv *priv;
  1429. struct net_device *dev;
  1430. struct bcm63xx_enet_platform_data *pd;
  1431. struct resource *res_mem, *res_irq, *res_irq_rx, *res_irq_tx;
  1432. struct mii_bus *bus;
  1433. const char *clk_name;
  1434. int i, ret;
  1435. /* stop if shared driver failed, assume driver->probe will be
  1436. * called in the same order we register devices (correct ?) */
  1437. if (!bcm_enet_shared_base[0])
  1438. return -ENODEV;
  1439. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1440. res_irq_rx = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
  1441. res_irq_tx = platform_get_resource(pdev, IORESOURCE_IRQ, 2);
  1442. if (!res_irq || !res_irq_rx || !res_irq_tx)
  1443. return -ENODEV;
  1444. ret = 0;
  1445. dev = alloc_etherdev(sizeof(*priv));
  1446. if (!dev)
  1447. return -ENOMEM;
  1448. priv = netdev_priv(dev);
  1449. priv->enet_is_sw = false;
  1450. priv->dma_maxburst = BCMENET_DMA_MAXBURST;
  1451. ret = compute_hw_mtu(priv, dev->mtu);
  1452. if (ret)
  1453. goto out;
  1454. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1455. priv->base = devm_ioremap_resource(&pdev->dev, res_mem);
  1456. if (IS_ERR(priv->base)) {
  1457. ret = PTR_ERR(priv->base);
  1458. goto out;
  1459. }
  1460. dev->irq = priv->irq = res_irq->start;
  1461. priv->irq_rx = res_irq_rx->start;
  1462. priv->irq_tx = res_irq_tx->start;
  1463. priv->mac_id = pdev->id;
  1464. /* get rx & tx dma channel id for this mac */
  1465. if (priv->mac_id == 0) {
  1466. priv->rx_chan = 0;
  1467. priv->tx_chan = 1;
  1468. clk_name = "enet0";
  1469. } else {
  1470. priv->rx_chan = 2;
  1471. priv->tx_chan = 3;
  1472. clk_name = "enet1";
  1473. }
  1474. priv->mac_clk = clk_get(&pdev->dev, clk_name);
  1475. if (IS_ERR(priv->mac_clk)) {
  1476. ret = PTR_ERR(priv->mac_clk);
  1477. goto out;
  1478. }
  1479. clk_prepare_enable(priv->mac_clk);
  1480. /* initialize default and fetch platform data */
  1481. priv->rx_ring_size = BCMENET_DEF_RX_DESC;
  1482. priv->tx_ring_size = BCMENET_DEF_TX_DESC;
  1483. pd = dev_get_platdata(&pdev->dev);
  1484. if (pd) {
  1485. memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
  1486. priv->has_phy = pd->has_phy;
  1487. priv->phy_id = pd->phy_id;
  1488. priv->has_phy_interrupt = pd->has_phy_interrupt;
  1489. priv->phy_interrupt = pd->phy_interrupt;
  1490. priv->use_external_mii = !pd->use_internal_phy;
  1491. priv->pause_auto = pd->pause_auto;
  1492. priv->pause_rx = pd->pause_rx;
  1493. priv->pause_tx = pd->pause_tx;
  1494. priv->force_duplex_full = pd->force_duplex_full;
  1495. priv->force_speed_100 = pd->force_speed_100;
  1496. priv->dma_chan_en_mask = pd->dma_chan_en_mask;
  1497. priv->dma_chan_int_mask = pd->dma_chan_int_mask;
  1498. priv->dma_chan_width = pd->dma_chan_width;
  1499. priv->dma_has_sram = pd->dma_has_sram;
  1500. priv->dma_desc_shift = pd->dma_desc_shift;
  1501. }
  1502. if (priv->mac_id == 0 && priv->has_phy && !priv->use_external_mii) {
  1503. /* using internal PHY, enable clock */
  1504. priv->phy_clk = clk_get(&pdev->dev, "ephy");
  1505. if (IS_ERR(priv->phy_clk)) {
  1506. ret = PTR_ERR(priv->phy_clk);
  1507. priv->phy_clk = NULL;
  1508. goto out_put_clk_mac;
  1509. }
  1510. clk_prepare_enable(priv->phy_clk);
  1511. }
  1512. /* do minimal hardware init to be able to probe mii bus */
  1513. bcm_enet_hw_preinit(priv);
  1514. /* MII bus registration */
  1515. if (priv->has_phy) {
  1516. priv->mii_bus = mdiobus_alloc();
  1517. if (!priv->mii_bus) {
  1518. ret = -ENOMEM;
  1519. goto out_uninit_hw;
  1520. }
  1521. bus = priv->mii_bus;
  1522. bus->name = "bcm63xx_enet MII bus";
  1523. bus->parent = &pdev->dev;
  1524. bus->priv = priv;
  1525. bus->read = bcm_enet_mdio_read_phylib;
  1526. bus->write = bcm_enet_mdio_write_phylib;
  1527. sprintf(bus->id, "%s-%d", pdev->name, priv->mac_id);
  1528. /* only probe bus where we think the PHY is, because
  1529. * the mdio read operation return 0 instead of 0xffff
  1530. * if a slave is not present on hw */
  1531. bus->phy_mask = ~(1 << priv->phy_id);
  1532. if (priv->has_phy_interrupt)
  1533. bus->irq[priv->phy_id] = priv->phy_interrupt;
  1534. ret = mdiobus_register(bus);
  1535. if (ret) {
  1536. dev_err(&pdev->dev, "unable to register mdio bus\n");
  1537. goto out_free_mdio;
  1538. }
  1539. } else {
  1540. /* run platform code to initialize PHY device */
  1541. if (pd->mii_config &&
  1542. pd->mii_config(dev, 1, bcm_enet_mdio_read_mii,
  1543. bcm_enet_mdio_write_mii)) {
  1544. dev_err(&pdev->dev, "unable to configure mdio bus\n");
  1545. goto out_uninit_hw;
  1546. }
  1547. }
  1548. spin_lock_init(&priv->rx_lock);
  1549. /* init rx timeout (used for oom) */
  1550. init_timer(&priv->rx_timeout);
  1551. priv->rx_timeout.function = bcm_enet_refill_rx_timer;
  1552. priv->rx_timeout.data = (unsigned long)dev;
  1553. /* init the mib update lock&work */
  1554. mutex_init(&priv->mib_update_lock);
  1555. INIT_WORK(&priv->mib_update_task, bcm_enet_update_mib_counters_defer);
  1556. /* zero mib counters */
  1557. for (i = 0; i < ENET_MIB_REG_COUNT; i++)
  1558. enet_writel(priv, 0, ENET_MIB_REG(i));
  1559. /* register netdevice */
  1560. dev->netdev_ops = &bcm_enet_ops;
  1561. netif_napi_add(dev, &priv->napi, bcm_enet_poll, 16);
  1562. dev->ethtool_ops = &bcm_enet_ethtool_ops;
  1563. SET_NETDEV_DEV(dev, &pdev->dev);
  1564. ret = register_netdev(dev);
  1565. if (ret)
  1566. goto out_unregister_mdio;
  1567. netif_carrier_off(dev);
  1568. platform_set_drvdata(pdev, dev);
  1569. priv->pdev = pdev;
  1570. priv->net_dev = dev;
  1571. return 0;
  1572. out_unregister_mdio:
  1573. if (priv->mii_bus)
  1574. mdiobus_unregister(priv->mii_bus);
  1575. out_free_mdio:
  1576. if (priv->mii_bus)
  1577. mdiobus_free(priv->mii_bus);
  1578. out_uninit_hw:
  1579. /* turn off mdc clock */
  1580. enet_writel(priv, 0, ENET_MIISC_REG);
  1581. if (priv->phy_clk) {
  1582. clk_disable_unprepare(priv->phy_clk);
  1583. clk_put(priv->phy_clk);
  1584. }
  1585. out_put_clk_mac:
  1586. clk_disable_unprepare(priv->mac_clk);
  1587. clk_put(priv->mac_clk);
  1588. out:
  1589. free_netdev(dev);
  1590. return ret;
  1591. }
  1592. /*
  1593. * exit func, stops hardware and unregisters netdevice
  1594. */
  1595. static int bcm_enet_remove(struct platform_device *pdev)
  1596. {
  1597. struct bcm_enet_priv *priv;
  1598. struct net_device *dev;
  1599. /* stop netdevice */
  1600. dev = platform_get_drvdata(pdev);
  1601. priv = netdev_priv(dev);
  1602. unregister_netdev(dev);
  1603. /* turn off mdc clock */
  1604. enet_writel(priv, 0, ENET_MIISC_REG);
  1605. if (priv->has_phy) {
  1606. mdiobus_unregister(priv->mii_bus);
  1607. mdiobus_free(priv->mii_bus);
  1608. } else {
  1609. struct bcm63xx_enet_platform_data *pd;
  1610. pd = dev_get_platdata(&pdev->dev);
  1611. if (pd && pd->mii_config)
  1612. pd->mii_config(dev, 0, bcm_enet_mdio_read_mii,
  1613. bcm_enet_mdio_write_mii);
  1614. }
  1615. /* disable hw block clocks */
  1616. if (priv->phy_clk) {
  1617. clk_disable_unprepare(priv->phy_clk);
  1618. clk_put(priv->phy_clk);
  1619. }
  1620. clk_disable_unprepare(priv->mac_clk);
  1621. clk_put(priv->mac_clk);
  1622. free_netdev(dev);
  1623. return 0;
  1624. }
  1625. struct platform_driver bcm63xx_enet_driver = {
  1626. .probe = bcm_enet_probe,
  1627. .remove = bcm_enet_remove,
  1628. .driver = {
  1629. .name = "bcm63xx_enet",
  1630. .owner = THIS_MODULE,
  1631. },
  1632. };
  1633. /*
  1634. * switch mii access callbacks
  1635. */
  1636. static int bcmenet_sw_mdio_read(struct bcm_enet_priv *priv,
  1637. int ext, int phy_id, int location)
  1638. {
  1639. u32 reg;
  1640. int ret;
  1641. spin_lock_bh(&priv->enetsw_mdio_lock);
  1642. enetsw_writel(priv, 0, ENETSW_MDIOC_REG);
  1643. reg = ENETSW_MDIOC_RD_MASK |
  1644. (phy_id << ENETSW_MDIOC_PHYID_SHIFT) |
  1645. (location << ENETSW_MDIOC_REG_SHIFT);
  1646. if (ext)
  1647. reg |= ENETSW_MDIOC_EXT_MASK;
  1648. enetsw_writel(priv, reg, ENETSW_MDIOC_REG);
  1649. udelay(50);
  1650. ret = enetsw_readw(priv, ENETSW_MDIOD_REG);
  1651. spin_unlock_bh(&priv->enetsw_mdio_lock);
  1652. return ret;
  1653. }
  1654. static void bcmenet_sw_mdio_write(struct bcm_enet_priv *priv,
  1655. int ext, int phy_id, int location,
  1656. uint16_t data)
  1657. {
  1658. u32 reg;
  1659. spin_lock_bh(&priv->enetsw_mdio_lock);
  1660. enetsw_writel(priv, 0, ENETSW_MDIOC_REG);
  1661. reg = ENETSW_MDIOC_WR_MASK |
  1662. (phy_id << ENETSW_MDIOC_PHYID_SHIFT) |
  1663. (location << ENETSW_MDIOC_REG_SHIFT);
  1664. if (ext)
  1665. reg |= ENETSW_MDIOC_EXT_MASK;
  1666. reg |= data;
  1667. enetsw_writel(priv, reg, ENETSW_MDIOC_REG);
  1668. udelay(50);
  1669. spin_unlock_bh(&priv->enetsw_mdio_lock);
  1670. }
  1671. static inline int bcm_enet_port_is_rgmii(int portid)
  1672. {
  1673. return portid >= ENETSW_RGMII_PORT0;
  1674. }
  1675. /*
  1676. * enet sw PHY polling
  1677. */
  1678. static void swphy_poll_timer(unsigned long data)
  1679. {
  1680. struct bcm_enet_priv *priv = (struct bcm_enet_priv *)data;
  1681. unsigned int i;
  1682. for (i = 0; i < priv->num_ports; i++) {
  1683. struct bcm63xx_enetsw_port *port;
  1684. int val, j, up, advertise, lpa, speed, duplex, media;
  1685. int external_phy = bcm_enet_port_is_rgmii(i);
  1686. u8 override;
  1687. port = &priv->used_ports[i];
  1688. if (!port->used)
  1689. continue;
  1690. if (port->bypass_link)
  1691. continue;
  1692. /* dummy read to clear */
  1693. for (j = 0; j < 2; j++)
  1694. val = bcmenet_sw_mdio_read(priv, external_phy,
  1695. port->phy_id, MII_BMSR);
  1696. if (val == 0xffff)
  1697. continue;
  1698. up = (val & BMSR_LSTATUS) ? 1 : 0;
  1699. if (!(up ^ priv->sw_port_link[i]))
  1700. continue;
  1701. priv->sw_port_link[i] = up;
  1702. /* link changed */
  1703. if (!up) {
  1704. dev_info(&priv->pdev->dev, "link DOWN on %s\n",
  1705. port->name);
  1706. enetsw_writeb(priv, ENETSW_PORTOV_ENABLE_MASK,
  1707. ENETSW_PORTOV_REG(i));
  1708. enetsw_writeb(priv, ENETSW_PTCTRL_RXDIS_MASK |
  1709. ENETSW_PTCTRL_TXDIS_MASK,
  1710. ENETSW_PTCTRL_REG(i));
  1711. continue;
  1712. }
  1713. advertise = bcmenet_sw_mdio_read(priv, external_phy,
  1714. port->phy_id, MII_ADVERTISE);
  1715. lpa = bcmenet_sw_mdio_read(priv, external_phy, port->phy_id,
  1716. MII_LPA);
  1717. /* figure out media and duplex from advertise and LPA values */
  1718. media = mii_nway_result(lpa & advertise);
  1719. duplex = (media & ADVERTISE_FULL) ? 1 : 0;
  1720. if (media & (ADVERTISE_100FULL | ADVERTISE_100HALF))
  1721. speed = 100;
  1722. else
  1723. speed = 10;
  1724. if (val & BMSR_ESTATEN) {
  1725. advertise = bcmenet_sw_mdio_read(priv, external_phy,
  1726. port->phy_id, MII_CTRL1000);
  1727. lpa = bcmenet_sw_mdio_read(priv, external_phy,
  1728. port->phy_id, MII_STAT1000);
  1729. if (advertise & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)
  1730. && lpa & (LPA_1000FULL | LPA_1000HALF)) {
  1731. speed = 1000;
  1732. duplex = (lpa & LPA_1000FULL);
  1733. }
  1734. }
  1735. dev_info(&priv->pdev->dev,
  1736. "link UP on %s, %dMbps, %s-duplex\n",
  1737. port->name, speed, duplex ? "full" : "half");
  1738. override = ENETSW_PORTOV_ENABLE_MASK |
  1739. ENETSW_PORTOV_LINKUP_MASK;
  1740. if (speed == 1000)
  1741. override |= ENETSW_IMPOV_1000_MASK;
  1742. else if (speed == 100)
  1743. override |= ENETSW_IMPOV_100_MASK;
  1744. if (duplex)
  1745. override |= ENETSW_IMPOV_FDX_MASK;
  1746. enetsw_writeb(priv, override, ENETSW_PORTOV_REG(i));
  1747. enetsw_writeb(priv, 0, ENETSW_PTCTRL_REG(i));
  1748. }
  1749. priv->swphy_poll.expires = jiffies + HZ;
  1750. add_timer(&priv->swphy_poll);
  1751. }
  1752. /*
  1753. * open callback, allocate dma rings & buffers and start rx operation
  1754. */
  1755. static int bcm_enetsw_open(struct net_device *dev)
  1756. {
  1757. struct bcm_enet_priv *priv;
  1758. struct device *kdev;
  1759. int i, ret;
  1760. unsigned int size;
  1761. void *p;
  1762. u32 val;
  1763. priv = netdev_priv(dev);
  1764. kdev = &priv->pdev->dev;
  1765. /* mask all interrupts and request them */
  1766. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
  1767. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
  1768. ret = request_irq(priv->irq_rx, bcm_enet_isr_dma,
  1769. 0, dev->name, dev);
  1770. if (ret)
  1771. goto out_freeirq;
  1772. if (priv->irq_tx != -1) {
  1773. ret = request_irq(priv->irq_tx, bcm_enet_isr_dma,
  1774. 0, dev->name, dev);
  1775. if (ret)
  1776. goto out_freeirq_rx;
  1777. }
  1778. /* allocate rx dma ring */
  1779. size = priv->rx_ring_size * sizeof(struct bcm_enet_desc);
  1780. p = dma_alloc_coherent(kdev, size, &priv->rx_desc_dma, GFP_KERNEL);
  1781. if (!p) {
  1782. dev_err(kdev, "cannot allocate rx ring %u\n", size);
  1783. ret = -ENOMEM;
  1784. goto out_freeirq_tx;
  1785. }
  1786. memset(p, 0, size);
  1787. priv->rx_desc_alloc_size = size;
  1788. priv->rx_desc_cpu = p;
  1789. /* allocate tx dma ring */
  1790. size = priv->tx_ring_size * sizeof(struct bcm_enet_desc);
  1791. p = dma_alloc_coherent(kdev, size, &priv->tx_desc_dma, GFP_KERNEL);
  1792. if (!p) {
  1793. dev_err(kdev, "cannot allocate tx ring\n");
  1794. ret = -ENOMEM;
  1795. goto out_free_rx_ring;
  1796. }
  1797. memset(p, 0, size);
  1798. priv->tx_desc_alloc_size = size;
  1799. priv->tx_desc_cpu = p;
  1800. priv->tx_skb = kzalloc(sizeof(struct sk_buff *) * priv->tx_ring_size,
  1801. GFP_KERNEL);
  1802. if (!priv->tx_skb) {
  1803. dev_err(kdev, "cannot allocate rx skb queue\n");
  1804. ret = -ENOMEM;
  1805. goto out_free_tx_ring;
  1806. }
  1807. priv->tx_desc_count = priv->tx_ring_size;
  1808. priv->tx_dirty_desc = 0;
  1809. priv->tx_curr_desc = 0;
  1810. spin_lock_init(&priv->tx_lock);
  1811. /* init & fill rx ring with skbs */
  1812. priv->rx_skb = kzalloc(sizeof(struct sk_buff *) * priv->rx_ring_size,
  1813. GFP_KERNEL);
  1814. if (!priv->rx_skb) {
  1815. dev_err(kdev, "cannot allocate rx skb queue\n");
  1816. ret = -ENOMEM;
  1817. goto out_free_tx_skb;
  1818. }
  1819. priv->rx_desc_count = 0;
  1820. priv->rx_dirty_desc = 0;
  1821. priv->rx_curr_desc = 0;
  1822. /* disable all ports */
  1823. for (i = 0; i < priv->num_ports; i++) {
  1824. enetsw_writeb(priv, ENETSW_PORTOV_ENABLE_MASK,
  1825. ENETSW_PORTOV_REG(i));
  1826. enetsw_writeb(priv, ENETSW_PTCTRL_RXDIS_MASK |
  1827. ENETSW_PTCTRL_TXDIS_MASK,
  1828. ENETSW_PTCTRL_REG(i));
  1829. priv->sw_port_link[i] = 0;
  1830. }
  1831. /* reset mib */
  1832. val = enetsw_readb(priv, ENETSW_GMCR_REG);
  1833. val |= ENETSW_GMCR_RST_MIB_MASK;
  1834. enetsw_writeb(priv, val, ENETSW_GMCR_REG);
  1835. mdelay(1);
  1836. val &= ~ENETSW_GMCR_RST_MIB_MASK;
  1837. enetsw_writeb(priv, val, ENETSW_GMCR_REG);
  1838. mdelay(1);
  1839. /* force CPU port state */
  1840. val = enetsw_readb(priv, ENETSW_IMPOV_REG);
  1841. val |= ENETSW_IMPOV_FORCE_MASK | ENETSW_IMPOV_LINKUP_MASK;
  1842. enetsw_writeb(priv, val, ENETSW_IMPOV_REG);
  1843. /* enable switch forward engine */
  1844. val = enetsw_readb(priv, ENETSW_SWMODE_REG);
  1845. val |= ENETSW_SWMODE_FWD_EN_MASK;
  1846. enetsw_writeb(priv, val, ENETSW_SWMODE_REG);
  1847. /* enable jumbo on all ports */
  1848. enetsw_writel(priv, 0x1ff, ENETSW_JMBCTL_PORT_REG);
  1849. enetsw_writew(priv, 9728, ENETSW_JMBCTL_MAXSIZE_REG);
  1850. /* initialize flow control buffer allocation */
  1851. enet_dma_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
  1852. ENETDMA_BUFALLOC_REG(priv->rx_chan));
  1853. if (bcm_enet_refill_rx(dev)) {
  1854. dev_err(kdev, "cannot allocate rx skb queue\n");
  1855. ret = -ENOMEM;
  1856. goto out;
  1857. }
  1858. /* write rx & tx ring addresses */
  1859. enet_dmas_writel(priv, priv->rx_desc_dma,
  1860. ENETDMAS_RSTART_REG, priv->rx_chan);
  1861. enet_dmas_writel(priv, priv->tx_desc_dma,
  1862. ENETDMAS_RSTART_REG, priv->tx_chan);
  1863. /* clear remaining state ram for rx & tx channel */
  1864. enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG, priv->rx_chan);
  1865. enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG, priv->tx_chan);
  1866. enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG, priv->rx_chan);
  1867. enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG, priv->tx_chan);
  1868. enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG, priv->rx_chan);
  1869. enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG, priv->tx_chan);
  1870. /* set dma maximum burst len */
  1871. enet_dmac_writel(priv, priv->dma_maxburst,
  1872. ENETDMAC_MAXBURST, priv->rx_chan);
  1873. enet_dmac_writel(priv, priv->dma_maxburst,
  1874. ENETDMAC_MAXBURST, priv->tx_chan);
  1875. /* set flow control low/high threshold to 1/3 / 2/3 */
  1876. val = priv->rx_ring_size / 3;
  1877. enet_dma_writel(priv, val, ENETDMA_FLOWCL_REG(priv->rx_chan));
  1878. val = (priv->rx_ring_size * 2) / 3;
  1879. enet_dma_writel(priv, val, ENETDMA_FLOWCH_REG(priv->rx_chan));
  1880. /* all set, enable mac and interrupts, start dma engine and
  1881. * kick rx dma channel
  1882. */
  1883. wmb();
  1884. enet_dma_writel(priv, ENETDMA_CFG_EN_MASK, ENETDMA_CFG_REG);
  1885. enet_dmac_writel(priv, ENETDMAC_CHANCFG_EN_MASK,
  1886. ENETDMAC_CHANCFG, priv->rx_chan);
  1887. /* watch "packet transferred" interrupt in rx and tx */
  1888. enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
  1889. ENETDMAC_IR, priv->rx_chan);
  1890. enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
  1891. ENETDMAC_IR, priv->tx_chan);
  1892. /* make sure we enable napi before rx interrupt */
  1893. napi_enable(&priv->napi);
  1894. enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
  1895. ENETDMAC_IRMASK, priv->rx_chan);
  1896. enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
  1897. ENETDMAC_IRMASK, priv->tx_chan);
  1898. netif_carrier_on(dev);
  1899. netif_start_queue(dev);
  1900. /* apply override config for bypass_link ports here. */
  1901. for (i = 0; i < priv->num_ports; i++) {
  1902. struct bcm63xx_enetsw_port *port;
  1903. u8 override;
  1904. port = &priv->used_ports[i];
  1905. if (!port->used)
  1906. continue;
  1907. if (!port->bypass_link)
  1908. continue;
  1909. override = ENETSW_PORTOV_ENABLE_MASK |
  1910. ENETSW_PORTOV_LINKUP_MASK;
  1911. switch (port->force_speed) {
  1912. case 1000:
  1913. override |= ENETSW_IMPOV_1000_MASK;
  1914. break;
  1915. case 100:
  1916. override |= ENETSW_IMPOV_100_MASK;
  1917. break;
  1918. case 10:
  1919. break;
  1920. default:
  1921. pr_warn("invalid forced speed on port %s: assume 10\n",
  1922. port->name);
  1923. break;
  1924. }
  1925. if (port->force_duplex_full)
  1926. override |= ENETSW_IMPOV_FDX_MASK;
  1927. enetsw_writeb(priv, override, ENETSW_PORTOV_REG(i));
  1928. enetsw_writeb(priv, 0, ENETSW_PTCTRL_REG(i));
  1929. }
  1930. /* start phy polling timer */
  1931. init_timer(&priv->swphy_poll);
  1932. priv->swphy_poll.function = swphy_poll_timer;
  1933. priv->swphy_poll.data = (unsigned long)priv;
  1934. priv->swphy_poll.expires = jiffies;
  1935. add_timer(&priv->swphy_poll);
  1936. return 0;
  1937. out:
  1938. for (i = 0; i < priv->rx_ring_size; i++) {
  1939. struct bcm_enet_desc *desc;
  1940. if (!priv->rx_skb[i])
  1941. continue;
  1942. desc = &priv->rx_desc_cpu[i];
  1943. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  1944. DMA_FROM_DEVICE);
  1945. kfree_skb(priv->rx_skb[i]);
  1946. }
  1947. kfree(priv->rx_skb);
  1948. out_free_tx_skb:
  1949. kfree(priv->tx_skb);
  1950. out_free_tx_ring:
  1951. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  1952. priv->tx_desc_cpu, priv->tx_desc_dma);
  1953. out_free_rx_ring:
  1954. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  1955. priv->rx_desc_cpu, priv->rx_desc_dma);
  1956. out_freeirq_tx:
  1957. if (priv->irq_tx != -1)
  1958. free_irq(priv->irq_tx, dev);
  1959. out_freeirq_rx:
  1960. free_irq(priv->irq_rx, dev);
  1961. out_freeirq:
  1962. return ret;
  1963. }
  1964. /* stop callback */
  1965. static int bcm_enetsw_stop(struct net_device *dev)
  1966. {
  1967. struct bcm_enet_priv *priv;
  1968. struct device *kdev;
  1969. int i;
  1970. priv = netdev_priv(dev);
  1971. kdev = &priv->pdev->dev;
  1972. del_timer_sync(&priv->swphy_poll);
  1973. netif_stop_queue(dev);
  1974. napi_disable(&priv->napi);
  1975. del_timer_sync(&priv->rx_timeout);
  1976. /* mask all interrupts */
  1977. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
  1978. enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
  1979. /* disable dma & mac */
  1980. bcm_enet_disable_dma(priv, priv->tx_chan);
  1981. bcm_enet_disable_dma(priv, priv->rx_chan);
  1982. /* force reclaim of all tx buffers */
  1983. bcm_enet_tx_reclaim(dev, 1);
  1984. /* free the rx skb ring */
  1985. for (i = 0; i < priv->rx_ring_size; i++) {
  1986. struct bcm_enet_desc *desc;
  1987. if (!priv->rx_skb[i])
  1988. continue;
  1989. desc = &priv->rx_desc_cpu[i];
  1990. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  1991. DMA_FROM_DEVICE);
  1992. kfree_skb(priv->rx_skb[i]);
  1993. }
  1994. /* free remaining allocated memory */
  1995. kfree(priv->rx_skb);
  1996. kfree(priv->tx_skb);
  1997. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  1998. priv->rx_desc_cpu, priv->rx_desc_dma);
  1999. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  2000. priv->tx_desc_cpu, priv->tx_desc_dma);
  2001. if (priv->irq_tx != -1)
  2002. free_irq(priv->irq_tx, dev);
  2003. free_irq(priv->irq_rx, dev);
  2004. return 0;
  2005. }
  2006. /* try to sort out phy external status by walking the used_port field
  2007. * in the bcm_enet_priv structure. in case the phy address is not
  2008. * assigned to any physical port on the switch, assume it is external
  2009. * (and yell at the user).
  2010. */
  2011. static int bcm_enetsw_phy_is_external(struct bcm_enet_priv *priv, int phy_id)
  2012. {
  2013. int i;
  2014. for (i = 0; i < priv->num_ports; ++i) {
  2015. if (!priv->used_ports[i].used)
  2016. continue;
  2017. if (priv->used_ports[i].phy_id == phy_id)
  2018. return bcm_enet_port_is_rgmii(i);
  2019. }
  2020. printk_once(KERN_WARNING "bcm63xx_enet: could not find a used port with phy_id %i, assuming phy is external\n",
  2021. phy_id);
  2022. return 1;
  2023. }
  2024. /* can't use bcmenet_sw_mdio_read directly as we need to sort out
  2025. * external/internal status of the given phy_id first.
  2026. */
  2027. static int bcm_enetsw_mii_mdio_read(struct net_device *dev, int phy_id,
  2028. int location)
  2029. {
  2030. struct bcm_enet_priv *priv;
  2031. priv = netdev_priv(dev);
  2032. return bcmenet_sw_mdio_read(priv,
  2033. bcm_enetsw_phy_is_external(priv, phy_id),
  2034. phy_id, location);
  2035. }
  2036. /* can't use bcmenet_sw_mdio_write directly as we need to sort out
  2037. * external/internal status of the given phy_id first.
  2038. */
  2039. static void bcm_enetsw_mii_mdio_write(struct net_device *dev, int phy_id,
  2040. int location,
  2041. int val)
  2042. {
  2043. struct bcm_enet_priv *priv;
  2044. priv = netdev_priv(dev);
  2045. bcmenet_sw_mdio_write(priv, bcm_enetsw_phy_is_external(priv, phy_id),
  2046. phy_id, location, val);
  2047. }
  2048. static int bcm_enetsw_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2049. {
  2050. struct mii_if_info mii;
  2051. mii.dev = dev;
  2052. mii.mdio_read = bcm_enetsw_mii_mdio_read;
  2053. mii.mdio_write = bcm_enetsw_mii_mdio_write;
  2054. mii.phy_id = 0;
  2055. mii.phy_id_mask = 0x3f;
  2056. mii.reg_num_mask = 0x1f;
  2057. return generic_mii_ioctl(&mii, if_mii(rq), cmd, NULL);
  2058. }
  2059. static const struct net_device_ops bcm_enetsw_ops = {
  2060. .ndo_open = bcm_enetsw_open,
  2061. .ndo_stop = bcm_enetsw_stop,
  2062. .ndo_start_xmit = bcm_enet_start_xmit,
  2063. .ndo_change_mtu = bcm_enet_change_mtu,
  2064. .ndo_do_ioctl = bcm_enetsw_ioctl,
  2065. };
  2066. static const struct bcm_enet_stats bcm_enetsw_gstrings_stats[] = {
  2067. { "rx_packets", DEV_STAT(rx_packets), -1 },
  2068. { "tx_packets", DEV_STAT(tx_packets), -1 },
  2069. { "rx_bytes", DEV_STAT(rx_bytes), -1 },
  2070. { "tx_bytes", DEV_STAT(tx_bytes), -1 },
  2071. { "rx_errors", DEV_STAT(rx_errors), -1 },
  2072. { "tx_errors", DEV_STAT(tx_errors), -1 },
  2073. { "rx_dropped", DEV_STAT(rx_dropped), -1 },
  2074. { "tx_dropped", DEV_STAT(tx_dropped), -1 },
  2075. { "tx_good_octets", GEN_STAT(mib.tx_gd_octets), ETHSW_MIB_RX_GD_OCT },
  2076. { "tx_unicast", GEN_STAT(mib.tx_unicast), ETHSW_MIB_RX_BRDCAST },
  2077. { "tx_broadcast", GEN_STAT(mib.tx_brdcast), ETHSW_MIB_RX_BRDCAST },
  2078. { "tx_multicast", GEN_STAT(mib.tx_mult), ETHSW_MIB_RX_MULT },
  2079. { "tx_64_octets", GEN_STAT(mib.tx_64), ETHSW_MIB_RX_64 },
  2080. { "tx_65_127_oct", GEN_STAT(mib.tx_65_127), ETHSW_MIB_RX_65_127 },
  2081. { "tx_128_255_oct", GEN_STAT(mib.tx_128_255), ETHSW_MIB_RX_128_255 },
  2082. { "tx_256_511_oct", GEN_STAT(mib.tx_256_511), ETHSW_MIB_RX_256_511 },
  2083. { "tx_512_1023_oct", GEN_STAT(mib.tx_512_1023), ETHSW_MIB_RX_512_1023},
  2084. { "tx_1024_1522_oct", GEN_STAT(mib.tx_1024_max),
  2085. ETHSW_MIB_RX_1024_1522 },
  2086. { "tx_1523_2047_oct", GEN_STAT(mib.tx_1523_2047),
  2087. ETHSW_MIB_RX_1523_2047 },
  2088. { "tx_2048_4095_oct", GEN_STAT(mib.tx_2048_4095),
  2089. ETHSW_MIB_RX_2048_4095 },
  2090. { "tx_4096_8191_oct", GEN_STAT(mib.tx_4096_8191),
  2091. ETHSW_MIB_RX_4096_8191 },
  2092. { "tx_8192_9728_oct", GEN_STAT(mib.tx_8192_9728),
  2093. ETHSW_MIB_RX_8192_9728 },
  2094. { "tx_oversize", GEN_STAT(mib.tx_ovr), ETHSW_MIB_RX_OVR },
  2095. { "tx_oversize_drop", GEN_STAT(mib.tx_ovr), ETHSW_MIB_RX_OVR_DISC },
  2096. { "tx_dropped", GEN_STAT(mib.tx_drop), ETHSW_MIB_RX_DROP },
  2097. { "tx_undersize", GEN_STAT(mib.tx_underrun), ETHSW_MIB_RX_UND },
  2098. { "tx_pause", GEN_STAT(mib.tx_pause), ETHSW_MIB_RX_PAUSE },
  2099. { "rx_good_octets", GEN_STAT(mib.rx_gd_octets), ETHSW_MIB_TX_ALL_OCT },
  2100. { "rx_broadcast", GEN_STAT(mib.rx_brdcast), ETHSW_MIB_TX_BRDCAST },
  2101. { "rx_multicast", GEN_STAT(mib.rx_mult), ETHSW_MIB_TX_MULT },
  2102. { "rx_unicast", GEN_STAT(mib.rx_unicast), ETHSW_MIB_TX_MULT },
  2103. { "rx_pause", GEN_STAT(mib.rx_pause), ETHSW_MIB_TX_PAUSE },
  2104. { "rx_dropped", GEN_STAT(mib.rx_drop), ETHSW_MIB_TX_DROP_PKTS },
  2105. };
  2106. #define BCM_ENETSW_STATS_LEN \
  2107. (sizeof(bcm_enetsw_gstrings_stats) / sizeof(struct bcm_enet_stats))
  2108. static void bcm_enetsw_get_strings(struct net_device *netdev,
  2109. u32 stringset, u8 *data)
  2110. {
  2111. int i;
  2112. switch (stringset) {
  2113. case ETH_SS_STATS:
  2114. for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
  2115. memcpy(data + i * ETH_GSTRING_LEN,
  2116. bcm_enetsw_gstrings_stats[i].stat_string,
  2117. ETH_GSTRING_LEN);
  2118. }
  2119. break;
  2120. }
  2121. }
  2122. static int bcm_enetsw_get_sset_count(struct net_device *netdev,
  2123. int string_set)
  2124. {
  2125. switch (string_set) {
  2126. case ETH_SS_STATS:
  2127. return BCM_ENETSW_STATS_LEN;
  2128. default:
  2129. return -EINVAL;
  2130. }
  2131. }
  2132. static void bcm_enetsw_get_drvinfo(struct net_device *netdev,
  2133. struct ethtool_drvinfo *drvinfo)
  2134. {
  2135. strncpy(drvinfo->driver, bcm_enet_driver_name, 32);
  2136. strncpy(drvinfo->version, bcm_enet_driver_version, 32);
  2137. strncpy(drvinfo->fw_version, "N/A", 32);
  2138. strncpy(drvinfo->bus_info, "bcm63xx", 32);
  2139. }
  2140. static void bcm_enetsw_get_ethtool_stats(struct net_device *netdev,
  2141. struct ethtool_stats *stats,
  2142. u64 *data)
  2143. {
  2144. struct bcm_enet_priv *priv;
  2145. int i;
  2146. priv = netdev_priv(netdev);
  2147. for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
  2148. const struct bcm_enet_stats *s;
  2149. u32 lo, hi;
  2150. char *p;
  2151. int reg;
  2152. s = &bcm_enetsw_gstrings_stats[i];
  2153. reg = s->mib_reg;
  2154. if (reg == -1)
  2155. continue;
  2156. lo = enetsw_readl(priv, ENETSW_MIB_REG(reg));
  2157. p = (char *)priv + s->stat_offset;
  2158. if (s->sizeof_stat == sizeof(u64)) {
  2159. hi = enetsw_readl(priv, ENETSW_MIB_REG(reg + 1));
  2160. *(u64 *)p = ((u64)hi << 32 | lo);
  2161. } else {
  2162. *(u32 *)p = lo;
  2163. }
  2164. }
  2165. for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
  2166. const struct bcm_enet_stats *s;
  2167. char *p;
  2168. s = &bcm_enetsw_gstrings_stats[i];
  2169. if (s->mib_reg == -1)
  2170. p = (char *)&netdev->stats + s->stat_offset;
  2171. else
  2172. p = (char *)priv + s->stat_offset;
  2173. data[i] = (s->sizeof_stat == sizeof(u64)) ?
  2174. *(u64 *)p : *(u32 *)p;
  2175. }
  2176. }
  2177. static void bcm_enetsw_get_ringparam(struct net_device *dev,
  2178. struct ethtool_ringparam *ering)
  2179. {
  2180. struct bcm_enet_priv *priv;
  2181. priv = netdev_priv(dev);
  2182. /* rx/tx ring is actually only limited by memory */
  2183. ering->rx_max_pending = 8192;
  2184. ering->tx_max_pending = 8192;
  2185. ering->rx_mini_max_pending = 0;
  2186. ering->rx_jumbo_max_pending = 0;
  2187. ering->rx_pending = priv->rx_ring_size;
  2188. ering->tx_pending = priv->tx_ring_size;
  2189. }
  2190. static int bcm_enetsw_set_ringparam(struct net_device *dev,
  2191. struct ethtool_ringparam *ering)
  2192. {
  2193. struct bcm_enet_priv *priv;
  2194. int was_running;
  2195. priv = netdev_priv(dev);
  2196. was_running = 0;
  2197. if (netif_running(dev)) {
  2198. bcm_enetsw_stop(dev);
  2199. was_running = 1;
  2200. }
  2201. priv->rx_ring_size = ering->rx_pending;
  2202. priv->tx_ring_size = ering->tx_pending;
  2203. if (was_running) {
  2204. int err;
  2205. err = bcm_enetsw_open(dev);
  2206. if (err)
  2207. dev_close(dev);
  2208. }
  2209. return 0;
  2210. }
  2211. static struct ethtool_ops bcm_enetsw_ethtool_ops = {
  2212. .get_strings = bcm_enetsw_get_strings,
  2213. .get_sset_count = bcm_enetsw_get_sset_count,
  2214. .get_ethtool_stats = bcm_enetsw_get_ethtool_stats,
  2215. .get_drvinfo = bcm_enetsw_get_drvinfo,
  2216. .get_ringparam = bcm_enetsw_get_ringparam,
  2217. .set_ringparam = bcm_enetsw_set_ringparam,
  2218. };
  2219. /* allocate netdevice, request register memory and register device. */
  2220. static int bcm_enetsw_probe(struct platform_device *pdev)
  2221. {
  2222. struct bcm_enet_priv *priv;
  2223. struct net_device *dev;
  2224. struct bcm63xx_enetsw_platform_data *pd;
  2225. struct resource *res_mem;
  2226. int ret, irq_rx, irq_tx;
  2227. /* stop if shared driver failed, assume driver->probe will be
  2228. * called in the same order we register devices (correct ?)
  2229. */
  2230. if (!bcm_enet_shared_base[0])
  2231. return -ENODEV;
  2232. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2233. irq_rx = platform_get_irq(pdev, 0);
  2234. irq_tx = platform_get_irq(pdev, 1);
  2235. if (!res_mem || irq_rx < 0)
  2236. return -ENODEV;
  2237. ret = 0;
  2238. dev = alloc_etherdev(sizeof(*priv));
  2239. if (!dev)
  2240. return -ENOMEM;
  2241. priv = netdev_priv(dev);
  2242. memset(priv, 0, sizeof(*priv));
  2243. /* initialize default and fetch platform data */
  2244. priv->enet_is_sw = true;
  2245. priv->irq_rx = irq_rx;
  2246. priv->irq_tx = irq_tx;
  2247. priv->rx_ring_size = BCMENET_DEF_RX_DESC;
  2248. priv->tx_ring_size = BCMENET_DEF_TX_DESC;
  2249. priv->dma_maxburst = BCMENETSW_DMA_MAXBURST;
  2250. pd = dev_get_platdata(&pdev->dev);
  2251. if (pd) {
  2252. memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
  2253. memcpy(priv->used_ports, pd->used_ports,
  2254. sizeof(pd->used_ports));
  2255. priv->num_ports = pd->num_ports;
  2256. priv->dma_has_sram = pd->dma_has_sram;
  2257. priv->dma_chan_en_mask = pd->dma_chan_en_mask;
  2258. priv->dma_chan_int_mask = pd->dma_chan_int_mask;
  2259. priv->dma_chan_width = pd->dma_chan_width;
  2260. }
  2261. ret = compute_hw_mtu(priv, dev->mtu);
  2262. if (ret)
  2263. goto out;
  2264. if (!request_mem_region(res_mem->start, resource_size(res_mem),
  2265. "bcm63xx_enetsw")) {
  2266. ret = -EBUSY;
  2267. goto out;
  2268. }
  2269. priv->base = ioremap(res_mem->start, resource_size(res_mem));
  2270. if (priv->base == NULL) {
  2271. ret = -ENOMEM;
  2272. goto out_release_mem;
  2273. }
  2274. priv->mac_clk = clk_get(&pdev->dev, "enetsw");
  2275. if (IS_ERR(priv->mac_clk)) {
  2276. ret = PTR_ERR(priv->mac_clk);
  2277. goto out_unmap;
  2278. }
  2279. clk_enable(priv->mac_clk);
  2280. priv->rx_chan = 0;
  2281. priv->tx_chan = 1;
  2282. spin_lock_init(&priv->rx_lock);
  2283. /* init rx timeout (used for oom) */
  2284. init_timer(&priv->rx_timeout);
  2285. priv->rx_timeout.function = bcm_enet_refill_rx_timer;
  2286. priv->rx_timeout.data = (unsigned long)dev;
  2287. /* register netdevice */
  2288. dev->netdev_ops = &bcm_enetsw_ops;
  2289. netif_napi_add(dev, &priv->napi, bcm_enet_poll, 16);
  2290. dev->ethtool_ops = &bcm_enetsw_ethtool_ops;
  2291. SET_NETDEV_DEV(dev, &pdev->dev);
  2292. spin_lock_init(&priv->enetsw_mdio_lock);
  2293. ret = register_netdev(dev);
  2294. if (ret)
  2295. goto out_put_clk;
  2296. netif_carrier_off(dev);
  2297. platform_set_drvdata(pdev, dev);
  2298. priv->pdev = pdev;
  2299. priv->net_dev = dev;
  2300. return 0;
  2301. out_put_clk:
  2302. clk_put(priv->mac_clk);
  2303. out_unmap:
  2304. iounmap(priv->base);
  2305. out_release_mem:
  2306. release_mem_region(res_mem->start, resource_size(res_mem));
  2307. out:
  2308. free_netdev(dev);
  2309. return ret;
  2310. }
  2311. /* exit func, stops hardware and unregisters netdevice */
  2312. static int bcm_enetsw_remove(struct platform_device *pdev)
  2313. {
  2314. struct bcm_enet_priv *priv;
  2315. struct net_device *dev;
  2316. struct resource *res;
  2317. /* stop netdevice */
  2318. dev = platform_get_drvdata(pdev);
  2319. priv = netdev_priv(dev);
  2320. unregister_netdev(dev);
  2321. /* release device resources */
  2322. iounmap(priv->base);
  2323. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2324. release_mem_region(res->start, resource_size(res));
  2325. free_netdev(dev);
  2326. return 0;
  2327. }
  2328. struct platform_driver bcm63xx_enetsw_driver = {
  2329. .probe = bcm_enetsw_probe,
  2330. .remove = bcm_enetsw_remove,
  2331. .driver = {
  2332. .name = "bcm63xx_enetsw",
  2333. .owner = THIS_MODULE,
  2334. },
  2335. };
  2336. /* reserve & remap memory space shared between all macs */
  2337. static int bcm_enet_shared_probe(struct platform_device *pdev)
  2338. {
  2339. struct resource *res;
  2340. void __iomem *p[3];
  2341. unsigned int i;
  2342. memset(bcm_enet_shared_base, 0, sizeof(bcm_enet_shared_base));
  2343. for (i = 0; i < 3; i++) {
  2344. res = platform_get_resource(pdev, IORESOURCE_MEM, i);
  2345. p[i] = devm_ioremap_resource(&pdev->dev, res);
  2346. if (IS_ERR(p[i]))
  2347. return PTR_ERR(p[i]);
  2348. }
  2349. memcpy(bcm_enet_shared_base, p, sizeof(bcm_enet_shared_base));
  2350. return 0;
  2351. }
  2352. static int bcm_enet_shared_remove(struct platform_device *pdev)
  2353. {
  2354. return 0;
  2355. }
  2356. /* this "shared" driver is needed because both macs share a single
  2357. * address space
  2358. */
  2359. struct platform_driver bcm63xx_enet_shared_driver = {
  2360. .probe = bcm_enet_shared_probe,
  2361. .remove = bcm_enet_shared_remove,
  2362. .driver = {
  2363. .name = "bcm63xx_enet_shared",
  2364. .owner = THIS_MODULE,
  2365. },
  2366. };
  2367. static struct platform_driver * const drivers[] = {
  2368. &bcm63xx_enet_shared_driver,
  2369. &bcm63xx_enet_driver,
  2370. &bcm63xx_enetsw_driver,
  2371. };
  2372. /* entry point */
  2373. static int __init bcm_enet_init(void)
  2374. {
  2375. return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
  2376. }
  2377. static void __exit bcm_enet_exit(void)
  2378. {
  2379. platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
  2380. }
  2381. module_init(bcm_enet_init);
  2382. module_exit(bcm_enet_exit);
  2383. MODULE_DESCRIPTION("BCM63xx internal ethernet mac driver");
  2384. MODULE_AUTHOR("Maxime Bizon <mbizon@freebox.fr>");
  2385. MODULE_LICENSE("GPL");