mtk-sd.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702
  1. /*
  2. * Copyright (c) 2014-2015 MediaTek Inc.
  3. * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/irq.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/pm.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/regulator/consumer.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mmc/core.h>
  32. #include <linux/mmc/host.h>
  33. #include <linux/mmc/mmc.h>
  34. #include <linux/mmc/sd.h>
  35. #include <linux/mmc/sdio.h>
  36. #include <linux/mmc/slot-gpio.h>
  37. #define MAX_BD_NUM 1024
  38. /*--------------------------------------------------------------------------*/
  39. /* Common Definition */
  40. /*--------------------------------------------------------------------------*/
  41. #define MSDC_BUS_1BITS 0x0
  42. #define MSDC_BUS_4BITS 0x1
  43. #define MSDC_BUS_8BITS 0x2
  44. #define MSDC_BURST_64B 0x6
  45. /*--------------------------------------------------------------------------*/
  46. /* Register Offset */
  47. /*--------------------------------------------------------------------------*/
  48. #define MSDC_CFG 0x0
  49. #define MSDC_IOCON 0x04
  50. #define MSDC_PS 0x08
  51. #define MSDC_INT 0x0c
  52. #define MSDC_INTEN 0x10
  53. #define MSDC_FIFOCS 0x14
  54. #define SDC_CFG 0x30
  55. #define SDC_CMD 0x34
  56. #define SDC_ARG 0x38
  57. #define SDC_STS 0x3c
  58. #define SDC_RESP0 0x40
  59. #define SDC_RESP1 0x44
  60. #define SDC_RESP2 0x48
  61. #define SDC_RESP3 0x4c
  62. #define SDC_BLK_NUM 0x50
  63. #define EMMC_IOCON 0x7c
  64. #define SDC_ACMD_RESP 0x80
  65. #define MSDC_DMA_SA 0x90
  66. #define MSDC_DMA_CTRL 0x98
  67. #define MSDC_DMA_CFG 0x9c
  68. #define MSDC_PATCH_BIT 0xb0
  69. #define MSDC_PATCH_BIT1 0xb4
  70. #define MSDC_PAD_TUNE 0xec
  71. #define PAD_DS_TUNE 0x188
  72. #define EMMC50_CFG0 0x208
  73. /*--------------------------------------------------------------------------*/
  74. /* Register Mask */
  75. /*--------------------------------------------------------------------------*/
  76. /* MSDC_CFG mask */
  77. #define MSDC_CFG_MODE (0x1 << 0) /* RW */
  78. #define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
  79. #define MSDC_CFG_RST (0x1 << 2) /* RW */
  80. #define MSDC_CFG_PIO (0x1 << 3) /* RW */
  81. #define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
  82. #define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
  83. #define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
  84. #define MSDC_CFG_CKSTB (0x1 << 7) /* R */
  85. #define MSDC_CFG_CKDIV (0xff << 8) /* RW */
  86. #define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
  87. #define MSDC_CFG_HS400_CK_MODE (0x1 << 18) /* RW */
  88. /* MSDC_IOCON mask */
  89. #define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
  90. #define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
  91. #define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
  92. #define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
  93. #define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
  94. #define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
  95. #define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
  96. #define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
  97. #define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
  98. #define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
  99. #define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
  100. #define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
  101. #define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
  102. #define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
  103. #define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
  104. #define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
  105. /* MSDC_PS mask */
  106. #define MSDC_PS_CDEN (0x1 << 0) /* RW */
  107. #define MSDC_PS_CDSTS (0x1 << 1) /* R */
  108. #define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
  109. #define MSDC_PS_DAT (0xff << 16) /* R */
  110. #define MSDC_PS_CMD (0x1 << 24) /* R */
  111. #define MSDC_PS_WP (0x1 << 31) /* R */
  112. /* MSDC_INT mask */
  113. #define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
  114. #define MSDC_INT_CDSC (0x1 << 1) /* W1C */
  115. #define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
  116. #define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
  117. #define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
  118. #define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
  119. #define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
  120. #define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
  121. #define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
  122. #define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
  123. #define MSDC_INT_CSTA (0x1 << 11) /* R */
  124. #define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
  125. #define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
  126. #define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
  127. #define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
  128. #define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
  129. #define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
  130. #define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
  131. #define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
  132. /* MSDC_INTEN mask */
  133. #define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
  134. #define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
  135. #define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
  136. #define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
  137. #define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
  138. #define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
  139. #define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
  140. #define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
  141. #define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
  142. #define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
  143. #define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
  144. #define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
  145. #define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
  146. #define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
  147. #define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
  148. #define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
  149. #define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
  150. #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
  151. #define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
  152. /* MSDC_FIFOCS mask */
  153. #define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
  154. #define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
  155. #define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
  156. /* SDC_CFG mask */
  157. #define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
  158. #define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
  159. #define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
  160. #define SDC_CFG_SDIO (0x1 << 19) /* RW */
  161. #define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
  162. #define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
  163. #define SDC_CFG_DTOC (0xff << 24) /* RW */
  164. /* SDC_STS mask */
  165. #define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
  166. #define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
  167. #define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
  168. /* MSDC_DMA_CTRL mask */
  169. #define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
  170. #define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
  171. #define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
  172. #define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
  173. #define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
  174. #define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
  175. /* MSDC_DMA_CFG mask */
  176. #define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
  177. #define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
  178. #define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
  179. #define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
  180. #define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
  181. /* MSDC_PATCH_BIT mask */
  182. #define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
  183. #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
  184. #define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
  185. #define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
  186. #define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
  187. #define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
  188. #define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
  189. #define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
  190. #define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
  191. #define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
  192. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  193. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  194. #define MSDC_PAD_TUNE_DATRRDLY (0x1f << 8) /* RW */
  195. #define MSDC_PAD_TUNE_CMDRDLY (0x1f << 16) /* RW */
  196. #define PAD_DS_TUNE_DLY1 (0x1f << 2) /* RW */
  197. #define PAD_DS_TUNE_DLY2 (0x1f << 7) /* RW */
  198. #define PAD_DS_TUNE_DLY3 (0x1f << 12) /* RW */
  199. #define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0) /* RW */
  200. #define EMMC50_CFG_CRCSTS_EDGE (0x1 << 3) /* RW */
  201. #define EMMC50_CFG_CFCSTS_SEL (0x1 << 4) /* RW */
  202. #define REQ_CMD_EIO (0x1 << 0)
  203. #define REQ_CMD_TMO (0x1 << 1)
  204. #define REQ_DAT_ERR (0x1 << 2)
  205. #define REQ_STOP_EIO (0x1 << 3)
  206. #define REQ_STOP_TMO (0x1 << 4)
  207. #define REQ_CMD_BUSY (0x1 << 5)
  208. #define MSDC_PREPARE_FLAG (0x1 << 0)
  209. #define MSDC_ASYNC_FLAG (0x1 << 1)
  210. #define MSDC_MMAP_FLAG (0x1 << 2)
  211. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  212. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  213. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  214. #define PAD_DELAY_MAX 32 /* PAD delay cells */
  215. /*--------------------------------------------------------------------------*/
  216. /* Descriptor Structure */
  217. /*--------------------------------------------------------------------------*/
  218. struct mt_gpdma_desc {
  219. u32 gpd_info;
  220. #define GPDMA_DESC_HWO (0x1 << 0)
  221. #define GPDMA_DESC_BDP (0x1 << 1)
  222. #define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  223. #define GPDMA_DESC_INT (0x1 << 16)
  224. u32 next;
  225. u32 ptr;
  226. u32 gpd_data_len;
  227. #define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  228. #define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
  229. u32 arg;
  230. u32 blknum;
  231. u32 cmd;
  232. };
  233. struct mt_bdma_desc {
  234. u32 bd_info;
  235. #define BDMA_DESC_EOL (0x1 << 0)
  236. #define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  237. #define BDMA_DESC_BLKPAD (0x1 << 17)
  238. #define BDMA_DESC_DWPAD (0x1 << 18)
  239. u32 next;
  240. u32 ptr;
  241. u32 bd_data_len;
  242. #define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  243. };
  244. struct msdc_dma {
  245. struct scatterlist *sg; /* I/O scatter list */
  246. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  247. struct mt_bdma_desc *bd; /* pointer to bd array */
  248. dma_addr_t gpd_addr; /* the physical address of gpd array */
  249. dma_addr_t bd_addr; /* the physical address of bd array */
  250. };
  251. struct msdc_save_para {
  252. u32 msdc_cfg;
  253. u32 iocon;
  254. u32 sdc_cfg;
  255. u32 pad_tune;
  256. u32 patch_bit0;
  257. u32 patch_bit1;
  258. u32 pad_ds_tune;
  259. u32 emmc50_cfg0;
  260. };
  261. struct msdc_delay_phase {
  262. u8 maxlen;
  263. u8 start;
  264. u8 final_phase;
  265. };
  266. struct msdc_host {
  267. struct device *dev;
  268. struct mmc_host *mmc; /* mmc structure */
  269. int cmd_rsp;
  270. spinlock_t lock;
  271. struct mmc_request *mrq;
  272. struct mmc_command *cmd;
  273. struct mmc_data *data;
  274. int error;
  275. void __iomem *base; /* host base address */
  276. struct msdc_dma dma; /* dma channel */
  277. u64 dma_mask;
  278. u32 timeout_ns; /* data timeout ns */
  279. u32 timeout_clks; /* data timeout clks */
  280. struct pinctrl *pinctrl;
  281. struct pinctrl_state *pins_default;
  282. struct pinctrl_state *pins_uhs;
  283. struct delayed_work req_timeout;
  284. int irq; /* host interrupt */
  285. struct clk *src_clk; /* msdc source clock */
  286. struct clk *h_clk; /* msdc h_clk */
  287. u32 mclk; /* mmc subsystem clock frequency */
  288. u32 src_clk_freq; /* source clock frequency */
  289. u32 sclk; /* SD/MS bus clock frequency */
  290. unsigned char timing;
  291. bool vqmmc_enabled;
  292. u32 hs400_ds_delay;
  293. struct msdc_save_para save_para; /* used when gate HCLK */
  294. };
  295. static void sdr_set_bits(void __iomem *reg, u32 bs)
  296. {
  297. u32 val = readl(reg);
  298. val |= bs;
  299. writel(val, reg);
  300. }
  301. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  302. {
  303. u32 val = readl(reg);
  304. val &= ~bs;
  305. writel(val, reg);
  306. }
  307. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  308. {
  309. unsigned int tv = readl(reg);
  310. tv &= ~field;
  311. tv |= ((val) << (ffs((unsigned int)field) - 1));
  312. writel(tv, reg);
  313. }
  314. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  315. {
  316. unsigned int tv = readl(reg);
  317. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  318. }
  319. static void msdc_reset_hw(struct msdc_host *host)
  320. {
  321. u32 val;
  322. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  323. while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
  324. cpu_relax();
  325. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  326. while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
  327. cpu_relax();
  328. val = readl(host->base + MSDC_INT);
  329. writel(val, host->base + MSDC_INT);
  330. }
  331. static void msdc_cmd_next(struct msdc_host *host,
  332. struct mmc_request *mrq, struct mmc_command *cmd);
  333. static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
  334. MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
  335. MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
  336. static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  337. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  338. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  339. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  340. {
  341. u32 i, sum = 0;
  342. for (i = 0; i < len; i++)
  343. sum += buf[i];
  344. return 0xff - (u8) sum;
  345. }
  346. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  347. struct mmc_data *data)
  348. {
  349. unsigned int j, dma_len;
  350. dma_addr_t dma_address;
  351. u32 dma_ctrl;
  352. struct scatterlist *sg;
  353. struct mt_gpdma_desc *gpd;
  354. struct mt_bdma_desc *bd;
  355. sg = data->sg;
  356. gpd = dma->gpd;
  357. bd = dma->bd;
  358. /* modify gpd */
  359. gpd->gpd_info |= GPDMA_DESC_HWO;
  360. gpd->gpd_info |= GPDMA_DESC_BDP;
  361. /* need to clear first. use these bits to calc checksum */
  362. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  363. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  364. /* modify bd */
  365. for_each_sg(data->sg, sg, data->sg_count, j) {
  366. dma_address = sg_dma_address(sg);
  367. dma_len = sg_dma_len(sg);
  368. /* init bd */
  369. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  370. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  371. bd[j].ptr = (u32)dma_address;
  372. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  373. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  374. if (j == data->sg_count - 1) /* the last bd */
  375. bd[j].bd_info |= BDMA_DESC_EOL;
  376. else
  377. bd[j].bd_info &= ~BDMA_DESC_EOL;
  378. /* checksume need to clear first */
  379. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  380. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  381. }
  382. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  383. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  384. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  385. dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
  386. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  387. writel((u32)dma->gpd_addr, host->base + MSDC_DMA_SA);
  388. }
  389. static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
  390. {
  391. struct mmc_data *data = mrq->data;
  392. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  393. bool read = (data->flags & MMC_DATA_READ) != 0;
  394. data->host_cookie |= MSDC_PREPARE_FLAG;
  395. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  396. read ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
  397. }
  398. }
  399. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
  400. {
  401. struct mmc_data *data = mrq->data;
  402. if (data->host_cookie & MSDC_ASYNC_FLAG)
  403. return;
  404. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  405. bool read = (data->flags & MMC_DATA_READ) != 0;
  406. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  407. read ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
  408. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  409. }
  410. }
  411. /* clock control primitives */
  412. static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
  413. {
  414. u32 timeout, clk_ns;
  415. u32 mode = 0;
  416. host->timeout_ns = ns;
  417. host->timeout_clks = clks;
  418. if (host->sclk == 0) {
  419. timeout = 0;
  420. } else {
  421. clk_ns = 1000000000UL / host->sclk;
  422. timeout = (ns + clk_ns - 1) / clk_ns + clks;
  423. /* in 1048576 sclk cycle unit */
  424. timeout = (timeout + (0x1 << 20) - 1) >> 20;
  425. sdr_get_field(host->base + MSDC_CFG, MSDC_CFG_CKMOD, &mode);
  426. /*DDR mode will double the clk cycles for data timeout */
  427. timeout = mode >= 2 ? timeout * 2 : timeout;
  428. timeout = timeout > 1 ? timeout - 1 : 0;
  429. timeout = timeout > 255 ? 255 : timeout;
  430. }
  431. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
  432. }
  433. static void msdc_gate_clock(struct msdc_host *host)
  434. {
  435. clk_disable_unprepare(host->src_clk);
  436. clk_disable_unprepare(host->h_clk);
  437. }
  438. static void msdc_ungate_clock(struct msdc_host *host)
  439. {
  440. clk_prepare_enable(host->h_clk);
  441. clk_prepare_enable(host->src_clk);
  442. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  443. cpu_relax();
  444. }
  445. static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
  446. {
  447. u32 mode;
  448. u32 flags;
  449. u32 div;
  450. u32 sclk;
  451. if (!hz) {
  452. dev_dbg(host->dev, "set mclk to 0\n");
  453. host->mclk = 0;
  454. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  455. return;
  456. }
  457. flags = readl(host->base + MSDC_INTEN);
  458. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  459. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  460. if (timing == MMC_TIMING_UHS_DDR50 ||
  461. timing == MMC_TIMING_MMC_DDR52 ||
  462. timing == MMC_TIMING_MMC_HS400) {
  463. if (timing == MMC_TIMING_MMC_HS400)
  464. mode = 0x3;
  465. else
  466. mode = 0x2; /* ddr mode and use divisor */
  467. if (hz >= (host->src_clk_freq >> 2)) {
  468. div = 0; /* mean div = 1/4 */
  469. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  470. } else {
  471. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  472. sclk = (host->src_clk_freq >> 2) / div;
  473. div = (div >> 1);
  474. }
  475. if (timing == MMC_TIMING_MMC_HS400 &&
  476. hz >= (host->src_clk_freq >> 1)) {
  477. sdr_set_bits(host->base + MSDC_CFG,
  478. MSDC_CFG_HS400_CK_MODE);
  479. sclk = host->src_clk_freq >> 1;
  480. div = 0; /* div is ignore when bit18 is set */
  481. }
  482. } else if (hz >= host->src_clk_freq) {
  483. mode = 0x1; /* no divisor */
  484. div = 0;
  485. sclk = host->src_clk_freq;
  486. } else {
  487. mode = 0x0; /* use divisor */
  488. if (hz >= (host->src_clk_freq >> 1)) {
  489. div = 0; /* mean div = 1/2 */
  490. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  491. } else {
  492. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  493. sclk = (host->src_clk_freq >> 2) / div;
  494. }
  495. }
  496. sdr_set_field(host->base + MSDC_CFG, MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  497. (mode << 8) | (div % 0xff));
  498. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  499. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  500. cpu_relax();
  501. host->sclk = sclk;
  502. host->mclk = hz;
  503. host->timing = timing;
  504. /* need because clk changed. */
  505. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  506. sdr_set_bits(host->base + MSDC_INTEN, flags);
  507. dev_dbg(host->dev, "sclk: %d, timing: %d\n", host->sclk, timing);
  508. }
  509. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  510. struct mmc_request *mrq, struct mmc_command *cmd)
  511. {
  512. u32 resp;
  513. switch (mmc_resp_type(cmd)) {
  514. /* Actually, R1, R5, R6, R7 are the same */
  515. case MMC_RSP_R1:
  516. resp = 0x1;
  517. break;
  518. case MMC_RSP_R1B:
  519. resp = 0x7;
  520. break;
  521. case MMC_RSP_R2:
  522. resp = 0x2;
  523. break;
  524. case MMC_RSP_R3:
  525. resp = 0x3;
  526. break;
  527. case MMC_RSP_NONE:
  528. default:
  529. resp = 0x0;
  530. break;
  531. }
  532. return resp;
  533. }
  534. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  535. struct mmc_request *mrq, struct mmc_command *cmd)
  536. {
  537. /* rawcmd :
  538. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  539. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  540. */
  541. u32 opcode = cmd->opcode;
  542. u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
  543. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  544. host->cmd_rsp = resp;
  545. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  546. opcode == MMC_STOP_TRANSMISSION)
  547. rawcmd |= (0x1 << 14);
  548. else if (opcode == SD_SWITCH_VOLTAGE)
  549. rawcmd |= (0x1 << 30);
  550. else if (opcode == SD_APP_SEND_SCR ||
  551. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  552. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  553. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  554. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  555. rawcmd |= (0x1 << 11);
  556. if (cmd->data) {
  557. struct mmc_data *data = cmd->data;
  558. if (mmc_op_multi(opcode)) {
  559. if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
  560. !(mrq->sbc->arg & 0xFFFF0000))
  561. rawcmd |= 0x2 << 28; /* AutoCMD23 */
  562. }
  563. rawcmd |= ((data->blksz & 0xFFF) << 16);
  564. if (data->flags & MMC_DATA_WRITE)
  565. rawcmd |= (0x1 << 13);
  566. if (data->blocks > 1)
  567. rawcmd |= (0x2 << 11);
  568. else
  569. rawcmd |= (0x1 << 11);
  570. /* Always use dma mode */
  571. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  572. if (host->timeout_ns != data->timeout_ns ||
  573. host->timeout_clks != data->timeout_clks)
  574. msdc_set_timeout(host, data->timeout_ns,
  575. data->timeout_clks);
  576. writel(data->blocks, host->base + SDC_BLK_NUM);
  577. }
  578. return rawcmd;
  579. }
  580. static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
  581. struct mmc_command *cmd, struct mmc_data *data)
  582. {
  583. bool read;
  584. WARN_ON(host->data);
  585. host->data = data;
  586. read = data->flags & MMC_DATA_READ;
  587. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  588. msdc_dma_setup(host, &host->dma, data);
  589. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  590. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  591. dev_dbg(host->dev, "DMA start\n");
  592. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  593. __func__, cmd->opcode, data->blocks, read);
  594. }
  595. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  596. struct mmc_command *cmd)
  597. {
  598. u32 *rsp = cmd->resp;
  599. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  600. if (events & MSDC_INT_ACMDRDY) {
  601. cmd->error = 0;
  602. } else {
  603. msdc_reset_hw(host);
  604. if (events & MSDC_INT_ACMDCRCERR) {
  605. cmd->error = -EILSEQ;
  606. host->error |= REQ_STOP_EIO;
  607. } else if (events & MSDC_INT_ACMDTMO) {
  608. cmd->error = -ETIMEDOUT;
  609. host->error |= REQ_STOP_TMO;
  610. }
  611. dev_err(host->dev,
  612. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  613. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  614. }
  615. return cmd->error;
  616. }
  617. static void msdc_track_cmd_data(struct msdc_host *host,
  618. struct mmc_command *cmd, struct mmc_data *data)
  619. {
  620. if (host->error)
  621. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  622. __func__, cmd->opcode, cmd->arg, host->error);
  623. }
  624. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  625. {
  626. unsigned long flags;
  627. bool ret;
  628. ret = cancel_delayed_work(&host->req_timeout);
  629. if (!ret) {
  630. /* delay work already running */
  631. return;
  632. }
  633. spin_lock_irqsave(&host->lock, flags);
  634. host->mrq = NULL;
  635. spin_unlock_irqrestore(&host->lock, flags);
  636. msdc_track_cmd_data(host, mrq->cmd, mrq->data);
  637. if (mrq->data)
  638. msdc_unprepare_data(host, mrq);
  639. mmc_request_done(host->mmc, mrq);
  640. pm_runtime_mark_last_busy(host->dev);
  641. pm_runtime_put_autosuspend(host->dev);
  642. }
  643. /* returns true if command is fully handled; returns false otherwise */
  644. static bool msdc_cmd_done(struct msdc_host *host, int events,
  645. struct mmc_request *mrq, struct mmc_command *cmd)
  646. {
  647. bool done = false;
  648. bool sbc_error;
  649. unsigned long flags;
  650. u32 *rsp = cmd->resp;
  651. if (mrq->sbc && cmd == mrq->cmd &&
  652. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  653. | MSDC_INT_ACMDTMO)))
  654. msdc_auto_cmd_done(host, events, mrq->sbc);
  655. sbc_error = mrq->sbc && mrq->sbc->error;
  656. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  657. | MSDC_INT_RSPCRCERR
  658. | MSDC_INT_CMDTMO)))
  659. return done;
  660. spin_lock_irqsave(&host->lock, flags);
  661. done = !host->cmd;
  662. host->cmd = NULL;
  663. spin_unlock_irqrestore(&host->lock, flags);
  664. if (done)
  665. return true;
  666. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  667. if (cmd->flags & MMC_RSP_PRESENT) {
  668. if (cmd->flags & MMC_RSP_136) {
  669. rsp[0] = readl(host->base + SDC_RESP3);
  670. rsp[1] = readl(host->base + SDC_RESP2);
  671. rsp[2] = readl(host->base + SDC_RESP1);
  672. rsp[3] = readl(host->base + SDC_RESP0);
  673. } else {
  674. rsp[0] = readl(host->base + SDC_RESP0);
  675. }
  676. }
  677. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  678. msdc_reset_hw(host);
  679. if (events & MSDC_INT_RSPCRCERR) {
  680. cmd->error = -EILSEQ;
  681. host->error |= REQ_CMD_EIO;
  682. } else if (events & MSDC_INT_CMDTMO) {
  683. cmd->error = -ETIMEDOUT;
  684. host->error |= REQ_CMD_TMO;
  685. }
  686. }
  687. if (cmd->error)
  688. dev_dbg(host->dev,
  689. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  690. __func__, cmd->opcode, cmd->arg, rsp[0],
  691. cmd->error);
  692. msdc_cmd_next(host, mrq, cmd);
  693. return true;
  694. }
  695. /* It is the core layer's responsibility to ensure card status
  696. * is correct before issue a request. but host design do below
  697. * checks recommended.
  698. */
  699. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  700. struct mmc_request *mrq, struct mmc_command *cmd)
  701. {
  702. /* The max busy time we can endure is 20ms */
  703. unsigned long tmo = jiffies + msecs_to_jiffies(20);
  704. while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
  705. time_before(jiffies, tmo))
  706. cpu_relax();
  707. if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
  708. dev_err(host->dev, "CMD bus busy detected\n");
  709. host->error |= REQ_CMD_BUSY;
  710. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  711. return false;
  712. }
  713. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  714. tmo = jiffies + msecs_to_jiffies(20);
  715. /* R1B or with data, should check SDCBUSY */
  716. while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
  717. time_before(jiffies, tmo))
  718. cpu_relax();
  719. if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
  720. dev_err(host->dev, "Controller busy detected\n");
  721. host->error |= REQ_CMD_BUSY;
  722. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  723. return false;
  724. }
  725. }
  726. return true;
  727. }
  728. static void msdc_start_command(struct msdc_host *host,
  729. struct mmc_request *mrq, struct mmc_command *cmd)
  730. {
  731. u32 rawcmd;
  732. WARN_ON(host->cmd);
  733. host->cmd = cmd;
  734. if (!msdc_cmd_is_ready(host, mrq, cmd))
  735. return;
  736. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  737. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  738. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  739. msdc_reset_hw(host);
  740. }
  741. cmd->error = 0;
  742. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  743. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  744. sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  745. writel(cmd->arg, host->base + SDC_ARG);
  746. writel(rawcmd, host->base + SDC_CMD);
  747. }
  748. static void msdc_cmd_next(struct msdc_host *host,
  749. struct mmc_request *mrq, struct mmc_command *cmd)
  750. {
  751. if (cmd->error || (mrq->sbc && mrq->sbc->error))
  752. msdc_request_done(host, mrq);
  753. else if (cmd == mrq->sbc)
  754. msdc_start_command(host, mrq, mrq->cmd);
  755. else if (!cmd->data)
  756. msdc_request_done(host, mrq);
  757. else
  758. msdc_start_data(host, mrq, cmd, cmd->data);
  759. }
  760. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  761. {
  762. struct msdc_host *host = mmc_priv(mmc);
  763. host->error = 0;
  764. WARN_ON(host->mrq);
  765. host->mrq = mrq;
  766. pm_runtime_get_sync(host->dev);
  767. if (mrq->data)
  768. msdc_prepare_data(host, mrq);
  769. /* if SBC is required, we have HW option and SW option.
  770. * if HW option is enabled, and SBC does not have "special" flags,
  771. * use HW option, otherwise use SW option
  772. */
  773. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  774. (mrq->sbc->arg & 0xFFFF0000)))
  775. msdc_start_command(host, mrq, mrq->sbc);
  776. else
  777. msdc_start_command(host, mrq, mrq->cmd);
  778. }
  779. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
  780. bool is_first_req)
  781. {
  782. struct msdc_host *host = mmc_priv(mmc);
  783. struct mmc_data *data = mrq->data;
  784. if (!data)
  785. return;
  786. msdc_prepare_data(host, mrq);
  787. data->host_cookie |= MSDC_ASYNC_FLAG;
  788. }
  789. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  790. int err)
  791. {
  792. struct msdc_host *host = mmc_priv(mmc);
  793. struct mmc_data *data;
  794. data = mrq->data;
  795. if (!data)
  796. return;
  797. if (data->host_cookie) {
  798. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  799. msdc_unprepare_data(host, mrq);
  800. }
  801. }
  802. static void msdc_data_xfer_next(struct msdc_host *host,
  803. struct mmc_request *mrq, struct mmc_data *data)
  804. {
  805. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  806. !mrq->sbc)
  807. msdc_start_command(host, mrq, mrq->stop);
  808. else
  809. msdc_request_done(host, mrq);
  810. }
  811. static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
  812. struct mmc_request *mrq, struct mmc_data *data)
  813. {
  814. struct mmc_command *stop = data->stop;
  815. unsigned long flags;
  816. bool done;
  817. unsigned int check_data = events &
  818. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  819. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  820. | MSDC_INT_DMA_PROTECT);
  821. spin_lock_irqsave(&host->lock, flags);
  822. done = !host->data;
  823. if (check_data)
  824. host->data = NULL;
  825. spin_unlock_irqrestore(&host->lock, flags);
  826. if (done)
  827. return true;
  828. if (check_data || (stop && stop->error)) {
  829. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  830. readl(host->base + MSDC_DMA_CFG));
  831. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  832. 1);
  833. while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
  834. cpu_relax();
  835. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  836. dev_dbg(host->dev, "DMA stop\n");
  837. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  838. data->bytes_xfered = data->blocks * data->blksz;
  839. } else {
  840. dev_dbg(host->dev, "interrupt events: %x\n", events);
  841. msdc_reset_hw(host);
  842. host->error |= REQ_DAT_ERR;
  843. data->bytes_xfered = 0;
  844. if (events & MSDC_INT_DATTMO)
  845. data->error = -ETIMEDOUT;
  846. else if (events & MSDC_INT_DATCRCERR)
  847. data->error = -EILSEQ;
  848. dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
  849. __func__, mrq->cmd->opcode, data->blocks);
  850. dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
  851. (int)data->error, data->bytes_xfered);
  852. }
  853. msdc_data_xfer_next(host, mrq, data);
  854. done = true;
  855. }
  856. return done;
  857. }
  858. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  859. {
  860. u32 val = readl(host->base + SDC_CFG);
  861. val &= ~SDC_CFG_BUSWIDTH;
  862. switch (width) {
  863. default:
  864. case MMC_BUS_WIDTH_1:
  865. val |= (MSDC_BUS_1BITS << 16);
  866. break;
  867. case MMC_BUS_WIDTH_4:
  868. val |= (MSDC_BUS_4BITS << 16);
  869. break;
  870. case MMC_BUS_WIDTH_8:
  871. val |= (MSDC_BUS_8BITS << 16);
  872. break;
  873. }
  874. writel(val, host->base + SDC_CFG);
  875. dev_dbg(host->dev, "Bus Width = %d", width);
  876. }
  877. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  878. {
  879. struct msdc_host *host = mmc_priv(mmc);
  880. int ret = 0;
  881. if (!IS_ERR(mmc->supply.vqmmc)) {
  882. if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
  883. ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
  884. dev_err(host->dev, "Unsupported signal voltage!\n");
  885. return -EINVAL;
  886. }
  887. ret = mmc_regulator_set_vqmmc(mmc, ios);
  888. if (ret) {
  889. dev_dbg(host->dev, "Regulator set error %d (%d)\n",
  890. ret, ios->signal_voltage);
  891. } else {
  892. /* Apply different pinctrl settings for different signal voltage */
  893. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  894. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  895. else
  896. pinctrl_select_state(host->pinctrl, host->pins_default);
  897. }
  898. }
  899. return ret;
  900. }
  901. static int msdc_card_busy(struct mmc_host *mmc)
  902. {
  903. struct msdc_host *host = mmc_priv(mmc);
  904. u32 status = readl(host->base + MSDC_PS);
  905. /* check if any pin between dat[0:3] is low */
  906. if (((status >> 16) & 0xf) != 0xf)
  907. return 1;
  908. return 0;
  909. }
  910. static void msdc_request_timeout(struct work_struct *work)
  911. {
  912. struct msdc_host *host = container_of(work, struct msdc_host,
  913. req_timeout.work);
  914. /* simulate HW timeout status */
  915. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  916. if (host->mrq) {
  917. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  918. host->mrq, host->mrq->cmd->opcode);
  919. if (host->cmd) {
  920. dev_err(host->dev, "%s: aborting cmd=%d\n",
  921. __func__, host->cmd->opcode);
  922. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  923. host->cmd);
  924. } else if (host->data) {
  925. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  926. __func__, host->mrq->cmd->opcode,
  927. host->data->blocks);
  928. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  929. host->data);
  930. }
  931. }
  932. }
  933. static irqreturn_t msdc_irq(int irq, void *dev_id)
  934. {
  935. struct msdc_host *host = (struct msdc_host *) dev_id;
  936. while (true) {
  937. unsigned long flags;
  938. struct mmc_request *mrq;
  939. struct mmc_command *cmd;
  940. struct mmc_data *data;
  941. u32 events, event_mask;
  942. spin_lock_irqsave(&host->lock, flags);
  943. events = readl(host->base + MSDC_INT);
  944. event_mask = readl(host->base + MSDC_INTEN);
  945. /* clear interrupts */
  946. writel(events & event_mask, host->base + MSDC_INT);
  947. mrq = host->mrq;
  948. cmd = host->cmd;
  949. data = host->data;
  950. spin_unlock_irqrestore(&host->lock, flags);
  951. if (!(events & event_mask))
  952. break;
  953. if (!mrq) {
  954. dev_err(host->dev,
  955. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  956. __func__, events, event_mask);
  957. WARN_ON(1);
  958. break;
  959. }
  960. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  961. if (cmd)
  962. msdc_cmd_done(host, events, mrq, cmd);
  963. else if (data)
  964. msdc_data_xfer_done(host, events, mrq, data);
  965. }
  966. return IRQ_HANDLED;
  967. }
  968. static void msdc_init_hw(struct msdc_host *host)
  969. {
  970. u32 val;
  971. /* Configure to MMC/SD mode, clock free running */
  972. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  973. /* Reset */
  974. msdc_reset_hw(host);
  975. /* Disable card detection */
  976. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  977. /* Disable and clear all interrupts */
  978. writel(0, host->base + MSDC_INTEN);
  979. val = readl(host->base + MSDC_INT);
  980. writel(val, host->base + MSDC_INT);
  981. writel(0, host->base + MSDC_PAD_TUNE);
  982. writel(0, host->base + MSDC_IOCON);
  983. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  984. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  985. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  986. writel(0xffff0089, host->base + MSDC_PATCH_BIT1);
  987. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  988. /* Configure to enable SDIO mode.
  989. * it's must otherwise sdio cmd5 failed
  990. */
  991. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  992. /* disable detect SDIO device interrupt function */
  993. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  994. /* Configure to default data timeout */
  995. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  996. dev_dbg(host->dev, "init hardware done!");
  997. }
  998. static void msdc_deinit_hw(struct msdc_host *host)
  999. {
  1000. u32 val;
  1001. /* Disable and clear all interrupts */
  1002. writel(0, host->base + MSDC_INTEN);
  1003. val = readl(host->base + MSDC_INT);
  1004. writel(val, host->base + MSDC_INT);
  1005. }
  1006. /* init gpd and bd list in msdc_drv_probe */
  1007. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  1008. {
  1009. struct mt_gpdma_desc *gpd = dma->gpd;
  1010. struct mt_bdma_desc *bd = dma->bd;
  1011. int i;
  1012. memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
  1013. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  1014. gpd->ptr = (u32)dma->bd_addr; /* physical address */
  1015. /* gpd->next is must set for desc DMA
  1016. * That's why must alloc 2 gpd structure.
  1017. */
  1018. gpd->next = (u32)dma->gpd_addr + sizeof(struct mt_gpdma_desc);
  1019. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  1020. for (i = 0; i < (MAX_BD_NUM - 1); i++)
  1021. bd[i].next = (u32)dma->bd_addr + sizeof(*bd) * (i + 1);
  1022. }
  1023. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1024. {
  1025. struct msdc_host *host = mmc_priv(mmc);
  1026. int ret;
  1027. pm_runtime_get_sync(host->dev);
  1028. msdc_set_buswidth(host, ios->bus_width);
  1029. /* Suspend/Resume will do power off/on */
  1030. switch (ios->power_mode) {
  1031. case MMC_POWER_UP:
  1032. if (!IS_ERR(mmc->supply.vmmc)) {
  1033. msdc_init_hw(host);
  1034. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1035. ios->vdd);
  1036. if (ret) {
  1037. dev_err(host->dev, "Failed to set vmmc power!\n");
  1038. goto end;
  1039. }
  1040. }
  1041. break;
  1042. case MMC_POWER_ON:
  1043. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1044. ret = regulator_enable(mmc->supply.vqmmc);
  1045. if (ret)
  1046. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1047. else
  1048. host->vqmmc_enabled = true;
  1049. }
  1050. break;
  1051. case MMC_POWER_OFF:
  1052. if (!IS_ERR(mmc->supply.vmmc))
  1053. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1054. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1055. regulator_disable(mmc->supply.vqmmc);
  1056. host->vqmmc_enabled = false;
  1057. }
  1058. break;
  1059. default:
  1060. break;
  1061. }
  1062. if (host->mclk != ios->clock || host->timing != ios->timing)
  1063. msdc_set_mclk(host, ios->timing, ios->clock);
  1064. end:
  1065. pm_runtime_mark_last_busy(host->dev);
  1066. pm_runtime_put_autosuspend(host->dev);
  1067. }
  1068. static u32 test_delay_bit(u32 delay, u32 bit)
  1069. {
  1070. bit %= PAD_DELAY_MAX;
  1071. return delay & (1 << bit);
  1072. }
  1073. static int get_delay_len(u32 delay, u32 start_bit)
  1074. {
  1075. int i;
  1076. for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
  1077. if (test_delay_bit(delay, start_bit + i) == 0)
  1078. return i;
  1079. }
  1080. return PAD_DELAY_MAX - start_bit;
  1081. }
  1082. static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
  1083. {
  1084. int start = 0, len = 0;
  1085. int start_final = 0, len_final = 0;
  1086. u8 final_phase = 0xff;
  1087. struct msdc_delay_phase delay_phase = { 0, };
  1088. if (delay == 0) {
  1089. dev_err(host->dev, "phase error: [map:%x]\n", delay);
  1090. delay_phase.final_phase = final_phase;
  1091. return delay_phase;
  1092. }
  1093. while (start < PAD_DELAY_MAX) {
  1094. len = get_delay_len(delay, start);
  1095. if (len_final < len) {
  1096. start_final = start;
  1097. len_final = len;
  1098. }
  1099. start += len ? len : 1;
  1100. if (len >= 8 && start_final < 4)
  1101. break;
  1102. }
  1103. /* The rule is that to find the smallest delay cell */
  1104. if (start_final == 0)
  1105. final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
  1106. else
  1107. final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
  1108. dev_info(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  1109. delay, len_final, final_phase);
  1110. delay_phase.maxlen = len_final;
  1111. delay_phase.start = start_final;
  1112. delay_phase.final_phase = final_phase;
  1113. return delay_phase;
  1114. }
  1115. static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
  1116. {
  1117. struct msdc_host *host = mmc_priv(mmc);
  1118. u32 rise_delay = 0, fall_delay = 0;
  1119. struct msdc_delay_phase final_rise_delay, final_fall_delay;
  1120. u8 final_delay, final_maxlen;
  1121. int cmd_err;
  1122. int i;
  1123. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1124. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1125. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1126. MSDC_PAD_TUNE_CMDRDLY, i);
  1127. mmc_send_tuning(mmc, opcode, &cmd_err);
  1128. if (!cmd_err)
  1129. rise_delay |= (1 << i);
  1130. }
  1131. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1132. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1133. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1134. MSDC_PAD_TUNE_CMDRDLY, i);
  1135. mmc_send_tuning(mmc, opcode, &cmd_err);
  1136. if (!cmd_err)
  1137. fall_delay |= (1 << i);
  1138. }
  1139. final_rise_delay = get_best_delay(host, rise_delay);
  1140. final_fall_delay = get_best_delay(host, fall_delay);
  1141. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1142. if (final_maxlen == final_rise_delay.maxlen) {
  1143. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1144. sdr_set_field(host->base + MSDC_PAD_TUNE, MSDC_PAD_TUNE_CMDRDLY,
  1145. final_rise_delay.final_phase);
  1146. final_delay = final_rise_delay.final_phase;
  1147. } else {
  1148. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1149. sdr_set_field(host->base + MSDC_PAD_TUNE, MSDC_PAD_TUNE_CMDRDLY,
  1150. final_fall_delay.final_phase);
  1151. final_delay = final_fall_delay.final_phase;
  1152. }
  1153. return final_delay == 0xff ? -EIO : 0;
  1154. }
  1155. static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
  1156. {
  1157. struct msdc_host *host = mmc_priv(mmc);
  1158. u32 rise_delay = 0, fall_delay = 0;
  1159. struct msdc_delay_phase final_rise_delay, final_fall_delay;
  1160. u8 final_delay, final_maxlen;
  1161. int i, ret;
  1162. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1163. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1164. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1165. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1166. MSDC_PAD_TUNE_DATRRDLY, i);
  1167. ret = mmc_send_tuning(mmc, opcode, NULL);
  1168. if (!ret)
  1169. rise_delay |= (1 << i);
  1170. }
  1171. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1172. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1173. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1174. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1175. MSDC_PAD_TUNE_DATRRDLY, i);
  1176. ret = mmc_send_tuning(mmc, opcode, NULL);
  1177. if (!ret)
  1178. fall_delay |= (1 << i);
  1179. }
  1180. final_rise_delay = get_best_delay(host, rise_delay);
  1181. final_fall_delay = get_best_delay(host, fall_delay);
  1182. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1183. /* Rising edge is more stable, prefer to use it */
  1184. if (final_rise_delay.maxlen >= 10)
  1185. final_maxlen = final_rise_delay.maxlen;
  1186. if (final_maxlen == final_rise_delay.maxlen) {
  1187. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1188. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1189. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1190. MSDC_PAD_TUNE_DATRRDLY,
  1191. final_rise_delay.final_phase);
  1192. final_delay = final_rise_delay.final_phase;
  1193. } else {
  1194. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1195. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1196. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1197. MSDC_PAD_TUNE_DATRRDLY,
  1198. final_fall_delay.final_phase);
  1199. final_delay = final_fall_delay.final_phase;
  1200. }
  1201. return final_delay == 0xff ? -EIO : 0;
  1202. }
  1203. static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1204. {
  1205. struct msdc_host *host = mmc_priv(mmc);
  1206. int ret;
  1207. pm_runtime_get_sync(host->dev);
  1208. ret = msdc_tune_response(mmc, opcode);
  1209. if (ret == -EIO) {
  1210. dev_err(host->dev, "Tune response fail!\n");
  1211. goto out;
  1212. }
  1213. ret = msdc_tune_data(mmc, opcode);
  1214. if (ret == -EIO)
  1215. dev_err(host->dev, "Tune data fail!\n");
  1216. out:
  1217. pm_runtime_mark_last_busy(host->dev);
  1218. pm_runtime_put_autosuspend(host->dev);
  1219. return ret;
  1220. }
  1221. static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1222. {
  1223. struct msdc_host *host = mmc_priv(mmc);
  1224. writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
  1225. return 0;
  1226. }
  1227. static void msdc_hw_reset(struct mmc_host *mmc)
  1228. {
  1229. struct msdc_host *host = mmc_priv(mmc);
  1230. sdr_set_bits(host->base + EMMC_IOCON, 1);
  1231. udelay(10); /* 10us is enough */
  1232. sdr_clr_bits(host->base + EMMC_IOCON, 1);
  1233. }
  1234. static struct mmc_host_ops mt_msdc_ops = {
  1235. .post_req = msdc_post_req,
  1236. .pre_req = msdc_pre_req,
  1237. .request = msdc_ops_request,
  1238. .set_ios = msdc_ops_set_ios,
  1239. .get_ro = mmc_gpio_get_ro,
  1240. .start_signal_voltage_switch = msdc_ops_switch_volt,
  1241. .card_busy = msdc_card_busy,
  1242. .execute_tuning = msdc_execute_tuning,
  1243. .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
  1244. .hw_reset = msdc_hw_reset,
  1245. };
  1246. static int msdc_drv_probe(struct platform_device *pdev)
  1247. {
  1248. struct mmc_host *mmc;
  1249. struct msdc_host *host;
  1250. struct resource *res;
  1251. int ret;
  1252. if (!pdev->dev.of_node) {
  1253. dev_err(&pdev->dev, "No DT found\n");
  1254. return -EINVAL;
  1255. }
  1256. /* Allocate MMC host for this device */
  1257. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  1258. if (!mmc)
  1259. return -ENOMEM;
  1260. host = mmc_priv(mmc);
  1261. ret = mmc_of_parse(mmc);
  1262. if (ret)
  1263. goto host_free;
  1264. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1265. host->base = devm_ioremap_resource(&pdev->dev, res);
  1266. if (IS_ERR(host->base)) {
  1267. ret = PTR_ERR(host->base);
  1268. goto host_free;
  1269. }
  1270. ret = mmc_regulator_get_supply(mmc);
  1271. if (ret == -EPROBE_DEFER)
  1272. goto host_free;
  1273. host->src_clk = devm_clk_get(&pdev->dev, "source");
  1274. if (IS_ERR(host->src_clk)) {
  1275. ret = PTR_ERR(host->src_clk);
  1276. goto host_free;
  1277. }
  1278. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  1279. if (IS_ERR(host->h_clk)) {
  1280. ret = PTR_ERR(host->h_clk);
  1281. goto host_free;
  1282. }
  1283. host->irq = platform_get_irq(pdev, 0);
  1284. if (host->irq < 0) {
  1285. ret = -EINVAL;
  1286. goto host_free;
  1287. }
  1288. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  1289. if (IS_ERR(host->pinctrl)) {
  1290. ret = PTR_ERR(host->pinctrl);
  1291. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  1292. goto host_free;
  1293. }
  1294. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  1295. if (IS_ERR(host->pins_default)) {
  1296. ret = PTR_ERR(host->pins_default);
  1297. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  1298. goto host_free;
  1299. }
  1300. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  1301. if (IS_ERR(host->pins_uhs)) {
  1302. ret = PTR_ERR(host->pins_uhs);
  1303. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  1304. goto host_free;
  1305. }
  1306. if (!of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
  1307. &host->hs400_ds_delay))
  1308. dev_dbg(&pdev->dev, "hs400-ds-delay: %x\n",
  1309. host->hs400_ds_delay);
  1310. host->dev = &pdev->dev;
  1311. host->mmc = mmc;
  1312. host->src_clk_freq = clk_get_rate(host->src_clk);
  1313. /* Set host parameters to mmc */
  1314. mmc->ops = &mt_msdc_ops;
  1315. mmc->f_min = host->src_clk_freq / (4 * 255);
  1316. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
  1317. /* MMC core transfer sizes tunable parameters */
  1318. mmc->max_segs = MAX_BD_NUM;
  1319. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  1320. mmc->max_blk_size = 2048;
  1321. mmc->max_req_size = 512 * 1024;
  1322. mmc->max_blk_count = mmc->max_req_size / 512;
  1323. host->dma_mask = DMA_BIT_MASK(32);
  1324. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  1325. host->timeout_clks = 3 * 1048576;
  1326. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  1327. 2 * sizeof(struct mt_gpdma_desc),
  1328. &host->dma.gpd_addr, GFP_KERNEL);
  1329. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  1330. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1331. &host->dma.bd_addr, GFP_KERNEL);
  1332. if (!host->dma.gpd || !host->dma.bd) {
  1333. ret = -ENOMEM;
  1334. goto release_mem;
  1335. }
  1336. msdc_init_gpd_bd(host, &host->dma);
  1337. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  1338. spin_lock_init(&host->lock);
  1339. platform_set_drvdata(pdev, mmc);
  1340. msdc_ungate_clock(host);
  1341. msdc_init_hw(host);
  1342. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  1343. IRQF_TRIGGER_LOW | IRQF_ONESHOT, pdev->name, host);
  1344. if (ret)
  1345. goto release;
  1346. pm_runtime_set_active(host->dev);
  1347. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  1348. pm_runtime_use_autosuspend(host->dev);
  1349. pm_runtime_enable(host->dev);
  1350. ret = mmc_add_host(mmc);
  1351. if (ret)
  1352. goto end;
  1353. return 0;
  1354. end:
  1355. pm_runtime_disable(host->dev);
  1356. release:
  1357. platform_set_drvdata(pdev, NULL);
  1358. msdc_deinit_hw(host);
  1359. msdc_gate_clock(host);
  1360. release_mem:
  1361. if (host->dma.gpd)
  1362. dma_free_coherent(&pdev->dev,
  1363. 2 * sizeof(struct mt_gpdma_desc),
  1364. host->dma.gpd, host->dma.gpd_addr);
  1365. if (host->dma.bd)
  1366. dma_free_coherent(&pdev->dev,
  1367. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1368. host->dma.bd, host->dma.bd_addr);
  1369. host_free:
  1370. mmc_free_host(mmc);
  1371. return ret;
  1372. }
  1373. static int msdc_drv_remove(struct platform_device *pdev)
  1374. {
  1375. struct mmc_host *mmc;
  1376. struct msdc_host *host;
  1377. mmc = platform_get_drvdata(pdev);
  1378. host = mmc_priv(mmc);
  1379. pm_runtime_get_sync(host->dev);
  1380. platform_set_drvdata(pdev, NULL);
  1381. mmc_remove_host(host->mmc);
  1382. msdc_deinit_hw(host);
  1383. msdc_gate_clock(host);
  1384. pm_runtime_disable(host->dev);
  1385. pm_runtime_put_noidle(host->dev);
  1386. dma_free_coherent(&pdev->dev,
  1387. sizeof(struct mt_gpdma_desc),
  1388. host->dma.gpd, host->dma.gpd_addr);
  1389. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1390. host->dma.bd, host->dma.bd_addr);
  1391. mmc_free_host(host->mmc);
  1392. return 0;
  1393. }
  1394. #ifdef CONFIG_PM
  1395. static void msdc_save_reg(struct msdc_host *host)
  1396. {
  1397. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  1398. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  1399. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  1400. host->save_para.pad_tune = readl(host->base + MSDC_PAD_TUNE);
  1401. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  1402. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  1403. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  1404. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  1405. }
  1406. static void msdc_restore_reg(struct msdc_host *host)
  1407. {
  1408. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  1409. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  1410. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  1411. writel(host->save_para.pad_tune, host->base + MSDC_PAD_TUNE);
  1412. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  1413. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  1414. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  1415. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
  1416. }
  1417. static int msdc_runtime_suspend(struct device *dev)
  1418. {
  1419. struct mmc_host *mmc = dev_get_drvdata(dev);
  1420. struct msdc_host *host = mmc_priv(mmc);
  1421. msdc_save_reg(host);
  1422. msdc_gate_clock(host);
  1423. return 0;
  1424. }
  1425. static int msdc_runtime_resume(struct device *dev)
  1426. {
  1427. struct mmc_host *mmc = dev_get_drvdata(dev);
  1428. struct msdc_host *host = mmc_priv(mmc);
  1429. msdc_ungate_clock(host);
  1430. msdc_restore_reg(host);
  1431. return 0;
  1432. }
  1433. #endif
  1434. static const struct dev_pm_ops msdc_dev_pm_ops = {
  1435. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1436. pm_runtime_force_resume)
  1437. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  1438. };
  1439. static const struct of_device_id msdc_of_ids[] = {
  1440. { .compatible = "mediatek,mt8135-mmc", },
  1441. {}
  1442. };
  1443. static struct platform_driver mt_msdc_driver = {
  1444. .probe = msdc_drv_probe,
  1445. .remove = msdc_drv_remove,
  1446. .driver = {
  1447. .name = "mtk-msdc",
  1448. .of_match_table = msdc_of_ids,
  1449. .pm = &msdc_dev_pm_ops,
  1450. },
  1451. };
  1452. module_platform_driver(mt_msdc_driver);
  1453. MODULE_LICENSE("GPL v2");
  1454. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");