sm501.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/i2c-gpio.h>
  22. #include <linux/slab.h>
  23. #include <linux/sm501.h>
  24. #include <linux/sm501-regs.h>
  25. #include <linux/serial_8250.h>
  26. #include <linux/io.h>
  27. struct sm501_device {
  28. struct list_head list;
  29. struct platform_device pdev;
  30. };
  31. struct sm501_gpio;
  32. #ifdef CONFIG_MFD_SM501_GPIO
  33. #include <linux/gpio.h>
  34. struct sm501_gpio_chip {
  35. struct gpio_chip gpio;
  36. struct sm501_gpio *ourgpio; /* to get back to parent. */
  37. void __iomem *regbase;
  38. void __iomem *control; /* address of control reg. */
  39. };
  40. struct sm501_gpio {
  41. struct sm501_gpio_chip low;
  42. struct sm501_gpio_chip high;
  43. spinlock_t lock;
  44. unsigned int registered : 1;
  45. void __iomem *regs;
  46. struct resource *regs_res;
  47. };
  48. #else
  49. struct sm501_gpio {
  50. /* no gpio support, empty definition for sm501_devdata. */
  51. };
  52. #endif
  53. struct sm501_devdata {
  54. spinlock_t reg_lock;
  55. struct mutex clock_lock;
  56. struct list_head devices;
  57. struct sm501_gpio gpio;
  58. struct device *dev;
  59. struct resource *io_res;
  60. struct resource *mem_res;
  61. struct resource *regs_claim;
  62. struct sm501_platdata *platdata;
  63. unsigned int in_suspend;
  64. unsigned long pm_misc;
  65. int unit_power[20];
  66. unsigned int pdev_id;
  67. unsigned int irq;
  68. void __iomem *regs;
  69. unsigned int rev;
  70. };
  71. #define MHZ (1000 * 1000)
  72. #ifdef DEBUG
  73. static const unsigned int div_tab[] = {
  74. [0] = 1,
  75. [1] = 2,
  76. [2] = 4,
  77. [3] = 8,
  78. [4] = 16,
  79. [5] = 32,
  80. [6] = 64,
  81. [7] = 128,
  82. [8] = 3,
  83. [9] = 6,
  84. [10] = 12,
  85. [11] = 24,
  86. [12] = 48,
  87. [13] = 96,
  88. [14] = 192,
  89. [15] = 384,
  90. [16] = 5,
  91. [17] = 10,
  92. [18] = 20,
  93. [19] = 40,
  94. [20] = 80,
  95. [21] = 160,
  96. [22] = 320,
  97. [23] = 604,
  98. };
  99. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  100. unsigned int lshft, unsigned int selbit,
  101. unsigned long mask)
  102. {
  103. if (val & selbit)
  104. pll2 = 288 * MHZ;
  105. return pll2 / div_tab[(val >> lshft) & mask];
  106. }
  107. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  108. /* sm501_dump_clk
  109. *
  110. * Print out the current clock configuration for the device
  111. */
  112. static void sm501_dump_clk(struct sm501_devdata *sm)
  113. {
  114. unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING);
  115. unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  116. unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  117. unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  118. unsigned long sdclk0, sdclk1;
  119. unsigned long pll2 = 0;
  120. switch (misct & 0x30) {
  121. case 0x00:
  122. pll2 = 336 * MHZ;
  123. break;
  124. case 0x10:
  125. pll2 = 288 * MHZ;
  126. break;
  127. case 0x20:
  128. pll2 = 240 * MHZ;
  129. break;
  130. case 0x30:
  131. pll2 = 192 * MHZ;
  132. break;
  133. }
  134. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  135. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  136. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  137. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  138. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  139. misct, pm0, pm1);
  140. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  141. fmt_freq(pll2), sdclk0, sdclk1);
  142. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  143. dev_dbg(sm->dev, "PM0[%c]: "
  144. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  145. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  146. (pmc & 3 ) == 0 ? '*' : '-',
  147. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  148. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  149. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  150. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  151. dev_dbg(sm->dev, "PM1[%c]: "
  152. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  153. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  154. (pmc & 3 ) == 1 ? '*' : '-',
  155. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  156. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  157. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  158. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  159. }
  160. static void sm501_dump_regs(struct sm501_devdata *sm)
  161. {
  162. void __iomem *regs = sm->regs;
  163. dev_info(sm->dev, "System Control %08x\n",
  164. smc501_readl(regs + SM501_SYSTEM_CONTROL));
  165. dev_info(sm->dev, "Misc Control %08x\n",
  166. smc501_readl(regs + SM501_MISC_CONTROL));
  167. dev_info(sm->dev, "GPIO Control Low %08x\n",
  168. smc501_readl(regs + SM501_GPIO31_0_CONTROL));
  169. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  170. smc501_readl(regs + SM501_GPIO63_32_CONTROL));
  171. dev_info(sm->dev, "DRAM Control %08x\n",
  172. smc501_readl(regs + SM501_DRAM_CONTROL));
  173. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  174. smc501_readl(regs + SM501_ARBTRTN_CONTROL));
  175. dev_info(sm->dev, "Misc Timing %08x\n",
  176. smc501_readl(regs + SM501_MISC_TIMING));
  177. }
  178. static void sm501_dump_gate(struct sm501_devdata *sm)
  179. {
  180. dev_info(sm->dev, "CurrentGate %08x\n",
  181. smc501_readl(sm->regs + SM501_CURRENT_GATE));
  182. dev_info(sm->dev, "CurrentClock %08x\n",
  183. smc501_readl(sm->regs + SM501_CURRENT_CLOCK));
  184. dev_info(sm->dev, "PowerModeControl %08x\n",
  185. smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL));
  186. }
  187. #else
  188. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  189. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  190. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  191. #endif
  192. /* sm501_sync_regs
  193. *
  194. * ensure the
  195. */
  196. static void sm501_sync_regs(struct sm501_devdata *sm)
  197. {
  198. smc501_readl(sm->regs);
  199. }
  200. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  201. {
  202. /* during suspend/resume, we are currently not allowed to sleep,
  203. * so change to using mdelay() instead of msleep() if we
  204. * are in one of these paths */
  205. if (sm->in_suspend)
  206. mdelay(delay);
  207. else
  208. msleep(delay);
  209. }
  210. /* sm501_misc_control
  211. *
  212. * alters the miscellaneous control parameters
  213. */
  214. int sm501_misc_control(struct device *dev,
  215. unsigned long set, unsigned long clear)
  216. {
  217. struct sm501_devdata *sm = dev_get_drvdata(dev);
  218. unsigned long misc;
  219. unsigned long save;
  220. unsigned long to;
  221. spin_lock_irqsave(&sm->reg_lock, save);
  222. misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  223. to = (misc & ~clear) | set;
  224. if (to != misc) {
  225. smc501_writel(to, sm->regs + SM501_MISC_CONTROL);
  226. sm501_sync_regs(sm);
  227. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  228. }
  229. spin_unlock_irqrestore(&sm->reg_lock, save);
  230. return to;
  231. }
  232. EXPORT_SYMBOL_GPL(sm501_misc_control);
  233. /* sm501_modify_reg
  234. *
  235. * Modify a register in the SM501 which may be shared with other
  236. * drivers.
  237. */
  238. unsigned long sm501_modify_reg(struct device *dev,
  239. unsigned long reg,
  240. unsigned long set,
  241. unsigned long clear)
  242. {
  243. struct sm501_devdata *sm = dev_get_drvdata(dev);
  244. unsigned long data;
  245. unsigned long save;
  246. spin_lock_irqsave(&sm->reg_lock, save);
  247. data = smc501_readl(sm->regs + reg);
  248. data |= set;
  249. data &= ~clear;
  250. smc501_writel(data, sm->regs + reg);
  251. sm501_sync_regs(sm);
  252. spin_unlock_irqrestore(&sm->reg_lock, save);
  253. return data;
  254. }
  255. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  256. /* sm501_unit_power
  257. *
  258. * alters the power active gate to set specific units on or off
  259. */
  260. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  261. {
  262. struct sm501_devdata *sm = dev_get_drvdata(dev);
  263. unsigned long mode;
  264. unsigned long gate;
  265. unsigned long clock;
  266. mutex_lock(&sm->clock_lock);
  267. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  268. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  269. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  270. mode &= 3; /* get current power mode */
  271. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  272. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  273. goto already;
  274. }
  275. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  276. sm->unit_power[unit], to);
  277. if (to == 0 && sm->unit_power[unit] == 0) {
  278. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  279. goto already;
  280. }
  281. sm->unit_power[unit] += to ? 1 : -1;
  282. to = sm->unit_power[unit] ? 1 : 0;
  283. if (to) {
  284. if (gate & (1 << unit))
  285. goto already;
  286. gate |= (1 << unit);
  287. } else {
  288. if (!(gate & (1 << unit)))
  289. goto already;
  290. gate &= ~(1 << unit);
  291. }
  292. switch (mode) {
  293. case 1:
  294. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  295. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  296. mode = 0;
  297. break;
  298. case 2:
  299. case 0:
  300. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  301. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  302. mode = 1;
  303. break;
  304. default:
  305. gate = -1;
  306. goto already;
  307. }
  308. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  309. sm501_sync_regs(sm);
  310. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  311. gate, clock, mode);
  312. sm501_mdelay(sm, 16);
  313. already:
  314. mutex_unlock(&sm->clock_lock);
  315. return gate;
  316. }
  317. EXPORT_SYMBOL_GPL(sm501_unit_power);
  318. /* clock value structure. */
  319. struct sm501_clock {
  320. unsigned long mclk;
  321. int divider;
  322. int shift;
  323. unsigned int m, n, k;
  324. };
  325. /* sm501_calc_clock
  326. *
  327. * Calculates the nearest discrete clock frequency that
  328. * can be achieved with the specified input clock.
  329. * the maximum divisor is 3 or 5
  330. */
  331. static int sm501_calc_clock(unsigned long freq,
  332. struct sm501_clock *clock,
  333. int max_div,
  334. unsigned long mclk,
  335. long *best_diff)
  336. {
  337. int ret = 0;
  338. int divider;
  339. int shift;
  340. long diff;
  341. /* try dividers 1 and 3 for CRT and for panel,
  342. try divider 5 for panel only.*/
  343. for (divider = 1; divider <= max_div; divider += 2) {
  344. /* try all 8 shift values.*/
  345. for (shift = 0; shift < 8; shift++) {
  346. /* Calculate difference to requested clock */
  347. diff = DIV_ROUND_CLOSEST(mclk, divider << shift) - freq;
  348. if (diff < 0)
  349. diff = -diff;
  350. /* If it is less than the current, use it */
  351. if (diff < *best_diff) {
  352. *best_diff = diff;
  353. clock->mclk = mclk;
  354. clock->divider = divider;
  355. clock->shift = shift;
  356. ret = 1;
  357. }
  358. }
  359. }
  360. return ret;
  361. }
  362. /* sm501_calc_pll
  363. *
  364. * Calculates the nearest discrete clock frequency that can be
  365. * achieved using the programmable PLL.
  366. * the maximum divisor is 3 or 5
  367. */
  368. static unsigned long sm501_calc_pll(unsigned long freq,
  369. struct sm501_clock *clock,
  370. int max_div)
  371. {
  372. unsigned long mclk;
  373. unsigned int m, n, k;
  374. long best_diff = 999999999;
  375. /*
  376. * The SM502 datasheet doesn't specify the min/max values for M and N.
  377. * N = 1 at least doesn't work in practice.
  378. */
  379. for (m = 2; m <= 255; m++) {
  380. for (n = 2; n <= 127; n++) {
  381. for (k = 0; k <= 1; k++) {
  382. mclk = (24000000UL * m / n) >> k;
  383. if (sm501_calc_clock(freq, clock, max_div,
  384. mclk, &best_diff)) {
  385. clock->m = m;
  386. clock->n = n;
  387. clock->k = k;
  388. }
  389. }
  390. }
  391. }
  392. /* Return best clock. */
  393. return clock->mclk / (clock->divider << clock->shift);
  394. }
  395. /* sm501_select_clock
  396. *
  397. * Calculates the nearest discrete clock frequency that can be
  398. * achieved using the 288MHz and 336MHz PLLs.
  399. * the maximum divisor is 3 or 5
  400. */
  401. static unsigned long sm501_select_clock(unsigned long freq,
  402. struct sm501_clock *clock,
  403. int max_div)
  404. {
  405. unsigned long mclk;
  406. long best_diff = 999999999;
  407. /* Try 288MHz and 336MHz clocks. */
  408. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  409. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  410. }
  411. /* Return best clock. */
  412. return clock->mclk / (clock->divider << clock->shift);
  413. }
  414. /* sm501_set_clock
  415. *
  416. * set one of the four clock sources to the closest available frequency to
  417. * the one specified
  418. */
  419. unsigned long sm501_set_clock(struct device *dev,
  420. int clksrc,
  421. unsigned long req_freq)
  422. {
  423. struct sm501_devdata *sm = dev_get_drvdata(dev);
  424. unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  425. unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  426. unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  427. unsigned int pll_reg = 0;
  428. unsigned long sm501_freq; /* the actual frequency achieved */
  429. u64 reg;
  430. struct sm501_clock to;
  431. /* find achivable discrete frequency and setup register value
  432. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  433. * has an extra bit for the divider */
  434. switch (clksrc) {
  435. case SM501_CLOCK_P2XCLK:
  436. /* This clock is divided in half so to achieve the
  437. * requested frequency the value must be multiplied by
  438. * 2. This clock also has an additional pre divisor */
  439. if (sm->rev >= 0xC0) {
  440. /* SM502 -> use the programmable PLL */
  441. sm501_freq = (sm501_calc_pll(2 * req_freq,
  442. &to, 5) / 2);
  443. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  444. if (to.divider == 3)
  445. reg |= 0x08; /* /3 divider required */
  446. else if (to.divider == 5)
  447. reg |= 0x10; /* /5 divider required */
  448. reg |= 0x40; /* select the programmable PLL */
  449. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  450. } else {
  451. sm501_freq = (sm501_select_clock(2 * req_freq,
  452. &to, 5) / 2);
  453. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  454. if (to.divider == 3)
  455. reg |= 0x08; /* /3 divider required */
  456. else if (to.divider == 5)
  457. reg |= 0x10; /* /5 divider required */
  458. if (to.mclk != 288000000)
  459. reg |= 0x20; /* which mclk pll is source */
  460. }
  461. break;
  462. case SM501_CLOCK_V2XCLK:
  463. /* This clock is divided in half so to achieve the
  464. * requested frequency the value must be multiplied by 2. */
  465. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  466. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  467. if (to.divider == 3)
  468. reg |= 0x08; /* /3 divider required */
  469. if (to.mclk != 288000000)
  470. reg |= 0x10; /* which mclk pll is source */
  471. break;
  472. case SM501_CLOCK_MCLK:
  473. case SM501_CLOCK_M1XCLK:
  474. /* These clocks are the same and not further divided */
  475. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  476. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  477. if (to.divider == 3)
  478. reg |= 0x08; /* /3 divider required */
  479. if (to.mclk != 288000000)
  480. reg |= 0x10; /* which mclk pll is source */
  481. break;
  482. default:
  483. return 0; /* this is bad */
  484. }
  485. mutex_lock(&sm->clock_lock);
  486. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  487. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  488. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  489. clock = clock & ~(0xFF << clksrc);
  490. clock |= reg<<clksrc;
  491. mode &= 3; /* find current mode */
  492. switch (mode) {
  493. case 1:
  494. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  495. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  496. mode = 0;
  497. break;
  498. case 2:
  499. case 0:
  500. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  501. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  502. mode = 1;
  503. break;
  504. default:
  505. mutex_unlock(&sm->clock_lock);
  506. return -1;
  507. }
  508. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  509. if (pll_reg)
  510. smc501_writel(pll_reg,
  511. sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  512. sm501_sync_regs(sm);
  513. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  514. gate, clock, mode);
  515. sm501_mdelay(sm, 16);
  516. mutex_unlock(&sm->clock_lock);
  517. sm501_dump_clk(sm);
  518. return sm501_freq;
  519. }
  520. EXPORT_SYMBOL_GPL(sm501_set_clock);
  521. /* sm501_find_clock
  522. *
  523. * finds the closest available frequency for a given clock
  524. */
  525. unsigned long sm501_find_clock(struct device *dev,
  526. int clksrc,
  527. unsigned long req_freq)
  528. {
  529. struct sm501_devdata *sm = dev_get_drvdata(dev);
  530. unsigned long sm501_freq; /* the frequency achieveable by the 501 */
  531. struct sm501_clock to;
  532. switch (clksrc) {
  533. case SM501_CLOCK_P2XCLK:
  534. if (sm->rev >= 0xC0) {
  535. /* SM502 -> use the programmable PLL */
  536. sm501_freq = (sm501_calc_pll(2 * req_freq,
  537. &to, 5) / 2);
  538. } else {
  539. sm501_freq = (sm501_select_clock(2 * req_freq,
  540. &to, 5) / 2);
  541. }
  542. break;
  543. case SM501_CLOCK_V2XCLK:
  544. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  545. break;
  546. case SM501_CLOCK_MCLK:
  547. case SM501_CLOCK_M1XCLK:
  548. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  549. break;
  550. default:
  551. sm501_freq = 0; /* error */
  552. }
  553. return sm501_freq;
  554. }
  555. EXPORT_SYMBOL_GPL(sm501_find_clock);
  556. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  557. {
  558. return container_of(pdev, struct sm501_device, pdev);
  559. }
  560. /* sm501_device_release
  561. *
  562. * A release function for the platform devices we create to allow us to
  563. * free any items we allocated
  564. */
  565. static void sm501_device_release(struct device *dev)
  566. {
  567. kfree(to_sm_device(to_platform_device(dev)));
  568. }
  569. /* sm501_create_subdev
  570. *
  571. * Create a skeleton platform device with resources for passing to a
  572. * sub-driver
  573. */
  574. static struct platform_device *
  575. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  576. unsigned int res_count, unsigned int platform_data_size)
  577. {
  578. struct sm501_device *smdev;
  579. smdev = kzalloc(sizeof(struct sm501_device) +
  580. (sizeof(struct resource) * res_count) +
  581. platform_data_size, GFP_KERNEL);
  582. if (!smdev)
  583. return NULL;
  584. smdev->pdev.dev.release = sm501_device_release;
  585. smdev->pdev.name = name;
  586. smdev->pdev.id = sm->pdev_id;
  587. smdev->pdev.dev.parent = sm->dev;
  588. if (res_count) {
  589. smdev->pdev.resource = (struct resource *)(smdev+1);
  590. smdev->pdev.num_resources = res_count;
  591. }
  592. if (platform_data_size)
  593. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  594. return &smdev->pdev;
  595. }
  596. /* sm501_register_device
  597. *
  598. * Register a platform device created with sm501_create_subdev()
  599. */
  600. static int sm501_register_device(struct sm501_devdata *sm,
  601. struct platform_device *pdev)
  602. {
  603. struct sm501_device *smdev = to_sm_device(pdev);
  604. int ptr;
  605. int ret;
  606. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  607. printk(KERN_DEBUG "%s[%d] %pR\n",
  608. pdev->name, ptr, &pdev->resource[ptr]);
  609. }
  610. ret = platform_device_register(pdev);
  611. if (ret >= 0) {
  612. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  613. list_add_tail(&smdev->list, &sm->devices);
  614. } else
  615. dev_err(sm->dev, "error registering %s (%d)\n",
  616. pdev->name, ret);
  617. return ret;
  618. }
  619. /* sm501_create_subio
  620. *
  621. * Fill in an IO resource for a sub device
  622. */
  623. static void sm501_create_subio(struct sm501_devdata *sm,
  624. struct resource *res,
  625. resource_size_t offs,
  626. resource_size_t size)
  627. {
  628. res->flags = IORESOURCE_MEM;
  629. res->parent = sm->io_res;
  630. res->start = sm->io_res->start + offs;
  631. res->end = res->start + size - 1;
  632. }
  633. /* sm501_create_mem
  634. *
  635. * Fill in an MEM resource for a sub device
  636. */
  637. static void sm501_create_mem(struct sm501_devdata *sm,
  638. struct resource *res,
  639. resource_size_t *offs,
  640. resource_size_t size)
  641. {
  642. *offs -= size; /* adjust memory size */
  643. res->flags = IORESOURCE_MEM;
  644. res->parent = sm->mem_res;
  645. res->start = sm->mem_res->start + *offs;
  646. res->end = res->start + size - 1;
  647. }
  648. /* sm501_create_irq
  649. *
  650. * Fill in an IRQ resource for a sub device
  651. */
  652. static void sm501_create_irq(struct sm501_devdata *sm,
  653. struct resource *res)
  654. {
  655. res->flags = IORESOURCE_IRQ;
  656. res->parent = NULL;
  657. res->start = res->end = sm->irq;
  658. }
  659. static int sm501_register_usbhost(struct sm501_devdata *sm,
  660. resource_size_t *mem_avail)
  661. {
  662. struct platform_device *pdev;
  663. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  664. if (!pdev)
  665. return -ENOMEM;
  666. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  667. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  668. sm501_create_irq(sm, &pdev->resource[2]);
  669. return sm501_register_device(sm, pdev);
  670. }
  671. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  672. struct plat_serial8250_port *uart_data,
  673. unsigned int offset)
  674. {
  675. uart_data->membase = sm->regs + offset;
  676. uart_data->mapbase = sm->io_res->start + offset;
  677. uart_data->iotype = UPIO_MEM;
  678. uart_data->irq = sm->irq;
  679. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  680. uart_data->regshift = 2;
  681. uart_data->uartclk = (9600 * 16);
  682. }
  683. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  684. {
  685. struct platform_device *pdev;
  686. struct plat_serial8250_port *uart_data;
  687. pdev = sm501_create_subdev(sm, "serial8250", 0,
  688. sizeof(struct plat_serial8250_port) * 3);
  689. if (!pdev)
  690. return -ENOMEM;
  691. uart_data = dev_get_platdata(&pdev->dev);
  692. if (devices & SM501_USE_UART0) {
  693. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  694. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  695. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  696. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  697. }
  698. if (devices & SM501_USE_UART1) {
  699. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  700. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  701. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  702. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  703. }
  704. pdev->id = PLAT8250_DEV_SM501;
  705. return sm501_register_device(sm, pdev);
  706. }
  707. static int sm501_register_display(struct sm501_devdata *sm,
  708. resource_size_t *mem_avail)
  709. {
  710. struct platform_device *pdev;
  711. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  712. if (!pdev)
  713. return -ENOMEM;
  714. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  715. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  716. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  717. sm501_create_irq(sm, &pdev->resource[3]);
  718. return sm501_register_device(sm, pdev);
  719. }
  720. #ifdef CONFIG_MFD_SM501_GPIO
  721. static inline struct sm501_gpio_chip *to_sm501_gpio(struct gpio_chip *gc)
  722. {
  723. return container_of(gc, struct sm501_gpio_chip, gpio);
  724. }
  725. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  726. {
  727. return container_of(gpio, struct sm501_devdata, gpio);
  728. }
  729. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  730. {
  731. struct sm501_gpio_chip *smgpio = to_sm501_gpio(chip);
  732. unsigned long result;
  733. result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  734. result >>= offset;
  735. return result & 1UL;
  736. }
  737. static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
  738. unsigned long bit)
  739. {
  740. unsigned long ctrl;
  741. /* check and modify if this pin is not set as gpio. */
  742. if (smc501_readl(smchip->control) & bit) {
  743. dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
  744. "changing mode of gpio, bit %08lx\n", bit);
  745. ctrl = smc501_readl(smchip->control);
  746. ctrl &= ~bit;
  747. smc501_writel(ctrl, smchip->control);
  748. sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
  749. }
  750. }
  751. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  752. {
  753. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  754. struct sm501_gpio *smgpio = smchip->ourgpio;
  755. unsigned long bit = 1 << offset;
  756. void __iomem *regs = smchip->regbase;
  757. unsigned long save;
  758. unsigned long val;
  759. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  760. __func__, chip, offset);
  761. spin_lock_irqsave(&smgpio->lock, save);
  762. val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  763. if (value)
  764. val |= bit;
  765. smc501_writel(val, regs);
  766. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  767. sm501_gpio_ensure_gpio(smchip, bit);
  768. spin_unlock_irqrestore(&smgpio->lock, save);
  769. }
  770. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  771. {
  772. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  773. struct sm501_gpio *smgpio = smchip->ourgpio;
  774. void __iomem *regs = smchip->regbase;
  775. unsigned long bit = 1 << offset;
  776. unsigned long save;
  777. unsigned long ddr;
  778. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  779. __func__, chip, offset);
  780. spin_lock_irqsave(&smgpio->lock, save);
  781. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  782. smc501_writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  783. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  784. sm501_gpio_ensure_gpio(smchip, bit);
  785. spin_unlock_irqrestore(&smgpio->lock, save);
  786. return 0;
  787. }
  788. static int sm501_gpio_output(struct gpio_chip *chip,
  789. unsigned offset, int value)
  790. {
  791. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  792. struct sm501_gpio *smgpio = smchip->ourgpio;
  793. unsigned long bit = 1 << offset;
  794. void __iomem *regs = smchip->regbase;
  795. unsigned long save;
  796. unsigned long val;
  797. unsigned long ddr;
  798. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  799. __func__, chip, offset, value);
  800. spin_lock_irqsave(&smgpio->lock, save);
  801. val = smc501_readl(regs + SM501_GPIO_DATA_LOW);
  802. if (value)
  803. val |= bit;
  804. else
  805. val &= ~bit;
  806. smc501_writel(val, regs);
  807. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  808. smc501_writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  809. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  810. smc501_writel(val, regs + SM501_GPIO_DATA_LOW);
  811. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  812. spin_unlock_irqrestore(&smgpio->lock, save);
  813. return 0;
  814. }
  815. static struct gpio_chip gpio_chip_template = {
  816. .ngpio = 32,
  817. .direction_input = sm501_gpio_input,
  818. .direction_output = sm501_gpio_output,
  819. .set = sm501_gpio_set,
  820. .get = sm501_gpio_get,
  821. };
  822. static int sm501_gpio_register_chip(struct sm501_devdata *sm,
  823. struct sm501_gpio *gpio,
  824. struct sm501_gpio_chip *chip)
  825. {
  826. struct sm501_platdata *pdata = sm->platdata;
  827. struct gpio_chip *gchip = &chip->gpio;
  828. int base = pdata->gpio_base;
  829. chip->gpio = gpio_chip_template;
  830. if (chip == &gpio->high) {
  831. if (base > 0)
  832. base += 32;
  833. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  834. chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
  835. gchip->label = "SM501-HIGH";
  836. } else {
  837. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  838. chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
  839. gchip->label = "SM501-LOW";
  840. }
  841. gchip->base = base;
  842. chip->ourgpio = gpio;
  843. return gpiochip_add(gchip);
  844. }
  845. static int sm501_register_gpio(struct sm501_devdata *sm)
  846. {
  847. struct sm501_gpio *gpio = &sm->gpio;
  848. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  849. int ret;
  850. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  851. (unsigned long long)iobase);
  852. spin_lock_init(&gpio->lock);
  853. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  854. if (gpio->regs_res == NULL) {
  855. dev_err(sm->dev, "gpio: failed to request region\n");
  856. return -ENXIO;
  857. }
  858. gpio->regs = ioremap(iobase, 0x20);
  859. if (gpio->regs == NULL) {
  860. dev_err(sm->dev, "gpio: failed to remap registers\n");
  861. ret = -ENXIO;
  862. goto err_claimed;
  863. }
  864. /* Register both our chips. */
  865. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  866. if (ret) {
  867. dev_err(sm->dev, "failed to add low chip\n");
  868. goto err_mapped;
  869. }
  870. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  871. if (ret) {
  872. dev_err(sm->dev, "failed to add high chip\n");
  873. goto err_low_chip;
  874. }
  875. gpio->registered = 1;
  876. return 0;
  877. err_low_chip:
  878. gpiochip_remove(&gpio->low.gpio);
  879. err_mapped:
  880. iounmap(gpio->regs);
  881. err_claimed:
  882. release_resource(gpio->regs_res);
  883. kfree(gpio->regs_res);
  884. return ret;
  885. }
  886. static void sm501_gpio_remove(struct sm501_devdata *sm)
  887. {
  888. struct sm501_gpio *gpio = &sm->gpio;
  889. if (!sm->gpio.registered)
  890. return;
  891. gpiochip_remove(&gpio->low.gpio);
  892. gpiochip_remove(&gpio->high.gpio);
  893. iounmap(gpio->regs);
  894. release_resource(gpio->regs_res);
  895. kfree(gpio->regs_res);
  896. }
  897. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  898. {
  899. struct sm501_gpio *gpio = &sm->gpio;
  900. int base = (pin < 32) ? gpio->low.gpio.base : gpio->high.gpio.base;
  901. return (pin % 32) + base;
  902. }
  903. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  904. {
  905. return sm->gpio.registered;
  906. }
  907. #else
  908. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  909. {
  910. return 0;
  911. }
  912. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  913. {
  914. }
  915. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  916. {
  917. return -1;
  918. }
  919. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  920. {
  921. return 0;
  922. }
  923. #endif
  924. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  925. struct sm501_platdata_gpio_i2c *iic)
  926. {
  927. struct i2c_gpio_platform_data *icd;
  928. struct platform_device *pdev;
  929. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  930. sizeof(struct i2c_gpio_platform_data));
  931. if (!pdev)
  932. return -ENOMEM;
  933. icd = dev_get_platdata(&pdev->dev);
  934. /* We keep the pin_sda and pin_scl fields relative in case the
  935. * same platform data is passed to >1 SM501.
  936. */
  937. icd->sda_pin = sm501_gpio_pin2nr(sm, iic->pin_sda);
  938. icd->scl_pin = sm501_gpio_pin2nr(sm, iic->pin_scl);
  939. icd->timeout = iic->timeout;
  940. icd->udelay = iic->udelay;
  941. /* note, we can't use either of the pin numbers, as the i2c-gpio
  942. * driver uses the platform.id field to generate the bus number
  943. * to register with the i2c core; The i2c core doesn't have enough
  944. * entries to deal with anything we currently use.
  945. */
  946. pdev->id = iic->bus_num;
  947. dev_info(sm->dev, "registering i2c-%d: sda=%d (%d), scl=%d (%d)\n",
  948. iic->bus_num,
  949. icd->sda_pin, iic->pin_sda, icd->scl_pin, iic->pin_scl);
  950. return sm501_register_device(sm, pdev);
  951. }
  952. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  953. struct sm501_platdata *pdata)
  954. {
  955. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  956. int index;
  957. int ret;
  958. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  959. ret = sm501_register_gpio_i2c_instance(sm, iic);
  960. if (ret < 0)
  961. return ret;
  962. }
  963. return 0;
  964. }
  965. /* sm501_dbg_regs
  966. *
  967. * Debug attribute to attach to parent device to show core registers
  968. */
  969. static ssize_t sm501_dbg_regs(struct device *dev,
  970. struct device_attribute *attr, char *buff)
  971. {
  972. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  973. unsigned int reg;
  974. char *ptr = buff;
  975. int ret;
  976. for (reg = 0x00; reg < 0x70; reg += 4) {
  977. ret = sprintf(ptr, "%08x = %08x\n",
  978. reg, smc501_readl(sm->regs + reg));
  979. ptr += ret;
  980. }
  981. return ptr - buff;
  982. }
  983. static DEVICE_ATTR(dbg_regs, 0444, sm501_dbg_regs, NULL);
  984. /* sm501_init_reg
  985. *
  986. * Helper function for the init code to setup a register
  987. *
  988. * clear the bits which are set in r->mask, and then set
  989. * the bits set in r->set.
  990. */
  991. static inline void sm501_init_reg(struct sm501_devdata *sm,
  992. unsigned long reg,
  993. struct sm501_reg_init *r)
  994. {
  995. unsigned long tmp;
  996. tmp = smc501_readl(sm->regs + reg);
  997. tmp &= ~r->mask;
  998. tmp |= r->set;
  999. smc501_writel(tmp, sm->regs + reg);
  1000. }
  1001. /* sm501_init_regs
  1002. *
  1003. * Setup core register values
  1004. */
  1005. static void sm501_init_regs(struct sm501_devdata *sm,
  1006. struct sm501_initdata *init)
  1007. {
  1008. sm501_misc_control(sm->dev,
  1009. init->misc_control.set,
  1010. init->misc_control.mask);
  1011. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1012. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1013. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1014. if (init->m1xclk) {
  1015. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1016. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1017. }
  1018. if (init->mclk) {
  1019. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1020. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1021. }
  1022. }
  1023. /* Check the PLL sources for the M1CLK and M1XCLK
  1024. *
  1025. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1026. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1027. * function. If this happens, then it is likely the SM501 will
  1028. * hang the system.
  1029. */
  1030. static int sm501_check_clocks(struct sm501_devdata *sm)
  1031. {
  1032. unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  1033. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1034. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1035. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1036. }
  1037. static unsigned int sm501_mem_local[] = {
  1038. [0] = 4*1024*1024,
  1039. [1] = 8*1024*1024,
  1040. [2] = 16*1024*1024,
  1041. [3] = 32*1024*1024,
  1042. [4] = 64*1024*1024,
  1043. [5] = 2*1024*1024,
  1044. };
  1045. /* sm501_init_dev
  1046. *
  1047. * Common init code for an SM501
  1048. */
  1049. static int sm501_init_dev(struct sm501_devdata *sm)
  1050. {
  1051. struct sm501_initdata *idata;
  1052. struct sm501_platdata *pdata;
  1053. resource_size_t mem_avail;
  1054. unsigned long dramctrl;
  1055. unsigned long devid;
  1056. int ret;
  1057. mutex_init(&sm->clock_lock);
  1058. spin_lock_init(&sm->reg_lock);
  1059. INIT_LIST_HEAD(&sm->devices);
  1060. devid = smc501_readl(sm->regs + SM501_DEVICEID);
  1061. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1062. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1063. return -EINVAL;
  1064. }
  1065. /* disable irqs */
  1066. smc501_writel(0, sm->regs + SM501_IRQ_MASK);
  1067. dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL);
  1068. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1069. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1070. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1071. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1072. sm501_dump_gate(sm);
  1073. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1074. if (ret)
  1075. dev_err(sm->dev, "failed to create debug regs file\n");
  1076. sm501_dump_clk(sm);
  1077. /* check to see if we have some device initialisation */
  1078. pdata = sm->platdata;
  1079. idata = pdata ? pdata->init : NULL;
  1080. if (idata) {
  1081. sm501_init_regs(sm, idata);
  1082. if (idata->devices & SM501_USE_USB_HOST)
  1083. sm501_register_usbhost(sm, &mem_avail);
  1084. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1085. sm501_register_uart(sm, idata->devices);
  1086. if (idata->devices & SM501_USE_GPIO)
  1087. sm501_register_gpio(sm);
  1088. }
  1089. if (pdata && pdata->gpio_i2c != NULL && pdata->gpio_i2c_nr > 0) {
  1090. if (!sm501_gpio_isregistered(sm))
  1091. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1092. else
  1093. sm501_register_gpio_i2c(sm, pdata);
  1094. }
  1095. ret = sm501_check_clocks(sm);
  1096. if (ret) {
  1097. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1098. "PLLs\n");
  1099. return -EINVAL;
  1100. }
  1101. /* always create a framebuffer */
  1102. sm501_register_display(sm, &mem_avail);
  1103. return 0;
  1104. }
  1105. static int sm501_plat_probe(struct platform_device *dev)
  1106. {
  1107. struct sm501_devdata *sm;
  1108. int ret;
  1109. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1110. if (sm == NULL) {
  1111. dev_err(&dev->dev, "no memory for device data\n");
  1112. ret = -ENOMEM;
  1113. goto err1;
  1114. }
  1115. sm->dev = &dev->dev;
  1116. sm->pdev_id = dev->id;
  1117. sm->platdata = dev_get_platdata(&dev->dev);
  1118. ret = platform_get_irq(dev, 0);
  1119. if (ret < 0) {
  1120. dev_err(&dev->dev, "failed to get irq resource\n");
  1121. goto err_res;
  1122. }
  1123. sm->irq = ret;
  1124. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1125. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1126. if (sm->io_res == NULL || sm->mem_res == NULL) {
  1127. dev_err(&dev->dev, "failed to get IO resource\n");
  1128. ret = -ENOENT;
  1129. goto err_res;
  1130. }
  1131. sm->regs_claim = request_mem_region(sm->io_res->start,
  1132. 0x100, "sm501");
  1133. if (sm->regs_claim == NULL) {
  1134. dev_err(&dev->dev, "cannot claim registers\n");
  1135. ret = -EBUSY;
  1136. goto err_res;
  1137. }
  1138. platform_set_drvdata(dev, sm);
  1139. sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
  1140. if (sm->regs == NULL) {
  1141. dev_err(&dev->dev, "cannot remap registers\n");
  1142. ret = -EIO;
  1143. goto err_claim;
  1144. }
  1145. return sm501_init_dev(sm);
  1146. err_claim:
  1147. release_resource(sm->regs_claim);
  1148. kfree(sm->regs_claim);
  1149. err_res:
  1150. kfree(sm);
  1151. err1:
  1152. return ret;
  1153. }
  1154. #ifdef CONFIG_PM
  1155. /* power management support */
  1156. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1157. {
  1158. struct sm501_platdata *pd = sm->platdata;
  1159. if (pd == NULL)
  1160. return;
  1161. if (pd->get_power) {
  1162. if (pd->get_power(sm->dev) == on) {
  1163. dev_dbg(sm->dev, "is already %d\n", on);
  1164. return;
  1165. }
  1166. }
  1167. if (pd->set_power) {
  1168. dev_dbg(sm->dev, "setting power to %d\n", on);
  1169. pd->set_power(sm->dev, on);
  1170. sm501_mdelay(sm, 10);
  1171. }
  1172. }
  1173. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1174. {
  1175. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1176. sm->in_suspend = 1;
  1177. sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  1178. sm501_dump_regs(sm);
  1179. if (sm->platdata) {
  1180. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1181. sm501_set_power(sm, 0);
  1182. }
  1183. return 0;
  1184. }
  1185. static int sm501_plat_resume(struct platform_device *pdev)
  1186. {
  1187. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1188. sm501_set_power(sm, 1);
  1189. sm501_dump_regs(sm);
  1190. sm501_dump_gate(sm);
  1191. sm501_dump_clk(sm);
  1192. /* check to see if we are in the same state as when suspended */
  1193. if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1194. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1195. smc501_writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1196. /* our suspend causes the controller state to change,
  1197. * either by something attempting setup, power loss,
  1198. * or an external reset event on power change */
  1199. if (sm->platdata && sm->platdata->init) {
  1200. sm501_init_regs(sm, sm->platdata->init);
  1201. }
  1202. }
  1203. /* dump our state from resume */
  1204. sm501_dump_regs(sm);
  1205. sm501_dump_clk(sm);
  1206. sm->in_suspend = 0;
  1207. return 0;
  1208. }
  1209. #else
  1210. #define sm501_plat_suspend NULL
  1211. #define sm501_plat_resume NULL
  1212. #endif
  1213. /* Initialisation data for PCI devices */
  1214. static struct sm501_initdata sm501_pci_initdata = {
  1215. .gpio_high = {
  1216. .set = 0x3F000000, /* 24bit panel */
  1217. .mask = 0x0,
  1218. },
  1219. .misc_timing = {
  1220. .set = 0x010100, /* SDRAM timing */
  1221. .mask = 0x1F1F00,
  1222. },
  1223. .misc_control = {
  1224. .set = SM501_MISC_PNL_24BIT,
  1225. .mask = 0,
  1226. },
  1227. .devices = SM501_USE_ALL,
  1228. /* Errata AB-3 says that 72MHz is the fastest available
  1229. * for 33MHZ PCI with proper bus-mastering operation */
  1230. .mclk = 72 * MHZ,
  1231. .m1xclk = 144 * MHZ,
  1232. };
  1233. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1234. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1235. SM501FB_FLAG_USE_HWCURSOR |
  1236. SM501FB_FLAG_USE_HWACCEL |
  1237. SM501FB_FLAG_DISABLE_AT_EXIT),
  1238. };
  1239. static struct sm501_platdata_fb sm501_fb_pdata = {
  1240. .fb_route = SM501_FB_OWN,
  1241. .fb_crt = &sm501_pdata_fbsub,
  1242. .fb_pnl = &sm501_pdata_fbsub,
  1243. };
  1244. static struct sm501_platdata sm501_pci_platdata = {
  1245. .init = &sm501_pci_initdata,
  1246. .fb = &sm501_fb_pdata,
  1247. .gpio_base = -1,
  1248. };
  1249. static int sm501_pci_probe(struct pci_dev *dev,
  1250. const struct pci_device_id *id)
  1251. {
  1252. struct sm501_devdata *sm;
  1253. int err;
  1254. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1255. if (sm == NULL) {
  1256. dev_err(&dev->dev, "no memory for device data\n");
  1257. err = -ENOMEM;
  1258. goto err1;
  1259. }
  1260. /* set a default set of platform data */
  1261. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1262. /* set a hopefully unique id for our child platform devices */
  1263. sm->pdev_id = 32 + dev->devfn;
  1264. pci_set_drvdata(dev, sm);
  1265. err = pci_enable_device(dev);
  1266. if (err) {
  1267. dev_err(&dev->dev, "cannot enable device\n");
  1268. goto err2;
  1269. }
  1270. sm->dev = &dev->dev;
  1271. sm->irq = dev->irq;
  1272. #ifdef __BIG_ENDIAN
  1273. /* if the system is big-endian, we most probably have a
  1274. * translation in the IO layer making the PCI bus little endian
  1275. * so make the framebuffer swapped pixels */
  1276. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1277. #endif
  1278. /* check our resources */
  1279. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1280. dev_err(&dev->dev, "region #0 is not memory?\n");
  1281. err = -EINVAL;
  1282. goto err3;
  1283. }
  1284. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1285. dev_err(&dev->dev, "region #1 is not memory?\n");
  1286. err = -EINVAL;
  1287. goto err3;
  1288. }
  1289. /* make our resources ready for sharing */
  1290. sm->io_res = &dev->resource[1];
  1291. sm->mem_res = &dev->resource[0];
  1292. sm->regs_claim = request_mem_region(sm->io_res->start,
  1293. 0x100, "sm501");
  1294. if (sm->regs_claim == NULL) {
  1295. dev_err(&dev->dev, "cannot claim registers\n");
  1296. err= -EBUSY;
  1297. goto err3;
  1298. }
  1299. sm->regs = pci_ioremap_bar(dev, 1);
  1300. if (sm->regs == NULL) {
  1301. dev_err(&dev->dev, "cannot remap registers\n");
  1302. err = -EIO;
  1303. goto err4;
  1304. }
  1305. sm501_init_dev(sm);
  1306. return 0;
  1307. err4:
  1308. release_resource(sm->regs_claim);
  1309. kfree(sm->regs_claim);
  1310. err3:
  1311. pci_disable_device(dev);
  1312. err2:
  1313. kfree(sm);
  1314. err1:
  1315. return err;
  1316. }
  1317. static void sm501_remove_sub(struct sm501_devdata *sm,
  1318. struct sm501_device *smdev)
  1319. {
  1320. list_del(&smdev->list);
  1321. platform_device_unregister(&smdev->pdev);
  1322. }
  1323. static void sm501_dev_remove(struct sm501_devdata *sm)
  1324. {
  1325. struct sm501_device *smdev, *tmp;
  1326. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1327. sm501_remove_sub(sm, smdev);
  1328. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1329. sm501_gpio_remove(sm);
  1330. }
  1331. static void sm501_pci_remove(struct pci_dev *dev)
  1332. {
  1333. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1334. sm501_dev_remove(sm);
  1335. iounmap(sm->regs);
  1336. release_resource(sm->regs_claim);
  1337. kfree(sm->regs_claim);
  1338. pci_disable_device(dev);
  1339. }
  1340. static int sm501_plat_remove(struct platform_device *dev)
  1341. {
  1342. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1343. sm501_dev_remove(sm);
  1344. iounmap(sm->regs);
  1345. release_resource(sm->regs_claim);
  1346. kfree(sm->regs_claim);
  1347. return 0;
  1348. }
  1349. static const struct pci_device_id sm501_pci_tbl[] = {
  1350. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1351. { 0, },
  1352. };
  1353. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1354. static struct pci_driver sm501_pci_driver = {
  1355. .name = "sm501",
  1356. .id_table = sm501_pci_tbl,
  1357. .probe = sm501_pci_probe,
  1358. .remove = sm501_pci_remove,
  1359. };
  1360. MODULE_ALIAS("platform:sm501");
  1361. static const struct of_device_id of_sm501_match_tbl[] = {
  1362. { .compatible = "smi,sm501", },
  1363. { /* end */ }
  1364. };
  1365. MODULE_DEVICE_TABLE(of, of_sm501_match_tbl);
  1366. static struct platform_driver sm501_plat_driver = {
  1367. .driver = {
  1368. .name = "sm501",
  1369. .of_match_table = of_sm501_match_tbl,
  1370. },
  1371. .probe = sm501_plat_probe,
  1372. .remove = sm501_plat_remove,
  1373. .suspend = sm501_plat_suspend,
  1374. .resume = sm501_plat_resume,
  1375. };
  1376. static int __init sm501_base_init(void)
  1377. {
  1378. platform_driver_register(&sm501_plat_driver);
  1379. return pci_register_driver(&sm501_pci_driver);
  1380. }
  1381. static void __exit sm501_base_exit(void)
  1382. {
  1383. platform_driver_unregister(&sm501_plat_driver);
  1384. pci_unregister_driver(&sm501_pci_driver);
  1385. }
  1386. module_init(sm501_base_init);
  1387. module_exit(sm501_base_exit);
  1388. MODULE_DESCRIPTION("SM501 Core Driver");
  1389. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1390. MODULE_LICENSE("GPL v2");