irq-armada-370-xp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * Marvell Armada 370 and Armada XP SoC IRQ handling
  3. *
  4. * Copyright (C) 2012 Marvell
  5. *
  6. * Lior Amsalem <alior@marvell.com>
  7. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  8. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  9. * Ben Dooks <ben.dooks@codethink.co.uk>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/irq.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/irqchip.h>
  21. #include <linux/irqchip/chained_irq.h>
  22. #include <linux/cpu.h>
  23. #include <linux/io.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/of_pci.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/slab.h>
  29. #include <linux/syscore_ops.h>
  30. #include <linux/msi.h>
  31. #include <asm/mach/arch.h>
  32. #include <asm/exception.h>
  33. #include <asm/smp_plat.h>
  34. #include <asm/mach/irq.h>
  35. /* Interrupt Controller Registers Map */
  36. #define ARMADA_370_XP_INT_SET_MASK_OFFS (0x48)
  37. #define ARMADA_370_XP_INT_CLEAR_MASK_OFFS (0x4C)
  38. #define ARMADA_370_XP_INT_FABRIC_MASK_OFFS (0x54)
  39. #define ARMADA_370_XP_INT_CAUSE_PERF(cpu) (1 << cpu)
  40. #define ARMADA_370_XP_INT_CONTROL (0x00)
  41. #define ARMADA_370_XP_INT_SET_ENABLE_OFFS (0x30)
  42. #define ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS (0x34)
  43. #define ARMADA_370_XP_INT_SOURCE_CTL(irq) (0x100 + irq*4)
  44. #define ARMADA_370_XP_INT_SOURCE_CPU_MASK 0xF
  45. #define ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid) ((BIT(0) | BIT(8)) << cpuid)
  46. #define ARMADA_370_XP_CPU_INTACK_OFFS (0x44)
  47. #define ARMADA_375_PPI_CAUSE (0x10)
  48. #define ARMADA_370_XP_SW_TRIG_INT_OFFS (0x4)
  49. #define ARMADA_370_XP_IN_DRBEL_MSK_OFFS (0xc)
  50. #define ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS (0x8)
  51. #define ARMADA_370_XP_MAX_PER_CPU_IRQS (28)
  52. #define IPI_DOORBELL_START (0)
  53. #define IPI_DOORBELL_END (8)
  54. #define IPI_DOORBELL_MASK 0xFF
  55. #define PCI_MSI_DOORBELL_START (16)
  56. #define PCI_MSI_DOORBELL_NR (16)
  57. #define PCI_MSI_DOORBELL_END (32)
  58. #define PCI_MSI_DOORBELL_MASK 0xFFFF0000
  59. static void __iomem *per_cpu_int_base;
  60. static void __iomem *main_int_base;
  61. static struct irq_domain *armada_370_xp_mpic_domain;
  62. static u32 doorbell_mask_reg;
  63. static int parent_irq;
  64. #ifdef CONFIG_PCI_MSI
  65. static struct irq_domain *armada_370_xp_msi_domain;
  66. static struct irq_domain *armada_370_xp_msi_inner_domain;
  67. static DECLARE_BITMAP(msi_used, PCI_MSI_DOORBELL_NR);
  68. static DEFINE_MUTEX(msi_used_lock);
  69. static phys_addr_t msi_doorbell_addr;
  70. #endif
  71. static inline bool is_percpu_irq(irq_hw_number_t irq)
  72. {
  73. if (irq <= ARMADA_370_XP_MAX_PER_CPU_IRQS)
  74. return true;
  75. return false;
  76. }
  77. /*
  78. * In SMP mode:
  79. * For shared global interrupts, mask/unmask global enable bit
  80. * For CPU interrupts, mask/unmask the calling CPU's bit
  81. */
  82. static void armada_370_xp_irq_mask(struct irq_data *d)
  83. {
  84. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  85. if (!is_percpu_irq(hwirq))
  86. writel(hwirq, main_int_base +
  87. ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
  88. else
  89. writel(hwirq, per_cpu_int_base +
  90. ARMADA_370_XP_INT_SET_MASK_OFFS);
  91. }
  92. static void armada_370_xp_irq_unmask(struct irq_data *d)
  93. {
  94. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  95. if (!is_percpu_irq(hwirq))
  96. writel(hwirq, main_int_base +
  97. ARMADA_370_XP_INT_SET_ENABLE_OFFS);
  98. else
  99. writel(hwirq, per_cpu_int_base +
  100. ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  101. }
  102. #ifdef CONFIG_PCI_MSI
  103. static struct irq_chip armada_370_xp_msi_irq_chip = {
  104. .name = "MPIC MSI",
  105. .irq_mask = pci_msi_mask_irq,
  106. .irq_unmask = pci_msi_unmask_irq,
  107. };
  108. static struct msi_domain_info armada_370_xp_msi_domain_info = {
  109. .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
  110. MSI_FLAG_MULTI_PCI_MSI),
  111. .chip = &armada_370_xp_msi_irq_chip,
  112. };
  113. static void armada_370_xp_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
  114. {
  115. msg->address_lo = lower_32_bits(msi_doorbell_addr);
  116. msg->address_hi = upper_32_bits(msi_doorbell_addr);
  117. msg->data = 0xf00 | (data->hwirq + PCI_MSI_DOORBELL_START);
  118. }
  119. static int armada_370_xp_msi_set_affinity(struct irq_data *irq_data,
  120. const struct cpumask *mask, bool force)
  121. {
  122. return -EINVAL;
  123. }
  124. static struct irq_chip armada_370_xp_msi_bottom_irq_chip = {
  125. .name = "MPIC MSI",
  126. .irq_compose_msi_msg = armada_370_xp_compose_msi_msg,
  127. .irq_set_affinity = armada_370_xp_msi_set_affinity,
  128. };
  129. static int armada_370_xp_msi_alloc(struct irq_domain *domain, unsigned int virq,
  130. unsigned int nr_irqs, void *args)
  131. {
  132. int hwirq, i;
  133. mutex_lock(&msi_used_lock);
  134. hwirq = bitmap_find_next_zero_area(msi_used, PCI_MSI_DOORBELL_NR,
  135. 0, nr_irqs, 0);
  136. if (hwirq >= PCI_MSI_DOORBELL_NR) {
  137. mutex_unlock(&msi_used_lock);
  138. return -ENOSPC;
  139. }
  140. bitmap_set(msi_used, hwirq, nr_irqs);
  141. mutex_unlock(&msi_used_lock);
  142. for (i = 0; i < nr_irqs; i++) {
  143. irq_domain_set_info(domain, virq + i, hwirq + i,
  144. &armada_370_xp_msi_bottom_irq_chip,
  145. domain->host_data, handle_simple_irq,
  146. NULL, NULL);
  147. }
  148. return hwirq;
  149. }
  150. static void armada_370_xp_msi_free(struct irq_domain *domain,
  151. unsigned int virq, unsigned int nr_irqs)
  152. {
  153. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  154. mutex_lock(&msi_used_lock);
  155. bitmap_clear(msi_used, d->hwirq, nr_irqs);
  156. mutex_unlock(&msi_used_lock);
  157. }
  158. static const struct irq_domain_ops armada_370_xp_msi_domain_ops = {
  159. .alloc = armada_370_xp_msi_alloc,
  160. .free = armada_370_xp_msi_free,
  161. };
  162. static int armada_370_xp_msi_init(struct device_node *node,
  163. phys_addr_t main_int_phys_base)
  164. {
  165. u32 reg;
  166. msi_doorbell_addr = main_int_phys_base +
  167. ARMADA_370_XP_SW_TRIG_INT_OFFS;
  168. armada_370_xp_msi_inner_domain =
  169. irq_domain_add_linear(NULL, PCI_MSI_DOORBELL_NR,
  170. &armada_370_xp_msi_domain_ops, NULL);
  171. if (!armada_370_xp_msi_inner_domain)
  172. return -ENOMEM;
  173. armada_370_xp_msi_domain =
  174. pci_msi_create_irq_domain(of_node_to_fwnode(node),
  175. &armada_370_xp_msi_domain_info,
  176. armada_370_xp_msi_inner_domain);
  177. if (!armada_370_xp_msi_domain) {
  178. irq_domain_remove(armada_370_xp_msi_inner_domain);
  179. return -ENOMEM;
  180. }
  181. reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS)
  182. | PCI_MSI_DOORBELL_MASK;
  183. writel(reg, per_cpu_int_base +
  184. ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
  185. /* Unmask IPI interrupt */
  186. writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  187. return 0;
  188. }
  189. #else
  190. static inline int armada_370_xp_msi_init(struct device_node *node,
  191. phys_addr_t main_int_phys_base)
  192. {
  193. return 0;
  194. }
  195. #endif
  196. #ifdef CONFIG_SMP
  197. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  198. static int armada_xp_set_affinity(struct irq_data *d,
  199. const struct cpumask *mask_val, bool force)
  200. {
  201. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  202. unsigned long reg, mask;
  203. int cpu;
  204. /* Select a single core from the affinity mask which is online */
  205. cpu = cpumask_any_and(mask_val, cpu_online_mask);
  206. mask = 1UL << cpu_logical_map(cpu);
  207. raw_spin_lock(&irq_controller_lock);
  208. reg = readl(main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
  209. reg = (reg & (~ARMADA_370_XP_INT_SOURCE_CPU_MASK)) | mask;
  210. writel(reg, main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
  211. raw_spin_unlock(&irq_controller_lock);
  212. return IRQ_SET_MASK_OK;
  213. }
  214. #endif
  215. static struct irq_chip armada_370_xp_irq_chip = {
  216. .name = "MPIC",
  217. .irq_mask = armada_370_xp_irq_mask,
  218. .irq_mask_ack = armada_370_xp_irq_mask,
  219. .irq_unmask = armada_370_xp_irq_unmask,
  220. #ifdef CONFIG_SMP
  221. .irq_set_affinity = armada_xp_set_affinity,
  222. #endif
  223. .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND,
  224. };
  225. static int armada_370_xp_mpic_irq_map(struct irq_domain *h,
  226. unsigned int virq, irq_hw_number_t hw)
  227. {
  228. armada_370_xp_irq_mask(irq_get_irq_data(virq));
  229. if (!is_percpu_irq(hw))
  230. writel(hw, per_cpu_int_base +
  231. ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  232. else
  233. writel(hw, main_int_base + ARMADA_370_XP_INT_SET_ENABLE_OFFS);
  234. irq_set_status_flags(virq, IRQ_LEVEL);
  235. if (is_percpu_irq(hw)) {
  236. irq_set_percpu_devid(virq);
  237. irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
  238. handle_percpu_devid_irq);
  239. } else {
  240. irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
  241. handle_level_irq);
  242. }
  243. irq_set_probe(virq);
  244. irq_clear_status_flags(virq, IRQ_NOAUTOEN);
  245. return 0;
  246. }
  247. static void armada_xp_mpic_smp_cpu_init(void)
  248. {
  249. u32 control;
  250. int nr_irqs, i;
  251. control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
  252. nr_irqs = (control >> 2) & 0x3ff;
  253. for (i = 0; i < nr_irqs; i++)
  254. writel(i, per_cpu_int_base + ARMADA_370_XP_INT_SET_MASK_OFFS);
  255. /* Clear pending IPIs */
  256. writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
  257. /* Enable first 8 IPIs */
  258. writel(IPI_DOORBELL_MASK, per_cpu_int_base +
  259. ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
  260. /* Unmask IPI interrupt */
  261. writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  262. }
  263. static void armada_xp_mpic_perf_init(void)
  264. {
  265. unsigned long cpuid = cpu_logical_map(smp_processor_id());
  266. /* Enable Performance Counter Overflow interrupts */
  267. writel(ARMADA_370_XP_INT_CAUSE_PERF(cpuid),
  268. per_cpu_int_base + ARMADA_370_XP_INT_FABRIC_MASK_OFFS);
  269. }
  270. #ifdef CONFIG_SMP
  271. static void armada_mpic_send_doorbell(const struct cpumask *mask,
  272. unsigned int irq)
  273. {
  274. int cpu;
  275. unsigned long map = 0;
  276. /* Convert our logical CPU mask into a physical one. */
  277. for_each_cpu(cpu, mask)
  278. map |= 1 << cpu_logical_map(cpu);
  279. /*
  280. * Ensure that stores to Normal memory are visible to the
  281. * other CPUs before issuing the IPI.
  282. */
  283. dsb();
  284. /* submit softirq */
  285. writel((map << 8) | irq, main_int_base +
  286. ARMADA_370_XP_SW_TRIG_INT_OFFS);
  287. }
  288. static int armada_xp_mpic_secondary_init(struct notifier_block *nfb,
  289. unsigned long action, void *hcpu)
  290. {
  291. if (action == CPU_STARTING || action == CPU_STARTING_FROZEN) {
  292. armada_xp_mpic_perf_init();
  293. armada_xp_mpic_smp_cpu_init();
  294. }
  295. return NOTIFY_OK;
  296. }
  297. static struct notifier_block armada_370_xp_mpic_cpu_notifier = {
  298. .notifier_call = armada_xp_mpic_secondary_init,
  299. .priority = 100,
  300. };
  301. static int mpic_cascaded_secondary_init(struct notifier_block *nfb,
  302. unsigned long action, void *hcpu)
  303. {
  304. if (action == CPU_STARTING || action == CPU_STARTING_FROZEN) {
  305. armada_xp_mpic_perf_init();
  306. enable_percpu_irq(parent_irq, IRQ_TYPE_NONE);
  307. }
  308. return NOTIFY_OK;
  309. }
  310. static struct notifier_block mpic_cascaded_cpu_notifier = {
  311. .notifier_call = mpic_cascaded_secondary_init,
  312. .priority = 100,
  313. };
  314. #endif /* CONFIG_SMP */
  315. static const struct irq_domain_ops armada_370_xp_mpic_irq_ops = {
  316. .map = armada_370_xp_mpic_irq_map,
  317. .xlate = irq_domain_xlate_onecell,
  318. };
  319. #ifdef CONFIG_PCI_MSI
  320. static void armada_370_xp_handle_msi_irq(struct pt_regs *regs, bool is_chained)
  321. {
  322. u32 msimask, msinr;
  323. msimask = readl_relaxed(per_cpu_int_base +
  324. ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
  325. & PCI_MSI_DOORBELL_MASK;
  326. writel(~msimask, per_cpu_int_base +
  327. ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
  328. for (msinr = PCI_MSI_DOORBELL_START;
  329. msinr < PCI_MSI_DOORBELL_END; msinr++) {
  330. int irq;
  331. if (!(msimask & BIT(msinr)))
  332. continue;
  333. if (is_chained) {
  334. irq = irq_find_mapping(armada_370_xp_msi_inner_domain,
  335. msinr - PCI_MSI_DOORBELL_START);
  336. generic_handle_irq(irq);
  337. } else {
  338. irq = msinr - PCI_MSI_DOORBELL_START;
  339. handle_domain_irq(armada_370_xp_msi_inner_domain,
  340. irq, regs);
  341. }
  342. }
  343. }
  344. #else
  345. static void armada_370_xp_handle_msi_irq(struct pt_regs *r, bool b) {}
  346. #endif
  347. static void armada_370_xp_mpic_handle_cascade_irq(struct irq_desc *desc)
  348. {
  349. struct irq_chip *chip = irq_desc_get_chip(desc);
  350. unsigned long irqmap, irqn, irqsrc, cpuid;
  351. unsigned int cascade_irq;
  352. chained_irq_enter(chip, desc);
  353. irqmap = readl_relaxed(per_cpu_int_base + ARMADA_375_PPI_CAUSE);
  354. cpuid = cpu_logical_map(smp_processor_id());
  355. for_each_set_bit(irqn, &irqmap, BITS_PER_LONG) {
  356. irqsrc = readl_relaxed(main_int_base +
  357. ARMADA_370_XP_INT_SOURCE_CTL(irqn));
  358. /* Check if the interrupt is not masked on current CPU.
  359. * Test IRQ (0-1) and FIQ (8-9) mask bits.
  360. */
  361. if (!(irqsrc & ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid)))
  362. continue;
  363. if (irqn == 1) {
  364. armada_370_xp_handle_msi_irq(NULL, true);
  365. continue;
  366. }
  367. cascade_irq = irq_find_mapping(armada_370_xp_mpic_domain, irqn);
  368. generic_handle_irq(cascade_irq);
  369. }
  370. chained_irq_exit(chip, desc);
  371. }
  372. static void __exception_irq_entry
  373. armada_370_xp_handle_irq(struct pt_regs *regs)
  374. {
  375. u32 irqstat, irqnr;
  376. do {
  377. irqstat = readl_relaxed(per_cpu_int_base +
  378. ARMADA_370_XP_CPU_INTACK_OFFS);
  379. irqnr = irqstat & 0x3FF;
  380. if (irqnr > 1022)
  381. break;
  382. if (irqnr > 1) {
  383. handle_domain_irq(armada_370_xp_mpic_domain,
  384. irqnr, regs);
  385. continue;
  386. }
  387. /* MSI handling */
  388. if (irqnr == 1)
  389. armada_370_xp_handle_msi_irq(regs, false);
  390. #ifdef CONFIG_SMP
  391. /* IPI Handling */
  392. if (irqnr == 0) {
  393. u32 ipimask, ipinr;
  394. ipimask = readl_relaxed(per_cpu_int_base +
  395. ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
  396. & IPI_DOORBELL_MASK;
  397. writel(~ipimask, per_cpu_int_base +
  398. ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
  399. /* Handle all pending doorbells */
  400. for (ipinr = IPI_DOORBELL_START;
  401. ipinr < IPI_DOORBELL_END; ipinr++) {
  402. if (ipimask & (0x1 << ipinr))
  403. handle_IPI(ipinr, regs);
  404. }
  405. continue;
  406. }
  407. #endif
  408. } while (1);
  409. }
  410. static int armada_370_xp_mpic_suspend(void)
  411. {
  412. doorbell_mask_reg = readl(per_cpu_int_base +
  413. ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
  414. return 0;
  415. }
  416. static void armada_370_xp_mpic_resume(void)
  417. {
  418. int nirqs;
  419. irq_hw_number_t irq;
  420. /* Re-enable interrupts */
  421. nirqs = (readl(main_int_base + ARMADA_370_XP_INT_CONTROL) >> 2) & 0x3ff;
  422. for (irq = 0; irq < nirqs; irq++) {
  423. struct irq_data *data;
  424. int virq;
  425. virq = irq_linear_revmap(armada_370_xp_mpic_domain, irq);
  426. if (virq == 0)
  427. continue;
  428. if (!is_percpu_irq(irq))
  429. writel(irq, per_cpu_int_base +
  430. ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  431. else
  432. writel(irq, main_int_base +
  433. ARMADA_370_XP_INT_SET_ENABLE_OFFS);
  434. data = irq_get_irq_data(virq);
  435. if (!irqd_irq_disabled(data))
  436. armada_370_xp_irq_unmask(data);
  437. }
  438. /* Reconfigure doorbells for IPIs and MSIs */
  439. writel(doorbell_mask_reg,
  440. per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
  441. if (doorbell_mask_reg & IPI_DOORBELL_MASK)
  442. writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  443. if (doorbell_mask_reg & PCI_MSI_DOORBELL_MASK)
  444. writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  445. }
  446. struct syscore_ops armada_370_xp_mpic_syscore_ops = {
  447. .suspend = armada_370_xp_mpic_suspend,
  448. .resume = armada_370_xp_mpic_resume,
  449. };
  450. static int __init armada_370_xp_mpic_of_init(struct device_node *node,
  451. struct device_node *parent)
  452. {
  453. struct resource main_int_res, per_cpu_int_res;
  454. int nr_irqs, i;
  455. u32 control;
  456. BUG_ON(of_address_to_resource(node, 0, &main_int_res));
  457. BUG_ON(of_address_to_resource(node, 1, &per_cpu_int_res));
  458. BUG_ON(!request_mem_region(main_int_res.start,
  459. resource_size(&main_int_res),
  460. node->full_name));
  461. BUG_ON(!request_mem_region(per_cpu_int_res.start,
  462. resource_size(&per_cpu_int_res),
  463. node->full_name));
  464. main_int_base = ioremap(main_int_res.start,
  465. resource_size(&main_int_res));
  466. BUG_ON(!main_int_base);
  467. per_cpu_int_base = ioremap(per_cpu_int_res.start,
  468. resource_size(&per_cpu_int_res));
  469. BUG_ON(!per_cpu_int_base);
  470. control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
  471. nr_irqs = (control >> 2) & 0x3ff;
  472. for (i = 0; i < nr_irqs; i++)
  473. writel(i, main_int_base + ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
  474. armada_370_xp_mpic_domain =
  475. irq_domain_add_linear(node, nr_irqs,
  476. &armada_370_xp_mpic_irq_ops, NULL);
  477. BUG_ON(!armada_370_xp_mpic_domain);
  478. armada_370_xp_mpic_domain->bus_token = DOMAIN_BUS_WIRED;
  479. /* Setup for the boot CPU */
  480. armada_xp_mpic_perf_init();
  481. armada_xp_mpic_smp_cpu_init();
  482. armada_370_xp_msi_init(node, main_int_res.start);
  483. parent_irq = irq_of_parse_and_map(node, 0);
  484. if (parent_irq <= 0) {
  485. irq_set_default_host(armada_370_xp_mpic_domain);
  486. set_handle_irq(armada_370_xp_handle_irq);
  487. #ifdef CONFIG_SMP
  488. set_smp_cross_call(armada_mpic_send_doorbell);
  489. register_cpu_notifier(&armada_370_xp_mpic_cpu_notifier);
  490. #endif
  491. } else {
  492. #ifdef CONFIG_SMP
  493. register_cpu_notifier(&mpic_cascaded_cpu_notifier);
  494. #endif
  495. irq_set_chained_handler(parent_irq,
  496. armada_370_xp_mpic_handle_cascade_irq);
  497. }
  498. register_syscore_ops(&armada_370_xp_mpic_syscore_ops);
  499. return 0;
  500. }
  501. IRQCHIP_DECLARE(armada_370_xp_mpic, "marvell,mpic", armada_370_xp_mpic_of_init);