mtk_iommu.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * Copyright (c) 2015-2016 MediaTek Inc.
  3. * Author: Yong Wu <yong.wu@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/bug.h>
  15. #include <linux/clk.h>
  16. #include <linux/component.h>
  17. #include <linux/device.h>
  18. #include <linux/dma-iommu.h>
  19. #include <linux/err.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/io.h>
  22. #include <linux/iommu.h>
  23. #include <linux/iopoll.h>
  24. #include <linux/list.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_iommu.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include <linux/spinlock.h>
  32. #include <asm/barrier.h>
  33. #include <dt-bindings/memory/mt8173-larb-port.h>
  34. #include <soc/mediatek/smi.h>
  35. #include "io-pgtable.h"
  36. #define REG_MMU_PT_BASE_ADDR 0x000
  37. #define REG_MMU_INVALIDATE 0x020
  38. #define F_ALL_INVLD 0x2
  39. #define F_MMU_INV_RANGE 0x1
  40. #define REG_MMU_INVLD_START_A 0x024
  41. #define REG_MMU_INVLD_END_A 0x028
  42. #define REG_MMU_INV_SEL 0x038
  43. #define F_INVLD_EN0 BIT(0)
  44. #define F_INVLD_EN1 BIT(1)
  45. #define REG_MMU_STANDARD_AXI_MODE 0x048
  46. #define REG_MMU_DCM_DIS 0x050
  47. #define REG_MMU_CTRL_REG 0x110
  48. #define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4)
  49. #define F_MMU_TF_PROTECT_SEL(prot) (((prot) & 0x3) << 5)
  50. #define REG_MMU_IVRP_PADDR 0x114
  51. #define F_MMU_IVRP_PA_SET(pa) ((pa) >> 1)
  52. #define REG_MMU_INT_CONTROL0 0x120
  53. #define F_L2_MULIT_HIT_EN BIT(0)
  54. #define F_TABLE_WALK_FAULT_INT_EN BIT(1)
  55. #define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2)
  56. #define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3)
  57. #define F_PREFETCH_FIFO_ERR_INT_EN BIT(5)
  58. #define F_MISS_FIFO_ERR_INT_EN BIT(6)
  59. #define F_INT_CLR_BIT BIT(12)
  60. #define REG_MMU_INT_MAIN_CONTROL 0x124
  61. #define F_INT_TRANSLATION_FAULT BIT(0)
  62. #define F_INT_MAIN_MULTI_HIT_FAULT BIT(1)
  63. #define F_INT_INVALID_PA_FAULT BIT(2)
  64. #define F_INT_ENTRY_REPLACEMENT_FAULT BIT(3)
  65. #define F_INT_TLB_MISS_FAULT BIT(4)
  66. #define F_INT_MISS_TRANSACTION_FIFO_FAULT BIT(5)
  67. #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT BIT(6)
  68. #define REG_MMU_CPE_DONE 0x12C
  69. #define REG_MMU_FAULT_ST1 0x134
  70. #define REG_MMU_FAULT_VA 0x13c
  71. #define F_MMU_FAULT_VA_MSK 0xfffff000
  72. #define F_MMU_FAULT_VA_WRITE_BIT BIT(1)
  73. #define F_MMU_FAULT_VA_LAYER_BIT BIT(0)
  74. #define REG_MMU_INVLD_PA 0x140
  75. #define REG_MMU_INT_ID 0x150
  76. #define F_MMU0_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7)
  77. #define F_MMU0_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f)
  78. #define MTK_PROTECT_PA_ALIGN 128
  79. struct mtk_iommu_suspend_reg {
  80. u32 standard_axi_mode;
  81. u32 dcm_dis;
  82. u32 ctrl_reg;
  83. u32 int_control0;
  84. u32 int_main_control;
  85. };
  86. struct mtk_iommu_client_priv {
  87. struct list_head client;
  88. unsigned int mtk_m4u_id;
  89. struct device *m4udev;
  90. };
  91. struct mtk_iommu_domain {
  92. spinlock_t pgtlock; /* lock for page table */
  93. struct io_pgtable_cfg cfg;
  94. struct io_pgtable_ops *iop;
  95. struct iommu_domain domain;
  96. };
  97. struct mtk_iommu_data {
  98. void __iomem *base;
  99. int irq;
  100. struct device *dev;
  101. struct clk *bclk;
  102. phys_addr_t protect_base; /* protect memory base */
  103. struct mtk_iommu_suspend_reg reg;
  104. struct mtk_iommu_domain *m4u_dom;
  105. struct iommu_group *m4u_group;
  106. struct mtk_smi_iommu smi_imu; /* SMI larb iommu info */
  107. };
  108. static struct iommu_ops mtk_iommu_ops;
  109. static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
  110. {
  111. return container_of(dom, struct mtk_iommu_domain, domain);
  112. }
  113. static void mtk_iommu_tlb_flush_all(void *cookie)
  114. {
  115. struct mtk_iommu_data *data = cookie;
  116. writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, data->base + REG_MMU_INV_SEL);
  117. writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
  118. wmb(); /* Make sure the tlb flush all done */
  119. }
  120. static void mtk_iommu_tlb_add_flush_nosync(unsigned long iova, size_t size,
  121. size_t granule, bool leaf,
  122. void *cookie)
  123. {
  124. struct mtk_iommu_data *data = cookie;
  125. writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, data->base + REG_MMU_INV_SEL);
  126. writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
  127. writel_relaxed(iova + size - 1, data->base + REG_MMU_INVLD_END_A);
  128. writel_relaxed(F_MMU_INV_RANGE, data->base + REG_MMU_INVALIDATE);
  129. }
  130. static void mtk_iommu_tlb_sync(void *cookie)
  131. {
  132. struct mtk_iommu_data *data = cookie;
  133. int ret;
  134. u32 tmp;
  135. ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE, tmp,
  136. tmp != 0, 10, 100000);
  137. if (ret) {
  138. dev_warn(data->dev,
  139. "Partial TLB flush timed out, falling back to full flush\n");
  140. mtk_iommu_tlb_flush_all(cookie);
  141. }
  142. /* Clear the CPE status */
  143. writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
  144. }
  145. static const struct iommu_gather_ops mtk_iommu_gather_ops = {
  146. .tlb_flush_all = mtk_iommu_tlb_flush_all,
  147. .tlb_add_flush = mtk_iommu_tlb_add_flush_nosync,
  148. .tlb_sync = mtk_iommu_tlb_sync,
  149. };
  150. static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
  151. {
  152. struct mtk_iommu_data *data = dev_id;
  153. struct mtk_iommu_domain *dom = data->m4u_dom;
  154. u32 int_state, regval, fault_iova, fault_pa;
  155. unsigned int fault_larb, fault_port;
  156. bool layer, write;
  157. /* Read error info from registers */
  158. int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1);
  159. fault_iova = readl_relaxed(data->base + REG_MMU_FAULT_VA);
  160. layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
  161. write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
  162. fault_iova &= F_MMU_FAULT_VA_MSK;
  163. fault_pa = readl_relaxed(data->base + REG_MMU_INVLD_PA);
  164. regval = readl_relaxed(data->base + REG_MMU_INT_ID);
  165. fault_larb = F_MMU0_INT_ID_LARB_ID(regval);
  166. fault_port = F_MMU0_INT_ID_PORT_ID(regval);
  167. if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
  168. write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
  169. dev_err_ratelimited(
  170. data->dev,
  171. "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n",
  172. int_state, fault_iova, fault_pa, fault_larb, fault_port,
  173. layer, write ? "write" : "read");
  174. }
  175. /* Interrupt clear */
  176. regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0);
  177. regval |= F_INT_CLR_BIT;
  178. writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
  179. mtk_iommu_tlb_flush_all(data);
  180. return IRQ_HANDLED;
  181. }
  182. static void mtk_iommu_config(struct mtk_iommu_data *data,
  183. struct device *dev, bool enable)
  184. {
  185. struct mtk_iommu_client_priv *head, *cur, *next;
  186. struct mtk_smi_larb_iommu *larb_mmu;
  187. unsigned int larbid, portid;
  188. head = dev->archdata.iommu;
  189. list_for_each_entry_safe(cur, next, &head->client, client) {
  190. larbid = MTK_M4U_TO_LARB(cur->mtk_m4u_id);
  191. portid = MTK_M4U_TO_PORT(cur->mtk_m4u_id);
  192. larb_mmu = &data->smi_imu.larb_imu[larbid];
  193. dev_dbg(dev, "%s iommu port: %d\n",
  194. enable ? "enable" : "disable", portid);
  195. if (enable)
  196. larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
  197. else
  198. larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
  199. }
  200. }
  201. static int mtk_iommu_domain_finalise(struct mtk_iommu_data *data)
  202. {
  203. struct mtk_iommu_domain *dom = data->m4u_dom;
  204. spin_lock_init(&dom->pgtlock);
  205. dom->cfg = (struct io_pgtable_cfg) {
  206. .quirks = IO_PGTABLE_QUIRK_ARM_NS |
  207. IO_PGTABLE_QUIRK_NO_PERMS |
  208. IO_PGTABLE_QUIRK_TLBI_ON_MAP,
  209. .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
  210. .ias = 32,
  211. .oas = 32,
  212. .tlb = &mtk_iommu_gather_ops,
  213. .iommu_dev = data->dev,
  214. };
  215. dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
  216. if (!dom->iop) {
  217. dev_err(data->dev, "Failed to alloc io pgtable\n");
  218. return -EINVAL;
  219. }
  220. /* Update our support page sizes bitmap */
  221. mtk_iommu_ops.pgsize_bitmap = dom->cfg.pgsize_bitmap;
  222. writel(data->m4u_dom->cfg.arm_v7s_cfg.ttbr[0],
  223. data->base + REG_MMU_PT_BASE_ADDR);
  224. return 0;
  225. }
  226. static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
  227. {
  228. struct mtk_iommu_domain *dom;
  229. if (type != IOMMU_DOMAIN_DMA)
  230. return NULL;
  231. dom = kzalloc(sizeof(*dom), GFP_KERNEL);
  232. if (!dom)
  233. return NULL;
  234. if (iommu_get_dma_cookie(&dom->domain)) {
  235. kfree(dom);
  236. return NULL;
  237. }
  238. dom->domain.geometry.aperture_start = 0;
  239. dom->domain.geometry.aperture_end = DMA_BIT_MASK(32);
  240. dom->domain.geometry.force_aperture = true;
  241. return &dom->domain;
  242. }
  243. static void mtk_iommu_domain_free(struct iommu_domain *domain)
  244. {
  245. iommu_put_dma_cookie(domain);
  246. kfree(to_mtk_domain(domain));
  247. }
  248. static int mtk_iommu_attach_device(struct iommu_domain *domain,
  249. struct device *dev)
  250. {
  251. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  252. struct mtk_iommu_client_priv *priv = dev->archdata.iommu;
  253. struct mtk_iommu_data *data;
  254. int ret;
  255. if (!priv)
  256. return -ENODEV;
  257. data = dev_get_drvdata(priv->m4udev);
  258. if (!data->m4u_dom) {
  259. data->m4u_dom = dom;
  260. ret = mtk_iommu_domain_finalise(data);
  261. if (ret) {
  262. data->m4u_dom = NULL;
  263. return ret;
  264. }
  265. } else if (data->m4u_dom != dom) {
  266. /* All the client devices should be in the same m4u domain */
  267. dev_err(dev, "try to attach into the error iommu domain\n");
  268. return -EPERM;
  269. }
  270. mtk_iommu_config(data, dev, true);
  271. return 0;
  272. }
  273. static void mtk_iommu_detach_device(struct iommu_domain *domain,
  274. struct device *dev)
  275. {
  276. struct mtk_iommu_client_priv *priv = dev->archdata.iommu;
  277. struct mtk_iommu_data *data;
  278. if (!priv)
  279. return;
  280. data = dev_get_drvdata(priv->m4udev);
  281. mtk_iommu_config(data, dev, false);
  282. }
  283. static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
  284. phys_addr_t paddr, size_t size, int prot)
  285. {
  286. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  287. unsigned long flags;
  288. int ret;
  289. spin_lock_irqsave(&dom->pgtlock, flags);
  290. ret = dom->iop->map(dom->iop, iova, paddr, size, prot);
  291. spin_unlock_irqrestore(&dom->pgtlock, flags);
  292. return ret;
  293. }
  294. static size_t mtk_iommu_unmap(struct iommu_domain *domain,
  295. unsigned long iova, size_t size)
  296. {
  297. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  298. unsigned long flags;
  299. size_t unmapsz;
  300. spin_lock_irqsave(&dom->pgtlock, flags);
  301. unmapsz = dom->iop->unmap(dom->iop, iova, size);
  302. spin_unlock_irqrestore(&dom->pgtlock, flags);
  303. return unmapsz;
  304. }
  305. static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
  306. dma_addr_t iova)
  307. {
  308. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  309. unsigned long flags;
  310. phys_addr_t pa;
  311. spin_lock_irqsave(&dom->pgtlock, flags);
  312. pa = dom->iop->iova_to_phys(dom->iop, iova);
  313. spin_unlock_irqrestore(&dom->pgtlock, flags);
  314. return pa;
  315. }
  316. static int mtk_iommu_add_device(struct device *dev)
  317. {
  318. struct iommu_group *group;
  319. if (!dev->archdata.iommu) /* Not a iommu client device */
  320. return -ENODEV;
  321. group = iommu_group_get_for_dev(dev);
  322. if (IS_ERR(group))
  323. return PTR_ERR(group);
  324. iommu_group_put(group);
  325. return 0;
  326. }
  327. static void mtk_iommu_remove_device(struct device *dev)
  328. {
  329. struct mtk_iommu_client_priv *head, *cur, *next;
  330. head = dev->archdata.iommu;
  331. if (!head)
  332. return;
  333. list_for_each_entry_safe(cur, next, &head->client, client) {
  334. list_del(&cur->client);
  335. kfree(cur);
  336. }
  337. kfree(head);
  338. dev->archdata.iommu = NULL;
  339. iommu_group_remove_device(dev);
  340. }
  341. static struct iommu_group *mtk_iommu_device_group(struct device *dev)
  342. {
  343. struct mtk_iommu_data *data;
  344. struct mtk_iommu_client_priv *priv;
  345. priv = dev->archdata.iommu;
  346. if (!priv)
  347. return ERR_PTR(-ENODEV);
  348. /* All the client devices are in the same m4u iommu-group */
  349. data = dev_get_drvdata(priv->m4udev);
  350. if (!data->m4u_group) {
  351. data->m4u_group = iommu_group_alloc();
  352. if (IS_ERR(data->m4u_group))
  353. dev_err(dev, "Failed to allocate M4U IOMMU group\n");
  354. }
  355. return data->m4u_group;
  356. }
  357. static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
  358. {
  359. struct mtk_iommu_client_priv *head, *priv, *next;
  360. struct platform_device *m4updev;
  361. if (args->args_count != 1) {
  362. dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
  363. args->args_count);
  364. return -EINVAL;
  365. }
  366. if (!dev->archdata.iommu) {
  367. /* Get the m4u device */
  368. m4updev = of_find_device_by_node(args->np);
  369. of_node_put(args->np);
  370. if (WARN_ON(!m4updev))
  371. return -EINVAL;
  372. head = kzalloc(sizeof(*head), GFP_KERNEL);
  373. if (!head)
  374. return -ENOMEM;
  375. dev->archdata.iommu = head;
  376. INIT_LIST_HEAD(&head->client);
  377. head->m4udev = &m4updev->dev;
  378. } else {
  379. head = dev->archdata.iommu;
  380. }
  381. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  382. if (!priv)
  383. goto err_free_mem;
  384. priv->mtk_m4u_id = args->args[0];
  385. list_add_tail(&priv->client, &head->client);
  386. return 0;
  387. err_free_mem:
  388. list_for_each_entry_safe(priv, next, &head->client, client)
  389. kfree(priv);
  390. kfree(head);
  391. dev->archdata.iommu = NULL;
  392. return -ENOMEM;
  393. }
  394. static struct iommu_ops mtk_iommu_ops = {
  395. .domain_alloc = mtk_iommu_domain_alloc,
  396. .domain_free = mtk_iommu_domain_free,
  397. .attach_dev = mtk_iommu_attach_device,
  398. .detach_dev = mtk_iommu_detach_device,
  399. .map = mtk_iommu_map,
  400. .unmap = mtk_iommu_unmap,
  401. .map_sg = default_iommu_map_sg,
  402. .iova_to_phys = mtk_iommu_iova_to_phys,
  403. .add_device = mtk_iommu_add_device,
  404. .remove_device = mtk_iommu_remove_device,
  405. .device_group = mtk_iommu_device_group,
  406. .of_xlate = mtk_iommu_of_xlate,
  407. .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
  408. };
  409. static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
  410. {
  411. u32 regval;
  412. int ret;
  413. ret = clk_prepare_enable(data->bclk);
  414. if (ret) {
  415. dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
  416. return ret;
  417. }
  418. regval = F_MMU_PREFETCH_RT_REPLACE_MOD |
  419. F_MMU_TF_PROTECT_SEL(2);
  420. writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
  421. regval = F_L2_MULIT_HIT_EN |
  422. F_TABLE_WALK_FAULT_INT_EN |
  423. F_PREETCH_FIFO_OVERFLOW_INT_EN |
  424. F_MISS_FIFO_OVERFLOW_INT_EN |
  425. F_PREFETCH_FIFO_ERR_INT_EN |
  426. F_MISS_FIFO_ERR_INT_EN;
  427. writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
  428. regval = F_INT_TRANSLATION_FAULT |
  429. F_INT_MAIN_MULTI_HIT_FAULT |
  430. F_INT_INVALID_PA_FAULT |
  431. F_INT_ENTRY_REPLACEMENT_FAULT |
  432. F_INT_TLB_MISS_FAULT |
  433. F_INT_MISS_TRANSACTION_FIFO_FAULT |
  434. F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
  435. writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL);
  436. writel_relaxed(F_MMU_IVRP_PA_SET(data->protect_base),
  437. data->base + REG_MMU_IVRP_PADDR);
  438. writel_relaxed(0, data->base + REG_MMU_DCM_DIS);
  439. writel_relaxed(0, data->base + REG_MMU_STANDARD_AXI_MODE);
  440. if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
  441. dev_name(data->dev), (void *)data)) {
  442. writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
  443. clk_disable_unprepare(data->bclk);
  444. dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
  445. return -ENODEV;
  446. }
  447. return 0;
  448. }
  449. static int compare_of(struct device *dev, void *data)
  450. {
  451. return dev->of_node == data;
  452. }
  453. static int mtk_iommu_bind(struct device *dev)
  454. {
  455. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  456. return component_bind_all(dev, &data->smi_imu);
  457. }
  458. static void mtk_iommu_unbind(struct device *dev)
  459. {
  460. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  461. component_unbind_all(dev, &data->smi_imu);
  462. }
  463. static const struct component_master_ops mtk_iommu_com_ops = {
  464. .bind = mtk_iommu_bind,
  465. .unbind = mtk_iommu_unbind,
  466. };
  467. static int mtk_iommu_probe(struct platform_device *pdev)
  468. {
  469. struct mtk_iommu_data *data;
  470. struct device *dev = &pdev->dev;
  471. struct resource *res;
  472. struct component_match *match = NULL;
  473. void *protect;
  474. int i, larb_nr, ret;
  475. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  476. if (!data)
  477. return -ENOMEM;
  478. data->dev = dev;
  479. /* Protect memory. HW will access here while translation fault.*/
  480. protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
  481. if (!protect)
  482. return -ENOMEM;
  483. data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
  484. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  485. data->base = devm_ioremap_resource(dev, res);
  486. if (IS_ERR(data->base))
  487. return PTR_ERR(data->base);
  488. data->irq = platform_get_irq(pdev, 0);
  489. if (data->irq < 0)
  490. return data->irq;
  491. data->bclk = devm_clk_get(dev, "bclk");
  492. if (IS_ERR(data->bclk))
  493. return PTR_ERR(data->bclk);
  494. larb_nr = of_count_phandle_with_args(dev->of_node,
  495. "mediatek,larbs", NULL);
  496. if (larb_nr < 0)
  497. return larb_nr;
  498. data->smi_imu.larb_nr = larb_nr;
  499. for (i = 0; i < larb_nr; i++) {
  500. struct device_node *larbnode;
  501. struct platform_device *plarbdev;
  502. larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
  503. if (!larbnode)
  504. return -EINVAL;
  505. if (!of_device_is_available(larbnode))
  506. continue;
  507. plarbdev = of_find_device_by_node(larbnode);
  508. of_node_put(larbnode);
  509. if (!plarbdev) {
  510. plarbdev = of_platform_device_create(
  511. larbnode, NULL,
  512. platform_bus_type.dev_root);
  513. if (!plarbdev)
  514. return -EPROBE_DEFER;
  515. }
  516. data->smi_imu.larb_imu[i].dev = &plarbdev->dev;
  517. component_match_add(dev, &match, compare_of, larbnode);
  518. }
  519. platform_set_drvdata(pdev, data);
  520. ret = mtk_iommu_hw_init(data);
  521. if (ret)
  522. return ret;
  523. if (!iommu_present(&platform_bus_type))
  524. bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
  525. return component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
  526. }
  527. static int mtk_iommu_remove(struct platform_device *pdev)
  528. {
  529. struct mtk_iommu_data *data = platform_get_drvdata(pdev);
  530. if (iommu_present(&platform_bus_type))
  531. bus_set_iommu(&platform_bus_type, NULL);
  532. free_io_pgtable_ops(data->m4u_dom->iop);
  533. clk_disable_unprepare(data->bclk);
  534. devm_free_irq(&pdev->dev, data->irq, data);
  535. component_master_del(&pdev->dev, &mtk_iommu_com_ops);
  536. return 0;
  537. }
  538. static int __maybe_unused mtk_iommu_suspend(struct device *dev)
  539. {
  540. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  541. struct mtk_iommu_suspend_reg *reg = &data->reg;
  542. void __iomem *base = data->base;
  543. reg->standard_axi_mode = readl_relaxed(base +
  544. REG_MMU_STANDARD_AXI_MODE);
  545. reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
  546. reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
  547. reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0);
  548. reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
  549. return 0;
  550. }
  551. static int __maybe_unused mtk_iommu_resume(struct device *dev)
  552. {
  553. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  554. struct mtk_iommu_suspend_reg *reg = &data->reg;
  555. void __iomem *base = data->base;
  556. writel_relaxed(data->m4u_dom->cfg.arm_v7s_cfg.ttbr[0],
  557. base + REG_MMU_PT_BASE_ADDR);
  558. writel_relaxed(reg->standard_axi_mode,
  559. base + REG_MMU_STANDARD_AXI_MODE);
  560. writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
  561. writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
  562. writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0);
  563. writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL);
  564. writel_relaxed(F_MMU_IVRP_PA_SET(data->protect_base),
  565. base + REG_MMU_IVRP_PADDR);
  566. return 0;
  567. }
  568. const struct dev_pm_ops mtk_iommu_pm_ops = {
  569. SET_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume)
  570. };
  571. static const struct of_device_id mtk_iommu_of_ids[] = {
  572. { .compatible = "mediatek,mt8173-m4u", },
  573. {}
  574. };
  575. static struct platform_driver mtk_iommu_driver = {
  576. .probe = mtk_iommu_probe,
  577. .remove = mtk_iommu_remove,
  578. .driver = {
  579. .name = "mtk-iommu",
  580. .of_match_table = mtk_iommu_of_ids,
  581. .pm = &mtk_iommu_pm_ops,
  582. }
  583. };
  584. static int mtk_iommu_init_fn(struct device_node *np)
  585. {
  586. int ret;
  587. struct platform_device *pdev;
  588. pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
  589. if (!pdev)
  590. return -ENOMEM;
  591. ret = platform_driver_register(&mtk_iommu_driver);
  592. if (ret) {
  593. pr_err("%s: Failed to register driver\n", __func__);
  594. return ret;
  595. }
  596. of_iommu_set_ops(np, &mtk_iommu_ops);
  597. return 0;
  598. }
  599. IOMMU_OF_DECLARE(mtkm4u, "mediatek,mt8173-m4u", mtk_iommu_init_fn);