io-pgtable-arm.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/iommu.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sizes.h>
  24. #include <linux/slab.h>
  25. #include <linux/types.h>
  26. #include <linux/dma-mapping.h>
  27. #include <asm/barrier.h>
  28. #include "io-pgtable.h"
  29. #define ARM_LPAE_MAX_ADDR_BITS 48
  30. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  31. #define ARM_LPAE_MAX_LEVELS 4
  32. /* Struct accessors */
  33. #define io_pgtable_to_data(x) \
  34. container_of((x), struct arm_lpae_io_pgtable, iop)
  35. #define io_pgtable_ops_to_data(x) \
  36. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  37. /*
  38. * For consistency with the architecture, we always consider
  39. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  40. */
  41. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  42. /*
  43. * Calculate the right shift amount to get to the portion describing level l
  44. * in a virtual address mapped by the pagetable in d.
  45. */
  46. #define ARM_LPAE_LVL_SHIFT(l,d) \
  47. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  48. * (d)->bits_per_level) + (d)->pg_shift)
  49. #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
  50. #define ARM_LPAE_PAGES_PER_PGD(d) \
  51. DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
  52. /*
  53. * Calculate the index at level l used to map virtual address a using the
  54. * pagetable in d.
  55. */
  56. #define ARM_LPAE_PGD_IDX(l,d) \
  57. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  58. #define ARM_LPAE_LVL_IDX(a,l,d) \
  59. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  60. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  61. /* Calculate the block/page mapping size at level l for pagetable in d. */
  62. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  63. (1 << (ilog2(sizeof(arm_lpae_iopte)) + \
  64. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  65. /* Page table bits */
  66. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  67. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  68. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  69. #define ARM_LPAE_PTE_TYPE_TABLE 3
  70. #define ARM_LPAE_PTE_TYPE_PAGE 3
  71. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  72. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  73. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  74. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  75. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  76. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  77. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  78. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  79. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  80. /* Ignore the contiguous bit for block splitting */
  81. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  82. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  83. ARM_LPAE_PTE_ATTR_HI_MASK)
  84. /* Stage-1 PTE */
  85. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  86. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  87. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  88. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  89. /* Stage-2 PTE */
  90. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  91. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  92. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  93. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  94. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  95. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  96. /* Register bits */
  97. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  98. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  99. #define ARM_LPAE_TCR_EPD1 (1 << 23)
  100. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  101. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  102. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  103. #define ARM_LPAE_TCR_SH0_SHIFT 12
  104. #define ARM_LPAE_TCR_SH0_MASK 0x3
  105. #define ARM_LPAE_TCR_SH_NS 0
  106. #define ARM_LPAE_TCR_SH_OS 2
  107. #define ARM_LPAE_TCR_SH_IS 3
  108. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  109. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  110. #define ARM_LPAE_TCR_RGN_MASK 0x3
  111. #define ARM_LPAE_TCR_RGN_NC 0
  112. #define ARM_LPAE_TCR_RGN_WBWA 1
  113. #define ARM_LPAE_TCR_RGN_WT 2
  114. #define ARM_LPAE_TCR_RGN_WB 3
  115. #define ARM_LPAE_TCR_SL0_SHIFT 6
  116. #define ARM_LPAE_TCR_SL0_MASK 0x3
  117. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  118. #define ARM_LPAE_TCR_SZ_MASK 0xf
  119. #define ARM_LPAE_TCR_PS_SHIFT 16
  120. #define ARM_LPAE_TCR_PS_MASK 0x7
  121. #define ARM_LPAE_TCR_IPS_SHIFT 32
  122. #define ARM_LPAE_TCR_IPS_MASK 0x7
  123. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  124. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  125. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  126. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  127. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  128. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  129. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  130. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  131. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  132. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  133. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  134. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  135. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  136. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  137. /* IOPTE accessors */
  138. #define iopte_deref(pte,d) \
  139. (__va((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1) \
  140. & ~(ARM_LPAE_GRANULE(d) - 1ULL)))
  141. #define iopte_type(pte,l) \
  142. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  143. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  144. #define iopte_leaf(pte,l) \
  145. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  146. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  147. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  148. #define iopte_to_pfn(pte,d) \
  149. (((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) >> (d)->pg_shift)
  150. #define pfn_to_iopte(pfn,d) \
  151. (((pfn) << (d)->pg_shift) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1))
  152. struct arm_lpae_io_pgtable {
  153. struct io_pgtable iop;
  154. int levels;
  155. size_t pgd_size;
  156. unsigned long pg_shift;
  157. unsigned long bits_per_level;
  158. void *pgd;
  159. };
  160. typedef u64 arm_lpae_iopte;
  161. static bool selftest_running = false;
  162. static dma_addr_t __arm_lpae_dma_addr(void *pages)
  163. {
  164. return (dma_addr_t)virt_to_phys(pages);
  165. }
  166. static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
  167. struct io_pgtable_cfg *cfg)
  168. {
  169. struct device *dev = cfg->iommu_dev;
  170. dma_addr_t dma;
  171. void *pages = alloc_pages_exact(size, gfp | __GFP_ZERO);
  172. if (!pages)
  173. return NULL;
  174. if (!selftest_running) {
  175. dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
  176. if (dma_mapping_error(dev, dma))
  177. goto out_free;
  178. /*
  179. * We depend on the IOMMU being able to work with any physical
  180. * address directly, so if the DMA layer suggests otherwise by
  181. * translating or truncating them, that bodes very badly...
  182. */
  183. if (dma != virt_to_phys(pages))
  184. goto out_unmap;
  185. }
  186. return pages;
  187. out_unmap:
  188. dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
  189. dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
  190. out_free:
  191. free_pages_exact(pages, size);
  192. return NULL;
  193. }
  194. static void __arm_lpae_free_pages(void *pages, size_t size,
  195. struct io_pgtable_cfg *cfg)
  196. {
  197. if (!selftest_running)
  198. dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
  199. size, DMA_TO_DEVICE);
  200. free_pages_exact(pages, size);
  201. }
  202. static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
  203. struct io_pgtable_cfg *cfg)
  204. {
  205. *ptep = pte;
  206. if (!selftest_running)
  207. dma_sync_single_for_device(cfg->iommu_dev,
  208. __arm_lpae_dma_addr(ptep),
  209. sizeof(pte), DMA_TO_DEVICE);
  210. }
  211. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  212. unsigned long iova, size_t size, int lvl,
  213. arm_lpae_iopte *ptep);
  214. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  215. unsigned long iova, phys_addr_t paddr,
  216. arm_lpae_iopte prot, int lvl,
  217. arm_lpae_iopte *ptep)
  218. {
  219. arm_lpae_iopte pte = prot;
  220. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  221. if (iopte_leaf(*ptep, lvl)) {
  222. /* We require an unmap first */
  223. WARN_ON(!selftest_running);
  224. return -EEXIST;
  225. } else if (iopte_type(*ptep, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
  226. /*
  227. * We need to unmap and free the old table before
  228. * overwriting it with a block entry.
  229. */
  230. arm_lpae_iopte *tblp;
  231. size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  232. tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
  233. if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
  234. return -EINVAL;
  235. }
  236. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  237. pte |= ARM_LPAE_PTE_NS;
  238. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  239. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  240. else
  241. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  242. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  243. pte |= pfn_to_iopte(paddr >> data->pg_shift, data);
  244. __arm_lpae_set_pte(ptep, pte, cfg);
  245. return 0;
  246. }
  247. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  248. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  249. int lvl, arm_lpae_iopte *ptep)
  250. {
  251. arm_lpae_iopte *cptep, pte;
  252. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  253. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  254. /* Find our entry at the current level */
  255. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  256. /* If we can install a leaf entry at this level, then do so */
  257. if (size == block_size && (size & cfg->pgsize_bitmap))
  258. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  259. /* We can't allocate tables at the final level */
  260. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  261. return -EINVAL;
  262. /* Grab a pointer to the next level */
  263. pte = *ptep;
  264. if (!pte) {
  265. cptep = __arm_lpae_alloc_pages(ARM_LPAE_GRANULE(data),
  266. GFP_ATOMIC, cfg);
  267. if (!cptep)
  268. return -ENOMEM;
  269. pte = __pa(cptep) | ARM_LPAE_PTE_TYPE_TABLE;
  270. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  271. pte |= ARM_LPAE_PTE_NSTABLE;
  272. __arm_lpae_set_pte(ptep, pte, cfg);
  273. } else {
  274. cptep = iopte_deref(pte, data);
  275. }
  276. /* Rinse, repeat */
  277. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  278. }
  279. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  280. int prot)
  281. {
  282. arm_lpae_iopte pte;
  283. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  284. data->iop.fmt == ARM_32_LPAE_S1) {
  285. pte = ARM_LPAE_PTE_AP_UNPRIV | ARM_LPAE_PTE_nG;
  286. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  287. pte |= ARM_LPAE_PTE_AP_RDONLY;
  288. if (prot & IOMMU_CACHE)
  289. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  290. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  291. } else {
  292. pte = ARM_LPAE_PTE_HAP_FAULT;
  293. if (prot & IOMMU_READ)
  294. pte |= ARM_LPAE_PTE_HAP_READ;
  295. if (prot & IOMMU_WRITE)
  296. pte |= ARM_LPAE_PTE_HAP_WRITE;
  297. if (prot & IOMMU_CACHE)
  298. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  299. else
  300. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  301. }
  302. if (prot & IOMMU_NOEXEC)
  303. pte |= ARM_LPAE_PTE_XN;
  304. return pte;
  305. }
  306. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  307. phys_addr_t paddr, size_t size, int iommu_prot)
  308. {
  309. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  310. arm_lpae_iopte *ptep = data->pgd;
  311. int ret, lvl = ARM_LPAE_START_LVL(data);
  312. arm_lpae_iopte prot;
  313. /* If no access, then nothing to do */
  314. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  315. return 0;
  316. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  317. ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  318. /*
  319. * Synchronise all PTE updates for the new mapping before there's
  320. * a chance for anything to kick off a table walk for the new iova.
  321. */
  322. wmb();
  323. return ret;
  324. }
  325. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  326. arm_lpae_iopte *ptep)
  327. {
  328. arm_lpae_iopte *start, *end;
  329. unsigned long table_size;
  330. if (lvl == ARM_LPAE_START_LVL(data))
  331. table_size = data->pgd_size;
  332. else
  333. table_size = ARM_LPAE_GRANULE(data);
  334. start = ptep;
  335. /* Only leaf entries at the last level */
  336. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  337. end = ptep;
  338. else
  339. end = (void *)ptep + table_size;
  340. while (ptep != end) {
  341. arm_lpae_iopte pte = *ptep++;
  342. if (!pte || iopte_leaf(pte, lvl))
  343. continue;
  344. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  345. }
  346. __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
  347. }
  348. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  349. {
  350. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  351. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  352. kfree(data);
  353. }
  354. static int arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  355. unsigned long iova, size_t size,
  356. arm_lpae_iopte prot, int lvl,
  357. arm_lpae_iopte *ptep, size_t blk_size)
  358. {
  359. unsigned long blk_start, blk_end;
  360. phys_addr_t blk_paddr;
  361. arm_lpae_iopte table = 0;
  362. blk_start = iova & ~(blk_size - 1);
  363. blk_end = blk_start + blk_size;
  364. blk_paddr = iopte_to_pfn(*ptep, data) << data->pg_shift;
  365. for (; blk_start < blk_end; blk_start += size, blk_paddr += size) {
  366. arm_lpae_iopte *tablep;
  367. /* Unmap! */
  368. if (blk_start == iova)
  369. continue;
  370. /* __arm_lpae_map expects a pointer to the start of the table */
  371. tablep = &table - ARM_LPAE_LVL_IDX(blk_start, lvl, data);
  372. if (__arm_lpae_map(data, blk_start, blk_paddr, size, prot, lvl,
  373. tablep) < 0) {
  374. if (table) {
  375. /* Free the table we allocated */
  376. tablep = iopte_deref(table, data);
  377. __arm_lpae_free_pgtable(data, lvl + 1, tablep);
  378. }
  379. return 0; /* Bytes unmapped */
  380. }
  381. }
  382. __arm_lpae_set_pte(ptep, table, &data->iop.cfg);
  383. iova &= ~(blk_size - 1);
  384. io_pgtable_tlb_add_flush(&data->iop, iova, blk_size, blk_size, true);
  385. return size;
  386. }
  387. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  388. unsigned long iova, size_t size, int lvl,
  389. arm_lpae_iopte *ptep)
  390. {
  391. arm_lpae_iopte pte;
  392. struct io_pgtable *iop = &data->iop;
  393. size_t blk_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  394. /* Something went horribly wrong and we ran out of page table */
  395. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  396. return 0;
  397. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  398. pte = *ptep;
  399. if (WARN_ON(!pte))
  400. return 0;
  401. /* If the size matches this level, we're in the right place */
  402. if (size == blk_size) {
  403. __arm_lpae_set_pte(ptep, 0, &iop->cfg);
  404. if (!iopte_leaf(pte, lvl)) {
  405. /* Also flush any partial walks */
  406. io_pgtable_tlb_add_flush(iop, iova, size,
  407. ARM_LPAE_GRANULE(data), false);
  408. io_pgtable_tlb_sync(iop);
  409. ptep = iopte_deref(pte, data);
  410. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  411. } else {
  412. io_pgtable_tlb_add_flush(iop, iova, size, size, true);
  413. }
  414. return size;
  415. } else if (iopte_leaf(pte, lvl)) {
  416. /*
  417. * Insert a table at the next level to map the old region,
  418. * minus the part we want to unmap
  419. */
  420. return arm_lpae_split_blk_unmap(data, iova, size,
  421. iopte_prot(pte), lvl, ptep,
  422. blk_size);
  423. }
  424. /* Keep on walkin' */
  425. ptep = iopte_deref(pte, data);
  426. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  427. }
  428. static int arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  429. size_t size)
  430. {
  431. size_t unmapped;
  432. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  433. arm_lpae_iopte *ptep = data->pgd;
  434. int lvl = ARM_LPAE_START_LVL(data);
  435. unmapped = __arm_lpae_unmap(data, iova, size, lvl, ptep);
  436. if (unmapped)
  437. io_pgtable_tlb_sync(&data->iop);
  438. return unmapped;
  439. }
  440. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  441. unsigned long iova)
  442. {
  443. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  444. arm_lpae_iopte pte, *ptep = data->pgd;
  445. int lvl = ARM_LPAE_START_LVL(data);
  446. do {
  447. /* Valid IOPTE pointer? */
  448. if (!ptep)
  449. return 0;
  450. /* Grab the IOPTE we're interested in */
  451. pte = *(ptep + ARM_LPAE_LVL_IDX(iova, lvl, data));
  452. /* Valid entry? */
  453. if (!pte)
  454. return 0;
  455. /* Leaf entry? */
  456. if (iopte_leaf(pte,lvl))
  457. goto found_translation;
  458. /* Take it to the next level */
  459. ptep = iopte_deref(pte, data);
  460. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  461. /* Ran out of page tables to walk */
  462. return 0;
  463. found_translation:
  464. iova &= (ARM_LPAE_GRANULE(data) - 1);
  465. return ((phys_addr_t)iopte_to_pfn(pte,data) << data->pg_shift) | iova;
  466. }
  467. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  468. {
  469. unsigned long granule;
  470. /*
  471. * We need to restrict the supported page sizes to match the
  472. * translation regime for a particular granule. Aim to match
  473. * the CPU page size if possible, otherwise prefer smaller sizes.
  474. * While we're at it, restrict the block sizes to match the
  475. * chosen granule.
  476. */
  477. if (cfg->pgsize_bitmap & PAGE_SIZE)
  478. granule = PAGE_SIZE;
  479. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  480. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  481. else if (cfg->pgsize_bitmap & PAGE_MASK)
  482. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  483. else
  484. granule = 0;
  485. switch (granule) {
  486. case SZ_4K:
  487. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  488. break;
  489. case SZ_16K:
  490. cfg->pgsize_bitmap &= (SZ_16K | SZ_32M);
  491. break;
  492. case SZ_64K:
  493. cfg->pgsize_bitmap &= (SZ_64K | SZ_512M);
  494. break;
  495. default:
  496. cfg->pgsize_bitmap = 0;
  497. }
  498. }
  499. static struct arm_lpae_io_pgtable *
  500. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  501. {
  502. unsigned long va_bits, pgd_bits;
  503. struct arm_lpae_io_pgtable *data;
  504. arm_lpae_restrict_pgsizes(cfg);
  505. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  506. return NULL;
  507. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  508. return NULL;
  509. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  510. return NULL;
  511. if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
  512. dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
  513. return NULL;
  514. }
  515. data = kmalloc(sizeof(*data), GFP_KERNEL);
  516. if (!data)
  517. return NULL;
  518. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  519. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  520. va_bits = cfg->ias - data->pg_shift;
  521. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  522. /* Calculate the actual size of our pgd (without concatenation) */
  523. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  524. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  525. data->iop.ops = (struct io_pgtable_ops) {
  526. .map = arm_lpae_map,
  527. .unmap = arm_lpae_unmap,
  528. .iova_to_phys = arm_lpae_iova_to_phys,
  529. };
  530. return data;
  531. }
  532. static struct io_pgtable *
  533. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  534. {
  535. u64 reg;
  536. struct arm_lpae_io_pgtable *data;
  537. if (cfg->quirks & ~IO_PGTABLE_QUIRK_ARM_NS)
  538. return NULL;
  539. data = arm_lpae_alloc_pgtable(cfg);
  540. if (!data)
  541. return NULL;
  542. /* TCR */
  543. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  544. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  545. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  546. switch (ARM_LPAE_GRANULE(data)) {
  547. case SZ_4K:
  548. reg |= ARM_LPAE_TCR_TG0_4K;
  549. break;
  550. case SZ_16K:
  551. reg |= ARM_LPAE_TCR_TG0_16K;
  552. break;
  553. case SZ_64K:
  554. reg |= ARM_LPAE_TCR_TG0_64K;
  555. break;
  556. }
  557. switch (cfg->oas) {
  558. case 32:
  559. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  560. break;
  561. case 36:
  562. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  563. break;
  564. case 40:
  565. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  566. break;
  567. case 42:
  568. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  569. break;
  570. case 44:
  571. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  572. break;
  573. case 48:
  574. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  575. break;
  576. default:
  577. goto out_free_data;
  578. }
  579. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  580. /* Disable speculative walks through TTBR1 */
  581. reg |= ARM_LPAE_TCR_EPD1;
  582. cfg->arm_lpae_s1_cfg.tcr = reg;
  583. /* MAIRs */
  584. reg = (ARM_LPAE_MAIR_ATTR_NC
  585. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  586. (ARM_LPAE_MAIR_ATTR_WBRWA
  587. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  588. (ARM_LPAE_MAIR_ATTR_DEVICE
  589. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  590. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  591. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  592. /* Looking good; allocate a pgd */
  593. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  594. if (!data->pgd)
  595. goto out_free_data;
  596. /* Ensure the empty pgd is visible before any actual TTBR write */
  597. wmb();
  598. /* TTBRs */
  599. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  600. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  601. return &data->iop;
  602. out_free_data:
  603. kfree(data);
  604. return NULL;
  605. }
  606. static struct io_pgtable *
  607. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  608. {
  609. u64 reg, sl;
  610. struct arm_lpae_io_pgtable *data;
  611. /* The NS quirk doesn't apply at stage 2 */
  612. if (cfg->quirks)
  613. return NULL;
  614. data = arm_lpae_alloc_pgtable(cfg);
  615. if (!data)
  616. return NULL;
  617. /*
  618. * Concatenate PGDs at level 1 if possible in order to reduce
  619. * the depth of the stage-2 walk.
  620. */
  621. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  622. unsigned long pgd_pages;
  623. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  624. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  625. data->pgd_size = pgd_pages << data->pg_shift;
  626. data->levels--;
  627. }
  628. }
  629. /* VTCR */
  630. reg = ARM_64_LPAE_S2_TCR_RES1 |
  631. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  632. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  633. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  634. sl = ARM_LPAE_START_LVL(data);
  635. switch (ARM_LPAE_GRANULE(data)) {
  636. case SZ_4K:
  637. reg |= ARM_LPAE_TCR_TG0_4K;
  638. sl++; /* SL0 format is different for 4K granule size */
  639. break;
  640. case SZ_16K:
  641. reg |= ARM_LPAE_TCR_TG0_16K;
  642. break;
  643. case SZ_64K:
  644. reg |= ARM_LPAE_TCR_TG0_64K;
  645. break;
  646. }
  647. switch (cfg->oas) {
  648. case 32:
  649. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  650. break;
  651. case 36:
  652. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  653. break;
  654. case 40:
  655. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  656. break;
  657. case 42:
  658. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  659. break;
  660. case 44:
  661. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  662. break;
  663. case 48:
  664. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  665. break;
  666. default:
  667. goto out_free_data;
  668. }
  669. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  670. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  671. cfg->arm_lpae_s2_cfg.vtcr = reg;
  672. /* Allocate pgd pages */
  673. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  674. if (!data->pgd)
  675. goto out_free_data;
  676. /* Ensure the empty pgd is visible before any actual TTBR write */
  677. wmb();
  678. /* VTTBR */
  679. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  680. return &data->iop;
  681. out_free_data:
  682. kfree(data);
  683. return NULL;
  684. }
  685. static struct io_pgtable *
  686. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  687. {
  688. struct io_pgtable *iop;
  689. if (cfg->ias > 32 || cfg->oas > 40)
  690. return NULL;
  691. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  692. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  693. if (iop) {
  694. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  695. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  696. }
  697. return iop;
  698. }
  699. static struct io_pgtable *
  700. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  701. {
  702. struct io_pgtable *iop;
  703. if (cfg->ias > 40 || cfg->oas > 40)
  704. return NULL;
  705. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  706. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  707. if (iop)
  708. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  709. return iop;
  710. }
  711. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  712. .alloc = arm_64_lpae_alloc_pgtable_s1,
  713. .free = arm_lpae_free_pgtable,
  714. };
  715. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  716. .alloc = arm_64_lpae_alloc_pgtable_s2,
  717. .free = arm_lpae_free_pgtable,
  718. };
  719. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  720. .alloc = arm_32_lpae_alloc_pgtable_s1,
  721. .free = arm_lpae_free_pgtable,
  722. };
  723. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  724. .alloc = arm_32_lpae_alloc_pgtable_s2,
  725. .free = arm_lpae_free_pgtable,
  726. };
  727. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  728. static struct io_pgtable_cfg *cfg_cookie;
  729. static void dummy_tlb_flush_all(void *cookie)
  730. {
  731. WARN_ON(cookie != cfg_cookie);
  732. }
  733. static void dummy_tlb_add_flush(unsigned long iova, size_t size,
  734. size_t granule, bool leaf, void *cookie)
  735. {
  736. WARN_ON(cookie != cfg_cookie);
  737. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  738. }
  739. static void dummy_tlb_sync(void *cookie)
  740. {
  741. WARN_ON(cookie != cfg_cookie);
  742. }
  743. static struct iommu_gather_ops dummy_tlb_ops __initdata = {
  744. .tlb_flush_all = dummy_tlb_flush_all,
  745. .tlb_add_flush = dummy_tlb_add_flush,
  746. .tlb_sync = dummy_tlb_sync,
  747. };
  748. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  749. {
  750. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  751. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  752. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  753. cfg->pgsize_bitmap, cfg->ias);
  754. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  755. data->levels, data->pgd_size, data->pg_shift,
  756. data->bits_per_level, data->pgd);
  757. }
  758. #define __FAIL(ops, i) ({ \
  759. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  760. arm_lpae_dump_ops(ops); \
  761. selftest_running = false; \
  762. -EFAULT; \
  763. })
  764. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  765. {
  766. static const enum io_pgtable_fmt fmts[] = {
  767. ARM_64_LPAE_S1,
  768. ARM_64_LPAE_S2,
  769. };
  770. int i, j;
  771. unsigned long iova;
  772. size_t size;
  773. struct io_pgtable_ops *ops;
  774. selftest_running = true;
  775. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  776. cfg_cookie = cfg;
  777. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  778. if (!ops) {
  779. pr_err("selftest: failed to allocate io pgtable ops\n");
  780. return -ENOMEM;
  781. }
  782. /*
  783. * Initial sanity checks.
  784. * Empty page tables shouldn't provide any translations.
  785. */
  786. if (ops->iova_to_phys(ops, 42))
  787. return __FAIL(ops, i);
  788. if (ops->iova_to_phys(ops, SZ_1G + 42))
  789. return __FAIL(ops, i);
  790. if (ops->iova_to_phys(ops, SZ_2G + 42))
  791. return __FAIL(ops, i);
  792. /*
  793. * Distinct mappings of different granule sizes.
  794. */
  795. iova = 0;
  796. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  797. while (j != BITS_PER_LONG) {
  798. size = 1UL << j;
  799. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  800. IOMMU_WRITE |
  801. IOMMU_NOEXEC |
  802. IOMMU_CACHE))
  803. return __FAIL(ops, i);
  804. /* Overlapping mappings */
  805. if (!ops->map(ops, iova, iova + size, size,
  806. IOMMU_READ | IOMMU_NOEXEC))
  807. return __FAIL(ops, i);
  808. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  809. return __FAIL(ops, i);
  810. iova += SZ_1G;
  811. j++;
  812. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  813. }
  814. /* Partial unmap */
  815. size = 1UL << __ffs(cfg->pgsize_bitmap);
  816. if (ops->unmap(ops, SZ_1G + size, size) != size)
  817. return __FAIL(ops, i);
  818. /* Remap of partial unmap */
  819. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  820. return __FAIL(ops, i);
  821. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  822. return __FAIL(ops, i);
  823. /* Full unmap */
  824. iova = 0;
  825. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  826. while (j != BITS_PER_LONG) {
  827. size = 1UL << j;
  828. if (ops->unmap(ops, iova, size) != size)
  829. return __FAIL(ops, i);
  830. if (ops->iova_to_phys(ops, iova + 42))
  831. return __FAIL(ops, i);
  832. /* Remap full block */
  833. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  834. return __FAIL(ops, i);
  835. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  836. return __FAIL(ops, i);
  837. iova += SZ_1G;
  838. j++;
  839. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  840. }
  841. free_io_pgtable_ops(ops);
  842. }
  843. selftest_running = false;
  844. return 0;
  845. }
  846. static int __init arm_lpae_do_selftests(void)
  847. {
  848. static const unsigned long pgsize[] = {
  849. SZ_4K | SZ_2M | SZ_1G,
  850. SZ_16K | SZ_32M,
  851. SZ_64K | SZ_512M,
  852. };
  853. static const unsigned int ias[] = {
  854. 32, 36, 40, 42, 44, 48,
  855. };
  856. int i, j, pass = 0, fail = 0;
  857. struct io_pgtable_cfg cfg = {
  858. .tlb = &dummy_tlb_ops,
  859. .oas = 48,
  860. };
  861. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  862. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  863. cfg.pgsize_bitmap = pgsize[i];
  864. cfg.ias = ias[j];
  865. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  866. pgsize[i], ias[j]);
  867. if (arm_lpae_run_tests(&cfg))
  868. fail++;
  869. else
  870. pass++;
  871. }
  872. }
  873. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  874. return fail ? -EFAULT : 0;
  875. }
  876. subsys_initcall(arm_lpae_do_selftests);
  877. #endif