qib_verbs.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817
  1. /*
  2. * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
  3. * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
  4. * Copyright (c) 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <rdma/ib_mad.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/io.h>
  37. #include <linux/module.h>
  38. #include <linux/utsname.h>
  39. #include <linux/rculist.h>
  40. #include <linux/mm.h>
  41. #include <linux/random.h>
  42. #include <linux/vmalloc.h>
  43. #include <rdma/rdma_vt.h>
  44. #include "qib.h"
  45. #include "qib_common.h"
  46. static unsigned int ib_qib_qp_table_size = 256;
  47. module_param_named(qp_table_size, ib_qib_qp_table_size, uint, S_IRUGO);
  48. MODULE_PARM_DESC(qp_table_size, "QP table size");
  49. static unsigned int qib_lkey_table_size = 16;
  50. module_param_named(lkey_table_size, qib_lkey_table_size, uint,
  51. S_IRUGO);
  52. MODULE_PARM_DESC(lkey_table_size,
  53. "LKEY table size in bits (2^n, 1 <= n <= 23)");
  54. static unsigned int ib_qib_max_pds = 0xFFFF;
  55. module_param_named(max_pds, ib_qib_max_pds, uint, S_IRUGO);
  56. MODULE_PARM_DESC(max_pds,
  57. "Maximum number of protection domains to support");
  58. static unsigned int ib_qib_max_ahs = 0xFFFF;
  59. module_param_named(max_ahs, ib_qib_max_ahs, uint, S_IRUGO);
  60. MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
  61. unsigned int ib_qib_max_cqes = 0x2FFFF;
  62. module_param_named(max_cqes, ib_qib_max_cqes, uint, S_IRUGO);
  63. MODULE_PARM_DESC(max_cqes,
  64. "Maximum number of completion queue entries to support");
  65. unsigned int ib_qib_max_cqs = 0x1FFFF;
  66. module_param_named(max_cqs, ib_qib_max_cqs, uint, S_IRUGO);
  67. MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
  68. unsigned int ib_qib_max_qp_wrs = 0x3FFF;
  69. module_param_named(max_qp_wrs, ib_qib_max_qp_wrs, uint, S_IRUGO);
  70. MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
  71. unsigned int ib_qib_max_qps = 16384;
  72. module_param_named(max_qps, ib_qib_max_qps, uint, S_IRUGO);
  73. MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
  74. unsigned int ib_qib_max_sges = 0x60;
  75. module_param_named(max_sges, ib_qib_max_sges, uint, S_IRUGO);
  76. MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
  77. unsigned int ib_qib_max_mcast_grps = 16384;
  78. module_param_named(max_mcast_grps, ib_qib_max_mcast_grps, uint, S_IRUGO);
  79. MODULE_PARM_DESC(max_mcast_grps,
  80. "Maximum number of multicast groups to support");
  81. unsigned int ib_qib_max_mcast_qp_attached = 16;
  82. module_param_named(max_mcast_qp_attached, ib_qib_max_mcast_qp_attached,
  83. uint, S_IRUGO);
  84. MODULE_PARM_DESC(max_mcast_qp_attached,
  85. "Maximum number of attached QPs to support");
  86. unsigned int ib_qib_max_srqs = 1024;
  87. module_param_named(max_srqs, ib_qib_max_srqs, uint, S_IRUGO);
  88. MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
  89. unsigned int ib_qib_max_srq_sges = 128;
  90. module_param_named(max_srq_sges, ib_qib_max_srq_sges, uint, S_IRUGO);
  91. MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
  92. unsigned int ib_qib_max_srq_wrs = 0x1FFFF;
  93. module_param_named(max_srq_wrs, ib_qib_max_srq_wrs, uint, S_IRUGO);
  94. MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
  95. static unsigned int ib_qib_disable_sma;
  96. module_param_named(disable_sma, ib_qib_disable_sma, uint, S_IWUSR | S_IRUGO);
  97. MODULE_PARM_DESC(disable_sma, "Disable the SMA");
  98. /*
  99. * Translate ib_wr_opcode into ib_wc_opcode.
  100. */
  101. const enum ib_wc_opcode ib_qib_wc_opcode[] = {
  102. [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
  103. [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
  104. [IB_WR_SEND] = IB_WC_SEND,
  105. [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
  106. [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
  107. [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
  108. [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
  109. };
  110. /*
  111. * System image GUID.
  112. */
  113. __be64 ib_qib_sys_image_guid;
  114. /**
  115. * qib_copy_sge - copy data to SGE memory
  116. * @ss: the SGE state
  117. * @data: the data to copy
  118. * @length: the length of the data
  119. */
  120. void qib_copy_sge(struct rvt_sge_state *ss, void *data, u32 length, int release)
  121. {
  122. struct rvt_sge *sge = &ss->sge;
  123. while (length) {
  124. u32 len = sge->length;
  125. if (len > length)
  126. len = length;
  127. if (len > sge->sge_length)
  128. len = sge->sge_length;
  129. BUG_ON(len == 0);
  130. memcpy(sge->vaddr, data, len);
  131. sge->vaddr += len;
  132. sge->length -= len;
  133. sge->sge_length -= len;
  134. if (sge->sge_length == 0) {
  135. if (release)
  136. rvt_put_mr(sge->mr);
  137. if (--ss->num_sge)
  138. *sge = *ss->sg_list++;
  139. } else if (sge->length == 0 && sge->mr->lkey) {
  140. if (++sge->n >= RVT_SEGSZ) {
  141. if (++sge->m >= sge->mr->mapsz)
  142. break;
  143. sge->n = 0;
  144. }
  145. sge->vaddr =
  146. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  147. sge->length =
  148. sge->mr->map[sge->m]->segs[sge->n].length;
  149. }
  150. data += len;
  151. length -= len;
  152. }
  153. }
  154. /**
  155. * qib_skip_sge - skip over SGE memory - XXX almost dup of prev func
  156. * @ss: the SGE state
  157. * @length: the number of bytes to skip
  158. */
  159. void qib_skip_sge(struct rvt_sge_state *ss, u32 length, int release)
  160. {
  161. struct rvt_sge *sge = &ss->sge;
  162. while (length) {
  163. u32 len = sge->length;
  164. if (len > length)
  165. len = length;
  166. if (len > sge->sge_length)
  167. len = sge->sge_length;
  168. BUG_ON(len == 0);
  169. sge->vaddr += len;
  170. sge->length -= len;
  171. sge->sge_length -= len;
  172. if (sge->sge_length == 0) {
  173. if (release)
  174. rvt_put_mr(sge->mr);
  175. if (--ss->num_sge)
  176. *sge = *ss->sg_list++;
  177. } else if (sge->length == 0 && sge->mr->lkey) {
  178. if (++sge->n >= RVT_SEGSZ) {
  179. if (++sge->m >= sge->mr->mapsz)
  180. break;
  181. sge->n = 0;
  182. }
  183. sge->vaddr =
  184. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  185. sge->length =
  186. sge->mr->map[sge->m]->segs[sge->n].length;
  187. }
  188. length -= len;
  189. }
  190. }
  191. /*
  192. * Count the number of DMA descriptors needed to send length bytes of data.
  193. * Don't modify the qib_sge_state to get the count.
  194. * Return zero if any of the segments is not aligned.
  195. */
  196. static u32 qib_count_sge(struct rvt_sge_state *ss, u32 length)
  197. {
  198. struct rvt_sge *sg_list = ss->sg_list;
  199. struct rvt_sge sge = ss->sge;
  200. u8 num_sge = ss->num_sge;
  201. u32 ndesc = 1; /* count the header */
  202. while (length) {
  203. u32 len = sge.length;
  204. if (len > length)
  205. len = length;
  206. if (len > sge.sge_length)
  207. len = sge.sge_length;
  208. BUG_ON(len == 0);
  209. if (((long) sge.vaddr & (sizeof(u32) - 1)) ||
  210. (len != length && (len & (sizeof(u32) - 1)))) {
  211. ndesc = 0;
  212. break;
  213. }
  214. ndesc++;
  215. sge.vaddr += len;
  216. sge.length -= len;
  217. sge.sge_length -= len;
  218. if (sge.sge_length == 0) {
  219. if (--num_sge)
  220. sge = *sg_list++;
  221. } else if (sge.length == 0 && sge.mr->lkey) {
  222. if (++sge.n >= RVT_SEGSZ) {
  223. if (++sge.m >= sge.mr->mapsz)
  224. break;
  225. sge.n = 0;
  226. }
  227. sge.vaddr =
  228. sge.mr->map[sge.m]->segs[sge.n].vaddr;
  229. sge.length =
  230. sge.mr->map[sge.m]->segs[sge.n].length;
  231. }
  232. length -= len;
  233. }
  234. return ndesc;
  235. }
  236. /*
  237. * Copy from the SGEs to the data buffer.
  238. */
  239. static void qib_copy_from_sge(void *data, struct rvt_sge_state *ss, u32 length)
  240. {
  241. struct rvt_sge *sge = &ss->sge;
  242. while (length) {
  243. u32 len = sge->length;
  244. if (len > length)
  245. len = length;
  246. if (len > sge->sge_length)
  247. len = sge->sge_length;
  248. BUG_ON(len == 0);
  249. memcpy(data, sge->vaddr, len);
  250. sge->vaddr += len;
  251. sge->length -= len;
  252. sge->sge_length -= len;
  253. if (sge->sge_length == 0) {
  254. if (--ss->num_sge)
  255. *sge = *ss->sg_list++;
  256. } else if (sge->length == 0 && sge->mr->lkey) {
  257. if (++sge->n >= RVT_SEGSZ) {
  258. if (++sge->m >= sge->mr->mapsz)
  259. break;
  260. sge->n = 0;
  261. }
  262. sge->vaddr =
  263. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  264. sge->length =
  265. sge->mr->map[sge->m]->segs[sge->n].length;
  266. }
  267. data += len;
  268. length -= len;
  269. }
  270. }
  271. /**
  272. * qib_qp_rcv - processing an incoming packet on a QP
  273. * @rcd: the context pointer
  274. * @hdr: the packet header
  275. * @has_grh: true if the packet has a GRH
  276. * @data: the packet data
  277. * @tlen: the packet length
  278. * @qp: the QP the packet came on
  279. *
  280. * This is called from qib_ib_rcv() to process an incoming packet
  281. * for the given QP.
  282. * Called at interrupt level.
  283. */
  284. static void qib_qp_rcv(struct qib_ctxtdata *rcd, struct qib_ib_header *hdr,
  285. int has_grh, void *data, u32 tlen, struct rvt_qp *qp)
  286. {
  287. struct qib_ibport *ibp = &rcd->ppd->ibport_data;
  288. spin_lock(&qp->r_lock);
  289. /* Check for valid receive state. */
  290. if (!(ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK)) {
  291. ibp->rvp.n_pkt_drops++;
  292. goto unlock;
  293. }
  294. switch (qp->ibqp.qp_type) {
  295. case IB_QPT_SMI:
  296. case IB_QPT_GSI:
  297. if (ib_qib_disable_sma)
  298. break;
  299. /* FALLTHROUGH */
  300. case IB_QPT_UD:
  301. qib_ud_rcv(ibp, hdr, has_grh, data, tlen, qp);
  302. break;
  303. case IB_QPT_RC:
  304. qib_rc_rcv(rcd, hdr, has_grh, data, tlen, qp);
  305. break;
  306. case IB_QPT_UC:
  307. qib_uc_rcv(ibp, hdr, has_grh, data, tlen, qp);
  308. break;
  309. default:
  310. break;
  311. }
  312. unlock:
  313. spin_unlock(&qp->r_lock);
  314. }
  315. /**
  316. * qib_ib_rcv - process an incoming packet
  317. * @rcd: the context pointer
  318. * @rhdr: the header of the packet
  319. * @data: the packet payload
  320. * @tlen: the packet length
  321. *
  322. * This is called from qib_kreceive() to process an incoming packet at
  323. * interrupt level. Tlen is the length of the header + data + CRC in bytes.
  324. */
  325. void qib_ib_rcv(struct qib_ctxtdata *rcd, void *rhdr, void *data, u32 tlen)
  326. {
  327. struct qib_pportdata *ppd = rcd->ppd;
  328. struct qib_ibport *ibp = &ppd->ibport_data;
  329. struct qib_ib_header *hdr = rhdr;
  330. struct qib_devdata *dd = ppd->dd;
  331. struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
  332. struct qib_other_headers *ohdr;
  333. struct rvt_qp *qp;
  334. u32 qp_num;
  335. int lnh;
  336. u8 opcode;
  337. u16 lid;
  338. /* 24 == LRH+BTH+CRC */
  339. if (unlikely(tlen < 24))
  340. goto drop;
  341. /* Check for a valid destination LID (see ch. 7.11.1). */
  342. lid = be16_to_cpu(hdr->lrh[1]);
  343. if (lid < be16_to_cpu(IB_MULTICAST_LID_BASE)) {
  344. lid &= ~((1 << ppd->lmc) - 1);
  345. if (unlikely(lid != ppd->lid))
  346. goto drop;
  347. }
  348. /* Check for GRH */
  349. lnh = be16_to_cpu(hdr->lrh[0]) & 3;
  350. if (lnh == QIB_LRH_BTH)
  351. ohdr = &hdr->u.oth;
  352. else if (lnh == QIB_LRH_GRH) {
  353. u32 vtf;
  354. ohdr = &hdr->u.l.oth;
  355. if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
  356. goto drop;
  357. vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
  358. if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
  359. goto drop;
  360. } else
  361. goto drop;
  362. opcode = (be32_to_cpu(ohdr->bth[0]) >> 24) & 0x7f;
  363. #ifdef CONFIG_DEBUG_FS
  364. rcd->opstats->stats[opcode].n_bytes += tlen;
  365. rcd->opstats->stats[opcode].n_packets++;
  366. #endif
  367. /* Get the destination QP number. */
  368. qp_num = be32_to_cpu(ohdr->bth[1]) & RVT_QPN_MASK;
  369. if (qp_num == QIB_MULTICAST_QPN) {
  370. struct rvt_mcast *mcast;
  371. struct rvt_mcast_qp *p;
  372. if (lnh != QIB_LRH_GRH)
  373. goto drop;
  374. mcast = rvt_mcast_find(&ibp->rvp, &hdr->u.l.grh.dgid);
  375. if (mcast == NULL)
  376. goto drop;
  377. this_cpu_inc(ibp->pmastats->n_multicast_rcv);
  378. list_for_each_entry_rcu(p, &mcast->qp_list, list)
  379. qib_qp_rcv(rcd, hdr, 1, data, tlen, p->qp);
  380. /*
  381. * Notify rvt_multicast_detach() if it is waiting for us
  382. * to finish.
  383. */
  384. if (atomic_dec_return(&mcast->refcount) <= 1)
  385. wake_up(&mcast->wait);
  386. } else {
  387. rcu_read_lock();
  388. qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
  389. if (!qp) {
  390. rcu_read_unlock();
  391. goto drop;
  392. }
  393. this_cpu_inc(ibp->pmastats->n_unicast_rcv);
  394. qib_qp_rcv(rcd, hdr, lnh == QIB_LRH_GRH, data, tlen, qp);
  395. rcu_read_unlock();
  396. }
  397. return;
  398. drop:
  399. ibp->rvp.n_pkt_drops++;
  400. }
  401. /*
  402. * This is called from a timer to check for QPs
  403. * which need kernel memory in order to send a packet.
  404. */
  405. static void mem_timer(unsigned long data)
  406. {
  407. struct qib_ibdev *dev = (struct qib_ibdev *) data;
  408. struct list_head *list = &dev->memwait;
  409. struct rvt_qp *qp = NULL;
  410. struct qib_qp_priv *priv = NULL;
  411. unsigned long flags;
  412. spin_lock_irqsave(&dev->rdi.pending_lock, flags);
  413. if (!list_empty(list)) {
  414. priv = list_entry(list->next, struct qib_qp_priv, iowait);
  415. qp = priv->owner;
  416. list_del_init(&priv->iowait);
  417. atomic_inc(&qp->refcount);
  418. if (!list_empty(list))
  419. mod_timer(&dev->mem_timer, jiffies + 1);
  420. }
  421. spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
  422. if (qp) {
  423. spin_lock_irqsave(&qp->s_lock, flags);
  424. if (qp->s_flags & RVT_S_WAIT_KMEM) {
  425. qp->s_flags &= ~RVT_S_WAIT_KMEM;
  426. qib_schedule_send(qp);
  427. }
  428. spin_unlock_irqrestore(&qp->s_lock, flags);
  429. if (atomic_dec_and_test(&qp->refcount))
  430. wake_up(&qp->wait);
  431. }
  432. }
  433. static void update_sge(struct rvt_sge_state *ss, u32 length)
  434. {
  435. struct rvt_sge *sge = &ss->sge;
  436. sge->vaddr += length;
  437. sge->length -= length;
  438. sge->sge_length -= length;
  439. if (sge->sge_length == 0) {
  440. if (--ss->num_sge)
  441. *sge = *ss->sg_list++;
  442. } else if (sge->length == 0 && sge->mr->lkey) {
  443. if (++sge->n >= RVT_SEGSZ) {
  444. if (++sge->m >= sge->mr->mapsz)
  445. return;
  446. sge->n = 0;
  447. }
  448. sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
  449. sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
  450. }
  451. }
  452. #ifdef __LITTLE_ENDIAN
  453. static inline u32 get_upper_bits(u32 data, u32 shift)
  454. {
  455. return data >> shift;
  456. }
  457. static inline u32 set_upper_bits(u32 data, u32 shift)
  458. {
  459. return data << shift;
  460. }
  461. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  462. {
  463. data <<= ((sizeof(u32) - n) * BITS_PER_BYTE);
  464. data >>= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  465. return data;
  466. }
  467. #else
  468. static inline u32 get_upper_bits(u32 data, u32 shift)
  469. {
  470. return data << shift;
  471. }
  472. static inline u32 set_upper_bits(u32 data, u32 shift)
  473. {
  474. return data >> shift;
  475. }
  476. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  477. {
  478. data >>= ((sizeof(u32) - n) * BITS_PER_BYTE);
  479. data <<= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  480. return data;
  481. }
  482. #endif
  483. static void copy_io(u32 __iomem *piobuf, struct rvt_sge_state *ss,
  484. u32 length, unsigned flush_wc)
  485. {
  486. u32 extra = 0;
  487. u32 data = 0;
  488. u32 last;
  489. while (1) {
  490. u32 len = ss->sge.length;
  491. u32 off;
  492. if (len > length)
  493. len = length;
  494. if (len > ss->sge.sge_length)
  495. len = ss->sge.sge_length;
  496. BUG_ON(len == 0);
  497. /* If the source address is not aligned, try to align it. */
  498. off = (unsigned long)ss->sge.vaddr & (sizeof(u32) - 1);
  499. if (off) {
  500. u32 *addr = (u32 *)((unsigned long)ss->sge.vaddr &
  501. ~(sizeof(u32) - 1));
  502. u32 v = get_upper_bits(*addr, off * BITS_PER_BYTE);
  503. u32 y;
  504. y = sizeof(u32) - off;
  505. if (len > y)
  506. len = y;
  507. if (len + extra >= sizeof(u32)) {
  508. data |= set_upper_bits(v, extra *
  509. BITS_PER_BYTE);
  510. len = sizeof(u32) - extra;
  511. if (len == length) {
  512. last = data;
  513. break;
  514. }
  515. __raw_writel(data, piobuf);
  516. piobuf++;
  517. extra = 0;
  518. data = 0;
  519. } else {
  520. /* Clear unused upper bytes */
  521. data |= clear_upper_bytes(v, len, extra);
  522. if (len == length) {
  523. last = data;
  524. break;
  525. }
  526. extra += len;
  527. }
  528. } else if (extra) {
  529. /* Source address is aligned. */
  530. u32 *addr = (u32 *) ss->sge.vaddr;
  531. int shift = extra * BITS_PER_BYTE;
  532. int ushift = 32 - shift;
  533. u32 l = len;
  534. while (l >= sizeof(u32)) {
  535. u32 v = *addr;
  536. data |= set_upper_bits(v, shift);
  537. __raw_writel(data, piobuf);
  538. data = get_upper_bits(v, ushift);
  539. piobuf++;
  540. addr++;
  541. l -= sizeof(u32);
  542. }
  543. /*
  544. * We still have 'extra' number of bytes leftover.
  545. */
  546. if (l) {
  547. u32 v = *addr;
  548. if (l + extra >= sizeof(u32)) {
  549. data |= set_upper_bits(v, shift);
  550. len -= l + extra - sizeof(u32);
  551. if (len == length) {
  552. last = data;
  553. break;
  554. }
  555. __raw_writel(data, piobuf);
  556. piobuf++;
  557. extra = 0;
  558. data = 0;
  559. } else {
  560. /* Clear unused upper bytes */
  561. data |= clear_upper_bytes(v, l, extra);
  562. if (len == length) {
  563. last = data;
  564. break;
  565. }
  566. extra += l;
  567. }
  568. } else if (len == length) {
  569. last = data;
  570. break;
  571. }
  572. } else if (len == length) {
  573. u32 w;
  574. /*
  575. * Need to round up for the last dword in the
  576. * packet.
  577. */
  578. w = (len + 3) >> 2;
  579. qib_pio_copy(piobuf, ss->sge.vaddr, w - 1);
  580. piobuf += w - 1;
  581. last = ((u32 *) ss->sge.vaddr)[w - 1];
  582. break;
  583. } else {
  584. u32 w = len >> 2;
  585. qib_pio_copy(piobuf, ss->sge.vaddr, w);
  586. piobuf += w;
  587. extra = len & (sizeof(u32) - 1);
  588. if (extra) {
  589. u32 v = ((u32 *) ss->sge.vaddr)[w];
  590. /* Clear unused upper bytes */
  591. data = clear_upper_bytes(v, extra, 0);
  592. }
  593. }
  594. update_sge(ss, len);
  595. length -= len;
  596. }
  597. /* Update address before sending packet. */
  598. update_sge(ss, length);
  599. if (flush_wc) {
  600. /* must flush early everything before trigger word */
  601. qib_flush_wc();
  602. __raw_writel(last, piobuf);
  603. /* be sure trigger word is written */
  604. qib_flush_wc();
  605. } else
  606. __raw_writel(last, piobuf);
  607. }
  608. static noinline struct qib_verbs_txreq *__get_txreq(struct qib_ibdev *dev,
  609. struct rvt_qp *qp)
  610. {
  611. struct qib_qp_priv *priv = qp->priv;
  612. struct qib_verbs_txreq *tx;
  613. unsigned long flags;
  614. spin_lock_irqsave(&qp->s_lock, flags);
  615. spin_lock(&dev->rdi.pending_lock);
  616. if (!list_empty(&dev->txreq_free)) {
  617. struct list_head *l = dev->txreq_free.next;
  618. list_del(l);
  619. spin_unlock(&dev->rdi.pending_lock);
  620. spin_unlock_irqrestore(&qp->s_lock, flags);
  621. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  622. } else {
  623. if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK &&
  624. list_empty(&priv->iowait)) {
  625. dev->n_txwait++;
  626. qp->s_flags |= RVT_S_WAIT_TX;
  627. list_add_tail(&priv->iowait, &dev->txwait);
  628. }
  629. qp->s_flags &= ~RVT_S_BUSY;
  630. spin_unlock(&dev->rdi.pending_lock);
  631. spin_unlock_irqrestore(&qp->s_lock, flags);
  632. tx = ERR_PTR(-EBUSY);
  633. }
  634. return tx;
  635. }
  636. static inline struct qib_verbs_txreq *get_txreq(struct qib_ibdev *dev,
  637. struct rvt_qp *qp)
  638. {
  639. struct qib_verbs_txreq *tx;
  640. unsigned long flags;
  641. spin_lock_irqsave(&dev->rdi.pending_lock, flags);
  642. /* assume the list non empty */
  643. if (likely(!list_empty(&dev->txreq_free))) {
  644. struct list_head *l = dev->txreq_free.next;
  645. list_del(l);
  646. spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
  647. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  648. } else {
  649. /* call slow path to get the extra lock */
  650. spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
  651. tx = __get_txreq(dev, qp);
  652. }
  653. return tx;
  654. }
  655. void qib_put_txreq(struct qib_verbs_txreq *tx)
  656. {
  657. struct qib_ibdev *dev;
  658. struct rvt_qp *qp;
  659. struct qib_qp_priv *priv;
  660. unsigned long flags;
  661. qp = tx->qp;
  662. dev = to_idev(qp->ibqp.device);
  663. if (tx->mr) {
  664. rvt_put_mr(tx->mr);
  665. tx->mr = NULL;
  666. }
  667. if (tx->txreq.flags & QIB_SDMA_TXREQ_F_FREEBUF) {
  668. tx->txreq.flags &= ~QIB_SDMA_TXREQ_F_FREEBUF;
  669. dma_unmap_single(&dd_from_dev(dev)->pcidev->dev,
  670. tx->txreq.addr, tx->hdr_dwords << 2,
  671. DMA_TO_DEVICE);
  672. kfree(tx->align_buf);
  673. }
  674. spin_lock_irqsave(&dev->rdi.pending_lock, flags);
  675. /* Put struct back on free list */
  676. list_add(&tx->txreq.list, &dev->txreq_free);
  677. if (!list_empty(&dev->txwait)) {
  678. /* Wake up first QP wanting a free struct */
  679. priv = list_entry(dev->txwait.next, struct qib_qp_priv,
  680. iowait);
  681. qp = priv->owner;
  682. list_del_init(&priv->iowait);
  683. atomic_inc(&qp->refcount);
  684. spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
  685. spin_lock_irqsave(&qp->s_lock, flags);
  686. if (qp->s_flags & RVT_S_WAIT_TX) {
  687. qp->s_flags &= ~RVT_S_WAIT_TX;
  688. qib_schedule_send(qp);
  689. }
  690. spin_unlock_irqrestore(&qp->s_lock, flags);
  691. if (atomic_dec_and_test(&qp->refcount))
  692. wake_up(&qp->wait);
  693. } else
  694. spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
  695. }
  696. /*
  697. * This is called when there are send DMA descriptors that might be
  698. * available.
  699. *
  700. * This is called with ppd->sdma_lock held.
  701. */
  702. void qib_verbs_sdma_desc_avail(struct qib_pportdata *ppd, unsigned avail)
  703. {
  704. struct rvt_qp *qp, *nqp;
  705. struct qib_qp_priv *qpp, *nqpp;
  706. struct rvt_qp *qps[20];
  707. struct qib_ibdev *dev;
  708. unsigned i, n;
  709. n = 0;
  710. dev = &ppd->dd->verbs_dev;
  711. spin_lock(&dev->rdi.pending_lock);
  712. /* Search wait list for first QP wanting DMA descriptors. */
  713. list_for_each_entry_safe(qpp, nqpp, &dev->dmawait, iowait) {
  714. qp = qpp->owner;
  715. nqp = nqpp->owner;
  716. if (qp->port_num != ppd->port)
  717. continue;
  718. if (n == ARRAY_SIZE(qps))
  719. break;
  720. if (qpp->s_tx->txreq.sg_count > avail)
  721. break;
  722. avail -= qpp->s_tx->txreq.sg_count;
  723. list_del_init(&qpp->iowait);
  724. atomic_inc(&qp->refcount);
  725. qps[n++] = qp;
  726. }
  727. spin_unlock(&dev->rdi.pending_lock);
  728. for (i = 0; i < n; i++) {
  729. qp = qps[i];
  730. spin_lock(&qp->s_lock);
  731. if (qp->s_flags & RVT_S_WAIT_DMA_DESC) {
  732. qp->s_flags &= ~RVT_S_WAIT_DMA_DESC;
  733. qib_schedule_send(qp);
  734. }
  735. spin_unlock(&qp->s_lock);
  736. if (atomic_dec_and_test(&qp->refcount))
  737. wake_up(&qp->wait);
  738. }
  739. }
  740. /*
  741. * This is called with ppd->sdma_lock held.
  742. */
  743. static void sdma_complete(struct qib_sdma_txreq *cookie, int status)
  744. {
  745. struct qib_verbs_txreq *tx =
  746. container_of(cookie, struct qib_verbs_txreq, txreq);
  747. struct rvt_qp *qp = tx->qp;
  748. struct qib_qp_priv *priv = qp->priv;
  749. spin_lock(&qp->s_lock);
  750. if (tx->wqe)
  751. qib_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
  752. else if (qp->ibqp.qp_type == IB_QPT_RC) {
  753. struct qib_ib_header *hdr;
  754. if (tx->txreq.flags & QIB_SDMA_TXREQ_F_FREEBUF)
  755. hdr = &tx->align_buf->hdr;
  756. else {
  757. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  758. hdr = &dev->pio_hdrs[tx->hdr_inx].hdr;
  759. }
  760. qib_rc_send_complete(qp, hdr);
  761. }
  762. if (atomic_dec_and_test(&priv->s_dma_busy)) {
  763. if (qp->state == IB_QPS_RESET)
  764. wake_up(&priv->wait_dma);
  765. else if (qp->s_flags & RVT_S_WAIT_DMA) {
  766. qp->s_flags &= ~RVT_S_WAIT_DMA;
  767. qib_schedule_send(qp);
  768. }
  769. }
  770. spin_unlock(&qp->s_lock);
  771. qib_put_txreq(tx);
  772. }
  773. static int wait_kmem(struct qib_ibdev *dev, struct rvt_qp *qp)
  774. {
  775. struct qib_qp_priv *priv = qp->priv;
  776. unsigned long flags;
  777. int ret = 0;
  778. spin_lock_irqsave(&qp->s_lock, flags);
  779. if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
  780. spin_lock(&dev->rdi.pending_lock);
  781. if (list_empty(&priv->iowait)) {
  782. if (list_empty(&dev->memwait))
  783. mod_timer(&dev->mem_timer, jiffies + 1);
  784. qp->s_flags |= RVT_S_WAIT_KMEM;
  785. list_add_tail(&priv->iowait, &dev->memwait);
  786. }
  787. spin_unlock(&dev->rdi.pending_lock);
  788. qp->s_flags &= ~RVT_S_BUSY;
  789. ret = -EBUSY;
  790. }
  791. spin_unlock_irqrestore(&qp->s_lock, flags);
  792. return ret;
  793. }
  794. static int qib_verbs_send_dma(struct rvt_qp *qp, struct qib_ib_header *hdr,
  795. u32 hdrwords, struct rvt_sge_state *ss, u32 len,
  796. u32 plen, u32 dwords)
  797. {
  798. struct qib_qp_priv *priv = qp->priv;
  799. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  800. struct qib_devdata *dd = dd_from_dev(dev);
  801. struct qib_ibport *ibp = to_iport(qp->ibqp.device, qp->port_num);
  802. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  803. struct qib_verbs_txreq *tx;
  804. struct qib_pio_header *phdr;
  805. u32 control;
  806. u32 ndesc;
  807. int ret;
  808. tx = priv->s_tx;
  809. if (tx) {
  810. priv->s_tx = NULL;
  811. /* resend previously constructed packet */
  812. ret = qib_sdma_verbs_send(ppd, tx->ss, tx->dwords, tx);
  813. goto bail;
  814. }
  815. tx = get_txreq(dev, qp);
  816. if (IS_ERR(tx))
  817. goto bail_tx;
  818. control = dd->f_setpbc_control(ppd, plen, qp->s_srate,
  819. be16_to_cpu(hdr->lrh[0]) >> 12);
  820. tx->qp = qp;
  821. tx->wqe = qp->s_wqe;
  822. tx->mr = qp->s_rdma_mr;
  823. if (qp->s_rdma_mr)
  824. qp->s_rdma_mr = NULL;
  825. tx->txreq.callback = sdma_complete;
  826. if (dd->flags & QIB_HAS_SDMA_TIMEOUT)
  827. tx->txreq.flags = QIB_SDMA_TXREQ_F_HEADTOHOST;
  828. else
  829. tx->txreq.flags = QIB_SDMA_TXREQ_F_INTREQ;
  830. if (plen + 1 > dd->piosize2kmax_dwords)
  831. tx->txreq.flags |= QIB_SDMA_TXREQ_F_USELARGEBUF;
  832. if (len) {
  833. /*
  834. * Don't try to DMA if it takes more descriptors than
  835. * the queue holds.
  836. */
  837. ndesc = qib_count_sge(ss, len);
  838. if (ndesc >= ppd->sdma_descq_cnt)
  839. ndesc = 0;
  840. } else
  841. ndesc = 1;
  842. if (ndesc) {
  843. phdr = &dev->pio_hdrs[tx->hdr_inx];
  844. phdr->pbc[0] = cpu_to_le32(plen);
  845. phdr->pbc[1] = cpu_to_le32(control);
  846. memcpy(&phdr->hdr, hdr, hdrwords << 2);
  847. tx->txreq.flags |= QIB_SDMA_TXREQ_F_FREEDESC;
  848. tx->txreq.sg_count = ndesc;
  849. tx->txreq.addr = dev->pio_hdrs_phys +
  850. tx->hdr_inx * sizeof(struct qib_pio_header);
  851. tx->hdr_dwords = hdrwords + 2; /* add PBC length */
  852. ret = qib_sdma_verbs_send(ppd, ss, dwords, tx);
  853. goto bail;
  854. }
  855. /* Allocate a buffer and copy the header and payload to it. */
  856. tx->hdr_dwords = plen + 1;
  857. phdr = kmalloc(tx->hdr_dwords << 2, GFP_ATOMIC);
  858. if (!phdr)
  859. goto err_tx;
  860. phdr->pbc[0] = cpu_to_le32(plen);
  861. phdr->pbc[1] = cpu_to_le32(control);
  862. memcpy(&phdr->hdr, hdr, hdrwords << 2);
  863. qib_copy_from_sge((u32 *) &phdr->hdr + hdrwords, ss, len);
  864. tx->txreq.addr = dma_map_single(&dd->pcidev->dev, phdr,
  865. tx->hdr_dwords << 2, DMA_TO_DEVICE);
  866. if (dma_mapping_error(&dd->pcidev->dev, tx->txreq.addr))
  867. goto map_err;
  868. tx->align_buf = phdr;
  869. tx->txreq.flags |= QIB_SDMA_TXREQ_F_FREEBUF;
  870. tx->txreq.sg_count = 1;
  871. ret = qib_sdma_verbs_send(ppd, NULL, 0, tx);
  872. goto unaligned;
  873. map_err:
  874. kfree(phdr);
  875. err_tx:
  876. qib_put_txreq(tx);
  877. ret = wait_kmem(dev, qp);
  878. unaligned:
  879. ibp->rvp.n_unaligned++;
  880. bail:
  881. return ret;
  882. bail_tx:
  883. ret = PTR_ERR(tx);
  884. goto bail;
  885. }
  886. /*
  887. * If we are now in the error state, return zero to flush the
  888. * send work request.
  889. */
  890. static int no_bufs_available(struct rvt_qp *qp)
  891. {
  892. struct qib_qp_priv *priv = qp->priv;
  893. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  894. struct qib_devdata *dd;
  895. unsigned long flags;
  896. int ret = 0;
  897. /*
  898. * Note that as soon as want_buffer() is called and
  899. * possibly before it returns, qib_ib_piobufavail()
  900. * could be called. Therefore, put QP on the I/O wait list before
  901. * enabling the PIO avail interrupt.
  902. */
  903. spin_lock_irqsave(&qp->s_lock, flags);
  904. if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
  905. spin_lock(&dev->rdi.pending_lock);
  906. if (list_empty(&priv->iowait)) {
  907. dev->n_piowait++;
  908. qp->s_flags |= RVT_S_WAIT_PIO;
  909. list_add_tail(&priv->iowait, &dev->piowait);
  910. dd = dd_from_dev(dev);
  911. dd->f_wantpiobuf_intr(dd, 1);
  912. }
  913. spin_unlock(&dev->rdi.pending_lock);
  914. qp->s_flags &= ~RVT_S_BUSY;
  915. ret = -EBUSY;
  916. }
  917. spin_unlock_irqrestore(&qp->s_lock, flags);
  918. return ret;
  919. }
  920. static int qib_verbs_send_pio(struct rvt_qp *qp, struct qib_ib_header *ibhdr,
  921. u32 hdrwords, struct rvt_sge_state *ss, u32 len,
  922. u32 plen, u32 dwords)
  923. {
  924. struct qib_devdata *dd = dd_from_ibdev(qp->ibqp.device);
  925. struct qib_pportdata *ppd = dd->pport + qp->port_num - 1;
  926. u32 *hdr = (u32 *) ibhdr;
  927. u32 __iomem *piobuf_orig;
  928. u32 __iomem *piobuf;
  929. u64 pbc;
  930. unsigned long flags;
  931. unsigned flush_wc;
  932. u32 control;
  933. u32 pbufn;
  934. control = dd->f_setpbc_control(ppd, plen, qp->s_srate,
  935. be16_to_cpu(ibhdr->lrh[0]) >> 12);
  936. pbc = ((u64) control << 32) | plen;
  937. piobuf = dd->f_getsendbuf(ppd, pbc, &pbufn);
  938. if (unlikely(piobuf == NULL))
  939. return no_bufs_available(qp);
  940. /*
  941. * Write the pbc.
  942. * We have to flush after the PBC for correctness on some cpus
  943. * or WC buffer can be written out of order.
  944. */
  945. writeq(pbc, piobuf);
  946. piobuf_orig = piobuf;
  947. piobuf += 2;
  948. flush_wc = dd->flags & QIB_PIO_FLUSH_WC;
  949. if (len == 0) {
  950. /*
  951. * If there is just the header portion, must flush before
  952. * writing last word of header for correctness, and after
  953. * the last header word (trigger word).
  954. */
  955. if (flush_wc) {
  956. qib_flush_wc();
  957. qib_pio_copy(piobuf, hdr, hdrwords - 1);
  958. qib_flush_wc();
  959. __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords - 1);
  960. qib_flush_wc();
  961. } else
  962. qib_pio_copy(piobuf, hdr, hdrwords);
  963. goto done;
  964. }
  965. if (flush_wc)
  966. qib_flush_wc();
  967. qib_pio_copy(piobuf, hdr, hdrwords);
  968. piobuf += hdrwords;
  969. /* The common case is aligned and contained in one segment. */
  970. if (likely(ss->num_sge == 1 && len <= ss->sge.length &&
  971. !((unsigned long)ss->sge.vaddr & (sizeof(u32) - 1)))) {
  972. u32 *addr = (u32 *) ss->sge.vaddr;
  973. /* Update address before sending packet. */
  974. update_sge(ss, len);
  975. if (flush_wc) {
  976. qib_pio_copy(piobuf, addr, dwords - 1);
  977. /* must flush early everything before trigger word */
  978. qib_flush_wc();
  979. __raw_writel(addr[dwords - 1], piobuf + dwords - 1);
  980. /* be sure trigger word is written */
  981. qib_flush_wc();
  982. } else
  983. qib_pio_copy(piobuf, addr, dwords);
  984. goto done;
  985. }
  986. copy_io(piobuf, ss, len, flush_wc);
  987. done:
  988. if (dd->flags & QIB_USE_SPCL_TRIG) {
  989. u32 spcl_off = (pbufn >= dd->piobcnt2k) ? 2047 : 1023;
  990. qib_flush_wc();
  991. __raw_writel(0xaebecede, piobuf_orig + spcl_off);
  992. }
  993. qib_sendbuf_done(dd, pbufn);
  994. if (qp->s_rdma_mr) {
  995. rvt_put_mr(qp->s_rdma_mr);
  996. qp->s_rdma_mr = NULL;
  997. }
  998. if (qp->s_wqe) {
  999. spin_lock_irqsave(&qp->s_lock, flags);
  1000. qib_send_complete(qp, qp->s_wqe, IB_WC_SUCCESS);
  1001. spin_unlock_irqrestore(&qp->s_lock, flags);
  1002. } else if (qp->ibqp.qp_type == IB_QPT_RC) {
  1003. spin_lock_irqsave(&qp->s_lock, flags);
  1004. qib_rc_send_complete(qp, ibhdr);
  1005. spin_unlock_irqrestore(&qp->s_lock, flags);
  1006. }
  1007. return 0;
  1008. }
  1009. /**
  1010. * qib_verbs_send - send a packet
  1011. * @qp: the QP to send on
  1012. * @hdr: the packet header
  1013. * @hdrwords: the number of 32-bit words in the header
  1014. * @ss: the SGE to send
  1015. * @len: the length of the packet in bytes
  1016. *
  1017. * Return zero if packet is sent or queued OK.
  1018. * Return non-zero and clear qp->s_flags RVT_S_BUSY otherwise.
  1019. */
  1020. int qib_verbs_send(struct rvt_qp *qp, struct qib_ib_header *hdr,
  1021. u32 hdrwords, struct rvt_sge_state *ss, u32 len)
  1022. {
  1023. struct qib_devdata *dd = dd_from_ibdev(qp->ibqp.device);
  1024. u32 plen;
  1025. int ret;
  1026. u32 dwords = (len + 3) >> 2;
  1027. /*
  1028. * Calculate the send buffer trigger address.
  1029. * The +1 counts for the pbc control dword following the pbc length.
  1030. */
  1031. plen = hdrwords + dwords + 1;
  1032. /*
  1033. * VL15 packets (IB_QPT_SMI) will always use PIO, so we
  1034. * can defer SDMA restart until link goes ACTIVE without
  1035. * worrying about just how we got there.
  1036. */
  1037. if (qp->ibqp.qp_type == IB_QPT_SMI ||
  1038. !(dd->flags & QIB_HAS_SEND_DMA))
  1039. ret = qib_verbs_send_pio(qp, hdr, hdrwords, ss, len,
  1040. plen, dwords);
  1041. else
  1042. ret = qib_verbs_send_dma(qp, hdr, hdrwords, ss, len,
  1043. plen, dwords);
  1044. return ret;
  1045. }
  1046. int qib_snapshot_counters(struct qib_pportdata *ppd, u64 *swords,
  1047. u64 *rwords, u64 *spkts, u64 *rpkts,
  1048. u64 *xmit_wait)
  1049. {
  1050. int ret;
  1051. struct qib_devdata *dd = ppd->dd;
  1052. if (!(dd->flags & QIB_PRESENT)) {
  1053. /* no hardware, freeze, etc. */
  1054. ret = -EINVAL;
  1055. goto bail;
  1056. }
  1057. *swords = dd->f_portcntr(ppd, QIBPORTCNTR_WORDSEND);
  1058. *rwords = dd->f_portcntr(ppd, QIBPORTCNTR_WORDRCV);
  1059. *spkts = dd->f_portcntr(ppd, QIBPORTCNTR_PKTSEND);
  1060. *rpkts = dd->f_portcntr(ppd, QIBPORTCNTR_PKTRCV);
  1061. *xmit_wait = dd->f_portcntr(ppd, QIBPORTCNTR_SENDSTALL);
  1062. ret = 0;
  1063. bail:
  1064. return ret;
  1065. }
  1066. /**
  1067. * qib_get_counters - get various chip counters
  1068. * @dd: the qlogic_ib device
  1069. * @cntrs: counters are placed here
  1070. *
  1071. * Return the counters needed by recv_pma_get_portcounters().
  1072. */
  1073. int qib_get_counters(struct qib_pportdata *ppd,
  1074. struct qib_verbs_counters *cntrs)
  1075. {
  1076. int ret;
  1077. if (!(ppd->dd->flags & QIB_PRESENT)) {
  1078. /* no hardware, freeze, etc. */
  1079. ret = -EINVAL;
  1080. goto bail;
  1081. }
  1082. cntrs->symbol_error_counter =
  1083. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBSYMBOLERR);
  1084. cntrs->link_error_recovery_counter =
  1085. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBLINKERRRECOV);
  1086. /*
  1087. * The link downed counter counts when the other side downs the
  1088. * connection. We add in the number of times we downed the link
  1089. * due to local link integrity errors to compensate.
  1090. */
  1091. cntrs->link_downed_counter =
  1092. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBLINKDOWN);
  1093. cntrs->port_rcv_errors =
  1094. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXDROPPKT) +
  1095. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RCVOVFL) +
  1096. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERR_RLEN) +
  1097. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_INVALIDRLEN) +
  1098. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRLINK) +
  1099. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRICRC) +
  1100. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRVCRC) +
  1101. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRLPCRC) +
  1102. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_BADFORMAT);
  1103. cntrs->port_rcv_errors +=
  1104. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXLOCALPHYERR);
  1105. cntrs->port_rcv_errors +=
  1106. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXVLERR);
  1107. cntrs->port_rcv_remphys_errors =
  1108. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RCVEBP);
  1109. cntrs->port_xmit_discards =
  1110. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_UNSUPVL);
  1111. cntrs->port_xmit_data = ppd->dd->f_portcntr(ppd,
  1112. QIBPORTCNTR_WORDSEND);
  1113. cntrs->port_rcv_data = ppd->dd->f_portcntr(ppd,
  1114. QIBPORTCNTR_WORDRCV);
  1115. cntrs->port_xmit_packets = ppd->dd->f_portcntr(ppd,
  1116. QIBPORTCNTR_PKTSEND);
  1117. cntrs->port_rcv_packets = ppd->dd->f_portcntr(ppd,
  1118. QIBPORTCNTR_PKTRCV);
  1119. cntrs->local_link_integrity_errors =
  1120. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_LLI);
  1121. cntrs->excessive_buffer_overrun_errors =
  1122. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_EXCESSBUFOVFL);
  1123. cntrs->vl15_dropped =
  1124. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_VL15PKTDROP);
  1125. ret = 0;
  1126. bail:
  1127. return ret;
  1128. }
  1129. /**
  1130. * qib_ib_piobufavail - callback when a PIO buffer is available
  1131. * @dd: the device pointer
  1132. *
  1133. * This is called from qib_intr() at interrupt level when a PIO buffer is
  1134. * available after qib_verbs_send() returned an error that no buffers were
  1135. * available. Disable the interrupt if there are no more QPs waiting.
  1136. */
  1137. void qib_ib_piobufavail(struct qib_devdata *dd)
  1138. {
  1139. struct qib_ibdev *dev = &dd->verbs_dev;
  1140. struct list_head *list;
  1141. struct rvt_qp *qps[5];
  1142. struct rvt_qp *qp;
  1143. unsigned long flags;
  1144. unsigned i, n;
  1145. struct qib_qp_priv *priv;
  1146. list = &dev->piowait;
  1147. n = 0;
  1148. /*
  1149. * Note: checking that the piowait list is empty and clearing
  1150. * the buffer available interrupt needs to be atomic or we
  1151. * could end up with QPs on the wait list with the interrupt
  1152. * disabled.
  1153. */
  1154. spin_lock_irqsave(&dev->rdi.pending_lock, flags);
  1155. while (!list_empty(list)) {
  1156. if (n == ARRAY_SIZE(qps))
  1157. goto full;
  1158. priv = list_entry(list->next, struct qib_qp_priv, iowait);
  1159. qp = priv->owner;
  1160. list_del_init(&priv->iowait);
  1161. atomic_inc(&qp->refcount);
  1162. qps[n++] = qp;
  1163. }
  1164. dd->f_wantpiobuf_intr(dd, 0);
  1165. full:
  1166. spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
  1167. for (i = 0; i < n; i++) {
  1168. qp = qps[i];
  1169. spin_lock_irqsave(&qp->s_lock, flags);
  1170. if (qp->s_flags & RVT_S_WAIT_PIO) {
  1171. qp->s_flags &= ~RVT_S_WAIT_PIO;
  1172. qib_schedule_send(qp);
  1173. }
  1174. spin_unlock_irqrestore(&qp->s_lock, flags);
  1175. /* Notify qib_destroy_qp() if it is waiting. */
  1176. if (atomic_dec_and_test(&qp->refcount))
  1177. wake_up(&qp->wait);
  1178. }
  1179. }
  1180. static int qib_query_port(struct rvt_dev_info *rdi, u8 port_num,
  1181. struct ib_port_attr *props)
  1182. {
  1183. struct qib_ibdev *ibdev = container_of(rdi, struct qib_ibdev, rdi);
  1184. struct qib_devdata *dd = dd_from_dev(ibdev);
  1185. struct qib_pportdata *ppd = &dd->pport[port_num - 1];
  1186. enum ib_mtu mtu;
  1187. u16 lid = ppd->lid;
  1188. props->lid = lid ? lid : be16_to_cpu(IB_LID_PERMISSIVE);
  1189. props->lmc = ppd->lmc;
  1190. props->state = dd->f_iblink_state(ppd->lastibcstat);
  1191. props->phys_state = dd->f_ibphys_portstate(ppd->lastibcstat);
  1192. props->gid_tbl_len = QIB_GUIDS_PER_PORT;
  1193. props->active_width = ppd->link_width_active;
  1194. /* See rate_show() */
  1195. props->active_speed = ppd->link_speed_active;
  1196. props->max_vl_num = qib_num_vls(ppd->vls_supported);
  1197. props->max_mtu = qib_ibmtu ? qib_ibmtu : IB_MTU_4096;
  1198. switch (ppd->ibmtu) {
  1199. case 4096:
  1200. mtu = IB_MTU_4096;
  1201. break;
  1202. case 2048:
  1203. mtu = IB_MTU_2048;
  1204. break;
  1205. case 1024:
  1206. mtu = IB_MTU_1024;
  1207. break;
  1208. case 512:
  1209. mtu = IB_MTU_512;
  1210. break;
  1211. case 256:
  1212. mtu = IB_MTU_256;
  1213. break;
  1214. default:
  1215. mtu = IB_MTU_2048;
  1216. }
  1217. props->active_mtu = mtu;
  1218. return 0;
  1219. }
  1220. static int qib_modify_device(struct ib_device *device,
  1221. int device_modify_mask,
  1222. struct ib_device_modify *device_modify)
  1223. {
  1224. struct qib_devdata *dd = dd_from_ibdev(device);
  1225. unsigned i;
  1226. int ret;
  1227. if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
  1228. IB_DEVICE_MODIFY_NODE_DESC)) {
  1229. ret = -EOPNOTSUPP;
  1230. goto bail;
  1231. }
  1232. if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
  1233. memcpy(device->node_desc, device_modify->node_desc, 64);
  1234. for (i = 0; i < dd->num_pports; i++) {
  1235. struct qib_ibport *ibp = &dd->pport[i].ibport_data;
  1236. qib_node_desc_chg(ibp);
  1237. }
  1238. }
  1239. if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
  1240. ib_qib_sys_image_guid =
  1241. cpu_to_be64(device_modify->sys_image_guid);
  1242. for (i = 0; i < dd->num_pports; i++) {
  1243. struct qib_ibport *ibp = &dd->pport[i].ibport_data;
  1244. qib_sys_guid_chg(ibp);
  1245. }
  1246. }
  1247. ret = 0;
  1248. bail:
  1249. return ret;
  1250. }
  1251. static int qib_shut_down_port(struct rvt_dev_info *rdi, u8 port_num)
  1252. {
  1253. struct qib_ibdev *ibdev = container_of(rdi, struct qib_ibdev, rdi);
  1254. struct qib_devdata *dd = dd_from_dev(ibdev);
  1255. struct qib_pportdata *ppd = &dd->pport[port_num - 1];
  1256. qib_set_linkstate(ppd, QIB_IB_LINKDOWN);
  1257. return 0;
  1258. }
  1259. static int qib_get_guid_be(struct rvt_dev_info *rdi, struct rvt_ibport *rvp,
  1260. int guid_index, __be64 *guid)
  1261. {
  1262. struct qib_ibport *ibp = container_of(rvp, struct qib_ibport, rvp);
  1263. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1264. if (guid_index == 0)
  1265. *guid = ppd->guid;
  1266. else if (guid_index < QIB_GUIDS_PER_PORT)
  1267. *guid = ibp->guids[guid_index - 1];
  1268. else
  1269. return -EINVAL;
  1270. return 0;
  1271. }
  1272. int qib_check_ah(struct ib_device *ibdev, struct ib_ah_attr *ah_attr)
  1273. {
  1274. if (ah_attr->sl > 15)
  1275. return -EINVAL;
  1276. return 0;
  1277. }
  1278. static void qib_notify_new_ah(struct ib_device *ibdev,
  1279. struct ib_ah_attr *ah_attr,
  1280. struct rvt_ah *ah)
  1281. {
  1282. struct qib_ibport *ibp;
  1283. struct qib_pportdata *ppd;
  1284. /*
  1285. * Do not trust reading anything from rvt_ah at this point as it is not
  1286. * done being setup. We can however modify things which we need to set.
  1287. */
  1288. ibp = to_iport(ibdev, ah_attr->port_num);
  1289. ppd = ppd_from_ibp(ibp);
  1290. ah->vl = ibp->sl_to_vl[ah->attr.sl];
  1291. ah->log_pmtu = ilog2(ppd->ibmtu);
  1292. }
  1293. struct ib_ah *qib_create_qp0_ah(struct qib_ibport *ibp, u16 dlid)
  1294. {
  1295. struct ib_ah_attr attr;
  1296. struct ib_ah *ah = ERR_PTR(-EINVAL);
  1297. struct rvt_qp *qp0;
  1298. memset(&attr, 0, sizeof(attr));
  1299. attr.dlid = dlid;
  1300. attr.port_num = ppd_from_ibp(ibp)->port;
  1301. rcu_read_lock();
  1302. qp0 = rcu_dereference(ibp->rvp.qp[0]);
  1303. if (qp0)
  1304. ah = ib_create_ah(qp0->ibqp.pd, &attr);
  1305. rcu_read_unlock();
  1306. return ah;
  1307. }
  1308. /**
  1309. * qib_get_npkeys - return the size of the PKEY table for context 0
  1310. * @dd: the qlogic_ib device
  1311. */
  1312. unsigned qib_get_npkeys(struct qib_devdata *dd)
  1313. {
  1314. return ARRAY_SIZE(dd->rcd[0]->pkeys);
  1315. }
  1316. /*
  1317. * Return the indexed PKEY from the port PKEY table.
  1318. * No need to validate rcd[ctxt]; the port is setup if we are here.
  1319. */
  1320. unsigned qib_get_pkey(struct qib_ibport *ibp, unsigned index)
  1321. {
  1322. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1323. struct qib_devdata *dd = ppd->dd;
  1324. unsigned ctxt = ppd->hw_pidx;
  1325. unsigned ret;
  1326. /* dd->rcd null if mini_init or some init failures */
  1327. if (!dd->rcd || index >= ARRAY_SIZE(dd->rcd[ctxt]->pkeys))
  1328. ret = 0;
  1329. else
  1330. ret = dd->rcd[ctxt]->pkeys[index];
  1331. return ret;
  1332. }
  1333. static void init_ibport(struct qib_pportdata *ppd)
  1334. {
  1335. struct qib_verbs_counters cntrs;
  1336. struct qib_ibport *ibp = &ppd->ibport_data;
  1337. spin_lock_init(&ibp->rvp.lock);
  1338. /* Set the prefix to the default value (see ch. 4.1.1) */
  1339. ibp->rvp.gid_prefix = IB_DEFAULT_GID_PREFIX;
  1340. ibp->rvp.sm_lid = be16_to_cpu(IB_LID_PERMISSIVE);
  1341. ibp->rvp.port_cap_flags = IB_PORT_SYS_IMAGE_GUID_SUP |
  1342. IB_PORT_CLIENT_REG_SUP | IB_PORT_SL_MAP_SUP |
  1343. IB_PORT_TRAP_SUP | IB_PORT_AUTO_MIGR_SUP |
  1344. IB_PORT_DR_NOTICE_SUP | IB_PORT_CAP_MASK_NOTICE_SUP |
  1345. IB_PORT_OTHER_LOCAL_CHANGES_SUP;
  1346. if (ppd->dd->flags & QIB_HAS_LINK_LATENCY)
  1347. ibp->rvp.port_cap_flags |= IB_PORT_LINK_LATENCY_SUP;
  1348. ibp->rvp.pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
  1349. ibp->rvp.pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
  1350. ibp->rvp.pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
  1351. ibp->rvp.pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
  1352. ibp->rvp.pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
  1353. /* Snapshot current HW counters to "clear" them. */
  1354. qib_get_counters(ppd, &cntrs);
  1355. ibp->z_symbol_error_counter = cntrs.symbol_error_counter;
  1356. ibp->z_link_error_recovery_counter =
  1357. cntrs.link_error_recovery_counter;
  1358. ibp->z_link_downed_counter = cntrs.link_downed_counter;
  1359. ibp->z_port_rcv_errors = cntrs.port_rcv_errors;
  1360. ibp->z_port_rcv_remphys_errors = cntrs.port_rcv_remphys_errors;
  1361. ibp->z_port_xmit_discards = cntrs.port_xmit_discards;
  1362. ibp->z_port_xmit_data = cntrs.port_xmit_data;
  1363. ibp->z_port_rcv_data = cntrs.port_rcv_data;
  1364. ibp->z_port_xmit_packets = cntrs.port_xmit_packets;
  1365. ibp->z_port_rcv_packets = cntrs.port_rcv_packets;
  1366. ibp->z_local_link_integrity_errors =
  1367. cntrs.local_link_integrity_errors;
  1368. ibp->z_excessive_buffer_overrun_errors =
  1369. cntrs.excessive_buffer_overrun_errors;
  1370. ibp->z_vl15_dropped = cntrs.vl15_dropped;
  1371. RCU_INIT_POINTER(ibp->rvp.qp[0], NULL);
  1372. RCU_INIT_POINTER(ibp->rvp.qp[1], NULL);
  1373. }
  1374. /**
  1375. * qib_fill_device_attr - Fill in rvt dev info device attributes.
  1376. * @dd: the device data structure
  1377. */
  1378. static void qib_fill_device_attr(struct qib_devdata *dd)
  1379. {
  1380. struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
  1381. memset(&rdi->dparms.props, 0, sizeof(rdi->dparms.props));
  1382. rdi->dparms.props.max_pd = ib_qib_max_pds;
  1383. rdi->dparms.props.max_ah = ib_qib_max_ahs;
  1384. rdi->dparms.props.device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
  1385. IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
  1386. IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
  1387. IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE;
  1388. rdi->dparms.props.page_size_cap = PAGE_SIZE;
  1389. rdi->dparms.props.vendor_id =
  1390. QIB_SRC_OUI_1 << 16 | QIB_SRC_OUI_2 << 8 | QIB_SRC_OUI_3;
  1391. rdi->dparms.props.vendor_part_id = dd->deviceid;
  1392. rdi->dparms.props.hw_ver = dd->minrev;
  1393. rdi->dparms.props.sys_image_guid = ib_qib_sys_image_guid;
  1394. rdi->dparms.props.max_mr_size = ~0ULL;
  1395. rdi->dparms.props.max_qp = ib_qib_max_qps;
  1396. rdi->dparms.props.max_qp_wr = ib_qib_max_qp_wrs;
  1397. rdi->dparms.props.max_sge = ib_qib_max_sges;
  1398. rdi->dparms.props.max_sge_rd = ib_qib_max_sges;
  1399. rdi->dparms.props.max_cq = ib_qib_max_cqs;
  1400. rdi->dparms.props.max_cqe = ib_qib_max_cqes;
  1401. rdi->dparms.props.max_ah = ib_qib_max_ahs;
  1402. rdi->dparms.props.max_mr = rdi->lkey_table.max;
  1403. rdi->dparms.props.max_fmr = rdi->lkey_table.max;
  1404. rdi->dparms.props.max_map_per_fmr = 32767;
  1405. rdi->dparms.props.max_qp_rd_atom = QIB_MAX_RDMA_ATOMIC;
  1406. rdi->dparms.props.max_qp_init_rd_atom = 255;
  1407. rdi->dparms.props.max_srq = ib_qib_max_srqs;
  1408. rdi->dparms.props.max_srq_wr = ib_qib_max_srq_wrs;
  1409. rdi->dparms.props.max_srq_sge = ib_qib_max_srq_sges;
  1410. rdi->dparms.props.atomic_cap = IB_ATOMIC_GLOB;
  1411. rdi->dparms.props.max_pkeys = qib_get_npkeys(dd);
  1412. rdi->dparms.props.max_mcast_grp = ib_qib_max_mcast_grps;
  1413. rdi->dparms.props.max_mcast_qp_attach = ib_qib_max_mcast_qp_attached;
  1414. rdi->dparms.props.max_total_mcast_qp_attach =
  1415. rdi->dparms.props.max_mcast_qp_attach *
  1416. rdi->dparms.props.max_mcast_grp;
  1417. }
  1418. /**
  1419. * qib_register_ib_device - register our device with the infiniband core
  1420. * @dd: the device data structure
  1421. * Return the allocated qib_ibdev pointer or NULL on error.
  1422. */
  1423. int qib_register_ib_device(struct qib_devdata *dd)
  1424. {
  1425. struct qib_ibdev *dev = &dd->verbs_dev;
  1426. struct ib_device *ibdev = &dev->rdi.ibdev;
  1427. struct qib_pportdata *ppd = dd->pport;
  1428. unsigned i, ctxt;
  1429. int ret;
  1430. get_random_bytes(&dev->qp_rnd, sizeof(dev->qp_rnd));
  1431. for (i = 0; i < dd->num_pports; i++)
  1432. init_ibport(ppd + i);
  1433. /* Only need to initialize non-zero fields. */
  1434. setup_timer(&dev->mem_timer, mem_timer, (unsigned long)dev);
  1435. qpt_mask = dd->qpn_mask;
  1436. INIT_LIST_HEAD(&dev->piowait);
  1437. INIT_LIST_HEAD(&dev->dmawait);
  1438. INIT_LIST_HEAD(&dev->txwait);
  1439. INIT_LIST_HEAD(&dev->memwait);
  1440. INIT_LIST_HEAD(&dev->txreq_free);
  1441. if (ppd->sdma_descq_cnt) {
  1442. dev->pio_hdrs = dma_alloc_coherent(&dd->pcidev->dev,
  1443. ppd->sdma_descq_cnt *
  1444. sizeof(struct qib_pio_header),
  1445. &dev->pio_hdrs_phys,
  1446. GFP_KERNEL);
  1447. if (!dev->pio_hdrs) {
  1448. ret = -ENOMEM;
  1449. goto err_hdrs;
  1450. }
  1451. }
  1452. for (i = 0; i < ppd->sdma_descq_cnt; i++) {
  1453. struct qib_verbs_txreq *tx;
  1454. tx = kzalloc(sizeof(*tx), GFP_KERNEL);
  1455. if (!tx) {
  1456. ret = -ENOMEM;
  1457. goto err_tx;
  1458. }
  1459. tx->hdr_inx = i;
  1460. list_add(&tx->txreq.list, &dev->txreq_free);
  1461. }
  1462. /*
  1463. * The system image GUID is supposed to be the same for all
  1464. * IB HCAs in a single system but since there can be other
  1465. * device types in the system, we can't be sure this is unique.
  1466. */
  1467. if (!ib_qib_sys_image_guid)
  1468. ib_qib_sys_image_guid = ppd->guid;
  1469. strlcpy(ibdev->name, "qib%d", IB_DEVICE_NAME_MAX);
  1470. ibdev->owner = THIS_MODULE;
  1471. ibdev->node_guid = ppd->guid;
  1472. ibdev->phys_port_cnt = dd->num_pports;
  1473. ibdev->dma_device = &dd->pcidev->dev;
  1474. ibdev->modify_device = qib_modify_device;
  1475. ibdev->process_mad = qib_process_mad;
  1476. snprintf(ibdev->node_desc, sizeof(ibdev->node_desc),
  1477. "Intel Infiniband HCA %s", init_utsname()->nodename);
  1478. /*
  1479. * Fill in rvt info object.
  1480. */
  1481. dd->verbs_dev.rdi.driver_f.port_callback = qib_create_port_files;
  1482. dd->verbs_dev.rdi.driver_f.get_card_name = qib_get_card_name;
  1483. dd->verbs_dev.rdi.driver_f.get_pci_dev = qib_get_pci_dev;
  1484. dd->verbs_dev.rdi.driver_f.check_ah = qib_check_ah;
  1485. dd->verbs_dev.rdi.driver_f.check_send_wqe = qib_check_send_wqe;
  1486. dd->verbs_dev.rdi.driver_f.notify_new_ah = qib_notify_new_ah;
  1487. dd->verbs_dev.rdi.driver_f.alloc_qpn = qib_alloc_qpn;
  1488. dd->verbs_dev.rdi.driver_f.qp_priv_alloc = qib_qp_priv_alloc;
  1489. dd->verbs_dev.rdi.driver_f.qp_priv_free = qib_qp_priv_free;
  1490. dd->verbs_dev.rdi.driver_f.free_all_qps = qib_free_all_qps;
  1491. dd->verbs_dev.rdi.driver_f.notify_qp_reset = qib_notify_qp_reset;
  1492. dd->verbs_dev.rdi.driver_f.do_send = qib_do_send;
  1493. dd->verbs_dev.rdi.driver_f.schedule_send = qib_schedule_send;
  1494. dd->verbs_dev.rdi.driver_f.quiesce_qp = qib_quiesce_qp;
  1495. dd->verbs_dev.rdi.driver_f.stop_send_queue = qib_stop_send_queue;
  1496. dd->verbs_dev.rdi.driver_f.flush_qp_waiters = qib_flush_qp_waiters;
  1497. dd->verbs_dev.rdi.driver_f.notify_error_qp = qib_notify_error_qp;
  1498. dd->verbs_dev.rdi.driver_f.mtu_to_path_mtu = qib_mtu_to_path_mtu;
  1499. dd->verbs_dev.rdi.driver_f.mtu_from_qp = qib_mtu_from_qp;
  1500. dd->verbs_dev.rdi.driver_f.get_pmtu_from_attr = qib_get_pmtu_from_attr;
  1501. dd->verbs_dev.rdi.driver_f.schedule_send_no_lock = _qib_schedule_send;
  1502. dd->verbs_dev.rdi.driver_f.query_port_state = qib_query_port;
  1503. dd->verbs_dev.rdi.driver_f.shut_down_port = qib_shut_down_port;
  1504. dd->verbs_dev.rdi.driver_f.cap_mask_chg = qib_cap_mask_chg;
  1505. dd->verbs_dev.rdi.driver_f.notify_create_mad_agent =
  1506. qib_notify_create_mad_agent;
  1507. dd->verbs_dev.rdi.driver_f.notify_free_mad_agent =
  1508. qib_notify_free_mad_agent;
  1509. dd->verbs_dev.rdi.dparms.max_rdma_atomic = QIB_MAX_RDMA_ATOMIC;
  1510. dd->verbs_dev.rdi.driver_f.get_guid_be = qib_get_guid_be;
  1511. dd->verbs_dev.rdi.dparms.lkey_table_size = qib_lkey_table_size;
  1512. dd->verbs_dev.rdi.dparms.qp_table_size = ib_qib_qp_table_size;
  1513. dd->verbs_dev.rdi.dparms.qpn_start = 1;
  1514. dd->verbs_dev.rdi.dparms.qpn_res_start = QIB_KD_QP;
  1515. dd->verbs_dev.rdi.dparms.qpn_res_end = QIB_KD_QP; /* Reserve one QP */
  1516. dd->verbs_dev.rdi.dparms.qpn_inc = 1;
  1517. dd->verbs_dev.rdi.dparms.qos_shift = 1;
  1518. dd->verbs_dev.rdi.dparms.psn_mask = QIB_PSN_MASK;
  1519. dd->verbs_dev.rdi.dparms.psn_shift = QIB_PSN_SHIFT;
  1520. dd->verbs_dev.rdi.dparms.psn_modify_mask = QIB_PSN_MASK;
  1521. dd->verbs_dev.rdi.dparms.nports = dd->num_pports;
  1522. dd->verbs_dev.rdi.dparms.npkeys = qib_get_npkeys(dd);
  1523. dd->verbs_dev.rdi.dparms.node = dd->assigned_node_id;
  1524. dd->verbs_dev.rdi.dparms.core_cap_flags = RDMA_CORE_PORT_IBA_IB;
  1525. dd->verbs_dev.rdi.dparms.max_mad_size = IB_MGMT_MAD_SIZE;
  1526. snprintf(dd->verbs_dev.rdi.dparms.cq_name,
  1527. sizeof(dd->verbs_dev.rdi.dparms.cq_name),
  1528. "qib_cq%d", dd->unit);
  1529. qib_fill_device_attr(dd);
  1530. ppd = dd->pport;
  1531. for (i = 0; i < dd->num_pports; i++, ppd++) {
  1532. ctxt = ppd->hw_pidx;
  1533. rvt_init_port(&dd->verbs_dev.rdi,
  1534. &ppd->ibport_data.rvp,
  1535. i,
  1536. dd->rcd[ctxt]->pkeys);
  1537. }
  1538. ret = rvt_register_device(&dd->verbs_dev.rdi);
  1539. if (ret)
  1540. goto err_tx;
  1541. ret = qib_verbs_register_sysfs(dd);
  1542. if (ret)
  1543. goto err_class;
  1544. return ret;
  1545. err_class:
  1546. rvt_unregister_device(&dd->verbs_dev.rdi);
  1547. err_tx:
  1548. while (!list_empty(&dev->txreq_free)) {
  1549. struct list_head *l = dev->txreq_free.next;
  1550. struct qib_verbs_txreq *tx;
  1551. list_del(l);
  1552. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  1553. kfree(tx);
  1554. }
  1555. if (ppd->sdma_descq_cnt)
  1556. dma_free_coherent(&dd->pcidev->dev,
  1557. ppd->sdma_descq_cnt *
  1558. sizeof(struct qib_pio_header),
  1559. dev->pio_hdrs, dev->pio_hdrs_phys);
  1560. err_hdrs:
  1561. qib_dev_err(dd, "cannot register verbs: %d!\n", -ret);
  1562. return ret;
  1563. }
  1564. void qib_unregister_ib_device(struct qib_devdata *dd)
  1565. {
  1566. struct qib_ibdev *dev = &dd->verbs_dev;
  1567. qib_verbs_unregister_sysfs(dd);
  1568. rvt_unregister_device(&dd->verbs_dev.rdi);
  1569. if (!list_empty(&dev->piowait))
  1570. qib_dev_err(dd, "piowait list not empty!\n");
  1571. if (!list_empty(&dev->dmawait))
  1572. qib_dev_err(dd, "dmawait list not empty!\n");
  1573. if (!list_empty(&dev->txwait))
  1574. qib_dev_err(dd, "txwait list not empty!\n");
  1575. if (!list_empty(&dev->memwait))
  1576. qib_dev_err(dd, "memwait list not empty!\n");
  1577. del_timer_sync(&dev->mem_timer);
  1578. while (!list_empty(&dev->txreq_free)) {
  1579. struct list_head *l = dev->txreq_free.next;
  1580. struct qib_verbs_txreq *tx;
  1581. list_del(l);
  1582. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  1583. kfree(tx);
  1584. }
  1585. if (dd->pport->sdma_descq_cnt)
  1586. dma_free_coherent(&dd->pcidev->dev,
  1587. dd->pport->sdma_descq_cnt *
  1588. sizeof(struct qib_pio_header),
  1589. dev->pio_hdrs, dev->pio_hdrs_phys);
  1590. }
  1591. /**
  1592. * _qib_schedule_send - schedule progress
  1593. * @qp - the qp
  1594. *
  1595. * This schedules progress w/o regard to the s_flags.
  1596. *
  1597. * It is only used in post send, which doesn't hold
  1598. * the s_lock.
  1599. */
  1600. void _qib_schedule_send(struct rvt_qp *qp)
  1601. {
  1602. struct qib_ibport *ibp =
  1603. to_iport(qp->ibqp.device, qp->port_num);
  1604. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1605. struct qib_qp_priv *priv = qp->priv;
  1606. queue_work(ppd->qib_wq, &priv->s_work);
  1607. }
  1608. /**
  1609. * qib_schedule_send - schedule progress
  1610. * @qp - the qp
  1611. *
  1612. * This schedules qp progress. The s_lock
  1613. * should be held.
  1614. */
  1615. void qib_schedule_send(struct rvt_qp *qp)
  1616. {
  1617. if (qib_send_ok(qp))
  1618. _qib_schedule_send(qp);
  1619. }