qp.c 107 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include "mlx5_ib.h"
  37. #include "user.h"
  38. /* not supported currently */
  39. static int wq_signature;
  40. enum {
  41. MLX5_IB_ACK_REQ_FREQ = 8,
  42. };
  43. enum {
  44. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  45. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  46. MLX5_IB_LINK_TYPE_IB = 0,
  47. MLX5_IB_LINK_TYPE_ETH = 1
  48. };
  49. enum {
  50. MLX5_IB_SQ_STRIDE = 6,
  51. MLX5_IB_CACHE_LINE_SIZE = 64,
  52. };
  53. static const u32 mlx5_ib_opcode[] = {
  54. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  55. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  56. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  57. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  58. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  59. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  60. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  61. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  62. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  63. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  64. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  65. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  66. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  67. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  68. };
  69. struct mlx5_wqe_eth_pad {
  70. u8 rsvd0[16];
  71. };
  72. static int is_qp0(enum ib_qp_type qp_type)
  73. {
  74. return qp_type == IB_QPT_SMI;
  75. }
  76. static int is_sqp(enum ib_qp_type qp_type)
  77. {
  78. return is_qp0(qp_type) || is_qp1(qp_type);
  79. }
  80. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  81. {
  82. return mlx5_buf_offset(&qp->buf, offset);
  83. }
  84. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  85. {
  86. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  87. }
  88. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  89. {
  90. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  91. }
  92. /**
  93. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  94. *
  95. * @qp: QP to copy from.
  96. * @send: copy from the send queue when non-zero, use the receive queue
  97. * otherwise.
  98. * @wqe_index: index to start copying from. For send work queues, the
  99. * wqe_index is in units of MLX5_SEND_WQE_BB.
  100. * For receive work queue, it is the number of work queue
  101. * element in the queue.
  102. * @buffer: destination buffer.
  103. * @length: maximum number of bytes to copy.
  104. *
  105. * Copies at least a single WQE, but may copy more data.
  106. *
  107. * Return: the number of bytes copied, or an error code.
  108. */
  109. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  110. void *buffer, u32 length,
  111. struct mlx5_ib_qp_base *base)
  112. {
  113. struct ib_device *ibdev = qp->ibqp.device;
  114. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  115. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  116. size_t offset;
  117. size_t wq_end;
  118. struct ib_umem *umem = base->ubuffer.umem;
  119. u32 first_copy_length;
  120. int wqe_length;
  121. int ret;
  122. if (wq->wqe_cnt == 0) {
  123. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  124. qp->ibqp.qp_type);
  125. return -EINVAL;
  126. }
  127. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  128. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  129. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  130. return -EINVAL;
  131. if (offset > umem->length ||
  132. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  133. return -EINVAL;
  134. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  135. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  136. if (ret)
  137. return ret;
  138. if (send) {
  139. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  140. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  141. wqe_length = ds * MLX5_WQE_DS_UNITS;
  142. } else {
  143. wqe_length = 1 << wq->wqe_shift;
  144. }
  145. if (wqe_length <= first_copy_length)
  146. return first_copy_length;
  147. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  148. wqe_length - first_copy_length);
  149. if (ret)
  150. return ret;
  151. return wqe_length;
  152. }
  153. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  154. {
  155. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  156. struct ib_event event;
  157. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  158. /* This event is only valid for trans_qps */
  159. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  160. }
  161. if (ibqp->event_handler) {
  162. event.device = ibqp->device;
  163. event.element.qp = ibqp;
  164. switch (type) {
  165. case MLX5_EVENT_TYPE_PATH_MIG:
  166. event.event = IB_EVENT_PATH_MIG;
  167. break;
  168. case MLX5_EVENT_TYPE_COMM_EST:
  169. event.event = IB_EVENT_COMM_EST;
  170. break;
  171. case MLX5_EVENT_TYPE_SQ_DRAINED:
  172. event.event = IB_EVENT_SQ_DRAINED;
  173. break;
  174. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  175. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  176. break;
  177. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  178. event.event = IB_EVENT_QP_FATAL;
  179. break;
  180. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  181. event.event = IB_EVENT_PATH_MIG_ERR;
  182. break;
  183. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  184. event.event = IB_EVENT_QP_REQ_ERR;
  185. break;
  186. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  187. event.event = IB_EVENT_QP_ACCESS_ERR;
  188. break;
  189. default:
  190. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  191. return;
  192. }
  193. ibqp->event_handler(&event, ibqp->qp_context);
  194. }
  195. }
  196. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  197. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  198. {
  199. int wqe_size;
  200. int wq_size;
  201. /* Sanity check RQ size before proceeding */
  202. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  203. return -EINVAL;
  204. if (!has_rq) {
  205. qp->rq.max_gs = 0;
  206. qp->rq.wqe_cnt = 0;
  207. qp->rq.wqe_shift = 0;
  208. } else {
  209. if (ucmd) {
  210. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  211. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  212. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  213. qp->rq.max_post = qp->rq.wqe_cnt;
  214. } else {
  215. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  216. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  217. wqe_size = roundup_pow_of_two(wqe_size);
  218. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  219. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  220. qp->rq.wqe_cnt = wq_size / wqe_size;
  221. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  222. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  223. wqe_size,
  224. MLX5_CAP_GEN(dev->mdev,
  225. max_wqe_sz_rq));
  226. return -EINVAL;
  227. }
  228. qp->rq.wqe_shift = ilog2(wqe_size);
  229. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  230. qp->rq.max_post = qp->rq.wqe_cnt;
  231. }
  232. }
  233. return 0;
  234. }
  235. static int sq_overhead(struct ib_qp_init_attr *attr)
  236. {
  237. int size = 0;
  238. switch (attr->qp_type) {
  239. case IB_QPT_XRC_INI:
  240. size += sizeof(struct mlx5_wqe_xrc_seg);
  241. /* fall through */
  242. case IB_QPT_RC:
  243. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  244. max(sizeof(struct mlx5_wqe_atomic_seg) +
  245. sizeof(struct mlx5_wqe_raddr_seg),
  246. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  247. sizeof(struct mlx5_mkey_seg));
  248. break;
  249. case IB_QPT_XRC_TGT:
  250. return 0;
  251. case IB_QPT_UC:
  252. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  253. max(sizeof(struct mlx5_wqe_raddr_seg),
  254. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  255. sizeof(struct mlx5_mkey_seg));
  256. break;
  257. case IB_QPT_UD:
  258. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  259. size += sizeof(struct mlx5_wqe_eth_pad) +
  260. sizeof(struct mlx5_wqe_eth_seg);
  261. /* fall through */
  262. case IB_QPT_SMI:
  263. case MLX5_IB_QPT_HW_GSI:
  264. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  265. sizeof(struct mlx5_wqe_datagram_seg);
  266. break;
  267. case MLX5_IB_QPT_REG_UMR:
  268. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  269. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  270. sizeof(struct mlx5_mkey_seg);
  271. break;
  272. default:
  273. return -EINVAL;
  274. }
  275. return size;
  276. }
  277. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  278. {
  279. int inl_size = 0;
  280. int size;
  281. size = sq_overhead(attr);
  282. if (size < 0)
  283. return size;
  284. if (attr->cap.max_inline_data) {
  285. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  286. attr->cap.max_inline_data;
  287. }
  288. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  289. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  290. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  291. return MLX5_SIG_WQE_SIZE;
  292. else
  293. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  294. }
  295. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  296. struct mlx5_ib_qp *qp)
  297. {
  298. int wqe_size;
  299. int wq_size;
  300. if (!attr->cap.max_send_wr)
  301. return 0;
  302. wqe_size = calc_send_wqe(attr);
  303. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  304. if (wqe_size < 0)
  305. return wqe_size;
  306. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  307. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  308. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  309. return -EINVAL;
  310. }
  311. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  312. sizeof(struct mlx5_wqe_inline_seg);
  313. attr->cap.max_inline_data = qp->max_inline_data;
  314. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  315. qp->signature_en = true;
  316. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  317. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  318. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  319. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  320. qp->sq.wqe_cnt,
  321. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  322. return -ENOMEM;
  323. }
  324. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  325. qp->sq.max_gs = attr->cap.max_send_sge;
  326. qp->sq.max_post = wq_size / wqe_size;
  327. attr->cap.max_send_wr = qp->sq.max_post;
  328. return wq_size;
  329. }
  330. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  331. struct mlx5_ib_qp *qp,
  332. struct mlx5_ib_create_qp *ucmd,
  333. struct mlx5_ib_qp_base *base,
  334. struct ib_qp_init_attr *attr)
  335. {
  336. int desc_sz = 1 << qp->sq.wqe_shift;
  337. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  338. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  339. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  340. return -EINVAL;
  341. }
  342. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  343. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  344. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  345. return -EINVAL;
  346. }
  347. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  348. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  349. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  350. qp->sq.wqe_cnt,
  351. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  352. return -EINVAL;
  353. }
  354. if (attr->qp_type == IB_QPT_RAW_PACKET) {
  355. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  356. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  357. } else {
  358. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  359. (qp->sq.wqe_cnt << 6);
  360. }
  361. return 0;
  362. }
  363. static int qp_has_rq(struct ib_qp_init_attr *attr)
  364. {
  365. if (attr->qp_type == IB_QPT_XRC_INI ||
  366. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  367. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  368. !attr->cap.max_recv_wr)
  369. return 0;
  370. return 1;
  371. }
  372. static int first_med_uuar(void)
  373. {
  374. return 1;
  375. }
  376. static int next_uuar(int n)
  377. {
  378. n++;
  379. while (((n % 4) & 2))
  380. n++;
  381. return n;
  382. }
  383. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  384. {
  385. int n;
  386. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  387. uuari->num_low_latency_uuars - 1;
  388. return n >= 0 ? n : 0;
  389. }
  390. static int max_uuari(struct mlx5_uuar_info *uuari)
  391. {
  392. return uuari->num_uars * 4;
  393. }
  394. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  395. {
  396. int med;
  397. int i;
  398. int t;
  399. med = num_med_uuar(uuari);
  400. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  401. t++;
  402. if (t == med)
  403. return next_uuar(i);
  404. }
  405. return 0;
  406. }
  407. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  408. {
  409. int i;
  410. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  411. if (!test_bit(i, uuari->bitmap)) {
  412. set_bit(i, uuari->bitmap);
  413. uuari->count[i]++;
  414. return i;
  415. }
  416. }
  417. return -ENOMEM;
  418. }
  419. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  420. {
  421. int minidx = first_med_uuar();
  422. int i;
  423. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  424. if (uuari->count[i] < uuari->count[minidx])
  425. minidx = i;
  426. }
  427. uuari->count[minidx]++;
  428. return minidx;
  429. }
  430. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  431. enum mlx5_ib_latency_class lat)
  432. {
  433. int uuarn = -EINVAL;
  434. mutex_lock(&uuari->lock);
  435. switch (lat) {
  436. case MLX5_IB_LATENCY_CLASS_LOW:
  437. uuarn = 0;
  438. uuari->count[uuarn]++;
  439. break;
  440. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  441. if (uuari->ver < 2)
  442. uuarn = -ENOMEM;
  443. else
  444. uuarn = alloc_med_class_uuar(uuari);
  445. break;
  446. case MLX5_IB_LATENCY_CLASS_HIGH:
  447. if (uuari->ver < 2)
  448. uuarn = -ENOMEM;
  449. else
  450. uuarn = alloc_high_class_uuar(uuari);
  451. break;
  452. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  453. uuarn = 2;
  454. break;
  455. }
  456. mutex_unlock(&uuari->lock);
  457. return uuarn;
  458. }
  459. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  460. {
  461. clear_bit(uuarn, uuari->bitmap);
  462. --uuari->count[uuarn];
  463. }
  464. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  465. {
  466. clear_bit(uuarn, uuari->bitmap);
  467. --uuari->count[uuarn];
  468. }
  469. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  470. {
  471. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  472. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  473. mutex_lock(&uuari->lock);
  474. if (uuarn == 0) {
  475. --uuari->count[uuarn];
  476. goto out;
  477. }
  478. if (uuarn < high_uuar) {
  479. free_med_class_uuar(uuari, uuarn);
  480. goto out;
  481. }
  482. free_high_class_uuar(uuari, uuarn);
  483. out:
  484. mutex_unlock(&uuari->lock);
  485. }
  486. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  487. {
  488. switch (state) {
  489. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  490. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  491. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  492. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  493. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  494. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  495. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  496. default: return -1;
  497. }
  498. }
  499. static int to_mlx5_st(enum ib_qp_type type)
  500. {
  501. switch (type) {
  502. case IB_QPT_RC: return MLX5_QP_ST_RC;
  503. case IB_QPT_UC: return MLX5_QP_ST_UC;
  504. case IB_QPT_UD: return MLX5_QP_ST_UD;
  505. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  506. case IB_QPT_XRC_INI:
  507. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  508. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  509. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  510. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  511. case IB_QPT_RAW_PACKET:
  512. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  513. case IB_QPT_MAX:
  514. default: return -EINVAL;
  515. }
  516. }
  517. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  518. {
  519. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  520. }
  521. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  522. struct ib_pd *pd,
  523. unsigned long addr, size_t size,
  524. struct ib_umem **umem,
  525. int *npages, int *page_shift, int *ncont,
  526. u32 *offset)
  527. {
  528. int err;
  529. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  530. if (IS_ERR(*umem)) {
  531. mlx5_ib_dbg(dev, "umem_get failed\n");
  532. return PTR_ERR(*umem);
  533. }
  534. mlx5_ib_cont_pages(*umem, addr, npages, page_shift, ncont, NULL);
  535. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  536. if (err) {
  537. mlx5_ib_warn(dev, "bad offset\n");
  538. goto err_umem;
  539. }
  540. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  541. addr, size, *npages, *page_shift, *ncont, *offset);
  542. return 0;
  543. err_umem:
  544. ib_umem_release(*umem);
  545. *umem = NULL;
  546. return err;
  547. }
  548. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  549. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  550. struct ib_qp_init_attr *attr,
  551. struct mlx5_create_qp_mbox_in **in,
  552. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  553. struct mlx5_ib_qp_base *base)
  554. {
  555. struct mlx5_ib_ucontext *context;
  556. struct mlx5_ib_create_qp ucmd;
  557. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  558. int page_shift = 0;
  559. int uar_index;
  560. int npages;
  561. u32 offset = 0;
  562. int uuarn;
  563. int ncont = 0;
  564. int err;
  565. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  566. if (err) {
  567. mlx5_ib_dbg(dev, "copy failed\n");
  568. return err;
  569. }
  570. context = to_mucontext(pd->uobject->context);
  571. /*
  572. * TBD: should come from the verbs when we have the API
  573. */
  574. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  575. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  576. uuarn = MLX5_CROSS_CHANNEL_UUAR;
  577. else {
  578. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  579. if (uuarn < 0) {
  580. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  581. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  582. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  583. if (uuarn < 0) {
  584. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  585. mlx5_ib_dbg(dev, "reverting to high latency\n");
  586. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  587. if (uuarn < 0) {
  588. mlx5_ib_warn(dev, "uuar allocation failed\n");
  589. return uuarn;
  590. }
  591. }
  592. }
  593. }
  594. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  595. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  596. qp->rq.offset = 0;
  597. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  598. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  599. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  600. if (err)
  601. goto err_uuar;
  602. if (ucmd.buf_addr && ubuffer->buf_size) {
  603. ubuffer->buf_addr = ucmd.buf_addr;
  604. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  605. ubuffer->buf_size,
  606. &ubuffer->umem, &npages, &page_shift,
  607. &ncont, &offset);
  608. if (err)
  609. goto err_uuar;
  610. } else {
  611. ubuffer->umem = NULL;
  612. }
  613. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  614. *in = mlx5_vzalloc(*inlen);
  615. if (!*in) {
  616. err = -ENOMEM;
  617. goto err_umem;
  618. }
  619. if (ubuffer->umem)
  620. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift,
  621. (*in)->pas, 0);
  622. (*in)->ctx.log_pg_sz_remote_qpn =
  623. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  624. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  625. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  626. resp->uuar_index = uuarn;
  627. qp->uuarn = uuarn;
  628. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  629. if (err) {
  630. mlx5_ib_dbg(dev, "map failed\n");
  631. goto err_free;
  632. }
  633. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  634. if (err) {
  635. mlx5_ib_dbg(dev, "copy failed\n");
  636. goto err_unmap;
  637. }
  638. qp->create_type = MLX5_QP_USER;
  639. return 0;
  640. err_unmap:
  641. mlx5_ib_db_unmap_user(context, &qp->db);
  642. err_free:
  643. kvfree(*in);
  644. err_umem:
  645. if (ubuffer->umem)
  646. ib_umem_release(ubuffer->umem);
  647. err_uuar:
  648. free_uuar(&context->uuari, uuarn);
  649. return err;
  650. }
  651. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
  652. struct mlx5_ib_qp_base *base)
  653. {
  654. struct mlx5_ib_ucontext *context;
  655. context = to_mucontext(pd->uobject->context);
  656. mlx5_ib_db_unmap_user(context, &qp->db);
  657. if (base->ubuffer.umem)
  658. ib_umem_release(base->ubuffer.umem);
  659. free_uuar(&context->uuari, qp->uuarn);
  660. }
  661. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  662. struct ib_qp_init_attr *init_attr,
  663. struct mlx5_ib_qp *qp,
  664. struct mlx5_create_qp_mbox_in **in, int *inlen,
  665. struct mlx5_ib_qp_base *base)
  666. {
  667. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  668. struct mlx5_uuar_info *uuari;
  669. int uar_index;
  670. int uuarn;
  671. int err;
  672. uuari = &dev->mdev->priv.uuari;
  673. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  674. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  675. IB_QP_CREATE_IPOIB_UD_LSO |
  676. mlx5_ib_create_qp_sqpn_qp1()))
  677. return -EINVAL;
  678. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  679. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  680. uuarn = alloc_uuar(uuari, lc);
  681. if (uuarn < 0) {
  682. mlx5_ib_dbg(dev, "\n");
  683. return -ENOMEM;
  684. }
  685. qp->bf = &uuari->bfs[uuarn];
  686. uar_index = qp->bf->uar->index;
  687. err = calc_sq_size(dev, init_attr, qp);
  688. if (err < 0) {
  689. mlx5_ib_dbg(dev, "err %d\n", err);
  690. goto err_uuar;
  691. }
  692. qp->rq.offset = 0;
  693. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  694. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  695. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  696. if (err) {
  697. mlx5_ib_dbg(dev, "err %d\n", err);
  698. goto err_uuar;
  699. }
  700. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  701. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  702. *in = mlx5_vzalloc(*inlen);
  703. if (!*in) {
  704. err = -ENOMEM;
  705. goto err_buf;
  706. }
  707. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  708. (*in)->ctx.log_pg_sz_remote_qpn =
  709. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  710. /* Set "fast registration enabled" for all kernel QPs */
  711. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  712. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  713. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  714. (*in)->ctx.deth_sqpn = cpu_to_be32(1);
  715. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  716. }
  717. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  718. err = mlx5_db_alloc(dev->mdev, &qp->db);
  719. if (err) {
  720. mlx5_ib_dbg(dev, "err %d\n", err);
  721. goto err_free;
  722. }
  723. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  724. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  725. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  726. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  727. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  728. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  729. !qp->sq.w_list || !qp->sq.wqe_head) {
  730. err = -ENOMEM;
  731. goto err_wrid;
  732. }
  733. qp->create_type = MLX5_QP_KERNEL;
  734. return 0;
  735. err_wrid:
  736. mlx5_db_free(dev->mdev, &qp->db);
  737. kfree(qp->sq.wqe_head);
  738. kfree(qp->sq.w_list);
  739. kfree(qp->sq.wrid);
  740. kfree(qp->sq.wr_data);
  741. kfree(qp->rq.wrid);
  742. err_free:
  743. kvfree(*in);
  744. err_buf:
  745. mlx5_buf_free(dev->mdev, &qp->buf);
  746. err_uuar:
  747. free_uuar(&dev->mdev->priv.uuari, uuarn);
  748. return err;
  749. }
  750. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  751. {
  752. mlx5_db_free(dev->mdev, &qp->db);
  753. kfree(qp->sq.wqe_head);
  754. kfree(qp->sq.w_list);
  755. kfree(qp->sq.wrid);
  756. kfree(qp->sq.wr_data);
  757. kfree(qp->rq.wrid);
  758. mlx5_buf_free(dev->mdev, &qp->buf);
  759. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  760. }
  761. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  762. {
  763. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  764. (attr->qp_type == IB_QPT_XRC_INI))
  765. return cpu_to_be32(MLX5_SRQ_RQ);
  766. else if (!qp->has_rq)
  767. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  768. else
  769. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  770. }
  771. static int is_connected(enum ib_qp_type qp_type)
  772. {
  773. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  774. return 1;
  775. return 0;
  776. }
  777. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  778. struct mlx5_ib_sq *sq, u32 tdn)
  779. {
  780. u32 in[MLX5_ST_SZ_DW(create_tis_in)];
  781. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  782. memset(in, 0, sizeof(in));
  783. MLX5_SET(tisc, tisc, transport_domain, tdn);
  784. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  785. }
  786. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  787. struct mlx5_ib_sq *sq)
  788. {
  789. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  790. }
  791. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  792. struct mlx5_ib_sq *sq, void *qpin,
  793. struct ib_pd *pd)
  794. {
  795. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  796. __be64 *pas;
  797. void *in;
  798. void *sqc;
  799. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  800. void *wq;
  801. int inlen;
  802. int err;
  803. int page_shift = 0;
  804. int npages;
  805. int ncont = 0;
  806. u32 offset = 0;
  807. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  808. &sq->ubuffer.umem, &npages, &page_shift,
  809. &ncont, &offset);
  810. if (err)
  811. return err;
  812. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  813. in = mlx5_vzalloc(inlen);
  814. if (!in) {
  815. err = -ENOMEM;
  816. goto err_umem;
  817. }
  818. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  819. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  820. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  821. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  822. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  823. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  824. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  825. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  826. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  827. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  828. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  829. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  830. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  831. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  832. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  833. MLX5_SET(wq, wq, page_offset, offset);
  834. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  835. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  836. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  837. kvfree(in);
  838. if (err)
  839. goto err_umem;
  840. return 0;
  841. err_umem:
  842. ib_umem_release(sq->ubuffer.umem);
  843. sq->ubuffer.umem = NULL;
  844. return err;
  845. }
  846. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  847. struct mlx5_ib_sq *sq)
  848. {
  849. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  850. ib_umem_release(sq->ubuffer.umem);
  851. }
  852. static int get_rq_pas_size(void *qpc)
  853. {
  854. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  855. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  856. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  857. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  858. u32 po_quanta = 1 << (log_page_size - 6);
  859. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  860. u32 page_size = 1 << log_page_size;
  861. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  862. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  863. return rq_num_pas * sizeof(u64);
  864. }
  865. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  866. struct mlx5_ib_rq *rq, void *qpin)
  867. {
  868. __be64 *pas;
  869. __be64 *qp_pas;
  870. void *in;
  871. void *rqc;
  872. void *wq;
  873. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  874. int inlen;
  875. int err;
  876. u32 rq_pas_size = get_rq_pas_size(qpc);
  877. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  878. in = mlx5_vzalloc(inlen);
  879. if (!in)
  880. return -ENOMEM;
  881. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  882. MLX5_SET(rqc, rqc, vsd, 1);
  883. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  884. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  885. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  886. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  887. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  888. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  889. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  890. MLX5_SET(wq, wq, end_padding_mode,
  891. MLX5_GET(qpc, qpc, end_padding_mode));
  892. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  893. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  894. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  895. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  896. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  897. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  898. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  899. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  900. memcpy(pas, qp_pas, rq_pas_size);
  901. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  902. kvfree(in);
  903. return err;
  904. }
  905. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  906. struct mlx5_ib_rq *rq)
  907. {
  908. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  909. }
  910. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  911. struct mlx5_ib_rq *rq, u32 tdn)
  912. {
  913. u32 *in;
  914. void *tirc;
  915. int inlen;
  916. int err;
  917. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  918. in = mlx5_vzalloc(inlen);
  919. if (!in)
  920. return -ENOMEM;
  921. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  922. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  923. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  924. MLX5_SET(tirc, tirc, transport_domain, tdn);
  925. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  926. kvfree(in);
  927. return err;
  928. }
  929. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  930. struct mlx5_ib_rq *rq)
  931. {
  932. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  933. }
  934. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  935. struct mlx5_create_qp_mbox_in *in,
  936. struct ib_pd *pd)
  937. {
  938. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  939. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  940. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  941. struct ib_uobject *uobj = pd->uobject;
  942. struct ib_ucontext *ucontext = uobj->context;
  943. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  944. int err;
  945. u32 tdn = mucontext->tdn;
  946. if (qp->sq.wqe_cnt) {
  947. err = create_raw_packet_qp_tis(dev, sq, tdn);
  948. if (err)
  949. return err;
  950. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  951. if (err)
  952. goto err_destroy_tis;
  953. sq->base.container_mibqp = qp;
  954. }
  955. if (qp->rq.wqe_cnt) {
  956. err = create_raw_packet_qp_rq(dev, rq, in);
  957. if (err)
  958. goto err_destroy_sq;
  959. rq->base.container_mibqp = qp;
  960. err = create_raw_packet_qp_tir(dev, rq, tdn);
  961. if (err)
  962. goto err_destroy_rq;
  963. }
  964. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  965. rq->base.mqp.qpn;
  966. return 0;
  967. err_destroy_rq:
  968. destroy_raw_packet_qp_rq(dev, rq);
  969. err_destroy_sq:
  970. if (!qp->sq.wqe_cnt)
  971. return err;
  972. destroy_raw_packet_qp_sq(dev, sq);
  973. err_destroy_tis:
  974. destroy_raw_packet_qp_tis(dev, sq);
  975. return err;
  976. }
  977. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  978. struct mlx5_ib_qp *qp)
  979. {
  980. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  981. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  982. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  983. if (qp->rq.wqe_cnt) {
  984. destroy_raw_packet_qp_tir(dev, rq);
  985. destroy_raw_packet_qp_rq(dev, rq);
  986. }
  987. if (qp->sq.wqe_cnt) {
  988. destroy_raw_packet_qp_sq(dev, sq);
  989. destroy_raw_packet_qp_tis(dev, sq);
  990. }
  991. }
  992. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  993. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  994. {
  995. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  996. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  997. sq->sq = &qp->sq;
  998. rq->rq = &qp->rq;
  999. sq->doorbell = &qp->db;
  1000. rq->doorbell = &qp->db;
  1001. }
  1002. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1003. struct ib_qp_init_attr *init_attr,
  1004. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1005. {
  1006. struct mlx5_ib_resources *devr = &dev->devr;
  1007. struct mlx5_core_dev *mdev = dev->mdev;
  1008. struct mlx5_ib_qp_base *base;
  1009. struct mlx5_ib_create_qp_resp resp;
  1010. struct mlx5_create_qp_mbox_in *in;
  1011. struct mlx5_ib_create_qp ucmd;
  1012. int inlen = sizeof(*in);
  1013. int err;
  1014. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1015. void *qpc;
  1016. base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
  1017. &qp->raw_packet_qp.rq.base :
  1018. &qp->trans_qp.base;
  1019. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1020. mlx5_ib_odp_create_qp(qp);
  1021. mutex_init(&qp->mutex);
  1022. spin_lock_init(&qp->sq.lock);
  1023. spin_lock_init(&qp->rq.lock);
  1024. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1025. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1026. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1027. return -EINVAL;
  1028. } else {
  1029. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1030. }
  1031. }
  1032. if (init_attr->create_flags &
  1033. (IB_QP_CREATE_CROSS_CHANNEL |
  1034. IB_QP_CREATE_MANAGED_SEND |
  1035. IB_QP_CREATE_MANAGED_RECV)) {
  1036. if (!MLX5_CAP_GEN(mdev, cd)) {
  1037. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1038. return -EINVAL;
  1039. }
  1040. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1041. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1042. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1043. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1044. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1045. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1046. }
  1047. if (init_attr->qp_type == IB_QPT_UD &&
  1048. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1049. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1050. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1051. return -EOPNOTSUPP;
  1052. }
  1053. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1054. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1055. if (pd && pd->uobject) {
  1056. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1057. mlx5_ib_dbg(dev, "copy failed\n");
  1058. return -EFAULT;
  1059. }
  1060. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1061. &ucmd, udata->inlen, &uidx);
  1062. if (err)
  1063. return err;
  1064. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1065. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1066. } else {
  1067. qp->wq_sig = !!wq_signature;
  1068. }
  1069. qp->has_rq = qp_has_rq(init_attr);
  1070. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1071. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1072. if (err) {
  1073. mlx5_ib_dbg(dev, "err %d\n", err);
  1074. return err;
  1075. }
  1076. if (pd) {
  1077. if (pd->uobject) {
  1078. __u32 max_wqes =
  1079. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1080. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1081. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1082. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1083. mlx5_ib_dbg(dev, "invalid rq params\n");
  1084. return -EINVAL;
  1085. }
  1086. if (ucmd.sq_wqe_count > max_wqes) {
  1087. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1088. ucmd.sq_wqe_count, max_wqes);
  1089. return -EINVAL;
  1090. }
  1091. if (init_attr->create_flags &
  1092. mlx5_ib_create_qp_sqpn_qp1()) {
  1093. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1094. return -EINVAL;
  1095. }
  1096. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1097. &resp, &inlen, base);
  1098. if (err)
  1099. mlx5_ib_dbg(dev, "err %d\n", err);
  1100. } else {
  1101. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1102. base);
  1103. if (err)
  1104. mlx5_ib_dbg(dev, "err %d\n", err);
  1105. }
  1106. if (err)
  1107. return err;
  1108. } else {
  1109. in = mlx5_vzalloc(sizeof(*in));
  1110. if (!in)
  1111. return -ENOMEM;
  1112. qp->create_type = MLX5_QP_EMPTY;
  1113. }
  1114. if (is_sqp(init_attr->qp_type))
  1115. qp->port = init_attr->port_num;
  1116. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  1117. MLX5_QP_PM_MIGRATED << 11);
  1118. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1119. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  1120. else
  1121. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  1122. if (qp->wq_sig)
  1123. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  1124. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1125. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_BLOCK_MCAST);
  1126. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1127. in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_MASTER);
  1128. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1129. in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_SLAVE_SEND);
  1130. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1131. in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_SLAVE_RECV);
  1132. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1133. int rcqe_sz;
  1134. int scqe_sz;
  1135. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1136. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1137. if (rcqe_sz == 128)
  1138. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  1139. else
  1140. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  1141. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1142. if (scqe_sz == 128)
  1143. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  1144. else
  1145. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  1146. }
  1147. }
  1148. if (qp->rq.wqe_cnt) {
  1149. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  1150. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  1151. }
  1152. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  1153. if (qp->sq.wqe_cnt)
  1154. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  1155. else
  1156. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  1157. /* Set default resources */
  1158. switch (init_attr->qp_type) {
  1159. case IB_QPT_XRC_TGT:
  1160. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  1161. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  1162. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  1163. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  1164. break;
  1165. case IB_QPT_XRC_INI:
  1166. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  1167. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  1168. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  1169. break;
  1170. default:
  1171. if (init_attr->srq) {
  1172. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  1173. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  1174. } else {
  1175. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  1176. in->ctx.rq_type_srqn |=
  1177. cpu_to_be32(to_msrq(devr->s1)->msrq.srqn);
  1178. }
  1179. }
  1180. if (init_attr->send_cq)
  1181. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  1182. if (init_attr->recv_cq)
  1183. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  1184. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  1185. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1) {
  1186. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1187. /* 0xffffff means we ask to work with cqe version 0 */
  1188. MLX5_SET(qpc, qpc, user_index, uidx);
  1189. }
  1190. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1191. if (init_attr->qp_type == IB_QPT_UD &&
  1192. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1193. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1194. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1195. qp->flags |= MLX5_IB_QP_LSO;
  1196. }
  1197. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1198. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1199. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1200. err = create_raw_packet_qp(dev, qp, in, pd);
  1201. } else {
  1202. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1203. }
  1204. if (err) {
  1205. mlx5_ib_dbg(dev, "create qp failed\n");
  1206. goto err_create;
  1207. }
  1208. kvfree(in);
  1209. base->container_mibqp = qp;
  1210. base->mqp.event = mlx5_ib_qp_event;
  1211. return 0;
  1212. err_create:
  1213. if (qp->create_type == MLX5_QP_USER)
  1214. destroy_qp_user(pd, qp, base);
  1215. else if (qp->create_type == MLX5_QP_KERNEL)
  1216. destroy_qp_kernel(dev, qp);
  1217. kvfree(in);
  1218. return err;
  1219. }
  1220. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1221. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1222. {
  1223. if (send_cq) {
  1224. if (recv_cq) {
  1225. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1226. spin_lock_irq(&send_cq->lock);
  1227. spin_lock_nested(&recv_cq->lock,
  1228. SINGLE_DEPTH_NESTING);
  1229. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1230. spin_lock_irq(&send_cq->lock);
  1231. __acquire(&recv_cq->lock);
  1232. } else {
  1233. spin_lock_irq(&recv_cq->lock);
  1234. spin_lock_nested(&send_cq->lock,
  1235. SINGLE_DEPTH_NESTING);
  1236. }
  1237. } else {
  1238. spin_lock_irq(&send_cq->lock);
  1239. __acquire(&recv_cq->lock);
  1240. }
  1241. } else if (recv_cq) {
  1242. spin_lock_irq(&recv_cq->lock);
  1243. __acquire(&send_cq->lock);
  1244. } else {
  1245. __acquire(&send_cq->lock);
  1246. __acquire(&recv_cq->lock);
  1247. }
  1248. }
  1249. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1250. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1251. {
  1252. if (send_cq) {
  1253. if (recv_cq) {
  1254. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1255. spin_unlock(&recv_cq->lock);
  1256. spin_unlock_irq(&send_cq->lock);
  1257. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1258. __release(&recv_cq->lock);
  1259. spin_unlock_irq(&send_cq->lock);
  1260. } else {
  1261. spin_unlock(&send_cq->lock);
  1262. spin_unlock_irq(&recv_cq->lock);
  1263. }
  1264. } else {
  1265. __release(&recv_cq->lock);
  1266. spin_unlock_irq(&send_cq->lock);
  1267. }
  1268. } else if (recv_cq) {
  1269. __release(&send_cq->lock);
  1270. spin_unlock_irq(&recv_cq->lock);
  1271. } else {
  1272. __release(&recv_cq->lock);
  1273. __release(&send_cq->lock);
  1274. }
  1275. }
  1276. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1277. {
  1278. return to_mpd(qp->ibqp.pd);
  1279. }
  1280. static void get_cqs(struct mlx5_ib_qp *qp,
  1281. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1282. {
  1283. switch (qp->ibqp.qp_type) {
  1284. case IB_QPT_XRC_TGT:
  1285. *send_cq = NULL;
  1286. *recv_cq = NULL;
  1287. break;
  1288. case MLX5_IB_QPT_REG_UMR:
  1289. case IB_QPT_XRC_INI:
  1290. *send_cq = to_mcq(qp->ibqp.send_cq);
  1291. *recv_cq = NULL;
  1292. break;
  1293. case IB_QPT_SMI:
  1294. case MLX5_IB_QPT_HW_GSI:
  1295. case IB_QPT_RC:
  1296. case IB_QPT_UC:
  1297. case IB_QPT_UD:
  1298. case IB_QPT_RAW_IPV6:
  1299. case IB_QPT_RAW_ETHERTYPE:
  1300. case IB_QPT_RAW_PACKET:
  1301. *send_cq = to_mcq(qp->ibqp.send_cq);
  1302. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  1303. break;
  1304. case IB_QPT_MAX:
  1305. default:
  1306. *send_cq = NULL;
  1307. *recv_cq = NULL;
  1308. break;
  1309. }
  1310. }
  1311. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1312. u16 operation);
  1313. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1314. {
  1315. struct mlx5_ib_cq *send_cq, *recv_cq;
  1316. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1317. struct mlx5_modify_qp_mbox_in *in;
  1318. int err;
  1319. base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
  1320. &qp->raw_packet_qp.rq.base :
  1321. &qp->trans_qp.base;
  1322. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1323. if (!in)
  1324. return;
  1325. if (qp->state != IB_QPS_RESET) {
  1326. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
  1327. mlx5_ib_qp_disable_pagefaults(qp);
  1328. err = mlx5_core_qp_modify(dev->mdev,
  1329. MLX5_CMD_OP_2RST_QP, in, 0,
  1330. &base->mqp);
  1331. } else {
  1332. err = modify_raw_packet_qp(dev, qp,
  1333. MLX5_CMD_OP_2RST_QP);
  1334. }
  1335. if (err)
  1336. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1337. base->mqp.qpn);
  1338. }
  1339. get_cqs(qp, &send_cq, &recv_cq);
  1340. if (qp->create_type == MLX5_QP_KERNEL) {
  1341. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1342. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1343. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1344. if (send_cq != recv_cq)
  1345. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1346. NULL);
  1347. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1348. }
  1349. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  1350. destroy_raw_packet_qp(dev, qp);
  1351. } else {
  1352. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1353. if (err)
  1354. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1355. base->mqp.qpn);
  1356. }
  1357. kfree(in);
  1358. if (qp->create_type == MLX5_QP_KERNEL)
  1359. destroy_qp_kernel(dev, qp);
  1360. else if (qp->create_type == MLX5_QP_USER)
  1361. destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
  1362. }
  1363. static const char *ib_qp_type_str(enum ib_qp_type type)
  1364. {
  1365. switch (type) {
  1366. case IB_QPT_SMI:
  1367. return "IB_QPT_SMI";
  1368. case IB_QPT_GSI:
  1369. return "IB_QPT_GSI";
  1370. case IB_QPT_RC:
  1371. return "IB_QPT_RC";
  1372. case IB_QPT_UC:
  1373. return "IB_QPT_UC";
  1374. case IB_QPT_UD:
  1375. return "IB_QPT_UD";
  1376. case IB_QPT_RAW_IPV6:
  1377. return "IB_QPT_RAW_IPV6";
  1378. case IB_QPT_RAW_ETHERTYPE:
  1379. return "IB_QPT_RAW_ETHERTYPE";
  1380. case IB_QPT_XRC_INI:
  1381. return "IB_QPT_XRC_INI";
  1382. case IB_QPT_XRC_TGT:
  1383. return "IB_QPT_XRC_TGT";
  1384. case IB_QPT_RAW_PACKET:
  1385. return "IB_QPT_RAW_PACKET";
  1386. case MLX5_IB_QPT_REG_UMR:
  1387. return "MLX5_IB_QPT_REG_UMR";
  1388. case IB_QPT_MAX:
  1389. default:
  1390. return "Invalid QP type";
  1391. }
  1392. }
  1393. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1394. struct ib_qp_init_attr *init_attr,
  1395. struct ib_udata *udata)
  1396. {
  1397. struct mlx5_ib_dev *dev;
  1398. struct mlx5_ib_qp *qp;
  1399. u16 xrcdn = 0;
  1400. int err;
  1401. if (pd) {
  1402. dev = to_mdev(pd->device);
  1403. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1404. if (!pd->uobject) {
  1405. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1406. return ERR_PTR(-EINVAL);
  1407. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1408. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1409. return ERR_PTR(-EINVAL);
  1410. }
  1411. }
  1412. } else {
  1413. /* being cautious here */
  1414. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1415. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1416. pr_warn("%s: no PD for transport %s\n", __func__,
  1417. ib_qp_type_str(init_attr->qp_type));
  1418. return ERR_PTR(-EINVAL);
  1419. }
  1420. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1421. }
  1422. switch (init_attr->qp_type) {
  1423. case IB_QPT_XRC_TGT:
  1424. case IB_QPT_XRC_INI:
  1425. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1426. mlx5_ib_dbg(dev, "XRC not supported\n");
  1427. return ERR_PTR(-ENOSYS);
  1428. }
  1429. init_attr->recv_cq = NULL;
  1430. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1431. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1432. init_attr->send_cq = NULL;
  1433. }
  1434. /* fall through */
  1435. case IB_QPT_RAW_PACKET:
  1436. case IB_QPT_RC:
  1437. case IB_QPT_UC:
  1438. case IB_QPT_UD:
  1439. case IB_QPT_SMI:
  1440. case MLX5_IB_QPT_HW_GSI:
  1441. case MLX5_IB_QPT_REG_UMR:
  1442. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1443. if (!qp)
  1444. return ERR_PTR(-ENOMEM);
  1445. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1446. if (err) {
  1447. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1448. kfree(qp);
  1449. return ERR_PTR(err);
  1450. }
  1451. if (is_qp0(init_attr->qp_type))
  1452. qp->ibqp.qp_num = 0;
  1453. else if (is_qp1(init_attr->qp_type))
  1454. qp->ibqp.qp_num = 1;
  1455. else
  1456. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1457. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1458. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1459. to_mcq(init_attr->recv_cq)->mcq.cqn,
  1460. to_mcq(init_attr->send_cq)->mcq.cqn);
  1461. qp->trans_qp.xrcdn = xrcdn;
  1462. break;
  1463. case IB_QPT_GSI:
  1464. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1465. case IB_QPT_RAW_IPV6:
  1466. case IB_QPT_RAW_ETHERTYPE:
  1467. case IB_QPT_MAX:
  1468. default:
  1469. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1470. init_attr->qp_type);
  1471. /* Don't support raw QPs */
  1472. return ERR_PTR(-EINVAL);
  1473. }
  1474. return &qp->ibqp;
  1475. }
  1476. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1477. {
  1478. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1479. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1480. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1481. return mlx5_ib_gsi_destroy_qp(qp);
  1482. destroy_qp_common(dev, mqp);
  1483. kfree(mqp);
  1484. return 0;
  1485. }
  1486. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1487. int attr_mask)
  1488. {
  1489. u32 hw_access_flags = 0;
  1490. u8 dest_rd_atomic;
  1491. u32 access_flags;
  1492. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1493. dest_rd_atomic = attr->max_dest_rd_atomic;
  1494. else
  1495. dest_rd_atomic = qp->trans_qp.resp_depth;
  1496. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1497. access_flags = attr->qp_access_flags;
  1498. else
  1499. access_flags = qp->trans_qp.atomic_rd_en;
  1500. if (!dest_rd_atomic)
  1501. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1502. if (access_flags & IB_ACCESS_REMOTE_READ)
  1503. hw_access_flags |= MLX5_QP_BIT_RRE;
  1504. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1505. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1506. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1507. hw_access_flags |= MLX5_QP_BIT_RWE;
  1508. return cpu_to_be32(hw_access_flags);
  1509. }
  1510. enum {
  1511. MLX5_PATH_FLAG_FL = 1 << 0,
  1512. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1513. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1514. };
  1515. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1516. {
  1517. if (rate == IB_RATE_PORT_CURRENT) {
  1518. return 0;
  1519. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1520. return -EINVAL;
  1521. } else {
  1522. while (rate != IB_RATE_2_5_GBPS &&
  1523. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1524. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1525. --rate;
  1526. }
  1527. return rate + MLX5_STAT_RATE_OFFSET;
  1528. }
  1529. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1530. struct mlx5_ib_sq *sq, u8 sl)
  1531. {
  1532. void *in;
  1533. void *tisc;
  1534. int inlen;
  1535. int err;
  1536. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1537. in = mlx5_vzalloc(inlen);
  1538. if (!in)
  1539. return -ENOMEM;
  1540. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1541. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1542. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1543. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1544. kvfree(in);
  1545. return err;
  1546. }
  1547. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1548. const struct ib_ah_attr *ah,
  1549. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1550. u32 path_flags, const struct ib_qp_attr *attr)
  1551. {
  1552. enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
  1553. int err;
  1554. if (attr_mask & IB_QP_PKEY_INDEX)
  1555. path->pkey_index = attr->pkey_index;
  1556. if (ah->ah_flags & IB_AH_GRH) {
  1557. if (ah->grh.sgid_index >=
  1558. dev->mdev->port_caps[port - 1].gid_table_len) {
  1559. pr_err("sgid_index (%u) too large. max is %d\n",
  1560. ah->grh.sgid_index,
  1561. dev->mdev->port_caps[port - 1].gid_table_len);
  1562. return -EINVAL;
  1563. }
  1564. }
  1565. if (ll == IB_LINK_LAYER_ETHERNET) {
  1566. if (!(ah->ah_flags & IB_AH_GRH))
  1567. return -EINVAL;
  1568. memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
  1569. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1570. ah->grh.sgid_index);
  1571. path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
  1572. } else {
  1573. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1574. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 :
  1575. 0;
  1576. path->rlid = cpu_to_be16(ah->dlid);
  1577. path->grh_mlid = ah->src_path_bits & 0x7f;
  1578. if (ah->ah_flags & IB_AH_GRH)
  1579. path->grh_mlid |= 1 << 7;
  1580. path->dci_cfi_prio_sl = ah->sl & 0xf;
  1581. }
  1582. if (ah->ah_flags & IB_AH_GRH) {
  1583. path->mgid_index = ah->grh.sgid_index;
  1584. path->hop_limit = ah->grh.hop_limit;
  1585. path->tclass_flowlabel =
  1586. cpu_to_be32((ah->grh.traffic_class << 20) |
  1587. (ah->grh.flow_label));
  1588. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1589. }
  1590. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1591. if (err < 0)
  1592. return err;
  1593. path->static_rate = err;
  1594. path->port = port;
  1595. if (attr_mask & IB_QP_TIMEOUT)
  1596. path->ackto_lt = attr->timeout << 3;
  1597. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1598. return modify_raw_packet_eth_prio(dev->mdev,
  1599. &qp->raw_packet_qp.sq,
  1600. ah->sl & 0xf);
  1601. return 0;
  1602. }
  1603. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1604. [MLX5_QP_STATE_INIT] = {
  1605. [MLX5_QP_STATE_INIT] = {
  1606. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1607. MLX5_QP_OPTPAR_RAE |
  1608. MLX5_QP_OPTPAR_RWE |
  1609. MLX5_QP_OPTPAR_PKEY_INDEX |
  1610. MLX5_QP_OPTPAR_PRI_PORT,
  1611. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1612. MLX5_QP_OPTPAR_PKEY_INDEX |
  1613. MLX5_QP_OPTPAR_PRI_PORT,
  1614. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1615. MLX5_QP_OPTPAR_Q_KEY |
  1616. MLX5_QP_OPTPAR_PRI_PORT,
  1617. },
  1618. [MLX5_QP_STATE_RTR] = {
  1619. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1620. MLX5_QP_OPTPAR_RRE |
  1621. MLX5_QP_OPTPAR_RAE |
  1622. MLX5_QP_OPTPAR_RWE |
  1623. MLX5_QP_OPTPAR_PKEY_INDEX,
  1624. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1625. MLX5_QP_OPTPAR_RWE |
  1626. MLX5_QP_OPTPAR_PKEY_INDEX,
  1627. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1628. MLX5_QP_OPTPAR_Q_KEY,
  1629. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1630. MLX5_QP_OPTPAR_Q_KEY,
  1631. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1632. MLX5_QP_OPTPAR_RRE |
  1633. MLX5_QP_OPTPAR_RAE |
  1634. MLX5_QP_OPTPAR_RWE |
  1635. MLX5_QP_OPTPAR_PKEY_INDEX,
  1636. },
  1637. },
  1638. [MLX5_QP_STATE_RTR] = {
  1639. [MLX5_QP_STATE_RTS] = {
  1640. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1641. MLX5_QP_OPTPAR_RRE |
  1642. MLX5_QP_OPTPAR_RAE |
  1643. MLX5_QP_OPTPAR_RWE |
  1644. MLX5_QP_OPTPAR_PM_STATE |
  1645. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1646. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1647. MLX5_QP_OPTPAR_RWE |
  1648. MLX5_QP_OPTPAR_PM_STATE,
  1649. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1650. },
  1651. },
  1652. [MLX5_QP_STATE_RTS] = {
  1653. [MLX5_QP_STATE_RTS] = {
  1654. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1655. MLX5_QP_OPTPAR_RAE |
  1656. MLX5_QP_OPTPAR_RWE |
  1657. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1658. MLX5_QP_OPTPAR_PM_STATE |
  1659. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1660. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1661. MLX5_QP_OPTPAR_PM_STATE |
  1662. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1663. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1664. MLX5_QP_OPTPAR_SRQN |
  1665. MLX5_QP_OPTPAR_CQN_RCV,
  1666. },
  1667. },
  1668. [MLX5_QP_STATE_SQER] = {
  1669. [MLX5_QP_STATE_RTS] = {
  1670. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1671. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1672. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1673. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1674. MLX5_QP_OPTPAR_RWE |
  1675. MLX5_QP_OPTPAR_RAE |
  1676. MLX5_QP_OPTPAR_RRE,
  1677. },
  1678. },
  1679. };
  1680. static int ib_nr_to_mlx5_nr(int ib_mask)
  1681. {
  1682. switch (ib_mask) {
  1683. case IB_QP_STATE:
  1684. return 0;
  1685. case IB_QP_CUR_STATE:
  1686. return 0;
  1687. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1688. return 0;
  1689. case IB_QP_ACCESS_FLAGS:
  1690. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1691. MLX5_QP_OPTPAR_RAE;
  1692. case IB_QP_PKEY_INDEX:
  1693. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1694. case IB_QP_PORT:
  1695. return MLX5_QP_OPTPAR_PRI_PORT;
  1696. case IB_QP_QKEY:
  1697. return MLX5_QP_OPTPAR_Q_KEY;
  1698. case IB_QP_AV:
  1699. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1700. MLX5_QP_OPTPAR_PRI_PORT;
  1701. case IB_QP_PATH_MTU:
  1702. return 0;
  1703. case IB_QP_TIMEOUT:
  1704. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1705. case IB_QP_RETRY_CNT:
  1706. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1707. case IB_QP_RNR_RETRY:
  1708. return MLX5_QP_OPTPAR_RNR_RETRY;
  1709. case IB_QP_RQ_PSN:
  1710. return 0;
  1711. case IB_QP_MAX_QP_RD_ATOMIC:
  1712. return MLX5_QP_OPTPAR_SRA_MAX;
  1713. case IB_QP_ALT_PATH:
  1714. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1715. case IB_QP_MIN_RNR_TIMER:
  1716. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1717. case IB_QP_SQ_PSN:
  1718. return 0;
  1719. case IB_QP_MAX_DEST_RD_ATOMIC:
  1720. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1721. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1722. case IB_QP_PATH_MIG_STATE:
  1723. return MLX5_QP_OPTPAR_PM_STATE;
  1724. case IB_QP_CAP:
  1725. return 0;
  1726. case IB_QP_DEST_QPN:
  1727. return 0;
  1728. }
  1729. return 0;
  1730. }
  1731. static int ib_mask_to_mlx5_opt(int ib_mask)
  1732. {
  1733. int result = 0;
  1734. int i;
  1735. for (i = 0; i < 8 * sizeof(int); i++) {
  1736. if ((1 << i) & ib_mask)
  1737. result |= ib_nr_to_mlx5_nr(1 << i);
  1738. }
  1739. return result;
  1740. }
  1741. static int modify_raw_packet_qp_rq(struct mlx5_core_dev *dev,
  1742. struct mlx5_ib_rq *rq, int new_state)
  1743. {
  1744. void *in;
  1745. void *rqc;
  1746. int inlen;
  1747. int err;
  1748. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  1749. in = mlx5_vzalloc(inlen);
  1750. if (!in)
  1751. return -ENOMEM;
  1752. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  1753. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  1754. MLX5_SET(rqc, rqc, state, new_state);
  1755. err = mlx5_core_modify_rq(dev, rq->base.mqp.qpn, in, inlen);
  1756. if (err)
  1757. goto out;
  1758. rq->state = new_state;
  1759. out:
  1760. kvfree(in);
  1761. return err;
  1762. }
  1763. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  1764. struct mlx5_ib_sq *sq, int new_state)
  1765. {
  1766. void *in;
  1767. void *sqc;
  1768. int inlen;
  1769. int err;
  1770. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  1771. in = mlx5_vzalloc(inlen);
  1772. if (!in)
  1773. return -ENOMEM;
  1774. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  1775. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  1776. MLX5_SET(sqc, sqc, state, new_state);
  1777. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  1778. if (err)
  1779. goto out;
  1780. sq->state = new_state;
  1781. out:
  1782. kvfree(in);
  1783. return err;
  1784. }
  1785. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1786. u16 operation)
  1787. {
  1788. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1789. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1790. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1791. int rq_state;
  1792. int sq_state;
  1793. int err;
  1794. switch (operation) {
  1795. case MLX5_CMD_OP_RST2INIT_QP:
  1796. rq_state = MLX5_RQC_STATE_RDY;
  1797. sq_state = MLX5_SQC_STATE_RDY;
  1798. break;
  1799. case MLX5_CMD_OP_2ERR_QP:
  1800. rq_state = MLX5_RQC_STATE_ERR;
  1801. sq_state = MLX5_SQC_STATE_ERR;
  1802. break;
  1803. case MLX5_CMD_OP_2RST_QP:
  1804. rq_state = MLX5_RQC_STATE_RST;
  1805. sq_state = MLX5_SQC_STATE_RST;
  1806. break;
  1807. case MLX5_CMD_OP_INIT2INIT_QP:
  1808. case MLX5_CMD_OP_INIT2RTR_QP:
  1809. case MLX5_CMD_OP_RTR2RTS_QP:
  1810. case MLX5_CMD_OP_RTS2RTS_QP:
  1811. /* Nothing to do here... */
  1812. return 0;
  1813. default:
  1814. WARN_ON(1);
  1815. return -EINVAL;
  1816. }
  1817. if (qp->rq.wqe_cnt) {
  1818. err = modify_raw_packet_qp_rq(dev->mdev, rq, rq_state);
  1819. if (err)
  1820. return err;
  1821. }
  1822. if (qp->sq.wqe_cnt)
  1823. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state);
  1824. return 0;
  1825. }
  1826. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1827. const struct ib_qp_attr *attr, int attr_mask,
  1828. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1829. {
  1830. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  1831. [MLX5_QP_STATE_RST] = {
  1832. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  1833. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  1834. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  1835. },
  1836. [MLX5_QP_STATE_INIT] = {
  1837. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  1838. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  1839. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  1840. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  1841. },
  1842. [MLX5_QP_STATE_RTR] = {
  1843. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  1844. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  1845. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  1846. },
  1847. [MLX5_QP_STATE_RTS] = {
  1848. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  1849. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  1850. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  1851. },
  1852. [MLX5_QP_STATE_SQD] = {
  1853. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  1854. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  1855. },
  1856. [MLX5_QP_STATE_SQER] = {
  1857. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  1858. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  1859. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  1860. },
  1861. [MLX5_QP_STATE_ERR] = {
  1862. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  1863. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  1864. }
  1865. };
  1866. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1867. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1868. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1869. struct mlx5_ib_cq *send_cq, *recv_cq;
  1870. struct mlx5_qp_context *context;
  1871. struct mlx5_modify_qp_mbox_in *in;
  1872. struct mlx5_ib_pd *pd;
  1873. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1874. enum mlx5_qp_optpar optpar;
  1875. int sqd_event;
  1876. int mlx5_st;
  1877. int err;
  1878. u16 op;
  1879. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1880. if (!in)
  1881. return -ENOMEM;
  1882. context = &in->ctx;
  1883. err = to_mlx5_st(ibqp->qp_type);
  1884. if (err < 0) {
  1885. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  1886. goto out;
  1887. }
  1888. context->flags = cpu_to_be32(err << 16);
  1889. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1890. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1891. } else {
  1892. switch (attr->path_mig_state) {
  1893. case IB_MIG_MIGRATED:
  1894. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1895. break;
  1896. case IB_MIG_REARM:
  1897. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1898. break;
  1899. case IB_MIG_ARMED:
  1900. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1901. break;
  1902. }
  1903. }
  1904. if (is_sqp(ibqp->qp_type)) {
  1905. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1906. } else if (ibqp->qp_type == IB_QPT_UD ||
  1907. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1908. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1909. } else if (attr_mask & IB_QP_PATH_MTU) {
  1910. if (attr->path_mtu < IB_MTU_256 ||
  1911. attr->path_mtu > IB_MTU_4096) {
  1912. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1913. err = -EINVAL;
  1914. goto out;
  1915. }
  1916. context->mtu_msgmax = (attr->path_mtu << 5) |
  1917. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  1918. }
  1919. if (attr_mask & IB_QP_DEST_QPN)
  1920. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1921. if (attr_mask & IB_QP_PKEY_INDEX)
  1922. context->pri_path.pkey_index = attr->pkey_index;
  1923. /* todo implement counter_index functionality */
  1924. if (is_sqp(ibqp->qp_type))
  1925. context->pri_path.port = qp->port;
  1926. if (attr_mask & IB_QP_PORT)
  1927. context->pri_path.port = attr->port_num;
  1928. if (attr_mask & IB_QP_AV) {
  1929. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  1930. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1931. attr_mask, 0, attr);
  1932. if (err)
  1933. goto out;
  1934. }
  1935. if (attr_mask & IB_QP_TIMEOUT)
  1936. context->pri_path.ackto_lt |= attr->timeout << 3;
  1937. if (attr_mask & IB_QP_ALT_PATH) {
  1938. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  1939. &context->alt_path,
  1940. attr->alt_port_num, attr_mask, 0, attr);
  1941. if (err)
  1942. goto out;
  1943. }
  1944. pd = get_pd(qp);
  1945. get_cqs(qp, &send_cq, &recv_cq);
  1946. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1947. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1948. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1949. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1950. if (attr_mask & IB_QP_RNR_RETRY)
  1951. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1952. if (attr_mask & IB_QP_RETRY_CNT)
  1953. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1954. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1955. if (attr->max_rd_atomic)
  1956. context->params1 |=
  1957. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1958. }
  1959. if (attr_mask & IB_QP_SQ_PSN)
  1960. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1961. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1962. if (attr->max_dest_rd_atomic)
  1963. context->params2 |=
  1964. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1965. }
  1966. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1967. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1968. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1969. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1970. if (attr_mask & IB_QP_RQ_PSN)
  1971. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1972. if (attr_mask & IB_QP_QKEY)
  1973. context->qkey = cpu_to_be32(attr->qkey);
  1974. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1975. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1976. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1977. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1978. sqd_event = 1;
  1979. else
  1980. sqd_event = 0;
  1981. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1982. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1983. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  1984. context->deth_sqpn = cpu_to_be32(1);
  1985. mlx5_cur = to_mlx5_state(cur_state);
  1986. mlx5_new = to_mlx5_state(new_state);
  1987. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1988. if (mlx5_st < 0)
  1989. goto out;
  1990. /* If moving to a reset or error state, we must disable page faults on
  1991. * this QP and flush all current page faults. Otherwise a stale page
  1992. * fault may attempt to work on this QP after it is reset and moved
  1993. * again to RTS, and may cause the driver and the device to get out of
  1994. * sync. */
  1995. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  1996. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR) &&
  1997. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  1998. mlx5_ib_qp_disable_pagefaults(qp);
  1999. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2000. !optab[mlx5_cur][mlx5_new])
  2001. goto out;
  2002. op = optab[mlx5_cur][mlx5_new];
  2003. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2004. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2005. in->optparam = cpu_to_be32(optpar);
  2006. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET)
  2007. err = modify_raw_packet_qp(dev, qp, op);
  2008. else
  2009. err = mlx5_core_qp_modify(dev->mdev, op, in, sqd_event,
  2010. &base->mqp);
  2011. if (err)
  2012. goto out;
  2013. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT &&
  2014. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2015. mlx5_ib_qp_enable_pagefaults(qp);
  2016. qp->state = new_state;
  2017. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2018. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2019. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2020. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2021. if (attr_mask & IB_QP_PORT)
  2022. qp->port = attr->port_num;
  2023. if (attr_mask & IB_QP_ALT_PATH)
  2024. qp->trans_qp.alt_port = attr->alt_port_num;
  2025. /*
  2026. * If we moved a kernel QP to RESET, clean up all old CQ
  2027. * entries and reinitialize the QP.
  2028. */
  2029. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2030. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2031. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2032. if (send_cq != recv_cq)
  2033. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2034. qp->rq.head = 0;
  2035. qp->rq.tail = 0;
  2036. qp->sq.head = 0;
  2037. qp->sq.tail = 0;
  2038. qp->sq.cur_post = 0;
  2039. qp->sq.last_poll = 0;
  2040. qp->db.db[MLX5_RCV_DBR] = 0;
  2041. qp->db.db[MLX5_SND_DBR] = 0;
  2042. }
  2043. out:
  2044. kfree(in);
  2045. return err;
  2046. }
  2047. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2048. int attr_mask, struct ib_udata *udata)
  2049. {
  2050. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2051. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2052. enum ib_qp_type qp_type;
  2053. enum ib_qp_state cur_state, new_state;
  2054. int err = -EINVAL;
  2055. int port;
  2056. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2057. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2058. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2059. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2060. IB_QPT_GSI : ibqp->qp_type;
  2061. mutex_lock(&qp->mutex);
  2062. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2063. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2064. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2065. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2066. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2067. }
  2068. if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2069. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2070. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2071. cur_state, new_state, ibqp->qp_type, attr_mask);
  2072. goto out;
  2073. }
  2074. if ((attr_mask & IB_QP_PORT) &&
  2075. (attr->port_num == 0 ||
  2076. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2077. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2078. attr->port_num, dev->num_ports);
  2079. goto out;
  2080. }
  2081. if (attr_mask & IB_QP_PKEY_INDEX) {
  2082. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2083. if (attr->pkey_index >=
  2084. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2085. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2086. attr->pkey_index);
  2087. goto out;
  2088. }
  2089. }
  2090. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2091. attr->max_rd_atomic >
  2092. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2093. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2094. attr->max_rd_atomic);
  2095. goto out;
  2096. }
  2097. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2098. attr->max_dest_rd_atomic >
  2099. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2100. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2101. attr->max_dest_rd_atomic);
  2102. goto out;
  2103. }
  2104. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2105. err = 0;
  2106. goto out;
  2107. }
  2108. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2109. out:
  2110. mutex_unlock(&qp->mutex);
  2111. return err;
  2112. }
  2113. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2114. {
  2115. struct mlx5_ib_cq *cq;
  2116. unsigned cur;
  2117. cur = wq->head - wq->tail;
  2118. if (likely(cur + nreq < wq->max_post))
  2119. return 0;
  2120. cq = to_mcq(ib_cq);
  2121. spin_lock(&cq->lock);
  2122. cur = wq->head - wq->tail;
  2123. spin_unlock(&cq->lock);
  2124. return cur + nreq >= wq->max_post;
  2125. }
  2126. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2127. u64 remote_addr, u32 rkey)
  2128. {
  2129. rseg->raddr = cpu_to_be64(remote_addr);
  2130. rseg->rkey = cpu_to_be32(rkey);
  2131. rseg->reserved = 0;
  2132. }
  2133. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2134. struct ib_send_wr *wr, void *qend,
  2135. struct mlx5_ib_qp *qp, int *size)
  2136. {
  2137. void *seg = eseg;
  2138. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2139. if (wr->send_flags & IB_SEND_IP_CSUM)
  2140. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2141. MLX5_ETH_WQE_L4_CSUM;
  2142. seg += sizeof(struct mlx5_wqe_eth_seg);
  2143. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2144. if (wr->opcode == IB_WR_LSO) {
  2145. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2146. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr_start);
  2147. u64 left, leftlen, copysz;
  2148. void *pdata = ud_wr->header;
  2149. left = ud_wr->hlen;
  2150. eseg->mss = cpu_to_be16(ud_wr->mss);
  2151. eseg->inline_hdr_sz = cpu_to_be16(left);
  2152. /*
  2153. * check if there is space till the end of queue, if yes,
  2154. * copy all in one shot, otherwise copy till the end of queue,
  2155. * rollback and than the copy the left
  2156. */
  2157. leftlen = qend - (void *)eseg->inline_hdr_start;
  2158. copysz = min_t(u64, leftlen, left);
  2159. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2160. if (likely(copysz > size_of_inl_hdr_start)) {
  2161. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2162. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2163. }
  2164. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2165. seg = mlx5_get_send_wqe(qp, 0);
  2166. left -= copysz;
  2167. pdata += copysz;
  2168. memcpy(seg, pdata, left);
  2169. seg += ALIGN(left, 16);
  2170. *size += ALIGN(left, 16) / 16;
  2171. }
  2172. }
  2173. return seg;
  2174. }
  2175. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2176. struct ib_send_wr *wr)
  2177. {
  2178. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2179. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2180. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2181. }
  2182. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2183. {
  2184. dseg->byte_count = cpu_to_be32(sg->length);
  2185. dseg->lkey = cpu_to_be32(sg->lkey);
  2186. dseg->addr = cpu_to_be64(sg->addr);
  2187. }
  2188. static __be16 get_klm_octo(int npages)
  2189. {
  2190. return cpu_to_be16(ALIGN(npages, 8) / 2);
  2191. }
  2192. static __be64 frwr_mkey_mask(void)
  2193. {
  2194. u64 result;
  2195. result = MLX5_MKEY_MASK_LEN |
  2196. MLX5_MKEY_MASK_PAGE_SIZE |
  2197. MLX5_MKEY_MASK_START_ADDR |
  2198. MLX5_MKEY_MASK_EN_RINVAL |
  2199. MLX5_MKEY_MASK_KEY |
  2200. MLX5_MKEY_MASK_LR |
  2201. MLX5_MKEY_MASK_LW |
  2202. MLX5_MKEY_MASK_RR |
  2203. MLX5_MKEY_MASK_RW |
  2204. MLX5_MKEY_MASK_A |
  2205. MLX5_MKEY_MASK_SMALL_FENCE |
  2206. MLX5_MKEY_MASK_FREE;
  2207. return cpu_to_be64(result);
  2208. }
  2209. static __be64 sig_mkey_mask(void)
  2210. {
  2211. u64 result;
  2212. result = MLX5_MKEY_MASK_LEN |
  2213. MLX5_MKEY_MASK_PAGE_SIZE |
  2214. MLX5_MKEY_MASK_START_ADDR |
  2215. MLX5_MKEY_MASK_EN_SIGERR |
  2216. MLX5_MKEY_MASK_EN_RINVAL |
  2217. MLX5_MKEY_MASK_KEY |
  2218. MLX5_MKEY_MASK_LR |
  2219. MLX5_MKEY_MASK_LW |
  2220. MLX5_MKEY_MASK_RR |
  2221. MLX5_MKEY_MASK_RW |
  2222. MLX5_MKEY_MASK_SMALL_FENCE |
  2223. MLX5_MKEY_MASK_FREE |
  2224. MLX5_MKEY_MASK_BSF_EN;
  2225. return cpu_to_be64(result);
  2226. }
  2227. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2228. struct mlx5_ib_mr *mr)
  2229. {
  2230. int ndescs = mr->ndescs;
  2231. memset(umr, 0, sizeof(*umr));
  2232. if (mr->access_mode == MLX5_ACCESS_MODE_KLM)
  2233. /* KLMs take twice the size of MTTs */
  2234. ndescs *= 2;
  2235. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2236. umr->klm_octowords = get_klm_octo(ndescs);
  2237. umr->mkey_mask = frwr_mkey_mask();
  2238. }
  2239. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2240. {
  2241. memset(umr, 0, sizeof(*umr));
  2242. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2243. umr->flags = 1 << 7;
  2244. }
  2245. static __be64 get_umr_reg_mr_mask(void)
  2246. {
  2247. u64 result;
  2248. result = MLX5_MKEY_MASK_LEN |
  2249. MLX5_MKEY_MASK_PAGE_SIZE |
  2250. MLX5_MKEY_MASK_START_ADDR |
  2251. MLX5_MKEY_MASK_PD |
  2252. MLX5_MKEY_MASK_LR |
  2253. MLX5_MKEY_MASK_LW |
  2254. MLX5_MKEY_MASK_KEY |
  2255. MLX5_MKEY_MASK_RR |
  2256. MLX5_MKEY_MASK_RW |
  2257. MLX5_MKEY_MASK_A |
  2258. MLX5_MKEY_MASK_FREE;
  2259. return cpu_to_be64(result);
  2260. }
  2261. static __be64 get_umr_unreg_mr_mask(void)
  2262. {
  2263. u64 result;
  2264. result = MLX5_MKEY_MASK_FREE;
  2265. return cpu_to_be64(result);
  2266. }
  2267. static __be64 get_umr_update_mtt_mask(void)
  2268. {
  2269. u64 result;
  2270. result = MLX5_MKEY_MASK_FREE;
  2271. return cpu_to_be64(result);
  2272. }
  2273. static __be64 get_umr_update_translation_mask(void)
  2274. {
  2275. u64 result;
  2276. result = MLX5_MKEY_MASK_LEN |
  2277. MLX5_MKEY_MASK_PAGE_SIZE |
  2278. MLX5_MKEY_MASK_START_ADDR |
  2279. MLX5_MKEY_MASK_KEY |
  2280. MLX5_MKEY_MASK_FREE;
  2281. return cpu_to_be64(result);
  2282. }
  2283. static __be64 get_umr_update_access_mask(void)
  2284. {
  2285. u64 result;
  2286. result = MLX5_MKEY_MASK_LW |
  2287. MLX5_MKEY_MASK_RR |
  2288. MLX5_MKEY_MASK_RW |
  2289. MLX5_MKEY_MASK_A |
  2290. MLX5_MKEY_MASK_KEY |
  2291. MLX5_MKEY_MASK_FREE;
  2292. return cpu_to_be64(result);
  2293. }
  2294. static __be64 get_umr_update_pd_mask(void)
  2295. {
  2296. u64 result;
  2297. result = MLX5_MKEY_MASK_PD |
  2298. MLX5_MKEY_MASK_KEY |
  2299. MLX5_MKEY_MASK_FREE;
  2300. return cpu_to_be64(result);
  2301. }
  2302. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2303. struct ib_send_wr *wr)
  2304. {
  2305. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2306. memset(umr, 0, sizeof(*umr));
  2307. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2308. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2309. else
  2310. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2311. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  2312. umr->klm_octowords = get_klm_octo(umrwr->npages);
  2313. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  2314. umr->mkey_mask = get_umr_update_mtt_mask();
  2315. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  2316. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2317. }
  2318. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2319. umr->mkey_mask |= get_umr_update_translation_mask();
  2320. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_ACCESS)
  2321. umr->mkey_mask |= get_umr_update_access_mask();
  2322. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD)
  2323. umr->mkey_mask |= get_umr_update_pd_mask();
  2324. if (!umr->mkey_mask)
  2325. umr->mkey_mask = get_umr_reg_mr_mask();
  2326. } else {
  2327. umr->mkey_mask = get_umr_unreg_mr_mask();
  2328. }
  2329. if (!wr->num_sge)
  2330. umr->flags |= MLX5_UMR_INLINE;
  2331. }
  2332. static u8 get_umr_flags(int acc)
  2333. {
  2334. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2335. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2336. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2337. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2338. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2339. }
  2340. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2341. struct mlx5_ib_mr *mr,
  2342. u32 key, int access)
  2343. {
  2344. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2345. memset(seg, 0, sizeof(*seg));
  2346. if (mr->access_mode == MLX5_ACCESS_MODE_MTT)
  2347. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2348. else if (mr->access_mode == MLX5_ACCESS_MODE_KLM)
  2349. /* KLMs take twice the size of MTTs */
  2350. ndescs *= 2;
  2351. seg->flags = get_umr_flags(access) | mr->access_mode;
  2352. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2353. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2354. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2355. seg->len = cpu_to_be64(mr->ibmr.length);
  2356. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2357. }
  2358. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2359. {
  2360. memset(seg, 0, sizeof(*seg));
  2361. seg->status = MLX5_MKEY_STATUS_FREE;
  2362. }
  2363. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2364. {
  2365. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2366. memset(seg, 0, sizeof(*seg));
  2367. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  2368. seg->status = MLX5_MKEY_STATUS_FREE;
  2369. return;
  2370. }
  2371. seg->flags = convert_access(umrwr->access_flags);
  2372. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  2373. if (umrwr->pd)
  2374. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2375. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  2376. }
  2377. seg->len = cpu_to_be64(umrwr->length);
  2378. seg->log2_page_size = umrwr->page_shift;
  2379. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2380. mlx5_mkey_variant(umrwr->mkey));
  2381. }
  2382. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2383. struct mlx5_ib_mr *mr,
  2384. struct mlx5_ib_pd *pd)
  2385. {
  2386. int bcount = mr->desc_size * mr->ndescs;
  2387. dseg->addr = cpu_to_be64(mr->desc_map);
  2388. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2389. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2390. }
  2391. static __be32 send_ieth(struct ib_send_wr *wr)
  2392. {
  2393. switch (wr->opcode) {
  2394. case IB_WR_SEND_WITH_IMM:
  2395. case IB_WR_RDMA_WRITE_WITH_IMM:
  2396. return wr->ex.imm_data;
  2397. case IB_WR_SEND_WITH_INV:
  2398. return cpu_to_be32(wr->ex.invalidate_rkey);
  2399. default:
  2400. return 0;
  2401. }
  2402. }
  2403. static u8 calc_sig(void *wqe, int size)
  2404. {
  2405. u8 *p = wqe;
  2406. u8 res = 0;
  2407. int i;
  2408. for (i = 0; i < size; i++)
  2409. res ^= p[i];
  2410. return ~res;
  2411. }
  2412. static u8 wq_sig(void *wqe)
  2413. {
  2414. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2415. }
  2416. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2417. void *wqe, int *sz)
  2418. {
  2419. struct mlx5_wqe_inline_seg *seg;
  2420. void *qend = qp->sq.qend;
  2421. void *addr;
  2422. int inl = 0;
  2423. int copy;
  2424. int len;
  2425. int i;
  2426. seg = wqe;
  2427. wqe += sizeof(*seg);
  2428. for (i = 0; i < wr->num_sge; i++) {
  2429. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2430. len = wr->sg_list[i].length;
  2431. inl += len;
  2432. if (unlikely(inl > qp->max_inline_data))
  2433. return -ENOMEM;
  2434. if (unlikely(wqe + len > qend)) {
  2435. copy = qend - wqe;
  2436. memcpy(wqe, addr, copy);
  2437. addr += copy;
  2438. len -= copy;
  2439. wqe = mlx5_get_send_wqe(qp, 0);
  2440. }
  2441. memcpy(wqe, addr, len);
  2442. wqe += len;
  2443. }
  2444. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2445. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2446. return 0;
  2447. }
  2448. static u16 prot_field_size(enum ib_signature_type type)
  2449. {
  2450. switch (type) {
  2451. case IB_SIG_TYPE_T10_DIF:
  2452. return MLX5_DIF_SIZE;
  2453. default:
  2454. return 0;
  2455. }
  2456. }
  2457. static u8 bs_selector(int block_size)
  2458. {
  2459. switch (block_size) {
  2460. case 512: return 0x1;
  2461. case 520: return 0x2;
  2462. case 4096: return 0x3;
  2463. case 4160: return 0x4;
  2464. case 1073741824: return 0x5;
  2465. default: return 0;
  2466. }
  2467. }
  2468. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2469. struct mlx5_bsf_inl *inl)
  2470. {
  2471. /* Valid inline section and allow BSF refresh */
  2472. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2473. MLX5_BSF_REFRESH_DIF);
  2474. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2475. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2476. /* repeating block */
  2477. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2478. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2479. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2480. if (domain->sig.dif.ref_remap)
  2481. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2482. if (domain->sig.dif.app_escape) {
  2483. if (domain->sig.dif.ref_escape)
  2484. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2485. else
  2486. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2487. }
  2488. inl->dif_app_bitmask_check =
  2489. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2490. }
  2491. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2492. struct ib_sig_attrs *sig_attrs,
  2493. struct mlx5_bsf *bsf, u32 data_size)
  2494. {
  2495. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2496. struct mlx5_bsf_basic *basic = &bsf->basic;
  2497. struct ib_sig_domain *mem = &sig_attrs->mem;
  2498. struct ib_sig_domain *wire = &sig_attrs->wire;
  2499. memset(bsf, 0, sizeof(*bsf));
  2500. /* Basic + Extended + Inline */
  2501. basic->bsf_size_sbs = 1 << 7;
  2502. /* Input domain check byte mask */
  2503. basic->check_byte_mask = sig_attrs->check_mask;
  2504. basic->raw_data_size = cpu_to_be32(data_size);
  2505. /* Memory domain */
  2506. switch (sig_attrs->mem.sig_type) {
  2507. case IB_SIG_TYPE_NONE:
  2508. break;
  2509. case IB_SIG_TYPE_T10_DIF:
  2510. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2511. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2512. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2513. break;
  2514. default:
  2515. return -EINVAL;
  2516. }
  2517. /* Wire domain */
  2518. switch (sig_attrs->wire.sig_type) {
  2519. case IB_SIG_TYPE_NONE:
  2520. break;
  2521. case IB_SIG_TYPE_T10_DIF:
  2522. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2523. mem->sig_type == wire->sig_type) {
  2524. /* Same block structure */
  2525. basic->bsf_size_sbs |= 1 << 4;
  2526. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2527. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2528. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2529. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2530. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2531. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2532. } else
  2533. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2534. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2535. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2536. break;
  2537. default:
  2538. return -EINVAL;
  2539. }
  2540. return 0;
  2541. }
  2542. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2543. struct mlx5_ib_qp *qp, void **seg, int *size)
  2544. {
  2545. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2546. struct ib_mr *sig_mr = wr->sig_mr;
  2547. struct mlx5_bsf *bsf;
  2548. u32 data_len = wr->wr.sg_list->length;
  2549. u32 data_key = wr->wr.sg_list->lkey;
  2550. u64 data_va = wr->wr.sg_list->addr;
  2551. int ret;
  2552. int wqe_size;
  2553. if (!wr->prot ||
  2554. (data_key == wr->prot->lkey &&
  2555. data_va == wr->prot->addr &&
  2556. data_len == wr->prot->length)) {
  2557. /**
  2558. * Source domain doesn't contain signature information
  2559. * or data and protection are interleaved in memory.
  2560. * So need construct:
  2561. * ------------------
  2562. * | data_klm |
  2563. * ------------------
  2564. * | BSF |
  2565. * ------------------
  2566. **/
  2567. struct mlx5_klm *data_klm = *seg;
  2568. data_klm->bcount = cpu_to_be32(data_len);
  2569. data_klm->key = cpu_to_be32(data_key);
  2570. data_klm->va = cpu_to_be64(data_va);
  2571. wqe_size = ALIGN(sizeof(*data_klm), 64);
  2572. } else {
  2573. /**
  2574. * Source domain contains signature information
  2575. * So need construct a strided block format:
  2576. * ---------------------------
  2577. * | stride_block_ctrl |
  2578. * ---------------------------
  2579. * | data_klm |
  2580. * ---------------------------
  2581. * | prot_klm |
  2582. * ---------------------------
  2583. * | BSF |
  2584. * ---------------------------
  2585. **/
  2586. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  2587. struct mlx5_stride_block_entry *data_sentry;
  2588. struct mlx5_stride_block_entry *prot_sentry;
  2589. u32 prot_key = wr->prot->lkey;
  2590. u64 prot_va = wr->prot->addr;
  2591. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  2592. int prot_size;
  2593. sblock_ctrl = *seg;
  2594. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  2595. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  2596. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  2597. if (!prot_size) {
  2598. pr_err("Bad block size given: %u\n", block_size);
  2599. return -EINVAL;
  2600. }
  2601. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  2602. prot_size);
  2603. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  2604. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  2605. sblock_ctrl->num_entries = cpu_to_be16(2);
  2606. data_sentry->bcount = cpu_to_be16(block_size);
  2607. data_sentry->key = cpu_to_be32(data_key);
  2608. data_sentry->va = cpu_to_be64(data_va);
  2609. data_sentry->stride = cpu_to_be16(block_size);
  2610. prot_sentry->bcount = cpu_to_be16(prot_size);
  2611. prot_sentry->key = cpu_to_be32(prot_key);
  2612. prot_sentry->va = cpu_to_be64(prot_va);
  2613. prot_sentry->stride = cpu_to_be16(prot_size);
  2614. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  2615. sizeof(*prot_sentry), 64);
  2616. }
  2617. *seg += wqe_size;
  2618. *size += wqe_size / 16;
  2619. if (unlikely((*seg == qp->sq.qend)))
  2620. *seg = mlx5_get_send_wqe(qp, 0);
  2621. bsf = *seg;
  2622. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  2623. if (ret)
  2624. return -EINVAL;
  2625. *seg += sizeof(*bsf);
  2626. *size += sizeof(*bsf) / 16;
  2627. if (unlikely((*seg == qp->sq.qend)))
  2628. *seg = mlx5_get_send_wqe(qp, 0);
  2629. return 0;
  2630. }
  2631. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  2632. struct ib_sig_handover_wr *wr, u32 nelements,
  2633. u32 length, u32 pdn)
  2634. {
  2635. struct ib_mr *sig_mr = wr->sig_mr;
  2636. u32 sig_key = sig_mr->rkey;
  2637. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  2638. memset(seg, 0, sizeof(*seg));
  2639. seg->flags = get_umr_flags(wr->access_flags) |
  2640. MLX5_ACCESS_MODE_KLM;
  2641. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  2642. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  2643. MLX5_MKEY_BSF_EN | pdn);
  2644. seg->len = cpu_to_be64(length);
  2645. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  2646. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  2647. }
  2648. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2649. u32 nelements)
  2650. {
  2651. memset(umr, 0, sizeof(*umr));
  2652. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  2653. umr->klm_octowords = get_klm_octo(nelements);
  2654. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  2655. umr->mkey_mask = sig_mkey_mask();
  2656. }
  2657. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  2658. void **seg, int *size)
  2659. {
  2660. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  2661. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  2662. u32 pdn = get_pd(qp)->pdn;
  2663. u32 klm_oct_size;
  2664. int region_len, ret;
  2665. if (unlikely(wr->wr.num_sge != 1) ||
  2666. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  2667. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  2668. unlikely(!sig_mr->sig->sig_status_checked))
  2669. return -EINVAL;
  2670. /* length of the protected region, data + protection */
  2671. region_len = wr->wr.sg_list->length;
  2672. if (wr->prot &&
  2673. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  2674. wr->prot->addr != wr->wr.sg_list->addr ||
  2675. wr->prot->length != wr->wr.sg_list->length))
  2676. region_len += wr->prot->length;
  2677. /**
  2678. * KLM octoword size - if protection was provided
  2679. * then we use strided block format (3 octowords),
  2680. * else we use single KLM (1 octoword)
  2681. **/
  2682. klm_oct_size = wr->prot ? 3 : 1;
  2683. set_sig_umr_segment(*seg, klm_oct_size);
  2684. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2685. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2686. if (unlikely((*seg == qp->sq.qend)))
  2687. *seg = mlx5_get_send_wqe(qp, 0);
  2688. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  2689. *seg += sizeof(struct mlx5_mkey_seg);
  2690. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2691. if (unlikely((*seg == qp->sq.qend)))
  2692. *seg = mlx5_get_send_wqe(qp, 0);
  2693. ret = set_sig_data_segment(wr, qp, seg, size);
  2694. if (ret)
  2695. return ret;
  2696. sig_mr->sig->sig_status_checked = false;
  2697. return 0;
  2698. }
  2699. static int set_psv_wr(struct ib_sig_domain *domain,
  2700. u32 psv_idx, void **seg, int *size)
  2701. {
  2702. struct mlx5_seg_set_psv *psv_seg = *seg;
  2703. memset(psv_seg, 0, sizeof(*psv_seg));
  2704. psv_seg->psv_num = cpu_to_be32(psv_idx);
  2705. switch (domain->sig_type) {
  2706. case IB_SIG_TYPE_NONE:
  2707. break;
  2708. case IB_SIG_TYPE_T10_DIF:
  2709. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  2710. domain->sig.dif.app_tag);
  2711. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  2712. break;
  2713. default:
  2714. pr_err("Bad signature type given.\n");
  2715. return 1;
  2716. }
  2717. *seg += sizeof(*psv_seg);
  2718. *size += sizeof(*psv_seg) / 16;
  2719. return 0;
  2720. }
  2721. static int set_reg_wr(struct mlx5_ib_qp *qp,
  2722. struct ib_reg_wr *wr,
  2723. void **seg, int *size)
  2724. {
  2725. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  2726. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  2727. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  2728. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  2729. "Invalid IB_SEND_INLINE send flag\n");
  2730. return -EINVAL;
  2731. }
  2732. set_reg_umr_seg(*seg, mr);
  2733. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2734. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2735. if (unlikely((*seg == qp->sq.qend)))
  2736. *seg = mlx5_get_send_wqe(qp, 0);
  2737. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  2738. *seg += sizeof(struct mlx5_mkey_seg);
  2739. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2740. if (unlikely((*seg == qp->sq.qend)))
  2741. *seg = mlx5_get_send_wqe(qp, 0);
  2742. set_reg_data_seg(*seg, mr, pd);
  2743. *seg += sizeof(struct mlx5_wqe_data_seg);
  2744. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  2745. return 0;
  2746. }
  2747. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  2748. {
  2749. set_linv_umr_seg(*seg);
  2750. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2751. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2752. if (unlikely((*seg == qp->sq.qend)))
  2753. *seg = mlx5_get_send_wqe(qp, 0);
  2754. set_linv_mkey_seg(*seg);
  2755. *seg += sizeof(struct mlx5_mkey_seg);
  2756. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2757. if (unlikely((*seg == qp->sq.qend)))
  2758. *seg = mlx5_get_send_wqe(qp, 0);
  2759. }
  2760. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  2761. {
  2762. __be32 *p = NULL;
  2763. int tidx = idx;
  2764. int i, j;
  2765. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  2766. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  2767. if ((i & 0xf) == 0) {
  2768. void *buf = mlx5_get_send_wqe(qp, tidx);
  2769. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  2770. p = buf;
  2771. j = 0;
  2772. }
  2773. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  2774. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  2775. be32_to_cpu(p[j + 3]));
  2776. }
  2777. }
  2778. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  2779. unsigned bytecnt, struct mlx5_ib_qp *qp)
  2780. {
  2781. while (bytecnt > 0) {
  2782. __iowrite64_copy(dst++, src++, 8);
  2783. __iowrite64_copy(dst++, src++, 8);
  2784. __iowrite64_copy(dst++, src++, 8);
  2785. __iowrite64_copy(dst++, src++, 8);
  2786. __iowrite64_copy(dst++, src++, 8);
  2787. __iowrite64_copy(dst++, src++, 8);
  2788. __iowrite64_copy(dst++, src++, 8);
  2789. __iowrite64_copy(dst++, src++, 8);
  2790. bytecnt -= 64;
  2791. if (unlikely(src == qp->sq.qend))
  2792. src = mlx5_get_send_wqe(qp, 0);
  2793. }
  2794. }
  2795. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  2796. {
  2797. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  2798. wr->send_flags & IB_SEND_FENCE))
  2799. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2800. if (unlikely(fence)) {
  2801. if (wr->send_flags & IB_SEND_FENCE)
  2802. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  2803. else
  2804. return fence;
  2805. } else {
  2806. return 0;
  2807. }
  2808. }
  2809. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  2810. struct mlx5_wqe_ctrl_seg **ctrl,
  2811. struct ib_send_wr *wr, unsigned *idx,
  2812. int *size, int nreq)
  2813. {
  2814. int err = 0;
  2815. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  2816. err = -ENOMEM;
  2817. return err;
  2818. }
  2819. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  2820. *seg = mlx5_get_send_wqe(qp, *idx);
  2821. *ctrl = *seg;
  2822. *(uint32_t *)(*seg + 8) = 0;
  2823. (*ctrl)->imm = send_ieth(wr);
  2824. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  2825. (wr->send_flags & IB_SEND_SIGNALED ?
  2826. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  2827. (wr->send_flags & IB_SEND_SOLICITED ?
  2828. MLX5_WQE_CTRL_SOLICITED : 0);
  2829. *seg += sizeof(**ctrl);
  2830. *size = sizeof(**ctrl) / 16;
  2831. return err;
  2832. }
  2833. static void finish_wqe(struct mlx5_ib_qp *qp,
  2834. struct mlx5_wqe_ctrl_seg *ctrl,
  2835. u8 size, unsigned idx, u64 wr_id,
  2836. int nreq, u8 fence, u8 next_fence,
  2837. u32 mlx5_opcode)
  2838. {
  2839. u8 opmod = 0;
  2840. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  2841. mlx5_opcode | ((u32)opmod << 24));
  2842. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  2843. ctrl->fm_ce_se |= fence;
  2844. qp->fm_cache = next_fence;
  2845. if (unlikely(qp->wq_sig))
  2846. ctrl->signature = wq_sig(ctrl);
  2847. qp->sq.wrid[idx] = wr_id;
  2848. qp->sq.w_list[idx].opcode = mlx5_opcode;
  2849. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  2850. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  2851. qp->sq.w_list[idx].next = qp->sq.cur_post;
  2852. }
  2853. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  2854. struct ib_send_wr **bad_wr)
  2855. {
  2856. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  2857. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2858. struct mlx5_ib_qp *qp;
  2859. struct mlx5_ib_mr *mr;
  2860. struct mlx5_wqe_data_seg *dpseg;
  2861. struct mlx5_wqe_xrc_seg *xrc;
  2862. struct mlx5_bf *bf;
  2863. int uninitialized_var(size);
  2864. void *qend;
  2865. unsigned long flags;
  2866. unsigned idx;
  2867. int err = 0;
  2868. int inl = 0;
  2869. int num_sge;
  2870. void *seg;
  2871. int nreq;
  2872. int i;
  2873. u8 next_fence = 0;
  2874. u8 fence;
  2875. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2876. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  2877. qp = to_mqp(ibqp);
  2878. bf = qp->bf;
  2879. qend = qp->sq.qend;
  2880. spin_lock_irqsave(&qp->sq.lock, flags);
  2881. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2882. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  2883. mlx5_ib_warn(dev, "\n");
  2884. err = -EINVAL;
  2885. *bad_wr = wr;
  2886. goto out;
  2887. }
  2888. fence = qp->fm_cache;
  2889. num_sge = wr->num_sge;
  2890. if (unlikely(num_sge > qp->sq.max_gs)) {
  2891. mlx5_ib_warn(dev, "\n");
  2892. err = -ENOMEM;
  2893. *bad_wr = wr;
  2894. goto out;
  2895. }
  2896. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  2897. if (err) {
  2898. mlx5_ib_warn(dev, "\n");
  2899. err = -ENOMEM;
  2900. *bad_wr = wr;
  2901. goto out;
  2902. }
  2903. switch (ibqp->qp_type) {
  2904. case IB_QPT_XRC_INI:
  2905. xrc = seg;
  2906. seg += sizeof(*xrc);
  2907. size += sizeof(*xrc) / 16;
  2908. /* fall through */
  2909. case IB_QPT_RC:
  2910. switch (wr->opcode) {
  2911. case IB_WR_RDMA_READ:
  2912. case IB_WR_RDMA_WRITE:
  2913. case IB_WR_RDMA_WRITE_WITH_IMM:
  2914. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  2915. rdma_wr(wr)->rkey);
  2916. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2917. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2918. break;
  2919. case IB_WR_ATOMIC_CMP_AND_SWP:
  2920. case IB_WR_ATOMIC_FETCH_AND_ADD:
  2921. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  2922. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  2923. err = -ENOSYS;
  2924. *bad_wr = wr;
  2925. goto out;
  2926. case IB_WR_LOCAL_INV:
  2927. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2928. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  2929. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  2930. set_linv_wr(qp, &seg, &size);
  2931. num_sge = 0;
  2932. break;
  2933. case IB_WR_REG_MR:
  2934. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2935. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  2936. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  2937. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  2938. if (err) {
  2939. *bad_wr = wr;
  2940. goto out;
  2941. }
  2942. num_sge = 0;
  2943. break;
  2944. case IB_WR_REG_SIG_MR:
  2945. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  2946. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  2947. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  2948. err = set_sig_umr_wr(wr, qp, &seg, &size);
  2949. if (err) {
  2950. mlx5_ib_warn(dev, "\n");
  2951. *bad_wr = wr;
  2952. goto out;
  2953. }
  2954. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2955. nreq, get_fence(fence, wr),
  2956. next_fence, MLX5_OPCODE_UMR);
  2957. /*
  2958. * SET_PSV WQEs are not signaled and solicited
  2959. * on error
  2960. */
  2961. wr->send_flags &= ~IB_SEND_SIGNALED;
  2962. wr->send_flags |= IB_SEND_SOLICITED;
  2963. err = begin_wqe(qp, &seg, &ctrl, wr,
  2964. &idx, &size, nreq);
  2965. if (err) {
  2966. mlx5_ib_warn(dev, "\n");
  2967. err = -ENOMEM;
  2968. *bad_wr = wr;
  2969. goto out;
  2970. }
  2971. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  2972. mr->sig->psv_memory.psv_idx, &seg,
  2973. &size);
  2974. if (err) {
  2975. mlx5_ib_warn(dev, "\n");
  2976. *bad_wr = wr;
  2977. goto out;
  2978. }
  2979. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2980. nreq, get_fence(fence, wr),
  2981. next_fence, MLX5_OPCODE_SET_PSV);
  2982. err = begin_wqe(qp, &seg, &ctrl, wr,
  2983. &idx, &size, nreq);
  2984. if (err) {
  2985. mlx5_ib_warn(dev, "\n");
  2986. err = -ENOMEM;
  2987. *bad_wr = wr;
  2988. goto out;
  2989. }
  2990. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2991. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  2992. mr->sig->psv_wire.psv_idx, &seg,
  2993. &size);
  2994. if (err) {
  2995. mlx5_ib_warn(dev, "\n");
  2996. *bad_wr = wr;
  2997. goto out;
  2998. }
  2999. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3000. nreq, get_fence(fence, wr),
  3001. next_fence, MLX5_OPCODE_SET_PSV);
  3002. num_sge = 0;
  3003. goto skip_psv;
  3004. default:
  3005. break;
  3006. }
  3007. break;
  3008. case IB_QPT_UC:
  3009. switch (wr->opcode) {
  3010. case IB_WR_RDMA_WRITE:
  3011. case IB_WR_RDMA_WRITE_WITH_IMM:
  3012. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3013. rdma_wr(wr)->rkey);
  3014. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3015. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3016. break;
  3017. default:
  3018. break;
  3019. }
  3020. break;
  3021. case IB_QPT_SMI:
  3022. case MLX5_IB_QPT_HW_GSI:
  3023. set_datagram_seg(seg, wr);
  3024. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3025. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3026. if (unlikely((seg == qend)))
  3027. seg = mlx5_get_send_wqe(qp, 0);
  3028. break;
  3029. case IB_QPT_UD:
  3030. set_datagram_seg(seg, wr);
  3031. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3032. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3033. if (unlikely((seg == qend)))
  3034. seg = mlx5_get_send_wqe(qp, 0);
  3035. /* handle qp that supports ud offload */
  3036. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3037. struct mlx5_wqe_eth_pad *pad;
  3038. pad = seg;
  3039. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3040. seg += sizeof(struct mlx5_wqe_eth_pad);
  3041. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3042. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3043. if (unlikely((seg == qend)))
  3044. seg = mlx5_get_send_wqe(qp, 0);
  3045. }
  3046. break;
  3047. case MLX5_IB_QPT_REG_UMR:
  3048. if (wr->opcode != MLX5_IB_WR_UMR) {
  3049. err = -EINVAL;
  3050. mlx5_ib_warn(dev, "bad opcode\n");
  3051. goto out;
  3052. }
  3053. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3054. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3055. set_reg_umr_segment(seg, wr);
  3056. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3057. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3058. if (unlikely((seg == qend)))
  3059. seg = mlx5_get_send_wqe(qp, 0);
  3060. set_reg_mkey_segment(seg, wr);
  3061. seg += sizeof(struct mlx5_mkey_seg);
  3062. size += sizeof(struct mlx5_mkey_seg) / 16;
  3063. if (unlikely((seg == qend)))
  3064. seg = mlx5_get_send_wqe(qp, 0);
  3065. break;
  3066. default:
  3067. break;
  3068. }
  3069. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3070. int uninitialized_var(sz);
  3071. err = set_data_inl_seg(qp, wr, seg, &sz);
  3072. if (unlikely(err)) {
  3073. mlx5_ib_warn(dev, "\n");
  3074. *bad_wr = wr;
  3075. goto out;
  3076. }
  3077. inl = 1;
  3078. size += sz;
  3079. } else {
  3080. dpseg = seg;
  3081. for (i = 0; i < num_sge; i++) {
  3082. if (unlikely(dpseg == qend)) {
  3083. seg = mlx5_get_send_wqe(qp, 0);
  3084. dpseg = seg;
  3085. }
  3086. if (likely(wr->sg_list[i].length)) {
  3087. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3088. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3089. dpseg++;
  3090. }
  3091. }
  3092. }
  3093. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3094. get_fence(fence, wr), next_fence,
  3095. mlx5_ib_opcode[wr->opcode]);
  3096. skip_psv:
  3097. if (0)
  3098. dump_wqe(qp, idx, size);
  3099. }
  3100. out:
  3101. if (likely(nreq)) {
  3102. qp->sq.head += nreq;
  3103. /* Make sure that descriptors are written before
  3104. * updating doorbell record and ringing the doorbell
  3105. */
  3106. wmb();
  3107. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3108. /* Make sure doorbell record is visible to the HCA before
  3109. * we hit doorbell */
  3110. wmb();
  3111. if (bf->need_lock)
  3112. spin_lock(&bf->lock);
  3113. else
  3114. __acquire(&bf->lock);
  3115. /* TBD enable WC */
  3116. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  3117. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  3118. /* wc_wmb(); */
  3119. } else {
  3120. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  3121. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  3122. /* Make sure doorbells don't leak out of SQ spinlock
  3123. * and reach the HCA out of order.
  3124. */
  3125. mmiowb();
  3126. }
  3127. bf->offset ^= bf->buf_size;
  3128. if (bf->need_lock)
  3129. spin_unlock(&bf->lock);
  3130. else
  3131. __release(&bf->lock);
  3132. }
  3133. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3134. return err;
  3135. }
  3136. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3137. {
  3138. sig->signature = calc_sig(sig, size);
  3139. }
  3140. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3141. struct ib_recv_wr **bad_wr)
  3142. {
  3143. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3144. struct mlx5_wqe_data_seg *scat;
  3145. struct mlx5_rwqe_sig *sig;
  3146. unsigned long flags;
  3147. int err = 0;
  3148. int nreq;
  3149. int ind;
  3150. int i;
  3151. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3152. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3153. spin_lock_irqsave(&qp->rq.lock, flags);
  3154. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3155. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3156. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3157. err = -ENOMEM;
  3158. *bad_wr = wr;
  3159. goto out;
  3160. }
  3161. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3162. err = -EINVAL;
  3163. *bad_wr = wr;
  3164. goto out;
  3165. }
  3166. scat = get_recv_wqe(qp, ind);
  3167. if (qp->wq_sig)
  3168. scat++;
  3169. for (i = 0; i < wr->num_sge; i++)
  3170. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3171. if (i < qp->rq.max_gs) {
  3172. scat[i].byte_count = 0;
  3173. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3174. scat[i].addr = 0;
  3175. }
  3176. if (qp->wq_sig) {
  3177. sig = (struct mlx5_rwqe_sig *)scat;
  3178. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3179. }
  3180. qp->rq.wrid[ind] = wr->wr_id;
  3181. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3182. }
  3183. out:
  3184. if (likely(nreq)) {
  3185. qp->rq.head += nreq;
  3186. /* Make sure that descriptors are written before
  3187. * doorbell record.
  3188. */
  3189. wmb();
  3190. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3191. }
  3192. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3193. return err;
  3194. }
  3195. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3196. {
  3197. switch (mlx5_state) {
  3198. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3199. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3200. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3201. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3202. case MLX5_QP_STATE_SQ_DRAINING:
  3203. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3204. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3205. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3206. default: return -1;
  3207. }
  3208. }
  3209. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3210. {
  3211. switch (mlx5_mig_state) {
  3212. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3213. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3214. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3215. default: return -1;
  3216. }
  3217. }
  3218. static int to_ib_qp_access_flags(int mlx5_flags)
  3219. {
  3220. int ib_flags = 0;
  3221. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3222. ib_flags |= IB_ACCESS_REMOTE_READ;
  3223. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3224. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3225. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3226. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3227. return ib_flags;
  3228. }
  3229. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  3230. struct mlx5_qp_path *path)
  3231. {
  3232. struct mlx5_core_dev *dev = ibdev->mdev;
  3233. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  3234. ib_ah_attr->port_num = path->port;
  3235. if (ib_ah_attr->port_num == 0 ||
  3236. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  3237. return;
  3238. ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
  3239. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  3240. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  3241. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  3242. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  3243. if (ib_ah_attr->ah_flags) {
  3244. ib_ah_attr->grh.sgid_index = path->mgid_index;
  3245. ib_ah_attr->grh.hop_limit = path->hop_limit;
  3246. ib_ah_attr->grh.traffic_class =
  3247. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  3248. ib_ah_attr->grh.flow_label =
  3249. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  3250. memcpy(ib_ah_attr->grh.dgid.raw,
  3251. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  3252. }
  3253. }
  3254. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3255. struct mlx5_ib_sq *sq,
  3256. u8 *sq_state)
  3257. {
  3258. void *out;
  3259. void *sqc;
  3260. int inlen;
  3261. int err;
  3262. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3263. out = mlx5_vzalloc(inlen);
  3264. if (!out)
  3265. return -ENOMEM;
  3266. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3267. if (err)
  3268. goto out;
  3269. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3270. *sq_state = MLX5_GET(sqc, sqc, state);
  3271. sq->state = *sq_state;
  3272. out:
  3273. kvfree(out);
  3274. return err;
  3275. }
  3276. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3277. struct mlx5_ib_rq *rq,
  3278. u8 *rq_state)
  3279. {
  3280. void *out;
  3281. void *rqc;
  3282. int inlen;
  3283. int err;
  3284. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3285. out = mlx5_vzalloc(inlen);
  3286. if (!out)
  3287. return -ENOMEM;
  3288. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3289. if (err)
  3290. goto out;
  3291. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3292. *rq_state = MLX5_GET(rqc, rqc, state);
  3293. rq->state = *rq_state;
  3294. out:
  3295. kvfree(out);
  3296. return err;
  3297. }
  3298. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3299. struct mlx5_ib_qp *qp, u8 *qp_state)
  3300. {
  3301. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3302. [MLX5_RQC_STATE_RST] = {
  3303. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3304. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3305. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3306. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3307. },
  3308. [MLX5_RQC_STATE_RDY] = {
  3309. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3310. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3311. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3312. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3313. },
  3314. [MLX5_RQC_STATE_ERR] = {
  3315. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3316. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3317. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3318. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3319. },
  3320. [MLX5_RQ_STATE_NA] = {
  3321. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3322. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3323. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3324. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3325. },
  3326. };
  3327. *qp_state = sqrq_trans[rq_state][sq_state];
  3328. if (*qp_state == MLX5_QP_STATE_BAD) {
  3329. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3330. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3331. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3332. return -EINVAL;
  3333. }
  3334. if (*qp_state == MLX5_QP_STATE)
  3335. *qp_state = qp->state;
  3336. return 0;
  3337. }
  3338. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3339. struct mlx5_ib_qp *qp,
  3340. u8 *raw_packet_qp_state)
  3341. {
  3342. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3343. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3344. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3345. int err;
  3346. u8 sq_state = MLX5_SQ_STATE_NA;
  3347. u8 rq_state = MLX5_RQ_STATE_NA;
  3348. if (qp->sq.wqe_cnt) {
  3349. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3350. if (err)
  3351. return err;
  3352. }
  3353. if (qp->rq.wqe_cnt) {
  3354. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3355. if (err)
  3356. return err;
  3357. }
  3358. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3359. raw_packet_qp_state);
  3360. }
  3361. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3362. struct ib_qp_attr *qp_attr)
  3363. {
  3364. struct mlx5_query_qp_mbox_out *outb;
  3365. struct mlx5_qp_context *context;
  3366. int mlx5_state;
  3367. int err = 0;
  3368. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  3369. if (!outb)
  3370. return -ENOMEM;
  3371. context = &outb->ctx;
  3372. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3373. sizeof(*outb));
  3374. if (err)
  3375. goto out;
  3376. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3377. qp->state = to_ib_qp_state(mlx5_state);
  3378. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3379. qp_attr->path_mig_state =
  3380. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3381. qp_attr->qkey = be32_to_cpu(context->qkey);
  3382. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3383. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3384. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3385. qp_attr->qp_access_flags =
  3386. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3387. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3388. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3389. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3390. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  3391. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  3392. }
  3393. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  3394. qp_attr->port_num = context->pri_path.port;
  3395. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3396. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3397. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3398. qp_attr->max_dest_rd_atomic =
  3399. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3400. qp_attr->min_rnr_timer =
  3401. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3402. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3403. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3404. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3405. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3406. out:
  3407. kfree(outb);
  3408. return err;
  3409. }
  3410. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3411. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3412. {
  3413. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3414. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3415. int err = 0;
  3416. u8 raw_packet_qp_state;
  3417. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3418. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3419. qp_init_attr);
  3420. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3421. /*
  3422. * Wait for any outstanding page faults, in case the user frees memory
  3423. * based upon this query's result.
  3424. */
  3425. flush_workqueue(mlx5_ib_page_fault_wq);
  3426. #endif
  3427. mutex_lock(&qp->mutex);
  3428. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  3429. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3430. if (err)
  3431. goto out;
  3432. qp->state = raw_packet_qp_state;
  3433. qp_attr->port_num = 1;
  3434. } else {
  3435. err = query_qp_attr(dev, qp, qp_attr);
  3436. if (err)
  3437. goto out;
  3438. }
  3439. qp_attr->qp_state = qp->state;
  3440. qp_attr->cur_qp_state = qp_attr->qp_state;
  3441. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3442. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3443. if (!ibqp->uobject) {
  3444. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  3445. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3446. } else {
  3447. qp_attr->cap.max_send_wr = 0;
  3448. qp_attr->cap.max_send_sge = 0;
  3449. }
  3450. /* We don't support inline sends for kernel QPs (yet), and we
  3451. * don't know what userspace's value should be.
  3452. */
  3453. qp_attr->cap.max_inline_data = 0;
  3454. qp_init_attr->cap = qp_attr->cap;
  3455. qp_init_attr->create_flags = 0;
  3456. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3457. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3458. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3459. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3460. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3461. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3462. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3463. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3464. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3465. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3466. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3467. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3468. out:
  3469. mutex_unlock(&qp->mutex);
  3470. return err;
  3471. }
  3472. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3473. struct ib_ucontext *context,
  3474. struct ib_udata *udata)
  3475. {
  3476. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3477. struct mlx5_ib_xrcd *xrcd;
  3478. int err;
  3479. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3480. return ERR_PTR(-ENOSYS);
  3481. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3482. if (!xrcd)
  3483. return ERR_PTR(-ENOMEM);
  3484. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3485. if (err) {
  3486. kfree(xrcd);
  3487. return ERR_PTR(-ENOMEM);
  3488. }
  3489. return &xrcd->ibxrcd;
  3490. }
  3491. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3492. {
  3493. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3494. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3495. int err;
  3496. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3497. if (err) {
  3498. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3499. return err;
  3500. }
  3501. kfree(xrcd);
  3502. return 0;
  3503. }