main.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/io-mapping.h>
  40. #include <linux/sched.h>
  41. #include <rdma/ib_user_verbs.h>
  42. #include <rdma/ib_addr.h>
  43. #include <rdma/ib_cache.h>
  44. #include <linux/mlx5/port.h>
  45. #include <linux/mlx5/vport.h>
  46. #include <rdma/ib_smi.h>
  47. #include <rdma/ib_umem.h>
  48. #include <linux/in.h>
  49. #include <linux/etherdevice.h>
  50. #include <linux/mlx5/fs.h>
  51. #include "user.h"
  52. #include "mlx5_ib.h"
  53. #define DRIVER_NAME "mlx5_ib"
  54. #define DRIVER_VERSION "2.2-1"
  55. #define DRIVER_RELDATE "Feb 2014"
  56. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  57. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  58. MODULE_LICENSE("Dual BSD/GPL");
  59. MODULE_VERSION(DRIVER_VERSION);
  60. static int deprecated_prof_sel = 2;
  61. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  62. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  63. static char mlx5_version[] =
  64. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  65. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  66. enum {
  67. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  68. };
  69. static enum rdma_link_layer
  70. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  71. {
  72. switch (port_type_cap) {
  73. case MLX5_CAP_PORT_TYPE_IB:
  74. return IB_LINK_LAYER_INFINIBAND;
  75. case MLX5_CAP_PORT_TYPE_ETH:
  76. return IB_LINK_LAYER_ETHERNET;
  77. default:
  78. return IB_LINK_LAYER_UNSPECIFIED;
  79. }
  80. }
  81. static enum rdma_link_layer
  82. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  83. {
  84. struct mlx5_ib_dev *dev = to_mdev(device);
  85. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  86. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  87. }
  88. static int mlx5_netdev_event(struct notifier_block *this,
  89. unsigned long event, void *ptr)
  90. {
  91. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  92. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  93. roce.nb);
  94. if ((event != NETDEV_UNREGISTER) && (event != NETDEV_REGISTER))
  95. return NOTIFY_DONE;
  96. write_lock(&ibdev->roce.netdev_lock);
  97. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  98. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ? NULL : ndev;
  99. write_unlock(&ibdev->roce.netdev_lock);
  100. return NOTIFY_DONE;
  101. }
  102. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  103. u8 port_num)
  104. {
  105. struct mlx5_ib_dev *ibdev = to_mdev(device);
  106. struct net_device *ndev;
  107. /* Ensure ndev does not disappear before we invoke dev_hold()
  108. */
  109. read_lock(&ibdev->roce.netdev_lock);
  110. ndev = ibdev->roce.netdev;
  111. if (ndev)
  112. dev_hold(ndev);
  113. read_unlock(&ibdev->roce.netdev_lock);
  114. return ndev;
  115. }
  116. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  117. struct ib_port_attr *props)
  118. {
  119. struct mlx5_ib_dev *dev = to_mdev(device);
  120. struct net_device *ndev;
  121. enum ib_mtu ndev_ib_mtu;
  122. u16 qkey_viol_cntr;
  123. memset(props, 0, sizeof(*props));
  124. props->port_cap_flags |= IB_PORT_CM_SUP;
  125. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  126. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  127. roce_address_table_size);
  128. props->max_mtu = IB_MTU_4096;
  129. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  130. props->pkey_tbl_len = 1;
  131. props->state = IB_PORT_DOWN;
  132. props->phys_state = 3;
  133. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  134. props->qkey_viol_cntr = qkey_viol_cntr;
  135. ndev = mlx5_ib_get_netdev(device, port_num);
  136. if (!ndev)
  137. return 0;
  138. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  139. props->state = IB_PORT_ACTIVE;
  140. props->phys_state = 5;
  141. }
  142. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  143. dev_put(ndev);
  144. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  145. props->active_width = IB_WIDTH_4X; /* TODO */
  146. props->active_speed = IB_SPEED_QDR; /* TODO */
  147. return 0;
  148. }
  149. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  150. const struct ib_gid_attr *attr,
  151. void *mlx5_addr)
  152. {
  153. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  154. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  155. source_l3_address);
  156. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  157. source_mac_47_32);
  158. if (!gid)
  159. return;
  160. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  161. if (is_vlan_dev(attr->ndev)) {
  162. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  163. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  164. }
  165. switch (attr->gid_type) {
  166. case IB_GID_TYPE_IB:
  167. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  168. break;
  169. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  170. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  171. break;
  172. default:
  173. WARN_ON(true);
  174. }
  175. if (attr->gid_type != IB_GID_TYPE_IB) {
  176. if (ipv6_addr_v4mapped((void *)gid))
  177. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  178. MLX5_ROCE_L3_TYPE_IPV4);
  179. else
  180. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  181. MLX5_ROCE_L3_TYPE_IPV6);
  182. }
  183. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  184. !ipv6_addr_v4mapped((void *)gid))
  185. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  186. else
  187. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  188. }
  189. static int set_roce_addr(struct ib_device *device, u8 port_num,
  190. unsigned int index,
  191. const union ib_gid *gid,
  192. const struct ib_gid_attr *attr)
  193. {
  194. struct mlx5_ib_dev *dev = to_mdev(device);
  195. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)];
  196. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)];
  197. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  198. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  199. if (ll != IB_LINK_LAYER_ETHERNET)
  200. return -EINVAL;
  201. memset(in, 0, sizeof(in));
  202. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  203. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  204. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  205. memset(out, 0, sizeof(out));
  206. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  207. }
  208. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  209. unsigned int index, const union ib_gid *gid,
  210. const struct ib_gid_attr *attr,
  211. __always_unused void **context)
  212. {
  213. return set_roce_addr(device, port_num, index, gid, attr);
  214. }
  215. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  216. unsigned int index, __always_unused void **context)
  217. {
  218. return set_roce_addr(device, port_num, index, NULL, NULL);
  219. }
  220. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  221. int index)
  222. {
  223. struct ib_gid_attr attr;
  224. union ib_gid gid;
  225. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  226. return 0;
  227. if (!attr.ndev)
  228. return 0;
  229. dev_put(attr.ndev);
  230. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  231. return 0;
  232. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  233. }
  234. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  235. {
  236. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  237. }
  238. enum {
  239. MLX5_VPORT_ACCESS_METHOD_MAD,
  240. MLX5_VPORT_ACCESS_METHOD_HCA,
  241. MLX5_VPORT_ACCESS_METHOD_NIC,
  242. };
  243. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  244. {
  245. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  246. return MLX5_VPORT_ACCESS_METHOD_MAD;
  247. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  248. IB_LINK_LAYER_ETHERNET)
  249. return MLX5_VPORT_ACCESS_METHOD_NIC;
  250. return MLX5_VPORT_ACCESS_METHOD_HCA;
  251. }
  252. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  253. struct ib_device_attr *props)
  254. {
  255. u8 tmp;
  256. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  257. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  258. u8 atomic_req_8B_endianness_mode =
  259. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  260. /* Check if HW supports 8 bytes standard atomic operations and capable
  261. * of host endianness respond
  262. */
  263. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  264. if (((atomic_operations & tmp) == tmp) &&
  265. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  266. (atomic_req_8B_endianness_mode)) {
  267. props->atomic_cap = IB_ATOMIC_HCA;
  268. } else {
  269. props->atomic_cap = IB_ATOMIC_NONE;
  270. }
  271. }
  272. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  273. __be64 *sys_image_guid)
  274. {
  275. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  276. struct mlx5_core_dev *mdev = dev->mdev;
  277. u64 tmp;
  278. int err;
  279. switch (mlx5_get_vport_access_method(ibdev)) {
  280. case MLX5_VPORT_ACCESS_METHOD_MAD:
  281. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  282. sys_image_guid);
  283. case MLX5_VPORT_ACCESS_METHOD_HCA:
  284. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  285. break;
  286. case MLX5_VPORT_ACCESS_METHOD_NIC:
  287. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  288. break;
  289. default:
  290. return -EINVAL;
  291. }
  292. if (!err)
  293. *sys_image_guid = cpu_to_be64(tmp);
  294. return err;
  295. }
  296. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  297. u16 *max_pkeys)
  298. {
  299. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  300. struct mlx5_core_dev *mdev = dev->mdev;
  301. switch (mlx5_get_vport_access_method(ibdev)) {
  302. case MLX5_VPORT_ACCESS_METHOD_MAD:
  303. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  304. case MLX5_VPORT_ACCESS_METHOD_HCA:
  305. case MLX5_VPORT_ACCESS_METHOD_NIC:
  306. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  307. pkey_table_size));
  308. return 0;
  309. default:
  310. return -EINVAL;
  311. }
  312. }
  313. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  314. u32 *vendor_id)
  315. {
  316. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  317. switch (mlx5_get_vport_access_method(ibdev)) {
  318. case MLX5_VPORT_ACCESS_METHOD_MAD:
  319. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  320. case MLX5_VPORT_ACCESS_METHOD_HCA:
  321. case MLX5_VPORT_ACCESS_METHOD_NIC:
  322. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  323. default:
  324. return -EINVAL;
  325. }
  326. }
  327. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  328. __be64 *node_guid)
  329. {
  330. u64 tmp;
  331. int err;
  332. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  333. case MLX5_VPORT_ACCESS_METHOD_MAD:
  334. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  335. case MLX5_VPORT_ACCESS_METHOD_HCA:
  336. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  337. break;
  338. case MLX5_VPORT_ACCESS_METHOD_NIC:
  339. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  340. break;
  341. default:
  342. return -EINVAL;
  343. }
  344. if (!err)
  345. *node_guid = cpu_to_be64(tmp);
  346. return err;
  347. }
  348. struct mlx5_reg_node_desc {
  349. u8 desc[64];
  350. };
  351. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  352. {
  353. struct mlx5_reg_node_desc in;
  354. if (mlx5_use_mad_ifc(dev))
  355. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  356. memset(&in, 0, sizeof(in));
  357. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  358. sizeof(struct mlx5_reg_node_desc),
  359. MLX5_REG_NODE_DESC, 0, 0);
  360. }
  361. static int mlx5_ib_query_device(struct ib_device *ibdev,
  362. struct ib_device_attr *props,
  363. struct ib_udata *uhw)
  364. {
  365. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  366. struct mlx5_core_dev *mdev = dev->mdev;
  367. int err = -ENOMEM;
  368. int max_rq_sg;
  369. int max_sq_sg;
  370. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  371. if (uhw->inlen || uhw->outlen)
  372. return -EINVAL;
  373. memset(props, 0, sizeof(*props));
  374. err = mlx5_query_system_image_guid(ibdev,
  375. &props->sys_image_guid);
  376. if (err)
  377. return err;
  378. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  379. if (err)
  380. return err;
  381. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  382. if (err)
  383. return err;
  384. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  385. (fw_rev_min(dev->mdev) << 16) |
  386. fw_rev_sub(dev->mdev);
  387. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  388. IB_DEVICE_PORT_ACTIVE_EVENT |
  389. IB_DEVICE_SYS_IMAGE_GUID |
  390. IB_DEVICE_RC_RNR_NAK_GEN;
  391. if (MLX5_CAP_GEN(mdev, pkv))
  392. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  393. if (MLX5_CAP_GEN(mdev, qkv))
  394. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  395. if (MLX5_CAP_GEN(mdev, apm))
  396. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  397. if (MLX5_CAP_GEN(mdev, xrc))
  398. props->device_cap_flags |= IB_DEVICE_XRC;
  399. if (MLX5_CAP_GEN(mdev, imaicl)) {
  400. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  401. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  402. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  403. /* We support 'Gappy' memory registration too */
  404. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  405. }
  406. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  407. if (MLX5_CAP_GEN(mdev, sho)) {
  408. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  409. /* At this stage no support for signature handover */
  410. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  411. IB_PROT_T10DIF_TYPE_2 |
  412. IB_PROT_T10DIF_TYPE_3;
  413. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  414. IB_GUARD_T10DIF_CSUM;
  415. }
  416. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  417. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  418. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  419. (MLX5_CAP_ETH(dev->mdev, csum_cap)))
  420. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  421. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  422. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  423. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  424. }
  425. props->vendor_part_id = mdev->pdev->device;
  426. props->hw_ver = mdev->pdev->revision;
  427. props->max_mr_size = ~0ull;
  428. props->page_size_cap = ~(min_page_size - 1);
  429. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  430. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  431. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  432. sizeof(struct mlx5_wqe_data_seg);
  433. max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
  434. sizeof(struct mlx5_wqe_ctrl_seg)) /
  435. sizeof(struct mlx5_wqe_data_seg);
  436. props->max_sge = min(max_rq_sg, max_sq_sg);
  437. props->max_sge_rd = props->max_sge;
  438. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  439. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  440. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  441. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  442. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  443. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  444. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  445. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  446. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  447. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  448. props->max_srq_sge = max_rq_sg - 1;
  449. props->max_fast_reg_page_list_len =
  450. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  451. get_atomic_caps(dev, props);
  452. props->masked_atomic_cap = IB_ATOMIC_NONE;
  453. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  454. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  455. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  456. props->max_mcast_grp;
  457. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  458. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  459. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  460. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  461. if (MLX5_CAP_GEN(mdev, pg))
  462. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  463. props->odp_caps = dev->odp_caps;
  464. #endif
  465. if (MLX5_CAP_GEN(mdev, cd))
  466. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  467. if (!mlx5_core_is_pf(mdev))
  468. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  469. return 0;
  470. }
  471. enum mlx5_ib_width {
  472. MLX5_IB_WIDTH_1X = 1 << 0,
  473. MLX5_IB_WIDTH_2X = 1 << 1,
  474. MLX5_IB_WIDTH_4X = 1 << 2,
  475. MLX5_IB_WIDTH_8X = 1 << 3,
  476. MLX5_IB_WIDTH_12X = 1 << 4
  477. };
  478. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  479. u8 *ib_width)
  480. {
  481. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  482. int err = 0;
  483. if (active_width & MLX5_IB_WIDTH_1X) {
  484. *ib_width = IB_WIDTH_1X;
  485. } else if (active_width & MLX5_IB_WIDTH_2X) {
  486. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  487. (int)active_width);
  488. err = -EINVAL;
  489. } else if (active_width & MLX5_IB_WIDTH_4X) {
  490. *ib_width = IB_WIDTH_4X;
  491. } else if (active_width & MLX5_IB_WIDTH_8X) {
  492. *ib_width = IB_WIDTH_8X;
  493. } else if (active_width & MLX5_IB_WIDTH_12X) {
  494. *ib_width = IB_WIDTH_12X;
  495. } else {
  496. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  497. (int)active_width);
  498. err = -EINVAL;
  499. }
  500. return err;
  501. }
  502. static int mlx5_mtu_to_ib_mtu(int mtu)
  503. {
  504. switch (mtu) {
  505. case 256: return 1;
  506. case 512: return 2;
  507. case 1024: return 3;
  508. case 2048: return 4;
  509. case 4096: return 5;
  510. default:
  511. pr_warn("invalid mtu\n");
  512. return -1;
  513. }
  514. }
  515. enum ib_max_vl_num {
  516. __IB_MAX_VL_0 = 1,
  517. __IB_MAX_VL_0_1 = 2,
  518. __IB_MAX_VL_0_3 = 3,
  519. __IB_MAX_VL_0_7 = 4,
  520. __IB_MAX_VL_0_14 = 5,
  521. };
  522. enum mlx5_vl_hw_cap {
  523. MLX5_VL_HW_0 = 1,
  524. MLX5_VL_HW_0_1 = 2,
  525. MLX5_VL_HW_0_2 = 3,
  526. MLX5_VL_HW_0_3 = 4,
  527. MLX5_VL_HW_0_4 = 5,
  528. MLX5_VL_HW_0_5 = 6,
  529. MLX5_VL_HW_0_6 = 7,
  530. MLX5_VL_HW_0_7 = 8,
  531. MLX5_VL_HW_0_14 = 15
  532. };
  533. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  534. u8 *max_vl_num)
  535. {
  536. switch (vl_hw_cap) {
  537. case MLX5_VL_HW_0:
  538. *max_vl_num = __IB_MAX_VL_0;
  539. break;
  540. case MLX5_VL_HW_0_1:
  541. *max_vl_num = __IB_MAX_VL_0_1;
  542. break;
  543. case MLX5_VL_HW_0_3:
  544. *max_vl_num = __IB_MAX_VL_0_3;
  545. break;
  546. case MLX5_VL_HW_0_7:
  547. *max_vl_num = __IB_MAX_VL_0_7;
  548. break;
  549. case MLX5_VL_HW_0_14:
  550. *max_vl_num = __IB_MAX_VL_0_14;
  551. break;
  552. default:
  553. return -EINVAL;
  554. }
  555. return 0;
  556. }
  557. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  558. struct ib_port_attr *props)
  559. {
  560. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  561. struct mlx5_core_dev *mdev = dev->mdev;
  562. struct mlx5_hca_vport_context *rep;
  563. int max_mtu;
  564. int oper_mtu;
  565. int err;
  566. u8 ib_link_width_oper;
  567. u8 vl_hw_cap;
  568. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  569. if (!rep) {
  570. err = -ENOMEM;
  571. goto out;
  572. }
  573. memset(props, 0, sizeof(*props));
  574. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  575. if (err)
  576. goto out;
  577. props->lid = rep->lid;
  578. props->lmc = rep->lmc;
  579. props->sm_lid = rep->sm_lid;
  580. props->sm_sl = rep->sm_sl;
  581. props->state = rep->vport_state;
  582. props->phys_state = rep->port_physical_state;
  583. props->port_cap_flags = rep->cap_mask1;
  584. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  585. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  586. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  587. props->bad_pkey_cntr = rep->pkey_violation_counter;
  588. props->qkey_viol_cntr = rep->qkey_violation_counter;
  589. props->subnet_timeout = rep->subnet_timeout;
  590. props->init_type_reply = rep->init_type_reply;
  591. props->grh_required = rep->grh_required;
  592. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  593. if (err)
  594. goto out;
  595. err = translate_active_width(ibdev, ib_link_width_oper,
  596. &props->active_width);
  597. if (err)
  598. goto out;
  599. err = mlx5_query_port_proto_oper(mdev, &props->active_speed, MLX5_PTYS_IB,
  600. port);
  601. if (err)
  602. goto out;
  603. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  604. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  605. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  606. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  607. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  608. if (err)
  609. goto out;
  610. err = translate_max_vl_num(ibdev, vl_hw_cap,
  611. &props->max_vl_num);
  612. out:
  613. kfree(rep);
  614. return err;
  615. }
  616. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  617. struct ib_port_attr *props)
  618. {
  619. switch (mlx5_get_vport_access_method(ibdev)) {
  620. case MLX5_VPORT_ACCESS_METHOD_MAD:
  621. return mlx5_query_mad_ifc_port(ibdev, port, props);
  622. case MLX5_VPORT_ACCESS_METHOD_HCA:
  623. return mlx5_query_hca_port(ibdev, port, props);
  624. case MLX5_VPORT_ACCESS_METHOD_NIC:
  625. return mlx5_query_port_roce(ibdev, port, props);
  626. default:
  627. return -EINVAL;
  628. }
  629. }
  630. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  631. union ib_gid *gid)
  632. {
  633. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  634. struct mlx5_core_dev *mdev = dev->mdev;
  635. switch (mlx5_get_vport_access_method(ibdev)) {
  636. case MLX5_VPORT_ACCESS_METHOD_MAD:
  637. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  638. case MLX5_VPORT_ACCESS_METHOD_HCA:
  639. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  640. default:
  641. return -EINVAL;
  642. }
  643. }
  644. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  645. u16 *pkey)
  646. {
  647. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  648. struct mlx5_core_dev *mdev = dev->mdev;
  649. switch (mlx5_get_vport_access_method(ibdev)) {
  650. case MLX5_VPORT_ACCESS_METHOD_MAD:
  651. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  652. case MLX5_VPORT_ACCESS_METHOD_HCA:
  653. case MLX5_VPORT_ACCESS_METHOD_NIC:
  654. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  655. pkey);
  656. default:
  657. return -EINVAL;
  658. }
  659. }
  660. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  661. struct ib_device_modify *props)
  662. {
  663. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  664. struct mlx5_reg_node_desc in;
  665. struct mlx5_reg_node_desc out;
  666. int err;
  667. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  668. return -EOPNOTSUPP;
  669. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  670. return 0;
  671. /*
  672. * If possible, pass node desc to FW, so it can generate
  673. * a 144 trap. If cmd fails, just ignore.
  674. */
  675. memcpy(&in, props->node_desc, 64);
  676. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  677. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  678. if (err)
  679. return err;
  680. memcpy(ibdev->node_desc, props->node_desc, 64);
  681. return err;
  682. }
  683. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  684. struct ib_port_modify *props)
  685. {
  686. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  687. struct ib_port_attr attr;
  688. u32 tmp;
  689. int err;
  690. mutex_lock(&dev->cap_mask_mutex);
  691. err = mlx5_ib_query_port(ibdev, port, &attr);
  692. if (err)
  693. goto out;
  694. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  695. ~props->clr_port_cap_mask;
  696. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  697. out:
  698. mutex_unlock(&dev->cap_mask_mutex);
  699. return err;
  700. }
  701. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  702. struct ib_udata *udata)
  703. {
  704. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  705. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  706. struct mlx5_ib_alloc_ucontext_resp resp = {};
  707. struct mlx5_ib_ucontext *context;
  708. struct mlx5_uuar_info *uuari;
  709. struct mlx5_uar *uars;
  710. int gross_uuars;
  711. int num_uars;
  712. int ver;
  713. int uuarn;
  714. int err;
  715. int i;
  716. size_t reqlen;
  717. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  718. max_cqe_version);
  719. if (!dev->ib_active)
  720. return ERR_PTR(-EAGAIN);
  721. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  722. return ERR_PTR(-EINVAL);
  723. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  724. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  725. ver = 0;
  726. else if (reqlen >= min_req_v2)
  727. ver = 2;
  728. else
  729. return ERR_PTR(-EINVAL);
  730. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  731. if (err)
  732. return ERR_PTR(err);
  733. if (req.flags)
  734. return ERR_PTR(-EINVAL);
  735. if (req.total_num_uuars > MLX5_MAX_UUARS)
  736. return ERR_PTR(-ENOMEM);
  737. if (req.total_num_uuars == 0)
  738. return ERR_PTR(-EINVAL);
  739. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  740. return ERR_PTR(-EOPNOTSUPP);
  741. if (reqlen > sizeof(req) &&
  742. !ib_is_udata_cleared(udata, sizeof(req),
  743. reqlen - sizeof(req)))
  744. return ERR_PTR(-EOPNOTSUPP);
  745. req.total_num_uuars = ALIGN(req.total_num_uuars,
  746. MLX5_NON_FP_BF_REGS_PER_PAGE);
  747. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  748. return ERR_PTR(-EINVAL);
  749. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  750. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  751. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  752. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  753. resp.cache_line_size = L1_CACHE_BYTES;
  754. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  755. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  756. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  757. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  758. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  759. resp.cqe_version = min_t(__u8,
  760. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  761. req.max_cqe_version);
  762. resp.response_length = min(offsetof(typeof(resp), response_length) +
  763. sizeof(resp.response_length), udata->outlen);
  764. context = kzalloc(sizeof(*context), GFP_KERNEL);
  765. if (!context)
  766. return ERR_PTR(-ENOMEM);
  767. uuari = &context->uuari;
  768. mutex_init(&uuari->lock);
  769. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  770. if (!uars) {
  771. err = -ENOMEM;
  772. goto out_ctx;
  773. }
  774. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  775. sizeof(*uuari->bitmap),
  776. GFP_KERNEL);
  777. if (!uuari->bitmap) {
  778. err = -ENOMEM;
  779. goto out_uar_ctx;
  780. }
  781. /*
  782. * clear all fast path uuars
  783. */
  784. for (i = 0; i < gross_uuars; i++) {
  785. uuarn = i & 3;
  786. if (uuarn == 2 || uuarn == 3)
  787. set_bit(i, uuari->bitmap);
  788. }
  789. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  790. if (!uuari->count) {
  791. err = -ENOMEM;
  792. goto out_bitmap;
  793. }
  794. for (i = 0; i < num_uars; i++) {
  795. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  796. if (err)
  797. goto out_count;
  798. }
  799. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  800. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  801. #endif
  802. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  803. err = mlx5_core_alloc_transport_domain(dev->mdev,
  804. &context->tdn);
  805. if (err)
  806. goto out_uars;
  807. }
  808. INIT_LIST_HEAD(&context->db_page_list);
  809. mutex_init(&context->db_page_mutex);
  810. resp.tot_uuars = req.total_num_uuars;
  811. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  812. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  813. resp.response_length += sizeof(resp.cqe_version);
  814. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  815. resp.comp_mask |=
  816. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  817. resp.hca_core_clock_offset =
  818. offsetof(struct mlx5_init_seg, internal_timer_h) %
  819. PAGE_SIZE;
  820. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  821. sizeof(resp.reserved2) +
  822. sizeof(resp.reserved3);
  823. }
  824. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  825. if (err)
  826. goto out_td;
  827. uuari->ver = ver;
  828. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  829. uuari->uars = uars;
  830. uuari->num_uars = num_uars;
  831. context->cqe_version = resp.cqe_version;
  832. return &context->ibucontext;
  833. out_td:
  834. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  835. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  836. out_uars:
  837. for (i--; i >= 0; i--)
  838. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  839. out_count:
  840. kfree(uuari->count);
  841. out_bitmap:
  842. kfree(uuari->bitmap);
  843. out_uar_ctx:
  844. kfree(uars);
  845. out_ctx:
  846. kfree(context);
  847. return ERR_PTR(err);
  848. }
  849. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  850. {
  851. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  852. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  853. struct mlx5_uuar_info *uuari = &context->uuari;
  854. int i;
  855. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  856. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  857. for (i = 0; i < uuari->num_uars; i++) {
  858. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  859. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  860. }
  861. kfree(uuari->count);
  862. kfree(uuari->bitmap);
  863. kfree(uuari->uars);
  864. kfree(context);
  865. return 0;
  866. }
  867. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  868. {
  869. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  870. }
  871. static int get_command(unsigned long offset)
  872. {
  873. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  874. }
  875. static int get_arg(unsigned long offset)
  876. {
  877. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  878. }
  879. static int get_index(unsigned long offset)
  880. {
  881. return get_arg(offset);
  882. }
  883. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  884. {
  885. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  886. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  887. struct mlx5_uuar_info *uuari = &context->uuari;
  888. unsigned long command;
  889. unsigned long idx;
  890. phys_addr_t pfn;
  891. command = get_command(vma->vm_pgoff);
  892. switch (command) {
  893. case MLX5_IB_MMAP_REGULAR_PAGE:
  894. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  895. return -EINVAL;
  896. idx = get_index(vma->vm_pgoff);
  897. if (idx >= uuari->num_uars)
  898. return -EINVAL;
  899. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  900. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn 0x%llx\n", idx,
  901. (unsigned long long)pfn);
  902. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  903. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  904. PAGE_SIZE, vma->vm_page_prot))
  905. return -EAGAIN;
  906. mlx5_ib_dbg(dev, "mapped WC at 0x%lx, PA 0x%llx\n",
  907. vma->vm_start,
  908. (unsigned long long)pfn << PAGE_SHIFT);
  909. break;
  910. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  911. return -ENOSYS;
  912. case MLX5_IB_MMAP_CORE_CLOCK:
  913. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  914. return -EINVAL;
  915. if (vma->vm_flags & (VM_WRITE | VM_EXEC))
  916. return -EPERM;
  917. /* Don't expose to user-space information it shouldn't have */
  918. if (PAGE_SIZE > 4096)
  919. return -EOPNOTSUPP;
  920. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  921. pfn = (dev->mdev->iseg_base +
  922. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  923. PAGE_SHIFT;
  924. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  925. PAGE_SIZE, vma->vm_page_prot))
  926. return -EAGAIN;
  927. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  928. vma->vm_start,
  929. (unsigned long long)pfn << PAGE_SHIFT);
  930. break;
  931. default:
  932. return -EINVAL;
  933. }
  934. return 0;
  935. }
  936. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  937. struct ib_ucontext *context,
  938. struct ib_udata *udata)
  939. {
  940. struct mlx5_ib_alloc_pd_resp resp;
  941. struct mlx5_ib_pd *pd;
  942. int err;
  943. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  944. if (!pd)
  945. return ERR_PTR(-ENOMEM);
  946. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  947. if (err) {
  948. kfree(pd);
  949. return ERR_PTR(err);
  950. }
  951. if (context) {
  952. resp.pdn = pd->pdn;
  953. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  954. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  955. kfree(pd);
  956. return ERR_PTR(-EFAULT);
  957. }
  958. }
  959. return &pd->ibpd;
  960. }
  961. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  962. {
  963. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  964. struct mlx5_ib_pd *mpd = to_mpd(pd);
  965. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  966. kfree(mpd);
  967. return 0;
  968. }
  969. static bool outer_header_zero(u32 *match_criteria)
  970. {
  971. int size = MLX5_ST_SZ_BYTES(fte_match_param);
  972. char *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_criteria,
  973. outer_headers);
  974. return outer_headers_c[0] == 0 && !memcmp(outer_headers_c,
  975. outer_headers_c + 1,
  976. size - 1);
  977. }
  978. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  979. union ib_flow_spec *ib_spec)
  980. {
  981. void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  982. outer_headers);
  983. void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  984. outer_headers);
  985. switch (ib_spec->type) {
  986. case IB_FLOW_SPEC_ETH:
  987. if (ib_spec->size != sizeof(ib_spec->eth))
  988. return -EINVAL;
  989. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  990. dmac_47_16),
  991. ib_spec->eth.mask.dst_mac);
  992. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  993. dmac_47_16),
  994. ib_spec->eth.val.dst_mac);
  995. if (ib_spec->eth.mask.vlan_tag) {
  996. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  997. vlan_tag, 1);
  998. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  999. vlan_tag, 1);
  1000. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1001. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1002. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1003. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1004. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1005. first_cfi,
  1006. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1007. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1008. first_cfi,
  1009. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1010. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1011. first_prio,
  1012. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1013. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1014. first_prio,
  1015. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1016. }
  1017. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1018. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1019. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1020. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1021. break;
  1022. case IB_FLOW_SPEC_IPV4:
  1023. if (ib_spec->size != sizeof(ib_spec->ipv4))
  1024. return -EINVAL;
  1025. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1026. ethertype, 0xffff);
  1027. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1028. ethertype, ETH_P_IP);
  1029. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1030. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1031. &ib_spec->ipv4.mask.src_ip,
  1032. sizeof(ib_spec->ipv4.mask.src_ip));
  1033. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1034. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1035. &ib_spec->ipv4.val.src_ip,
  1036. sizeof(ib_spec->ipv4.val.src_ip));
  1037. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1038. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1039. &ib_spec->ipv4.mask.dst_ip,
  1040. sizeof(ib_spec->ipv4.mask.dst_ip));
  1041. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1042. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1043. &ib_spec->ipv4.val.dst_ip,
  1044. sizeof(ib_spec->ipv4.val.dst_ip));
  1045. break;
  1046. case IB_FLOW_SPEC_TCP:
  1047. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1048. return -EINVAL;
  1049. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1050. 0xff);
  1051. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1052. IPPROTO_TCP);
  1053. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
  1054. ntohs(ib_spec->tcp_udp.mask.src_port));
  1055. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
  1056. ntohs(ib_spec->tcp_udp.val.src_port));
  1057. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
  1058. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1059. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
  1060. ntohs(ib_spec->tcp_udp.val.dst_port));
  1061. break;
  1062. case IB_FLOW_SPEC_UDP:
  1063. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1064. return -EINVAL;
  1065. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1066. 0xff);
  1067. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1068. IPPROTO_UDP);
  1069. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
  1070. ntohs(ib_spec->tcp_udp.mask.src_port));
  1071. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
  1072. ntohs(ib_spec->tcp_udp.val.src_port));
  1073. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
  1074. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1075. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
  1076. ntohs(ib_spec->tcp_udp.val.dst_port));
  1077. break;
  1078. default:
  1079. return -EINVAL;
  1080. }
  1081. return 0;
  1082. }
  1083. /* If a flow could catch both multicast and unicast packets,
  1084. * it won't fall into the multicast flow steering table and this rule
  1085. * could steal other multicast packets.
  1086. */
  1087. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1088. {
  1089. struct ib_flow_spec_eth *eth_spec;
  1090. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1091. ib_attr->size < sizeof(struct ib_flow_attr) +
  1092. sizeof(struct ib_flow_spec_eth) ||
  1093. ib_attr->num_of_specs < 1)
  1094. return false;
  1095. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1096. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1097. eth_spec->size != sizeof(*eth_spec))
  1098. return false;
  1099. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1100. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1101. }
  1102. static bool is_valid_attr(struct ib_flow_attr *flow_attr)
  1103. {
  1104. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1105. bool has_ipv4_spec = false;
  1106. bool eth_type_ipv4 = true;
  1107. unsigned int spec_index;
  1108. /* Validate that ethertype is correct */
  1109. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1110. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1111. ib_spec->eth.mask.ether_type) {
  1112. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1113. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1114. eth_type_ipv4 = false;
  1115. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1116. has_ipv4_spec = true;
  1117. }
  1118. ib_spec = (void *)ib_spec + ib_spec->size;
  1119. }
  1120. return !has_ipv4_spec || eth_type_ipv4;
  1121. }
  1122. static void put_flow_table(struct mlx5_ib_dev *dev,
  1123. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1124. {
  1125. prio->refcount -= !!ft_added;
  1126. if (!prio->refcount) {
  1127. mlx5_destroy_flow_table(prio->flow_table);
  1128. prio->flow_table = NULL;
  1129. }
  1130. }
  1131. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1132. {
  1133. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1134. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1135. struct mlx5_ib_flow_handler,
  1136. ibflow);
  1137. struct mlx5_ib_flow_handler *iter, *tmp;
  1138. mutex_lock(&dev->flow_db.lock);
  1139. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1140. mlx5_del_flow_rule(iter->rule);
  1141. list_del(&iter->list);
  1142. kfree(iter);
  1143. }
  1144. mlx5_del_flow_rule(handler->rule);
  1145. put_flow_table(dev, &dev->flow_db.prios[handler->prio], true);
  1146. mutex_unlock(&dev->flow_db.lock);
  1147. kfree(handler);
  1148. return 0;
  1149. }
  1150. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1151. {
  1152. priority *= 2;
  1153. if (!dont_trap)
  1154. priority++;
  1155. return priority;
  1156. }
  1157. #define MLX5_FS_MAX_TYPES 10
  1158. #define MLX5_FS_MAX_ENTRIES 32000UL
  1159. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1160. struct ib_flow_attr *flow_attr)
  1161. {
  1162. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1163. struct mlx5_flow_namespace *ns = NULL;
  1164. struct mlx5_ib_flow_prio *prio;
  1165. struct mlx5_flow_table *ft;
  1166. int num_entries;
  1167. int num_groups;
  1168. int priority;
  1169. int err = 0;
  1170. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1171. if (flow_is_multicast_only(flow_attr) &&
  1172. !dont_trap)
  1173. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1174. else
  1175. priority = ib_prio_to_core_prio(flow_attr->priority,
  1176. dont_trap);
  1177. ns = mlx5_get_flow_namespace(dev->mdev,
  1178. MLX5_FLOW_NAMESPACE_BYPASS);
  1179. num_entries = MLX5_FS_MAX_ENTRIES;
  1180. num_groups = MLX5_FS_MAX_TYPES;
  1181. prio = &dev->flow_db.prios[priority];
  1182. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1183. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1184. ns = mlx5_get_flow_namespace(dev->mdev,
  1185. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1186. build_leftovers_ft_param(&priority,
  1187. &num_entries,
  1188. &num_groups);
  1189. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1190. }
  1191. if (!ns)
  1192. return ERR_PTR(-ENOTSUPP);
  1193. ft = prio->flow_table;
  1194. if (!ft) {
  1195. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1196. num_entries,
  1197. num_groups);
  1198. if (!IS_ERR(ft)) {
  1199. prio->refcount = 0;
  1200. prio->flow_table = ft;
  1201. } else {
  1202. err = PTR_ERR(ft);
  1203. }
  1204. }
  1205. return err ? ERR_PTR(err) : prio;
  1206. }
  1207. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1208. struct mlx5_ib_flow_prio *ft_prio,
  1209. struct ib_flow_attr *flow_attr,
  1210. struct mlx5_flow_destination *dst)
  1211. {
  1212. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1213. struct mlx5_ib_flow_handler *handler;
  1214. void *ib_flow = flow_attr + 1;
  1215. u8 match_criteria_enable = 0;
  1216. unsigned int spec_index;
  1217. u32 *match_c;
  1218. u32 *match_v;
  1219. u32 action;
  1220. int err = 0;
  1221. if (!is_valid_attr(flow_attr))
  1222. return ERR_PTR(-EINVAL);
  1223. match_c = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
  1224. match_v = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
  1225. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1226. if (!handler || !match_c || !match_v) {
  1227. err = -ENOMEM;
  1228. goto free;
  1229. }
  1230. INIT_LIST_HEAD(&handler->list);
  1231. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1232. err = parse_flow_attr(match_c, match_v, ib_flow);
  1233. if (err < 0)
  1234. goto free;
  1235. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1236. }
  1237. /* Outer header support only */
  1238. match_criteria_enable = (!outer_header_zero(match_c)) << 0;
  1239. action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1240. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1241. handler->rule = mlx5_add_flow_rule(ft, match_criteria_enable,
  1242. match_c, match_v,
  1243. action,
  1244. MLX5_FS_DEFAULT_FLOW_TAG,
  1245. dst);
  1246. if (IS_ERR(handler->rule)) {
  1247. err = PTR_ERR(handler->rule);
  1248. goto free;
  1249. }
  1250. handler->prio = ft_prio - dev->flow_db.prios;
  1251. ft_prio->flow_table = ft;
  1252. free:
  1253. if (err)
  1254. kfree(handler);
  1255. kfree(match_c);
  1256. kfree(match_v);
  1257. return err ? ERR_PTR(err) : handler;
  1258. }
  1259. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1260. struct mlx5_ib_flow_prio *ft_prio,
  1261. struct ib_flow_attr *flow_attr,
  1262. struct mlx5_flow_destination *dst)
  1263. {
  1264. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1265. struct mlx5_ib_flow_handler *handler = NULL;
  1266. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1267. if (!IS_ERR(handler)) {
  1268. handler_dst = create_flow_rule(dev, ft_prio,
  1269. flow_attr, dst);
  1270. if (IS_ERR(handler_dst)) {
  1271. mlx5_del_flow_rule(handler->rule);
  1272. kfree(handler);
  1273. handler = handler_dst;
  1274. } else {
  1275. list_add(&handler_dst->list, &handler->list);
  1276. }
  1277. }
  1278. return handler;
  1279. }
  1280. enum {
  1281. LEFTOVERS_MC,
  1282. LEFTOVERS_UC,
  1283. };
  1284. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1285. struct mlx5_ib_flow_prio *ft_prio,
  1286. struct ib_flow_attr *flow_attr,
  1287. struct mlx5_flow_destination *dst)
  1288. {
  1289. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1290. struct mlx5_ib_flow_handler *handler = NULL;
  1291. static struct {
  1292. struct ib_flow_attr flow_attr;
  1293. struct ib_flow_spec_eth eth_flow;
  1294. } leftovers_specs[] = {
  1295. [LEFTOVERS_MC] = {
  1296. .flow_attr = {
  1297. .num_of_specs = 1,
  1298. .size = sizeof(leftovers_specs[0])
  1299. },
  1300. .eth_flow = {
  1301. .type = IB_FLOW_SPEC_ETH,
  1302. .size = sizeof(struct ib_flow_spec_eth),
  1303. .mask = {.dst_mac = {0x1} },
  1304. .val = {.dst_mac = {0x1} }
  1305. }
  1306. },
  1307. [LEFTOVERS_UC] = {
  1308. .flow_attr = {
  1309. .num_of_specs = 1,
  1310. .size = sizeof(leftovers_specs[0])
  1311. },
  1312. .eth_flow = {
  1313. .type = IB_FLOW_SPEC_ETH,
  1314. .size = sizeof(struct ib_flow_spec_eth),
  1315. .mask = {.dst_mac = {0x1} },
  1316. .val = {.dst_mac = {} }
  1317. }
  1318. }
  1319. };
  1320. handler = create_flow_rule(dev, ft_prio,
  1321. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1322. dst);
  1323. if (!IS_ERR(handler) &&
  1324. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1325. handler_ucast = create_flow_rule(dev, ft_prio,
  1326. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1327. dst);
  1328. if (IS_ERR(handler_ucast)) {
  1329. kfree(handler);
  1330. handler = handler_ucast;
  1331. } else {
  1332. list_add(&handler_ucast->list, &handler->list);
  1333. }
  1334. }
  1335. return handler;
  1336. }
  1337. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1338. struct ib_flow_attr *flow_attr,
  1339. int domain)
  1340. {
  1341. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1342. struct mlx5_ib_flow_handler *handler = NULL;
  1343. struct mlx5_flow_destination *dst = NULL;
  1344. struct mlx5_ib_flow_prio *ft_prio;
  1345. int err;
  1346. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1347. return ERR_PTR(-ENOSPC);
  1348. if (domain != IB_FLOW_DOMAIN_USER ||
  1349. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1350. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1351. return ERR_PTR(-EINVAL);
  1352. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1353. if (!dst)
  1354. return ERR_PTR(-ENOMEM);
  1355. mutex_lock(&dev->flow_db.lock);
  1356. ft_prio = get_flow_table(dev, flow_attr);
  1357. if (IS_ERR(ft_prio)) {
  1358. err = PTR_ERR(ft_prio);
  1359. goto unlock;
  1360. }
  1361. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1362. dst->tir_num = to_mqp(qp)->raw_packet_qp.rq.tirn;
  1363. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1364. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1365. handler = create_dont_trap_rule(dev, ft_prio,
  1366. flow_attr, dst);
  1367. } else {
  1368. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1369. dst);
  1370. }
  1371. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1372. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1373. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1374. dst);
  1375. } else {
  1376. err = -EINVAL;
  1377. goto destroy_ft;
  1378. }
  1379. if (IS_ERR(handler)) {
  1380. err = PTR_ERR(handler);
  1381. handler = NULL;
  1382. goto destroy_ft;
  1383. }
  1384. ft_prio->refcount++;
  1385. mutex_unlock(&dev->flow_db.lock);
  1386. kfree(dst);
  1387. return &handler->ibflow;
  1388. destroy_ft:
  1389. put_flow_table(dev, ft_prio, false);
  1390. unlock:
  1391. mutex_unlock(&dev->flow_db.lock);
  1392. kfree(dst);
  1393. kfree(handler);
  1394. return ERR_PTR(err);
  1395. }
  1396. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1397. {
  1398. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1399. int err;
  1400. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1401. if (err)
  1402. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1403. ibqp->qp_num, gid->raw);
  1404. return err;
  1405. }
  1406. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1407. {
  1408. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1409. int err;
  1410. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1411. if (err)
  1412. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1413. ibqp->qp_num, gid->raw);
  1414. return err;
  1415. }
  1416. static int init_node_data(struct mlx5_ib_dev *dev)
  1417. {
  1418. int err;
  1419. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1420. if (err)
  1421. return err;
  1422. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1423. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1424. }
  1425. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1426. char *buf)
  1427. {
  1428. struct mlx5_ib_dev *dev =
  1429. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1430. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1431. }
  1432. static ssize_t show_reg_pages(struct device *device,
  1433. struct device_attribute *attr, char *buf)
  1434. {
  1435. struct mlx5_ib_dev *dev =
  1436. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1437. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1438. }
  1439. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1440. char *buf)
  1441. {
  1442. struct mlx5_ib_dev *dev =
  1443. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1444. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1445. }
  1446. static ssize_t show_fw_ver(struct device *device, struct device_attribute *attr,
  1447. char *buf)
  1448. {
  1449. struct mlx5_ib_dev *dev =
  1450. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1451. return sprintf(buf, "%d.%d.%d\n", fw_rev_maj(dev->mdev),
  1452. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  1453. }
  1454. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1455. char *buf)
  1456. {
  1457. struct mlx5_ib_dev *dev =
  1458. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1459. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1460. }
  1461. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1462. char *buf)
  1463. {
  1464. struct mlx5_ib_dev *dev =
  1465. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1466. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1467. dev->mdev->board_id);
  1468. }
  1469. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1470. static DEVICE_ATTR(fw_ver, S_IRUGO, show_fw_ver, NULL);
  1471. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1472. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1473. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1474. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1475. static struct device_attribute *mlx5_class_attributes[] = {
  1476. &dev_attr_hw_rev,
  1477. &dev_attr_fw_ver,
  1478. &dev_attr_hca_type,
  1479. &dev_attr_board_id,
  1480. &dev_attr_fw_pages,
  1481. &dev_attr_reg_pages,
  1482. };
  1483. static void pkey_change_handler(struct work_struct *work)
  1484. {
  1485. struct mlx5_ib_port_resources *ports =
  1486. container_of(work, struct mlx5_ib_port_resources,
  1487. pkey_change_work);
  1488. mutex_lock(&ports->devr->mutex);
  1489. mlx5_ib_gsi_pkey_change(ports->gsi);
  1490. mutex_unlock(&ports->devr->mutex);
  1491. }
  1492. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  1493. enum mlx5_dev_event event, unsigned long param)
  1494. {
  1495. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  1496. struct ib_event ibev;
  1497. u8 port = 0;
  1498. switch (event) {
  1499. case MLX5_DEV_EVENT_SYS_ERROR:
  1500. ibdev->ib_active = false;
  1501. ibev.event = IB_EVENT_DEVICE_FATAL;
  1502. break;
  1503. case MLX5_DEV_EVENT_PORT_UP:
  1504. ibev.event = IB_EVENT_PORT_ACTIVE;
  1505. port = (u8)param;
  1506. break;
  1507. case MLX5_DEV_EVENT_PORT_DOWN:
  1508. ibev.event = IB_EVENT_PORT_ERR;
  1509. port = (u8)param;
  1510. break;
  1511. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  1512. /* not used by ULPs */
  1513. return;
  1514. case MLX5_DEV_EVENT_LID_CHANGE:
  1515. ibev.event = IB_EVENT_LID_CHANGE;
  1516. port = (u8)param;
  1517. break;
  1518. case MLX5_DEV_EVENT_PKEY_CHANGE:
  1519. ibev.event = IB_EVENT_PKEY_CHANGE;
  1520. port = (u8)param;
  1521. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  1522. break;
  1523. case MLX5_DEV_EVENT_GUID_CHANGE:
  1524. ibev.event = IB_EVENT_GID_CHANGE;
  1525. port = (u8)param;
  1526. break;
  1527. case MLX5_DEV_EVENT_CLIENT_REREG:
  1528. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  1529. port = (u8)param;
  1530. break;
  1531. }
  1532. ibev.device = &ibdev->ib_dev;
  1533. ibev.element.port_num = port;
  1534. if (port < 1 || port > ibdev->num_ports) {
  1535. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  1536. return;
  1537. }
  1538. if (ibdev->ib_active)
  1539. ib_dispatch_event(&ibev);
  1540. }
  1541. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  1542. {
  1543. int port;
  1544. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  1545. mlx5_query_ext_port_caps(dev, port);
  1546. }
  1547. static int get_port_caps(struct mlx5_ib_dev *dev)
  1548. {
  1549. struct ib_device_attr *dprops = NULL;
  1550. struct ib_port_attr *pprops = NULL;
  1551. int err = -ENOMEM;
  1552. int port;
  1553. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  1554. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  1555. if (!pprops)
  1556. goto out;
  1557. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  1558. if (!dprops)
  1559. goto out;
  1560. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  1561. if (err) {
  1562. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  1563. goto out;
  1564. }
  1565. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  1566. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  1567. if (err) {
  1568. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  1569. port, err);
  1570. break;
  1571. }
  1572. dev->mdev->port_caps[port - 1].pkey_table_len =
  1573. dprops->max_pkeys;
  1574. dev->mdev->port_caps[port - 1].gid_table_len =
  1575. pprops->gid_tbl_len;
  1576. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  1577. dprops->max_pkeys, pprops->gid_tbl_len);
  1578. }
  1579. out:
  1580. kfree(pprops);
  1581. kfree(dprops);
  1582. return err;
  1583. }
  1584. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  1585. {
  1586. int err;
  1587. err = mlx5_mr_cache_cleanup(dev);
  1588. if (err)
  1589. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  1590. mlx5_ib_destroy_qp(dev->umrc.qp);
  1591. ib_free_cq(dev->umrc.cq);
  1592. ib_dealloc_pd(dev->umrc.pd);
  1593. }
  1594. enum {
  1595. MAX_UMR_WR = 128,
  1596. };
  1597. static int create_umr_res(struct mlx5_ib_dev *dev)
  1598. {
  1599. struct ib_qp_init_attr *init_attr = NULL;
  1600. struct ib_qp_attr *attr = NULL;
  1601. struct ib_pd *pd;
  1602. struct ib_cq *cq;
  1603. struct ib_qp *qp;
  1604. int ret;
  1605. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  1606. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  1607. if (!attr || !init_attr) {
  1608. ret = -ENOMEM;
  1609. goto error_0;
  1610. }
  1611. pd = ib_alloc_pd(&dev->ib_dev);
  1612. if (IS_ERR(pd)) {
  1613. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  1614. ret = PTR_ERR(pd);
  1615. goto error_0;
  1616. }
  1617. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  1618. if (IS_ERR(cq)) {
  1619. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  1620. ret = PTR_ERR(cq);
  1621. goto error_2;
  1622. }
  1623. init_attr->send_cq = cq;
  1624. init_attr->recv_cq = cq;
  1625. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  1626. init_attr->cap.max_send_wr = MAX_UMR_WR;
  1627. init_attr->cap.max_send_sge = 1;
  1628. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  1629. init_attr->port_num = 1;
  1630. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  1631. if (IS_ERR(qp)) {
  1632. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  1633. ret = PTR_ERR(qp);
  1634. goto error_3;
  1635. }
  1636. qp->device = &dev->ib_dev;
  1637. qp->real_qp = qp;
  1638. qp->uobject = NULL;
  1639. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  1640. attr->qp_state = IB_QPS_INIT;
  1641. attr->port_num = 1;
  1642. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  1643. IB_QP_PORT, NULL);
  1644. if (ret) {
  1645. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  1646. goto error_4;
  1647. }
  1648. memset(attr, 0, sizeof(*attr));
  1649. attr->qp_state = IB_QPS_RTR;
  1650. attr->path_mtu = IB_MTU_256;
  1651. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1652. if (ret) {
  1653. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  1654. goto error_4;
  1655. }
  1656. memset(attr, 0, sizeof(*attr));
  1657. attr->qp_state = IB_QPS_RTS;
  1658. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1659. if (ret) {
  1660. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  1661. goto error_4;
  1662. }
  1663. dev->umrc.qp = qp;
  1664. dev->umrc.cq = cq;
  1665. dev->umrc.pd = pd;
  1666. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  1667. ret = mlx5_mr_cache_init(dev);
  1668. if (ret) {
  1669. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  1670. goto error_4;
  1671. }
  1672. kfree(attr);
  1673. kfree(init_attr);
  1674. return 0;
  1675. error_4:
  1676. mlx5_ib_destroy_qp(qp);
  1677. error_3:
  1678. ib_free_cq(cq);
  1679. error_2:
  1680. ib_dealloc_pd(pd);
  1681. error_0:
  1682. kfree(attr);
  1683. kfree(init_attr);
  1684. return ret;
  1685. }
  1686. static int create_dev_resources(struct mlx5_ib_resources *devr)
  1687. {
  1688. struct ib_srq_init_attr attr;
  1689. struct mlx5_ib_dev *dev;
  1690. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  1691. int port;
  1692. int ret = 0;
  1693. dev = container_of(devr, struct mlx5_ib_dev, devr);
  1694. mutex_init(&devr->mutex);
  1695. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  1696. if (IS_ERR(devr->p0)) {
  1697. ret = PTR_ERR(devr->p0);
  1698. goto error0;
  1699. }
  1700. devr->p0->device = &dev->ib_dev;
  1701. devr->p0->uobject = NULL;
  1702. atomic_set(&devr->p0->usecnt, 0);
  1703. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  1704. if (IS_ERR(devr->c0)) {
  1705. ret = PTR_ERR(devr->c0);
  1706. goto error1;
  1707. }
  1708. devr->c0->device = &dev->ib_dev;
  1709. devr->c0->uobject = NULL;
  1710. devr->c0->comp_handler = NULL;
  1711. devr->c0->event_handler = NULL;
  1712. devr->c0->cq_context = NULL;
  1713. atomic_set(&devr->c0->usecnt, 0);
  1714. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1715. if (IS_ERR(devr->x0)) {
  1716. ret = PTR_ERR(devr->x0);
  1717. goto error2;
  1718. }
  1719. devr->x0->device = &dev->ib_dev;
  1720. devr->x0->inode = NULL;
  1721. atomic_set(&devr->x0->usecnt, 0);
  1722. mutex_init(&devr->x0->tgt_qp_mutex);
  1723. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  1724. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1725. if (IS_ERR(devr->x1)) {
  1726. ret = PTR_ERR(devr->x1);
  1727. goto error3;
  1728. }
  1729. devr->x1->device = &dev->ib_dev;
  1730. devr->x1->inode = NULL;
  1731. atomic_set(&devr->x1->usecnt, 0);
  1732. mutex_init(&devr->x1->tgt_qp_mutex);
  1733. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  1734. memset(&attr, 0, sizeof(attr));
  1735. attr.attr.max_sge = 1;
  1736. attr.attr.max_wr = 1;
  1737. attr.srq_type = IB_SRQT_XRC;
  1738. attr.ext.xrc.cq = devr->c0;
  1739. attr.ext.xrc.xrcd = devr->x0;
  1740. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  1741. if (IS_ERR(devr->s0)) {
  1742. ret = PTR_ERR(devr->s0);
  1743. goto error4;
  1744. }
  1745. devr->s0->device = &dev->ib_dev;
  1746. devr->s0->pd = devr->p0;
  1747. devr->s0->uobject = NULL;
  1748. devr->s0->event_handler = NULL;
  1749. devr->s0->srq_context = NULL;
  1750. devr->s0->srq_type = IB_SRQT_XRC;
  1751. devr->s0->ext.xrc.xrcd = devr->x0;
  1752. devr->s0->ext.xrc.cq = devr->c0;
  1753. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  1754. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  1755. atomic_inc(&devr->p0->usecnt);
  1756. atomic_set(&devr->s0->usecnt, 0);
  1757. memset(&attr, 0, sizeof(attr));
  1758. attr.attr.max_sge = 1;
  1759. attr.attr.max_wr = 1;
  1760. attr.srq_type = IB_SRQT_BASIC;
  1761. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  1762. if (IS_ERR(devr->s1)) {
  1763. ret = PTR_ERR(devr->s1);
  1764. goto error5;
  1765. }
  1766. devr->s1->device = &dev->ib_dev;
  1767. devr->s1->pd = devr->p0;
  1768. devr->s1->uobject = NULL;
  1769. devr->s1->event_handler = NULL;
  1770. devr->s1->srq_context = NULL;
  1771. devr->s1->srq_type = IB_SRQT_BASIC;
  1772. devr->s1->ext.xrc.cq = devr->c0;
  1773. atomic_inc(&devr->p0->usecnt);
  1774. atomic_set(&devr->s0->usecnt, 0);
  1775. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  1776. INIT_WORK(&devr->ports[port].pkey_change_work,
  1777. pkey_change_handler);
  1778. devr->ports[port].devr = devr;
  1779. }
  1780. return 0;
  1781. error5:
  1782. mlx5_ib_destroy_srq(devr->s0);
  1783. error4:
  1784. mlx5_ib_dealloc_xrcd(devr->x1);
  1785. error3:
  1786. mlx5_ib_dealloc_xrcd(devr->x0);
  1787. error2:
  1788. mlx5_ib_destroy_cq(devr->c0);
  1789. error1:
  1790. mlx5_ib_dealloc_pd(devr->p0);
  1791. error0:
  1792. return ret;
  1793. }
  1794. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  1795. {
  1796. struct mlx5_ib_dev *dev =
  1797. container_of(devr, struct mlx5_ib_dev, devr);
  1798. int port;
  1799. mlx5_ib_destroy_srq(devr->s1);
  1800. mlx5_ib_destroy_srq(devr->s0);
  1801. mlx5_ib_dealloc_xrcd(devr->x0);
  1802. mlx5_ib_dealloc_xrcd(devr->x1);
  1803. mlx5_ib_destroy_cq(devr->c0);
  1804. mlx5_ib_dealloc_pd(devr->p0);
  1805. /* Make sure no change P_Key work items are still executing */
  1806. for (port = 0; port < dev->num_ports; ++port)
  1807. cancel_work_sync(&devr->ports[port].pkey_change_work);
  1808. }
  1809. static u32 get_core_cap_flags(struct ib_device *ibdev)
  1810. {
  1811. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1812. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  1813. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  1814. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  1815. u32 ret = 0;
  1816. if (ll == IB_LINK_LAYER_INFINIBAND)
  1817. return RDMA_CORE_PORT_IBA_IB;
  1818. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  1819. return 0;
  1820. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  1821. return 0;
  1822. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  1823. ret |= RDMA_CORE_PORT_IBA_ROCE;
  1824. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  1825. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  1826. return ret;
  1827. }
  1828. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  1829. struct ib_port_immutable *immutable)
  1830. {
  1831. struct ib_port_attr attr;
  1832. int err;
  1833. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  1834. if (err)
  1835. return err;
  1836. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  1837. immutable->gid_tbl_len = attr.gid_tbl_len;
  1838. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  1839. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  1840. return 0;
  1841. }
  1842. static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
  1843. {
  1844. int err;
  1845. dev->roce.nb.notifier_call = mlx5_netdev_event;
  1846. err = register_netdevice_notifier(&dev->roce.nb);
  1847. if (err)
  1848. return err;
  1849. err = mlx5_nic_vport_enable_roce(dev->mdev);
  1850. if (err)
  1851. goto err_unregister_netdevice_notifier;
  1852. return 0;
  1853. err_unregister_netdevice_notifier:
  1854. unregister_netdevice_notifier(&dev->roce.nb);
  1855. return err;
  1856. }
  1857. static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
  1858. {
  1859. mlx5_nic_vport_disable_roce(dev->mdev);
  1860. unregister_netdevice_notifier(&dev->roce.nb);
  1861. }
  1862. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  1863. {
  1864. struct mlx5_ib_dev *dev;
  1865. enum rdma_link_layer ll;
  1866. int port_type_cap;
  1867. int err;
  1868. int i;
  1869. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  1870. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  1871. if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
  1872. return NULL;
  1873. printk_once(KERN_INFO "%s", mlx5_version);
  1874. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  1875. if (!dev)
  1876. return NULL;
  1877. dev->mdev = mdev;
  1878. rwlock_init(&dev->roce.netdev_lock);
  1879. err = get_port_caps(dev);
  1880. if (err)
  1881. goto err_dealloc;
  1882. if (mlx5_use_mad_ifc(dev))
  1883. get_ext_port_caps(dev);
  1884. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  1885. strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
  1886. dev->ib_dev.owner = THIS_MODULE;
  1887. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  1888. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  1889. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  1890. dev->ib_dev.phys_port_cnt = dev->num_ports;
  1891. dev->ib_dev.num_comp_vectors =
  1892. dev->mdev->priv.eq_table.num_comp_vectors;
  1893. dev->ib_dev.dma_device = &mdev->pdev->dev;
  1894. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  1895. dev->ib_dev.uverbs_cmd_mask =
  1896. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  1897. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  1898. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  1899. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  1900. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  1901. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  1902. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  1903. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  1904. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  1905. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  1906. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  1907. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  1908. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  1909. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  1910. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  1911. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  1912. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  1913. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  1914. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  1915. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  1916. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  1917. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  1918. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  1919. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  1920. dev->ib_dev.uverbs_ex_cmd_mask =
  1921. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  1922. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  1923. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
  1924. dev->ib_dev.query_device = mlx5_ib_query_device;
  1925. dev->ib_dev.query_port = mlx5_ib_query_port;
  1926. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  1927. if (ll == IB_LINK_LAYER_ETHERNET)
  1928. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  1929. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  1930. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  1931. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  1932. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  1933. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  1934. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  1935. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  1936. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  1937. dev->ib_dev.mmap = mlx5_ib_mmap;
  1938. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  1939. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  1940. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  1941. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  1942. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  1943. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  1944. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  1945. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  1946. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  1947. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  1948. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  1949. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  1950. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  1951. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  1952. dev->ib_dev.post_send = mlx5_ib_post_send;
  1953. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  1954. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  1955. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  1956. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  1957. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  1958. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  1959. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  1960. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  1961. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  1962. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  1963. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  1964. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  1965. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  1966. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  1967. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  1968. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  1969. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  1970. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  1971. if (mlx5_core_is_pf(mdev)) {
  1972. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  1973. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  1974. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  1975. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  1976. }
  1977. mlx5_ib_internal_fill_odp_caps(dev);
  1978. if (MLX5_CAP_GEN(mdev, imaicl)) {
  1979. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  1980. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  1981. dev->ib_dev.uverbs_cmd_mask |=
  1982. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  1983. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  1984. }
  1985. if (MLX5_CAP_GEN(mdev, xrc)) {
  1986. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  1987. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  1988. dev->ib_dev.uverbs_cmd_mask |=
  1989. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  1990. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  1991. }
  1992. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  1993. IB_LINK_LAYER_ETHERNET) {
  1994. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  1995. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  1996. dev->ib_dev.uverbs_ex_cmd_mask |=
  1997. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  1998. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  1999. }
  2000. err = init_node_data(dev);
  2001. if (err)
  2002. goto err_dealloc;
  2003. mutex_init(&dev->flow_db.lock);
  2004. mutex_init(&dev->cap_mask_mutex);
  2005. if (ll == IB_LINK_LAYER_ETHERNET) {
  2006. err = mlx5_enable_roce(dev);
  2007. if (err)
  2008. goto err_dealloc;
  2009. }
  2010. err = create_dev_resources(&dev->devr);
  2011. if (err)
  2012. goto err_disable_roce;
  2013. err = mlx5_ib_odp_init_one(dev);
  2014. if (err)
  2015. goto err_rsrc;
  2016. err = ib_register_device(&dev->ib_dev, NULL);
  2017. if (err)
  2018. goto err_odp;
  2019. err = create_umr_res(dev);
  2020. if (err)
  2021. goto err_dev;
  2022. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2023. err = device_create_file(&dev->ib_dev.dev,
  2024. mlx5_class_attributes[i]);
  2025. if (err)
  2026. goto err_umrc;
  2027. }
  2028. dev->ib_active = true;
  2029. return dev;
  2030. err_umrc:
  2031. destroy_umrc_res(dev);
  2032. err_dev:
  2033. ib_unregister_device(&dev->ib_dev);
  2034. err_odp:
  2035. mlx5_ib_odp_remove_one(dev);
  2036. err_rsrc:
  2037. destroy_dev_resources(&dev->devr);
  2038. err_disable_roce:
  2039. if (ll == IB_LINK_LAYER_ETHERNET)
  2040. mlx5_disable_roce(dev);
  2041. err_dealloc:
  2042. ib_dealloc_device((struct ib_device *)dev);
  2043. return NULL;
  2044. }
  2045. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  2046. {
  2047. struct mlx5_ib_dev *dev = context;
  2048. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  2049. ib_unregister_device(&dev->ib_dev);
  2050. destroy_umrc_res(dev);
  2051. mlx5_ib_odp_remove_one(dev);
  2052. destroy_dev_resources(&dev->devr);
  2053. if (ll == IB_LINK_LAYER_ETHERNET)
  2054. mlx5_disable_roce(dev);
  2055. ib_dealloc_device(&dev->ib_dev);
  2056. }
  2057. static struct mlx5_interface mlx5_ib_interface = {
  2058. .add = mlx5_ib_add,
  2059. .remove = mlx5_ib_remove,
  2060. .event = mlx5_ib_event,
  2061. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  2062. };
  2063. static int __init mlx5_ib_init(void)
  2064. {
  2065. int err;
  2066. if (deprecated_prof_sel != 2)
  2067. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  2068. err = mlx5_ib_odp_init();
  2069. if (err)
  2070. return err;
  2071. err = mlx5_register_interface(&mlx5_ib_interface);
  2072. if (err)
  2073. goto clean_odp;
  2074. return err;
  2075. clean_odp:
  2076. mlx5_ib_odp_cleanup();
  2077. return err;
  2078. }
  2079. static void __exit mlx5_ib_cleanup(void)
  2080. {
  2081. mlx5_unregister_interface(&mlx5_ib_interface);
  2082. mlx5_ib_odp_cleanup();
  2083. }
  2084. module_init(mlx5_ib_init);
  2085. module_exit(mlx5_ib_cleanup);