cq.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/kref.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_user_verbs.h>
  35. #include <rdma/ib_cache.h>
  36. #include "mlx5_ib.h"
  37. #include "user.h"
  38. static void mlx5_ib_cq_comp(struct mlx5_core_cq *cq)
  39. {
  40. struct ib_cq *ibcq = &to_mibcq(cq)->ibcq;
  41. ibcq->comp_handler(ibcq, ibcq->cq_context);
  42. }
  43. static void mlx5_ib_cq_event(struct mlx5_core_cq *mcq, enum mlx5_event type)
  44. {
  45. struct mlx5_ib_cq *cq = container_of(mcq, struct mlx5_ib_cq, mcq);
  46. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  47. struct ib_cq *ibcq = &cq->ibcq;
  48. struct ib_event event;
  49. if (type != MLX5_EVENT_TYPE_CQ_ERROR) {
  50. mlx5_ib_warn(dev, "Unexpected event type %d on CQ %06x\n",
  51. type, mcq->cqn);
  52. return;
  53. }
  54. if (ibcq->event_handler) {
  55. event.device = &dev->ib_dev;
  56. event.event = IB_EVENT_CQ_ERR;
  57. event.element.cq = ibcq;
  58. ibcq->event_handler(&event, ibcq->cq_context);
  59. }
  60. }
  61. static void *get_cqe_from_buf(struct mlx5_ib_cq_buf *buf, int n, int size)
  62. {
  63. return mlx5_buf_offset(&buf->buf, n * size);
  64. }
  65. static void *get_cqe(struct mlx5_ib_cq *cq, int n)
  66. {
  67. return get_cqe_from_buf(&cq->buf, n, cq->mcq.cqe_sz);
  68. }
  69. static u8 sw_ownership_bit(int n, int nent)
  70. {
  71. return (n & nent) ? 1 : 0;
  72. }
  73. static void *get_sw_cqe(struct mlx5_ib_cq *cq, int n)
  74. {
  75. void *cqe = get_cqe(cq, n & cq->ibcq.cqe);
  76. struct mlx5_cqe64 *cqe64;
  77. cqe64 = (cq->mcq.cqe_sz == 64) ? cqe : cqe + 64;
  78. if (likely((cqe64->op_own) >> 4 != MLX5_CQE_INVALID) &&
  79. !((cqe64->op_own & MLX5_CQE_OWNER_MASK) ^ !!(n & (cq->ibcq.cqe + 1)))) {
  80. return cqe;
  81. } else {
  82. return NULL;
  83. }
  84. }
  85. static void *next_cqe_sw(struct mlx5_ib_cq *cq)
  86. {
  87. return get_sw_cqe(cq, cq->mcq.cons_index);
  88. }
  89. static enum ib_wc_opcode get_umr_comp(struct mlx5_ib_wq *wq, int idx)
  90. {
  91. switch (wq->wr_data[idx]) {
  92. case MLX5_IB_WR_UMR:
  93. return 0;
  94. case IB_WR_LOCAL_INV:
  95. return IB_WC_LOCAL_INV;
  96. case IB_WR_REG_MR:
  97. return IB_WC_REG_MR;
  98. default:
  99. pr_warn("unknown completion status\n");
  100. return 0;
  101. }
  102. }
  103. static void handle_good_req(struct ib_wc *wc, struct mlx5_cqe64 *cqe,
  104. struct mlx5_ib_wq *wq, int idx)
  105. {
  106. wc->wc_flags = 0;
  107. switch (be32_to_cpu(cqe->sop_drop_qpn) >> 24) {
  108. case MLX5_OPCODE_RDMA_WRITE_IMM:
  109. wc->wc_flags |= IB_WC_WITH_IMM;
  110. case MLX5_OPCODE_RDMA_WRITE:
  111. wc->opcode = IB_WC_RDMA_WRITE;
  112. break;
  113. case MLX5_OPCODE_SEND_IMM:
  114. wc->wc_flags |= IB_WC_WITH_IMM;
  115. case MLX5_OPCODE_SEND:
  116. case MLX5_OPCODE_SEND_INVAL:
  117. wc->opcode = IB_WC_SEND;
  118. break;
  119. case MLX5_OPCODE_RDMA_READ:
  120. wc->opcode = IB_WC_RDMA_READ;
  121. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  122. break;
  123. case MLX5_OPCODE_ATOMIC_CS:
  124. wc->opcode = IB_WC_COMP_SWAP;
  125. wc->byte_len = 8;
  126. break;
  127. case MLX5_OPCODE_ATOMIC_FA:
  128. wc->opcode = IB_WC_FETCH_ADD;
  129. wc->byte_len = 8;
  130. break;
  131. case MLX5_OPCODE_ATOMIC_MASKED_CS:
  132. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  133. wc->byte_len = 8;
  134. break;
  135. case MLX5_OPCODE_ATOMIC_MASKED_FA:
  136. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  137. wc->byte_len = 8;
  138. break;
  139. case MLX5_OPCODE_UMR:
  140. wc->opcode = get_umr_comp(wq, idx);
  141. break;
  142. }
  143. }
  144. enum {
  145. MLX5_GRH_IN_BUFFER = 1,
  146. MLX5_GRH_IN_CQE = 2,
  147. };
  148. static void handle_responder(struct ib_wc *wc, struct mlx5_cqe64 *cqe,
  149. struct mlx5_ib_qp *qp)
  150. {
  151. enum rdma_link_layer ll = rdma_port_get_link_layer(qp->ibqp.device, 1);
  152. struct mlx5_ib_dev *dev = to_mdev(qp->ibqp.device);
  153. struct mlx5_ib_srq *srq;
  154. struct mlx5_ib_wq *wq;
  155. u16 wqe_ctr;
  156. u8 g;
  157. if (qp->ibqp.srq || qp->ibqp.xrcd) {
  158. struct mlx5_core_srq *msrq = NULL;
  159. if (qp->ibqp.xrcd) {
  160. msrq = mlx5_core_get_srq(dev->mdev,
  161. be32_to_cpu(cqe->srqn));
  162. srq = to_mibsrq(msrq);
  163. } else {
  164. srq = to_msrq(qp->ibqp.srq);
  165. }
  166. if (srq) {
  167. wqe_ctr = be16_to_cpu(cqe->wqe_counter);
  168. wc->wr_id = srq->wrid[wqe_ctr];
  169. mlx5_ib_free_srq_wqe(srq, wqe_ctr);
  170. if (msrq && atomic_dec_and_test(&msrq->refcount))
  171. complete(&msrq->free);
  172. }
  173. } else {
  174. wq = &qp->rq;
  175. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  176. ++wq->tail;
  177. }
  178. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  179. switch (cqe->op_own >> 4) {
  180. case MLX5_CQE_RESP_WR_IMM:
  181. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  182. wc->wc_flags = IB_WC_WITH_IMM;
  183. wc->ex.imm_data = cqe->imm_inval_pkey;
  184. break;
  185. case MLX5_CQE_RESP_SEND:
  186. wc->opcode = IB_WC_RECV;
  187. wc->wc_flags = IB_WC_IP_CSUM_OK;
  188. if (unlikely(!((cqe->hds_ip_ext & CQE_L3_OK) &&
  189. (cqe->hds_ip_ext & CQE_L4_OK))))
  190. wc->wc_flags = 0;
  191. break;
  192. case MLX5_CQE_RESP_SEND_IMM:
  193. wc->opcode = IB_WC_RECV;
  194. wc->wc_flags = IB_WC_WITH_IMM;
  195. wc->ex.imm_data = cqe->imm_inval_pkey;
  196. break;
  197. case MLX5_CQE_RESP_SEND_INV:
  198. wc->opcode = IB_WC_RECV;
  199. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  200. wc->ex.invalidate_rkey = be32_to_cpu(cqe->imm_inval_pkey);
  201. break;
  202. }
  203. wc->slid = be16_to_cpu(cqe->slid);
  204. wc->sl = (be32_to_cpu(cqe->flags_rqpn) >> 24) & 0xf;
  205. wc->src_qp = be32_to_cpu(cqe->flags_rqpn) & 0xffffff;
  206. wc->dlid_path_bits = cqe->ml_path;
  207. g = (be32_to_cpu(cqe->flags_rqpn) >> 28) & 3;
  208. wc->wc_flags |= g ? IB_WC_GRH : 0;
  209. if (unlikely(is_qp1(qp->ibqp.qp_type))) {
  210. u16 pkey = be32_to_cpu(cqe->imm_inval_pkey) & 0xffff;
  211. ib_find_cached_pkey(&dev->ib_dev, qp->port, pkey,
  212. &wc->pkey_index);
  213. } else {
  214. wc->pkey_index = 0;
  215. }
  216. if (ll != IB_LINK_LAYER_ETHERNET)
  217. return;
  218. switch (wc->sl & 0x3) {
  219. case MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH:
  220. wc->network_hdr_type = RDMA_NETWORK_IB;
  221. break;
  222. case MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6:
  223. wc->network_hdr_type = RDMA_NETWORK_IPV6;
  224. break;
  225. case MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4:
  226. wc->network_hdr_type = RDMA_NETWORK_IPV4;
  227. break;
  228. }
  229. wc->wc_flags |= IB_WC_WITH_NETWORK_HDR_TYPE;
  230. }
  231. static void dump_cqe(struct mlx5_ib_dev *dev, struct mlx5_err_cqe *cqe)
  232. {
  233. __be32 *p = (__be32 *)cqe;
  234. int i;
  235. mlx5_ib_warn(dev, "dump error cqe\n");
  236. for (i = 0; i < sizeof(*cqe) / 16; i++, p += 4)
  237. pr_info("%08x %08x %08x %08x\n", be32_to_cpu(p[0]),
  238. be32_to_cpu(p[1]), be32_to_cpu(p[2]),
  239. be32_to_cpu(p[3]));
  240. }
  241. static void mlx5_handle_error_cqe(struct mlx5_ib_dev *dev,
  242. struct mlx5_err_cqe *cqe,
  243. struct ib_wc *wc)
  244. {
  245. int dump = 1;
  246. switch (cqe->syndrome) {
  247. case MLX5_CQE_SYNDROME_LOCAL_LENGTH_ERR:
  248. wc->status = IB_WC_LOC_LEN_ERR;
  249. break;
  250. case MLX5_CQE_SYNDROME_LOCAL_QP_OP_ERR:
  251. wc->status = IB_WC_LOC_QP_OP_ERR;
  252. break;
  253. case MLX5_CQE_SYNDROME_LOCAL_PROT_ERR:
  254. wc->status = IB_WC_LOC_PROT_ERR;
  255. break;
  256. case MLX5_CQE_SYNDROME_WR_FLUSH_ERR:
  257. dump = 0;
  258. wc->status = IB_WC_WR_FLUSH_ERR;
  259. break;
  260. case MLX5_CQE_SYNDROME_MW_BIND_ERR:
  261. wc->status = IB_WC_MW_BIND_ERR;
  262. break;
  263. case MLX5_CQE_SYNDROME_BAD_RESP_ERR:
  264. wc->status = IB_WC_BAD_RESP_ERR;
  265. break;
  266. case MLX5_CQE_SYNDROME_LOCAL_ACCESS_ERR:
  267. wc->status = IB_WC_LOC_ACCESS_ERR;
  268. break;
  269. case MLX5_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR:
  270. wc->status = IB_WC_REM_INV_REQ_ERR;
  271. break;
  272. case MLX5_CQE_SYNDROME_REMOTE_ACCESS_ERR:
  273. wc->status = IB_WC_REM_ACCESS_ERR;
  274. break;
  275. case MLX5_CQE_SYNDROME_REMOTE_OP_ERR:
  276. wc->status = IB_WC_REM_OP_ERR;
  277. break;
  278. case MLX5_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR:
  279. wc->status = IB_WC_RETRY_EXC_ERR;
  280. dump = 0;
  281. break;
  282. case MLX5_CQE_SYNDROME_RNR_RETRY_EXC_ERR:
  283. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  284. dump = 0;
  285. break;
  286. case MLX5_CQE_SYNDROME_REMOTE_ABORTED_ERR:
  287. wc->status = IB_WC_REM_ABORT_ERR;
  288. break;
  289. default:
  290. wc->status = IB_WC_GENERAL_ERR;
  291. break;
  292. }
  293. wc->vendor_err = cqe->vendor_err_synd;
  294. if (dump)
  295. dump_cqe(dev, cqe);
  296. }
  297. static int is_atomic_response(struct mlx5_ib_qp *qp, uint16_t idx)
  298. {
  299. /* TBD: waiting decision
  300. */
  301. return 0;
  302. }
  303. static void *mlx5_get_atomic_laddr(struct mlx5_ib_qp *qp, uint16_t idx)
  304. {
  305. struct mlx5_wqe_data_seg *dpseg;
  306. void *addr;
  307. dpseg = mlx5_get_send_wqe(qp, idx) + sizeof(struct mlx5_wqe_ctrl_seg) +
  308. sizeof(struct mlx5_wqe_raddr_seg) +
  309. sizeof(struct mlx5_wqe_atomic_seg);
  310. addr = (void *)(unsigned long)be64_to_cpu(dpseg->addr);
  311. return addr;
  312. }
  313. static void handle_atomic(struct mlx5_ib_qp *qp, struct mlx5_cqe64 *cqe64,
  314. uint16_t idx)
  315. {
  316. void *addr;
  317. int byte_count;
  318. int i;
  319. if (!is_atomic_response(qp, idx))
  320. return;
  321. byte_count = be32_to_cpu(cqe64->byte_cnt);
  322. addr = mlx5_get_atomic_laddr(qp, idx);
  323. if (byte_count == 4) {
  324. *(uint32_t *)addr = be32_to_cpu(*((__be32 *)addr));
  325. } else {
  326. for (i = 0; i < byte_count; i += 8) {
  327. *(uint64_t *)addr = be64_to_cpu(*((__be64 *)addr));
  328. addr += 8;
  329. }
  330. }
  331. return;
  332. }
  333. static void handle_atomics(struct mlx5_ib_qp *qp, struct mlx5_cqe64 *cqe64,
  334. u16 tail, u16 head)
  335. {
  336. u16 idx;
  337. do {
  338. idx = tail & (qp->sq.wqe_cnt - 1);
  339. handle_atomic(qp, cqe64, idx);
  340. if (idx == head)
  341. break;
  342. tail = qp->sq.w_list[idx].next;
  343. } while (1);
  344. tail = qp->sq.w_list[idx].next;
  345. qp->sq.last_poll = tail;
  346. }
  347. static void free_cq_buf(struct mlx5_ib_dev *dev, struct mlx5_ib_cq_buf *buf)
  348. {
  349. mlx5_buf_free(dev->mdev, &buf->buf);
  350. }
  351. static void get_sig_err_item(struct mlx5_sig_err_cqe *cqe,
  352. struct ib_sig_err *item)
  353. {
  354. u16 syndrome = be16_to_cpu(cqe->syndrome);
  355. #define GUARD_ERR (1 << 13)
  356. #define APPTAG_ERR (1 << 12)
  357. #define REFTAG_ERR (1 << 11)
  358. if (syndrome & GUARD_ERR) {
  359. item->err_type = IB_SIG_BAD_GUARD;
  360. item->expected = be32_to_cpu(cqe->expected_trans_sig) >> 16;
  361. item->actual = be32_to_cpu(cqe->actual_trans_sig) >> 16;
  362. } else
  363. if (syndrome & REFTAG_ERR) {
  364. item->err_type = IB_SIG_BAD_REFTAG;
  365. item->expected = be32_to_cpu(cqe->expected_reftag);
  366. item->actual = be32_to_cpu(cqe->actual_reftag);
  367. } else
  368. if (syndrome & APPTAG_ERR) {
  369. item->err_type = IB_SIG_BAD_APPTAG;
  370. item->expected = be32_to_cpu(cqe->expected_trans_sig) & 0xffff;
  371. item->actual = be32_to_cpu(cqe->actual_trans_sig) & 0xffff;
  372. } else {
  373. pr_err("Got signature completion error with bad syndrome %04x\n",
  374. syndrome);
  375. }
  376. item->sig_err_offset = be64_to_cpu(cqe->err_offset);
  377. item->key = be32_to_cpu(cqe->mkey);
  378. }
  379. static int mlx5_poll_one(struct mlx5_ib_cq *cq,
  380. struct mlx5_ib_qp **cur_qp,
  381. struct ib_wc *wc)
  382. {
  383. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  384. struct mlx5_err_cqe *err_cqe;
  385. struct mlx5_cqe64 *cqe64;
  386. struct mlx5_core_qp *mqp;
  387. struct mlx5_ib_wq *wq;
  388. struct mlx5_sig_err_cqe *sig_err_cqe;
  389. struct mlx5_core_mkey *mmkey;
  390. struct mlx5_ib_mr *mr;
  391. uint8_t opcode;
  392. uint32_t qpn;
  393. u16 wqe_ctr;
  394. void *cqe;
  395. int idx;
  396. repoll:
  397. cqe = next_cqe_sw(cq);
  398. if (!cqe)
  399. return -EAGAIN;
  400. cqe64 = (cq->mcq.cqe_sz == 64) ? cqe : cqe + 64;
  401. ++cq->mcq.cons_index;
  402. /* Make sure we read CQ entry contents after we've checked the
  403. * ownership bit.
  404. */
  405. rmb();
  406. opcode = cqe64->op_own >> 4;
  407. if (unlikely(opcode == MLX5_CQE_RESIZE_CQ)) {
  408. if (likely(cq->resize_buf)) {
  409. free_cq_buf(dev, &cq->buf);
  410. cq->buf = *cq->resize_buf;
  411. kfree(cq->resize_buf);
  412. cq->resize_buf = NULL;
  413. goto repoll;
  414. } else {
  415. mlx5_ib_warn(dev, "unexpected resize cqe\n");
  416. }
  417. }
  418. qpn = ntohl(cqe64->sop_drop_qpn) & 0xffffff;
  419. if (!*cur_qp || (qpn != (*cur_qp)->ibqp.qp_num)) {
  420. /* We do not have to take the QP table lock here,
  421. * because CQs will be locked while QPs are removed
  422. * from the table.
  423. */
  424. mqp = __mlx5_qp_lookup(dev->mdev, qpn);
  425. if (unlikely(!mqp)) {
  426. mlx5_ib_warn(dev, "CQE@CQ %06x for unknown QPN %6x\n",
  427. cq->mcq.cqn, qpn);
  428. return -EINVAL;
  429. }
  430. *cur_qp = to_mibqp(mqp);
  431. }
  432. wc->qp = &(*cur_qp)->ibqp;
  433. switch (opcode) {
  434. case MLX5_CQE_REQ:
  435. wq = &(*cur_qp)->sq;
  436. wqe_ctr = be16_to_cpu(cqe64->wqe_counter);
  437. idx = wqe_ctr & (wq->wqe_cnt - 1);
  438. handle_good_req(wc, cqe64, wq, idx);
  439. handle_atomics(*cur_qp, cqe64, wq->last_poll, idx);
  440. wc->wr_id = wq->wrid[idx];
  441. wq->tail = wq->wqe_head[idx] + 1;
  442. wc->status = IB_WC_SUCCESS;
  443. break;
  444. case MLX5_CQE_RESP_WR_IMM:
  445. case MLX5_CQE_RESP_SEND:
  446. case MLX5_CQE_RESP_SEND_IMM:
  447. case MLX5_CQE_RESP_SEND_INV:
  448. handle_responder(wc, cqe64, *cur_qp);
  449. wc->status = IB_WC_SUCCESS;
  450. break;
  451. case MLX5_CQE_RESIZE_CQ:
  452. break;
  453. case MLX5_CQE_REQ_ERR:
  454. case MLX5_CQE_RESP_ERR:
  455. err_cqe = (struct mlx5_err_cqe *)cqe64;
  456. mlx5_handle_error_cqe(dev, err_cqe, wc);
  457. mlx5_ib_dbg(dev, "%s error cqe on cqn 0x%x:\n",
  458. opcode == MLX5_CQE_REQ_ERR ?
  459. "Requestor" : "Responder", cq->mcq.cqn);
  460. mlx5_ib_dbg(dev, "syndrome 0x%x, vendor syndrome 0x%x\n",
  461. err_cqe->syndrome, err_cqe->vendor_err_synd);
  462. if (opcode == MLX5_CQE_REQ_ERR) {
  463. wq = &(*cur_qp)->sq;
  464. wqe_ctr = be16_to_cpu(cqe64->wqe_counter);
  465. idx = wqe_ctr & (wq->wqe_cnt - 1);
  466. wc->wr_id = wq->wrid[idx];
  467. wq->tail = wq->wqe_head[idx] + 1;
  468. } else {
  469. struct mlx5_ib_srq *srq;
  470. if ((*cur_qp)->ibqp.srq) {
  471. srq = to_msrq((*cur_qp)->ibqp.srq);
  472. wqe_ctr = be16_to_cpu(cqe64->wqe_counter);
  473. wc->wr_id = srq->wrid[wqe_ctr];
  474. mlx5_ib_free_srq_wqe(srq, wqe_ctr);
  475. } else {
  476. wq = &(*cur_qp)->rq;
  477. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  478. ++wq->tail;
  479. }
  480. }
  481. break;
  482. case MLX5_CQE_SIG_ERR:
  483. sig_err_cqe = (struct mlx5_sig_err_cqe *)cqe64;
  484. read_lock(&dev->mdev->priv.mkey_table.lock);
  485. mmkey = __mlx5_mr_lookup(dev->mdev,
  486. mlx5_base_mkey(be32_to_cpu(sig_err_cqe->mkey)));
  487. if (unlikely(!mmkey)) {
  488. read_unlock(&dev->mdev->priv.mkey_table.lock);
  489. mlx5_ib_warn(dev, "CQE@CQ %06x for unknown MR %6x\n",
  490. cq->mcq.cqn, be32_to_cpu(sig_err_cqe->mkey));
  491. return -EINVAL;
  492. }
  493. mr = to_mibmr(mmkey);
  494. get_sig_err_item(sig_err_cqe, &mr->sig->err_item);
  495. mr->sig->sig_err_exists = true;
  496. mr->sig->sigerr_count++;
  497. mlx5_ib_warn(dev, "CQN: 0x%x Got SIGERR on key: 0x%x err_type %x err_offset %llx expected %x actual %x\n",
  498. cq->mcq.cqn, mr->sig->err_item.key,
  499. mr->sig->err_item.err_type,
  500. mr->sig->err_item.sig_err_offset,
  501. mr->sig->err_item.expected,
  502. mr->sig->err_item.actual);
  503. read_unlock(&dev->mdev->priv.mkey_table.lock);
  504. goto repoll;
  505. }
  506. return 0;
  507. }
  508. static int poll_soft_wc(struct mlx5_ib_cq *cq, int num_entries,
  509. struct ib_wc *wc)
  510. {
  511. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  512. struct mlx5_ib_wc *soft_wc, *next;
  513. int npolled = 0;
  514. list_for_each_entry_safe(soft_wc, next, &cq->wc_list, list) {
  515. if (npolled >= num_entries)
  516. break;
  517. mlx5_ib_dbg(dev, "polled software generated completion on CQ 0x%x\n",
  518. cq->mcq.cqn);
  519. wc[npolled++] = soft_wc->wc;
  520. list_del(&soft_wc->list);
  521. kfree(soft_wc);
  522. }
  523. return npolled;
  524. }
  525. int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  526. {
  527. struct mlx5_ib_cq *cq = to_mcq(ibcq);
  528. struct mlx5_ib_qp *cur_qp = NULL;
  529. unsigned long flags;
  530. int soft_polled = 0;
  531. int npolled;
  532. int err = 0;
  533. spin_lock_irqsave(&cq->lock, flags);
  534. if (unlikely(!list_empty(&cq->wc_list)))
  535. soft_polled = poll_soft_wc(cq, num_entries, wc);
  536. for (npolled = 0; npolled < num_entries - soft_polled; npolled++) {
  537. err = mlx5_poll_one(cq, &cur_qp, wc + soft_polled + npolled);
  538. if (err)
  539. break;
  540. }
  541. if (npolled)
  542. mlx5_cq_set_ci(&cq->mcq);
  543. spin_unlock_irqrestore(&cq->lock, flags);
  544. if (err == 0 || err == -EAGAIN)
  545. return soft_polled + npolled;
  546. else
  547. return err;
  548. }
  549. int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  550. {
  551. struct mlx5_core_dev *mdev = to_mdev(ibcq->device)->mdev;
  552. struct mlx5_ib_cq *cq = to_mcq(ibcq);
  553. void __iomem *uar_page = mdev->priv.uuari.uars[0].map;
  554. unsigned long irq_flags;
  555. int ret = 0;
  556. spin_lock_irqsave(&cq->lock, irq_flags);
  557. if (cq->notify_flags != IB_CQ_NEXT_COMP)
  558. cq->notify_flags = flags & IB_CQ_SOLICITED_MASK;
  559. if ((flags & IB_CQ_REPORT_MISSED_EVENTS) && !list_empty(&cq->wc_list))
  560. ret = 1;
  561. spin_unlock_irqrestore(&cq->lock, irq_flags);
  562. mlx5_cq_arm(&cq->mcq,
  563. (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  564. MLX5_CQ_DB_REQ_NOT_SOL : MLX5_CQ_DB_REQ_NOT,
  565. uar_page,
  566. MLX5_GET_DOORBELL_LOCK(&mdev->priv.cq_uar_lock),
  567. to_mcq(ibcq)->mcq.cons_index);
  568. return ret;
  569. }
  570. static int alloc_cq_buf(struct mlx5_ib_dev *dev, struct mlx5_ib_cq_buf *buf,
  571. int nent, int cqe_size)
  572. {
  573. int err;
  574. err = mlx5_buf_alloc(dev->mdev, nent * cqe_size, &buf->buf);
  575. if (err)
  576. return err;
  577. buf->cqe_size = cqe_size;
  578. buf->nent = nent;
  579. return 0;
  580. }
  581. static int create_cq_user(struct mlx5_ib_dev *dev, struct ib_udata *udata,
  582. struct ib_ucontext *context, struct mlx5_ib_cq *cq,
  583. int entries, struct mlx5_create_cq_mbox_in **cqb,
  584. int *cqe_size, int *index, int *inlen)
  585. {
  586. struct mlx5_ib_create_cq ucmd;
  587. size_t ucmdlen;
  588. int page_shift;
  589. int npages;
  590. int ncont;
  591. int err;
  592. ucmdlen =
  593. (udata->inlen - sizeof(struct ib_uverbs_cmd_hdr) <
  594. sizeof(ucmd)) ? (sizeof(ucmd) -
  595. sizeof(ucmd.reserved)) : sizeof(ucmd);
  596. if (ib_copy_from_udata(&ucmd, udata, ucmdlen))
  597. return -EFAULT;
  598. if (ucmdlen == sizeof(ucmd) &&
  599. ucmd.reserved != 0)
  600. return -EINVAL;
  601. if (ucmd.cqe_size != 64 && ucmd.cqe_size != 128)
  602. return -EINVAL;
  603. *cqe_size = ucmd.cqe_size;
  604. cq->buf.umem = ib_umem_get(context, ucmd.buf_addr,
  605. entries * ucmd.cqe_size,
  606. IB_ACCESS_LOCAL_WRITE, 1);
  607. if (IS_ERR(cq->buf.umem)) {
  608. err = PTR_ERR(cq->buf.umem);
  609. return err;
  610. }
  611. err = mlx5_ib_db_map_user(to_mucontext(context), ucmd.db_addr,
  612. &cq->db);
  613. if (err)
  614. goto err_umem;
  615. mlx5_ib_cont_pages(cq->buf.umem, ucmd.buf_addr, &npages, &page_shift,
  616. &ncont, NULL);
  617. mlx5_ib_dbg(dev, "addr 0x%llx, size %u, npages %d, page_shift %d, ncont %d\n",
  618. ucmd.buf_addr, entries * ucmd.cqe_size, npages, page_shift, ncont);
  619. *inlen = sizeof(**cqb) + sizeof(*(*cqb)->pas) * ncont;
  620. *cqb = mlx5_vzalloc(*inlen);
  621. if (!*cqb) {
  622. err = -ENOMEM;
  623. goto err_db;
  624. }
  625. mlx5_ib_populate_pas(dev, cq->buf.umem, page_shift, (*cqb)->pas, 0);
  626. (*cqb)->ctx.log_pg_sz = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  627. *index = to_mucontext(context)->uuari.uars[0].index;
  628. return 0;
  629. err_db:
  630. mlx5_ib_db_unmap_user(to_mucontext(context), &cq->db);
  631. err_umem:
  632. ib_umem_release(cq->buf.umem);
  633. return err;
  634. }
  635. static void destroy_cq_user(struct mlx5_ib_cq *cq, struct ib_ucontext *context)
  636. {
  637. mlx5_ib_db_unmap_user(to_mucontext(context), &cq->db);
  638. ib_umem_release(cq->buf.umem);
  639. }
  640. static void init_cq_buf(struct mlx5_ib_cq *cq, struct mlx5_ib_cq_buf *buf)
  641. {
  642. int i;
  643. void *cqe;
  644. struct mlx5_cqe64 *cqe64;
  645. for (i = 0; i < buf->nent; i++) {
  646. cqe = get_cqe_from_buf(buf, i, buf->cqe_size);
  647. cqe64 = buf->cqe_size == 64 ? cqe : cqe + 64;
  648. cqe64->op_own = MLX5_CQE_INVALID << 4;
  649. }
  650. }
  651. static int create_cq_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq,
  652. int entries, int cqe_size,
  653. struct mlx5_create_cq_mbox_in **cqb,
  654. int *index, int *inlen)
  655. {
  656. int err;
  657. err = mlx5_db_alloc(dev->mdev, &cq->db);
  658. if (err)
  659. return err;
  660. cq->mcq.set_ci_db = cq->db.db;
  661. cq->mcq.arm_db = cq->db.db + 1;
  662. cq->mcq.cqe_sz = cqe_size;
  663. err = alloc_cq_buf(dev, &cq->buf, entries, cqe_size);
  664. if (err)
  665. goto err_db;
  666. init_cq_buf(cq, &cq->buf);
  667. *inlen = sizeof(**cqb) + sizeof(*(*cqb)->pas) * cq->buf.buf.npages;
  668. *cqb = mlx5_vzalloc(*inlen);
  669. if (!*cqb) {
  670. err = -ENOMEM;
  671. goto err_buf;
  672. }
  673. mlx5_fill_page_array(&cq->buf.buf, (*cqb)->pas);
  674. (*cqb)->ctx.log_pg_sz = cq->buf.buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  675. *index = dev->mdev->priv.uuari.uars[0].index;
  676. return 0;
  677. err_buf:
  678. free_cq_buf(dev, &cq->buf);
  679. err_db:
  680. mlx5_db_free(dev->mdev, &cq->db);
  681. return err;
  682. }
  683. static void destroy_cq_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq)
  684. {
  685. free_cq_buf(dev, &cq->buf);
  686. mlx5_db_free(dev->mdev, &cq->db);
  687. }
  688. static void notify_soft_wc_handler(struct work_struct *work)
  689. {
  690. struct mlx5_ib_cq *cq = container_of(work, struct mlx5_ib_cq,
  691. notify_work);
  692. cq->ibcq.comp_handler(&cq->ibcq, cq->ibcq.cq_context);
  693. }
  694. struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
  695. const struct ib_cq_init_attr *attr,
  696. struct ib_ucontext *context,
  697. struct ib_udata *udata)
  698. {
  699. int entries = attr->cqe;
  700. int vector = attr->comp_vector;
  701. struct mlx5_create_cq_mbox_in *cqb = NULL;
  702. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  703. struct mlx5_ib_cq *cq;
  704. int uninitialized_var(index);
  705. int uninitialized_var(inlen);
  706. int cqe_size;
  707. unsigned int irqn;
  708. int eqn;
  709. int err;
  710. if (entries < 0)
  711. return ERR_PTR(-EINVAL);
  712. if (check_cq_create_flags(attr->flags))
  713. return ERR_PTR(-EOPNOTSUPP);
  714. entries = roundup_pow_of_two(entries + 1);
  715. if (entries > (1 << MLX5_CAP_GEN(dev->mdev, log_max_cq_sz)))
  716. return ERR_PTR(-EINVAL);
  717. cq = kzalloc(sizeof(*cq), GFP_KERNEL);
  718. if (!cq)
  719. return ERR_PTR(-ENOMEM);
  720. cq->ibcq.cqe = entries - 1;
  721. mutex_init(&cq->resize_mutex);
  722. spin_lock_init(&cq->lock);
  723. cq->resize_buf = NULL;
  724. cq->resize_umem = NULL;
  725. cq->create_flags = attr->flags;
  726. if (context) {
  727. err = create_cq_user(dev, udata, context, cq, entries,
  728. &cqb, &cqe_size, &index, &inlen);
  729. if (err)
  730. goto err_create;
  731. } else {
  732. /* for now choose 64 bytes till we have a proper interface */
  733. cqe_size = 64;
  734. err = create_cq_kernel(dev, cq, entries, cqe_size, &cqb,
  735. &index, &inlen);
  736. if (err)
  737. goto err_create;
  738. INIT_WORK(&cq->notify_work, notify_soft_wc_handler);
  739. }
  740. cq->cqe_size = cqe_size;
  741. cqb->ctx.cqe_sz_flags = cqe_sz_to_mlx_sz(cqe_size) << 5;
  742. if (cq->create_flags & IB_CQ_FLAGS_IGNORE_OVERRUN)
  743. cqb->ctx.cqe_sz_flags |= (1 << 1);
  744. cqb->ctx.log_sz_usr_page = cpu_to_be32((ilog2(entries) << 24) | index);
  745. err = mlx5_vector2eqn(dev->mdev, vector, &eqn, &irqn);
  746. if (err)
  747. goto err_cqb;
  748. cqb->ctx.c_eqn = cpu_to_be16(eqn);
  749. cqb->ctx.db_record_addr = cpu_to_be64(cq->db.dma);
  750. err = mlx5_core_create_cq(dev->mdev, &cq->mcq, cqb, inlen);
  751. if (err)
  752. goto err_cqb;
  753. mlx5_ib_dbg(dev, "cqn 0x%x\n", cq->mcq.cqn);
  754. cq->mcq.irqn = irqn;
  755. cq->mcq.comp = mlx5_ib_cq_comp;
  756. cq->mcq.event = mlx5_ib_cq_event;
  757. INIT_LIST_HEAD(&cq->wc_list);
  758. if (context)
  759. if (ib_copy_to_udata(udata, &cq->mcq.cqn, sizeof(__u32))) {
  760. err = -EFAULT;
  761. goto err_cmd;
  762. }
  763. kvfree(cqb);
  764. return &cq->ibcq;
  765. err_cmd:
  766. mlx5_core_destroy_cq(dev->mdev, &cq->mcq);
  767. err_cqb:
  768. kvfree(cqb);
  769. if (context)
  770. destroy_cq_user(cq, context);
  771. else
  772. destroy_cq_kernel(dev, cq);
  773. err_create:
  774. kfree(cq);
  775. return ERR_PTR(err);
  776. }
  777. int mlx5_ib_destroy_cq(struct ib_cq *cq)
  778. {
  779. struct mlx5_ib_dev *dev = to_mdev(cq->device);
  780. struct mlx5_ib_cq *mcq = to_mcq(cq);
  781. struct ib_ucontext *context = NULL;
  782. if (cq->uobject)
  783. context = cq->uobject->context;
  784. mlx5_core_destroy_cq(dev->mdev, &mcq->mcq);
  785. if (context)
  786. destroy_cq_user(mcq, context);
  787. else
  788. destroy_cq_kernel(dev, mcq);
  789. kfree(mcq);
  790. return 0;
  791. }
  792. static int is_equal_rsn(struct mlx5_cqe64 *cqe64, u32 rsn)
  793. {
  794. return rsn == (ntohl(cqe64->sop_drop_qpn) & 0xffffff);
  795. }
  796. void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 rsn, struct mlx5_ib_srq *srq)
  797. {
  798. struct mlx5_cqe64 *cqe64, *dest64;
  799. void *cqe, *dest;
  800. u32 prod_index;
  801. int nfreed = 0;
  802. u8 owner_bit;
  803. if (!cq)
  804. return;
  805. /* First we need to find the current producer index, so we
  806. * know where to start cleaning from. It doesn't matter if HW
  807. * adds new entries after this loop -- the QP we're worried
  808. * about is already in RESET, so the new entries won't come
  809. * from our QP and therefore don't need to be checked.
  810. */
  811. for (prod_index = cq->mcq.cons_index; get_sw_cqe(cq, prod_index); prod_index++)
  812. if (prod_index == cq->mcq.cons_index + cq->ibcq.cqe)
  813. break;
  814. /* Now sweep backwards through the CQ, removing CQ entries
  815. * that match our QP by copying older entries on top of them.
  816. */
  817. while ((int) --prod_index - (int) cq->mcq.cons_index >= 0) {
  818. cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
  819. cqe64 = (cq->mcq.cqe_sz == 64) ? cqe : cqe + 64;
  820. if (is_equal_rsn(cqe64, rsn)) {
  821. if (srq && (ntohl(cqe64->srqn) & 0xffffff))
  822. mlx5_ib_free_srq_wqe(srq, be16_to_cpu(cqe64->wqe_counter));
  823. ++nfreed;
  824. } else if (nfreed) {
  825. dest = get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe);
  826. dest64 = (cq->mcq.cqe_sz == 64) ? dest : dest + 64;
  827. owner_bit = dest64->op_own & MLX5_CQE_OWNER_MASK;
  828. memcpy(dest, cqe, cq->mcq.cqe_sz);
  829. dest64->op_own = owner_bit |
  830. (dest64->op_own & ~MLX5_CQE_OWNER_MASK);
  831. }
  832. }
  833. if (nfreed) {
  834. cq->mcq.cons_index += nfreed;
  835. /* Make sure update of buffer contents is done before
  836. * updating consumer index.
  837. */
  838. wmb();
  839. mlx5_cq_set_ci(&cq->mcq);
  840. }
  841. }
  842. void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq)
  843. {
  844. if (!cq)
  845. return;
  846. spin_lock_irq(&cq->lock);
  847. __mlx5_ib_cq_clean(cq, qpn, srq);
  848. spin_unlock_irq(&cq->lock);
  849. }
  850. int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  851. {
  852. struct mlx5_modify_cq_mbox_in *in;
  853. struct mlx5_ib_dev *dev = to_mdev(cq->device);
  854. struct mlx5_ib_cq *mcq = to_mcq(cq);
  855. int err;
  856. u32 fsel;
  857. if (!MLX5_CAP_GEN(dev->mdev, cq_moderation))
  858. return -ENOSYS;
  859. in = kzalloc(sizeof(*in), GFP_KERNEL);
  860. if (!in)
  861. return -ENOMEM;
  862. in->cqn = cpu_to_be32(mcq->mcq.cqn);
  863. fsel = (MLX5_CQ_MODIFY_PERIOD | MLX5_CQ_MODIFY_COUNT);
  864. in->ctx.cq_period = cpu_to_be16(cq_period);
  865. in->ctx.cq_max_count = cpu_to_be16(cq_count);
  866. in->field_select = cpu_to_be32(fsel);
  867. err = mlx5_core_modify_cq(dev->mdev, &mcq->mcq, in, sizeof(*in));
  868. kfree(in);
  869. if (err)
  870. mlx5_ib_warn(dev, "modify cq 0x%x failed\n", mcq->mcq.cqn);
  871. return err;
  872. }
  873. static int resize_user(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq,
  874. int entries, struct ib_udata *udata, int *npas,
  875. int *page_shift, int *cqe_size)
  876. {
  877. struct mlx5_ib_resize_cq ucmd;
  878. struct ib_umem *umem;
  879. int err;
  880. int npages;
  881. struct ib_ucontext *context = cq->buf.umem->context;
  882. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  883. if (err)
  884. return err;
  885. if (ucmd.reserved0 || ucmd.reserved1)
  886. return -EINVAL;
  887. umem = ib_umem_get(context, ucmd.buf_addr, entries * ucmd.cqe_size,
  888. IB_ACCESS_LOCAL_WRITE, 1);
  889. if (IS_ERR(umem)) {
  890. err = PTR_ERR(umem);
  891. return err;
  892. }
  893. mlx5_ib_cont_pages(umem, ucmd.buf_addr, &npages, page_shift,
  894. npas, NULL);
  895. cq->resize_umem = umem;
  896. *cqe_size = ucmd.cqe_size;
  897. return 0;
  898. }
  899. static void un_resize_user(struct mlx5_ib_cq *cq)
  900. {
  901. ib_umem_release(cq->resize_umem);
  902. }
  903. static int resize_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq,
  904. int entries, int cqe_size)
  905. {
  906. int err;
  907. cq->resize_buf = kzalloc(sizeof(*cq->resize_buf), GFP_KERNEL);
  908. if (!cq->resize_buf)
  909. return -ENOMEM;
  910. err = alloc_cq_buf(dev, cq->resize_buf, entries, cqe_size);
  911. if (err)
  912. goto ex;
  913. init_cq_buf(cq, cq->resize_buf);
  914. return 0;
  915. ex:
  916. kfree(cq->resize_buf);
  917. return err;
  918. }
  919. static void un_resize_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq)
  920. {
  921. free_cq_buf(dev, cq->resize_buf);
  922. cq->resize_buf = NULL;
  923. }
  924. static int copy_resize_cqes(struct mlx5_ib_cq *cq)
  925. {
  926. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  927. struct mlx5_cqe64 *scqe64;
  928. struct mlx5_cqe64 *dcqe64;
  929. void *start_cqe;
  930. void *scqe;
  931. void *dcqe;
  932. int ssize;
  933. int dsize;
  934. int i;
  935. u8 sw_own;
  936. ssize = cq->buf.cqe_size;
  937. dsize = cq->resize_buf->cqe_size;
  938. if (ssize != dsize) {
  939. mlx5_ib_warn(dev, "resize from different cqe size is not supported\n");
  940. return -EINVAL;
  941. }
  942. i = cq->mcq.cons_index;
  943. scqe = get_sw_cqe(cq, i);
  944. scqe64 = ssize == 64 ? scqe : scqe + 64;
  945. start_cqe = scqe;
  946. if (!scqe) {
  947. mlx5_ib_warn(dev, "expected cqe in sw ownership\n");
  948. return -EINVAL;
  949. }
  950. while ((scqe64->op_own >> 4) != MLX5_CQE_RESIZE_CQ) {
  951. dcqe = get_cqe_from_buf(cq->resize_buf,
  952. (i + 1) & (cq->resize_buf->nent),
  953. dsize);
  954. dcqe64 = dsize == 64 ? dcqe : dcqe + 64;
  955. sw_own = sw_ownership_bit(i + 1, cq->resize_buf->nent);
  956. memcpy(dcqe, scqe, dsize);
  957. dcqe64->op_own = (dcqe64->op_own & ~MLX5_CQE_OWNER_MASK) | sw_own;
  958. ++i;
  959. scqe = get_sw_cqe(cq, i);
  960. scqe64 = ssize == 64 ? scqe : scqe + 64;
  961. if (!scqe) {
  962. mlx5_ib_warn(dev, "expected cqe in sw ownership\n");
  963. return -EINVAL;
  964. }
  965. if (scqe == start_cqe) {
  966. pr_warn("resize CQ failed to get resize CQE, CQN 0x%x\n",
  967. cq->mcq.cqn);
  968. return -ENOMEM;
  969. }
  970. }
  971. ++cq->mcq.cons_index;
  972. return 0;
  973. }
  974. int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata)
  975. {
  976. struct mlx5_ib_dev *dev = to_mdev(ibcq->device);
  977. struct mlx5_ib_cq *cq = to_mcq(ibcq);
  978. struct mlx5_modify_cq_mbox_in *in;
  979. int err;
  980. int npas;
  981. int page_shift;
  982. int inlen;
  983. int uninitialized_var(cqe_size);
  984. unsigned long flags;
  985. if (!MLX5_CAP_GEN(dev->mdev, cq_resize)) {
  986. pr_info("Firmware does not support resize CQ\n");
  987. return -ENOSYS;
  988. }
  989. if (entries < 1)
  990. return -EINVAL;
  991. entries = roundup_pow_of_two(entries + 1);
  992. if (entries > (1 << MLX5_CAP_GEN(dev->mdev, log_max_cq_sz)) + 1)
  993. return -EINVAL;
  994. if (entries == ibcq->cqe + 1)
  995. return 0;
  996. mutex_lock(&cq->resize_mutex);
  997. if (udata) {
  998. err = resize_user(dev, cq, entries, udata, &npas, &page_shift,
  999. &cqe_size);
  1000. } else {
  1001. cqe_size = 64;
  1002. err = resize_kernel(dev, cq, entries, cqe_size);
  1003. if (!err) {
  1004. npas = cq->resize_buf->buf.npages;
  1005. page_shift = cq->resize_buf->buf.page_shift;
  1006. }
  1007. }
  1008. if (err)
  1009. goto ex;
  1010. inlen = sizeof(*in) + npas * sizeof(in->pas[0]);
  1011. in = mlx5_vzalloc(inlen);
  1012. if (!in) {
  1013. err = -ENOMEM;
  1014. goto ex_resize;
  1015. }
  1016. if (udata)
  1017. mlx5_ib_populate_pas(dev, cq->resize_umem, page_shift,
  1018. in->pas, 0);
  1019. else
  1020. mlx5_fill_page_array(&cq->resize_buf->buf, in->pas);
  1021. in->field_select = cpu_to_be32(MLX5_MODIFY_CQ_MASK_LOG_SIZE |
  1022. MLX5_MODIFY_CQ_MASK_PG_OFFSET |
  1023. MLX5_MODIFY_CQ_MASK_PG_SIZE);
  1024. in->ctx.log_pg_sz = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  1025. in->ctx.cqe_sz_flags = cqe_sz_to_mlx_sz(cqe_size) << 5;
  1026. in->ctx.page_offset = 0;
  1027. in->ctx.log_sz_usr_page = cpu_to_be32(ilog2(entries) << 24);
  1028. in->hdr.opmod = cpu_to_be16(MLX5_CQ_OPMOD_RESIZE);
  1029. in->cqn = cpu_to_be32(cq->mcq.cqn);
  1030. err = mlx5_core_modify_cq(dev->mdev, &cq->mcq, in, inlen);
  1031. if (err)
  1032. goto ex_alloc;
  1033. if (udata) {
  1034. cq->ibcq.cqe = entries - 1;
  1035. ib_umem_release(cq->buf.umem);
  1036. cq->buf.umem = cq->resize_umem;
  1037. cq->resize_umem = NULL;
  1038. } else {
  1039. struct mlx5_ib_cq_buf tbuf;
  1040. int resized = 0;
  1041. spin_lock_irqsave(&cq->lock, flags);
  1042. if (cq->resize_buf) {
  1043. err = copy_resize_cqes(cq);
  1044. if (!err) {
  1045. tbuf = cq->buf;
  1046. cq->buf = *cq->resize_buf;
  1047. kfree(cq->resize_buf);
  1048. cq->resize_buf = NULL;
  1049. resized = 1;
  1050. }
  1051. }
  1052. cq->ibcq.cqe = entries - 1;
  1053. spin_unlock_irqrestore(&cq->lock, flags);
  1054. if (resized)
  1055. free_cq_buf(dev, &tbuf);
  1056. }
  1057. mutex_unlock(&cq->resize_mutex);
  1058. kvfree(in);
  1059. return 0;
  1060. ex_alloc:
  1061. kvfree(in);
  1062. ex_resize:
  1063. if (udata)
  1064. un_resize_user(cq);
  1065. else
  1066. un_resize_kernel(dev, cq);
  1067. ex:
  1068. mutex_unlock(&cq->resize_mutex);
  1069. return err;
  1070. }
  1071. int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq)
  1072. {
  1073. struct mlx5_ib_cq *cq;
  1074. if (!ibcq)
  1075. return 128;
  1076. cq = to_mcq(ibcq);
  1077. return cq->cqe_size;
  1078. }
  1079. /* Called from atomic context */
  1080. int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc)
  1081. {
  1082. struct mlx5_ib_wc *soft_wc;
  1083. struct mlx5_ib_cq *cq = to_mcq(ibcq);
  1084. unsigned long flags;
  1085. soft_wc = kmalloc(sizeof(*soft_wc), GFP_ATOMIC);
  1086. if (!soft_wc)
  1087. return -ENOMEM;
  1088. soft_wc->wc = *wc;
  1089. spin_lock_irqsave(&cq->lock, flags);
  1090. list_add_tail(&soft_wc->list, &cq->wc_list);
  1091. if (cq->notify_flags == IB_CQ_NEXT_COMP ||
  1092. wc->status != IB_WC_SUCCESS) {
  1093. cq->notify_flags = 0;
  1094. schedule_work(&cq->notify_work);
  1095. }
  1096. spin_unlock_irqrestore(&cq->lock, flags);
  1097. return 0;
  1098. }