vmwgfx_drv.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009-2015 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include "vmwgfx_drv.h"
  31. #include "vmwgfx_binding.h"
  32. #include <drm/ttm/ttm_placement.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_object.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <linux/dma_remapping.h>
  37. #define VMWGFX_DRIVER_NAME "vmwgfx"
  38. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  39. #define VMWGFX_CHIP_SVGAII 0
  40. #define VMW_FB_RESERVATION 0
  41. #define VMW_MIN_INITIAL_WIDTH 800
  42. #define VMW_MIN_INITIAL_HEIGHT 600
  43. /**
  44. * Fully encoded drm commands. Might move to vmw_drm.h
  45. */
  46. #define DRM_IOCTL_VMW_GET_PARAM \
  47. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  48. struct drm_vmw_getparam_arg)
  49. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  50. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  51. union drm_vmw_alloc_dmabuf_arg)
  52. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  54. struct drm_vmw_unref_dmabuf_arg)
  55. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  56. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  57. struct drm_vmw_cursor_bypass_arg)
  58. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  60. struct drm_vmw_control_stream_arg)
  61. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  63. struct drm_vmw_stream_arg)
  64. #define DRM_IOCTL_VMW_UNREF_STREAM \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  66. struct drm_vmw_stream_arg)
  67. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  68. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  69. struct drm_vmw_context_arg)
  70. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  72. struct drm_vmw_context_arg)
  73. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  75. union drm_vmw_surface_create_arg)
  76. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  78. struct drm_vmw_surface_arg)
  79. #define DRM_IOCTL_VMW_REF_SURFACE \
  80. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  81. union drm_vmw_surface_reference_arg)
  82. #define DRM_IOCTL_VMW_EXECBUF \
  83. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  84. struct drm_vmw_execbuf_arg)
  85. #define DRM_IOCTL_VMW_GET_3D_CAP \
  86. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  87. struct drm_vmw_get_3d_cap_arg)
  88. #define DRM_IOCTL_VMW_FENCE_WAIT \
  89. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  90. struct drm_vmw_fence_wait_arg)
  91. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  92. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  93. struct drm_vmw_fence_signaled_arg)
  94. #define DRM_IOCTL_VMW_FENCE_UNREF \
  95. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  96. struct drm_vmw_fence_arg)
  97. #define DRM_IOCTL_VMW_FENCE_EVENT \
  98. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  99. struct drm_vmw_fence_event_arg)
  100. #define DRM_IOCTL_VMW_PRESENT \
  101. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  102. struct drm_vmw_present_arg)
  103. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  104. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  105. struct drm_vmw_present_readback_arg)
  106. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  107. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  108. struct drm_vmw_update_layout_arg)
  109. #define DRM_IOCTL_VMW_CREATE_SHADER \
  110. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  111. struct drm_vmw_shader_create_arg)
  112. #define DRM_IOCTL_VMW_UNREF_SHADER \
  113. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  114. struct drm_vmw_shader_arg)
  115. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  116. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  117. union drm_vmw_gb_surface_create_arg)
  118. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  119. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  120. union drm_vmw_gb_surface_reference_arg)
  121. #define DRM_IOCTL_VMW_SYNCCPU \
  122. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  123. struct drm_vmw_synccpu_arg)
  124. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  125. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  126. struct drm_vmw_context_arg)
  127. /**
  128. * The core DRM version of this macro doesn't account for
  129. * DRM_COMMAND_BASE.
  130. */
  131. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  132. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  133. /**
  134. * Ioctl definitions.
  135. */
  136. static const struct drm_ioctl_desc vmw_ioctls[] = {
  137. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  138. DRM_AUTH | DRM_RENDER_ALLOW),
  139. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  140. DRM_AUTH | DRM_RENDER_ALLOW),
  141. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  142. DRM_RENDER_ALLOW),
  143. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  144. vmw_kms_cursor_bypass_ioctl,
  145. DRM_MASTER | DRM_CONTROL_ALLOW),
  146. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  147. DRM_MASTER | DRM_CONTROL_ALLOW),
  148. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  149. DRM_MASTER | DRM_CONTROL_ALLOW),
  150. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  151. DRM_MASTER | DRM_CONTROL_ALLOW),
  152. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  153. DRM_AUTH | DRM_RENDER_ALLOW),
  154. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  155. DRM_RENDER_ALLOW),
  156. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  157. DRM_AUTH | DRM_RENDER_ALLOW),
  158. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  159. DRM_RENDER_ALLOW),
  160. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  161. DRM_AUTH | DRM_RENDER_ALLOW),
  162. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  163. DRM_RENDER_ALLOW),
  164. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  165. DRM_RENDER_ALLOW),
  166. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  167. vmw_fence_obj_signaled_ioctl,
  168. DRM_RENDER_ALLOW),
  169. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  170. DRM_RENDER_ALLOW),
  171. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  172. DRM_AUTH | DRM_RENDER_ALLOW),
  173. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  174. DRM_AUTH | DRM_RENDER_ALLOW),
  175. /* these allow direct access to the framebuffers mark as master only */
  176. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  177. DRM_MASTER | DRM_AUTH),
  178. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  179. vmw_present_readback_ioctl,
  180. DRM_MASTER | DRM_AUTH),
  181. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  182. vmw_kms_update_layout_ioctl,
  183. DRM_MASTER | DRM_CONTROL_ALLOW),
  184. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  185. vmw_shader_define_ioctl,
  186. DRM_AUTH | DRM_RENDER_ALLOW),
  187. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  188. vmw_shader_destroy_ioctl,
  189. DRM_RENDER_ALLOW),
  190. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  191. vmw_gb_surface_define_ioctl,
  192. DRM_AUTH | DRM_RENDER_ALLOW),
  193. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  194. vmw_gb_surface_reference_ioctl,
  195. DRM_AUTH | DRM_RENDER_ALLOW),
  196. VMW_IOCTL_DEF(VMW_SYNCCPU,
  197. vmw_user_dmabuf_synccpu_ioctl,
  198. DRM_RENDER_ALLOW),
  199. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  200. vmw_extended_context_define_ioctl,
  201. DRM_AUTH | DRM_RENDER_ALLOW),
  202. };
  203. static struct pci_device_id vmw_pci_id_list[] = {
  204. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  205. {0, 0, 0}
  206. };
  207. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  208. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  209. static int vmw_force_iommu;
  210. static int vmw_restrict_iommu;
  211. static int vmw_force_coherent;
  212. static int vmw_restrict_dma_mask;
  213. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  214. static void vmw_master_init(struct vmw_master *);
  215. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  216. void *ptr);
  217. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  218. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  219. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  220. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  221. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  222. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  223. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  224. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  225. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  226. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  227. static void vmw_print_capabilities(uint32_t capabilities)
  228. {
  229. DRM_INFO("Capabilities:\n");
  230. if (capabilities & SVGA_CAP_RECT_COPY)
  231. DRM_INFO(" Rect copy.\n");
  232. if (capabilities & SVGA_CAP_CURSOR)
  233. DRM_INFO(" Cursor.\n");
  234. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  235. DRM_INFO(" Cursor bypass.\n");
  236. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  237. DRM_INFO(" Cursor bypass 2.\n");
  238. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  239. DRM_INFO(" 8bit emulation.\n");
  240. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  241. DRM_INFO(" Alpha cursor.\n");
  242. if (capabilities & SVGA_CAP_3D)
  243. DRM_INFO(" 3D.\n");
  244. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  245. DRM_INFO(" Extended Fifo.\n");
  246. if (capabilities & SVGA_CAP_MULTIMON)
  247. DRM_INFO(" Multimon.\n");
  248. if (capabilities & SVGA_CAP_PITCHLOCK)
  249. DRM_INFO(" Pitchlock.\n");
  250. if (capabilities & SVGA_CAP_IRQMASK)
  251. DRM_INFO(" Irq mask.\n");
  252. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  253. DRM_INFO(" Display Topology.\n");
  254. if (capabilities & SVGA_CAP_GMR)
  255. DRM_INFO(" GMR.\n");
  256. if (capabilities & SVGA_CAP_TRACES)
  257. DRM_INFO(" Traces.\n");
  258. if (capabilities & SVGA_CAP_GMR2)
  259. DRM_INFO(" GMR2.\n");
  260. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  261. DRM_INFO(" Screen Object 2.\n");
  262. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  263. DRM_INFO(" Command Buffers.\n");
  264. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  265. DRM_INFO(" Command Buffers 2.\n");
  266. if (capabilities & SVGA_CAP_GBOBJECTS)
  267. DRM_INFO(" Guest Backed Resources.\n");
  268. if (capabilities & SVGA_CAP_DX)
  269. DRM_INFO(" DX Features.\n");
  270. }
  271. /**
  272. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  273. *
  274. * @dev_priv: A device private structure.
  275. *
  276. * This function creates a small buffer object that holds the query
  277. * result for dummy queries emitted as query barriers.
  278. * The function will then map the first page and initialize a pending
  279. * occlusion query result structure, Finally it will unmap the buffer.
  280. * No interruptible waits are done within this function.
  281. *
  282. * Returns an error if bo creation or initialization fails.
  283. */
  284. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  285. {
  286. int ret;
  287. struct vmw_dma_buffer *vbo;
  288. struct ttm_bo_kmap_obj map;
  289. volatile SVGA3dQueryResult *result;
  290. bool dummy;
  291. /*
  292. * Create the vbo as pinned, so that a tryreserve will
  293. * immediately succeed. This is because we're the only
  294. * user of the bo currently.
  295. */
  296. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  297. if (!vbo)
  298. return -ENOMEM;
  299. ret = vmw_dmabuf_init(dev_priv, vbo, PAGE_SIZE,
  300. &vmw_sys_ne_placement, false,
  301. &vmw_dmabuf_bo_free);
  302. if (unlikely(ret != 0))
  303. return ret;
  304. ret = ttm_bo_reserve(&vbo->base, false, true, false, NULL);
  305. BUG_ON(ret != 0);
  306. vmw_bo_pin_reserved(vbo, true);
  307. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  308. if (likely(ret == 0)) {
  309. result = ttm_kmap_obj_virtual(&map, &dummy);
  310. result->totalSize = sizeof(*result);
  311. result->state = SVGA3D_QUERYSTATE_PENDING;
  312. result->result32 = 0xff;
  313. ttm_bo_kunmap(&map);
  314. }
  315. vmw_bo_pin_reserved(vbo, false);
  316. ttm_bo_unreserve(&vbo->base);
  317. if (unlikely(ret != 0)) {
  318. DRM_ERROR("Dummy query buffer map failed.\n");
  319. vmw_dmabuf_unreference(&vbo);
  320. } else
  321. dev_priv->dummy_query_bo = vbo;
  322. return ret;
  323. }
  324. /**
  325. * vmw_request_device_late - Perform late device setup
  326. *
  327. * @dev_priv: Pointer to device private.
  328. *
  329. * This function performs setup of otables and enables large command
  330. * buffer submission. These tasks are split out to a separate function
  331. * because it reverts vmw_release_device_early and is intended to be used
  332. * by an error path in the hibernation code.
  333. */
  334. static int vmw_request_device_late(struct vmw_private *dev_priv)
  335. {
  336. int ret;
  337. if (dev_priv->has_mob) {
  338. ret = vmw_otables_setup(dev_priv);
  339. if (unlikely(ret != 0)) {
  340. DRM_ERROR("Unable to initialize "
  341. "guest Memory OBjects.\n");
  342. return ret;
  343. }
  344. }
  345. if (dev_priv->cman) {
  346. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  347. 256*4096, 2*4096);
  348. if (ret) {
  349. struct vmw_cmdbuf_man *man = dev_priv->cman;
  350. dev_priv->cman = NULL;
  351. vmw_cmdbuf_man_destroy(man);
  352. }
  353. }
  354. return 0;
  355. }
  356. static int vmw_request_device(struct vmw_private *dev_priv)
  357. {
  358. int ret;
  359. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  360. if (unlikely(ret != 0)) {
  361. DRM_ERROR("Unable to initialize FIFO.\n");
  362. return ret;
  363. }
  364. vmw_fence_fifo_up(dev_priv->fman);
  365. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  366. if (IS_ERR(dev_priv->cman)) {
  367. dev_priv->cman = NULL;
  368. dev_priv->has_dx = false;
  369. }
  370. ret = vmw_request_device_late(dev_priv);
  371. if (ret)
  372. goto out_no_mob;
  373. ret = vmw_dummy_query_bo_create(dev_priv);
  374. if (unlikely(ret != 0))
  375. goto out_no_query_bo;
  376. return 0;
  377. out_no_query_bo:
  378. if (dev_priv->cman)
  379. vmw_cmdbuf_remove_pool(dev_priv->cman);
  380. if (dev_priv->has_mob) {
  381. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  382. vmw_otables_takedown(dev_priv);
  383. }
  384. if (dev_priv->cman)
  385. vmw_cmdbuf_man_destroy(dev_priv->cman);
  386. out_no_mob:
  387. vmw_fence_fifo_down(dev_priv->fman);
  388. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  389. return ret;
  390. }
  391. /**
  392. * vmw_release_device_early - Early part of fifo takedown.
  393. *
  394. * @dev_priv: Pointer to device private struct.
  395. *
  396. * This is the first part of command submission takedown, to be called before
  397. * buffer management is taken down.
  398. */
  399. static void vmw_release_device_early(struct vmw_private *dev_priv)
  400. {
  401. /*
  402. * Previous destructions should've released
  403. * the pinned bo.
  404. */
  405. BUG_ON(dev_priv->pinned_bo != NULL);
  406. vmw_dmabuf_unreference(&dev_priv->dummy_query_bo);
  407. if (dev_priv->cman)
  408. vmw_cmdbuf_remove_pool(dev_priv->cman);
  409. if (dev_priv->has_mob) {
  410. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  411. vmw_otables_takedown(dev_priv);
  412. }
  413. }
  414. /**
  415. * vmw_release_device_late - Late part of fifo takedown.
  416. *
  417. * @dev_priv: Pointer to device private struct.
  418. *
  419. * This is the last part of the command submission takedown, to be called when
  420. * command submission is no longer needed. It may wait on pending fences.
  421. */
  422. static void vmw_release_device_late(struct vmw_private *dev_priv)
  423. {
  424. vmw_fence_fifo_down(dev_priv->fman);
  425. if (dev_priv->cman)
  426. vmw_cmdbuf_man_destroy(dev_priv->cman);
  427. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  428. }
  429. /**
  430. * Sets the initial_[width|height] fields on the given vmw_private.
  431. *
  432. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  433. * clamping the value to fb_max_[width|height] fields and the
  434. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  435. * If the values appear to be invalid, set them to
  436. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  437. */
  438. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  439. {
  440. uint32_t width;
  441. uint32_t height;
  442. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  443. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  444. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  445. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  446. if (width > dev_priv->fb_max_width ||
  447. height > dev_priv->fb_max_height) {
  448. /*
  449. * This is a host error and shouldn't occur.
  450. */
  451. width = VMW_MIN_INITIAL_WIDTH;
  452. height = VMW_MIN_INITIAL_HEIGHT;
  453. }
  454. dev_priv->initial_width = width;
  455. dev_priv->initial_height = height;
  456. }
  457. /**
  458. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  459. * system.
  460. *
  461. * @dev_priv: Pointer to a struct vmw_private
  462. *
  463. * This functions tries to determine the IOMMU setup and what actions
  464. * need to be taken by the driver to make system pages visible to the
  465. * device.
  466. * If this function decides that DMA is not possible, it returns -EINVAL.
  467. * The driver may then try to disable features of the device that require
  468. * DMA.
  469. */
  470. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  471. {
  472. static const char *names[vmw_dma_map_max] = {
  473. [vmw_dma_phys] = "Using physical TTM page addresses.",
  474. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  475. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  476. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  477. #ifdef CONFIG_X86
  478. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  479. #ifdef CONFIG_INTEL_IOMMU
  480. if (intel_iommu_enabled) {
  481. dev_priv->map_mode = vmw_dma_map_populate;
  482. goto out_fixup;
  483. }
  484. #endif
  485. if (!(vmw_force_iommu || vmw_force_coherent)) {
  486. dev_priv->map_mode = vmw_dma_phys;
  487. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  488. return 0;
  489. }
  490. dev_priv->map_mode = vmw_dma_map_populate;
  491. if (dma_ops->sync_single_for_cpu)
  492. dev_priv->map_mode = vmw_dma_alloc_coherent;
  493. #ifdef CONFIG_SWIOTLB
  494. if (swiotlb_nr_tbl() == 0)
  495. dev_priv->map_mode = vmw_dma_map_populate;
  496. #endif
  497. #ifdef CONFIG_INTEL_IOMMU
  498. out_fixup:
  499. #endif
  500. if (dev_priv->map_mode == vmw_dma_map_populate &&
  501. vmw_restrict_iommu)
  502. dev_priv->map_mode = vmw_dma_map_bind;
  503. if (vmw_force_coherent)
  504. dev_priv->map_mode = vmw_dma_alloc_coherent;
  505. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  506. /*
  507. * No coherent page pool
  508. */
  509. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  510. return -EINVAL;
  511. #endif
  512. #else /* CONFIG_X86 */
  513. dev_priv->map_mode = vmw_dma_map_populate;
  514. #endif /* CONFIG_X86 */
  515. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  516. return 0;
  517. }
  518. /**
  519. * vmw_dma_masks - set required page- and dma masks
  520. *
  521. * @dev: Pointer to struct drm-device
  522. *
  523. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  524. * restriction also for 64-bit systems.
  525. */
  526. #ifdef CONFIG_INTEL_IOMMU
  527. static int vmw_dma_masks(struct vmw_private *dev_priv)
  528. {
  529. struct drm_device *dev = dev_priv->dev;
  530. if (intel_iommu_enabled &&
  531. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  532. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  533. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  534. }
  535. return 0;
  536. }
  537. #else
  538. static int vmw_dma_masks(struct vmw_private *dev_priv)
  539. {
  540. return 0;
  541. }
  542. #endif
  543. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  544. {
  545. struct vmw_private *dev_priv;
  546. int ret;
  547. uint32_t svga_id;
  548. enum vmw_res_type i;
  549. bool refuse_dma = false;
  550. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  551. if (unlikely(dev_priv == NULL)) {
  552. DRM_ERROR("Failed allocating a device private struct.\n");
  553. return -ENOMEM;
  554. }
  555. pci_set_master(dev->pdev);
  556. dev_priv->dev = dev;
  557. dev_priv->vmw_chipset = chipset;
  558. dev_priv->last_read_seqno = (uint32_t) -100;
  559. mutex_init(&dev_priv->cmdbuf_mutex);
  560. mutex_init(&dev_priv->release_mutex);
  561. mutex_init(&dev_priv->binding_mutex);
  562. rwlock_init(&dev_priv->resource_lock);
  563. ttm_lock_init(&dev_priv->reservation_sem);
  564. spin_lock_init(&dev_priv->hw_lock);
  565. spin_lock_init(&dev_priv->waiter_lock);
  566. spin_lock_init(&dev_priv->cap_lock);
  567. spin_lock_init(&dev_priv->svga_lock);
  568. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  569. idr_init(&dev_priv->res_idr[i]);
  570. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  571. }
  572. mutex_init(&dev_priv->init_mutex);
  573. init_waitqueue_head(&dev_priv->fence_queue);
  574. init_waitqueue_head(&dev_priv->fifo_queue);
  575. dev_priv->fence_queue_waiters = 0;
  576. dev_priv->fifo_queue_waiters = 0;
  577. dev_priv->used_memory_size = 0;
  578. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  579. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  580. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  581. dev_priv->enable_fb = enable_fbdev;
  582. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  583. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  584. if (svga_id != SVGA_ID_2) {
  585. ret = -ENOSYS;
  586. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  587. goto out_err0;
  588. }
  589. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  590. ret = vmw_dma_select_mode(dev_priv);
  591. if (unlikely(ret != 0)) {
  592. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  593. refuse_dma = true;
  594. }
  595. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  596. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  597. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  598. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  599. vmw_get_initial_size(dev_priv);
  600. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  601. dev_priv->max_gmr_ids =
  602. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  603. dev_priv->max_gmr_pages =
  604. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  605. dev_priv->memory_size =
  606. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  607. dev_priv->memory_size -= dev_priv->vram_size;
  608. } else {
  609. /*
  610. * An arbitrary limit of 512MiB on surface
  611. * memory. But all HWV8 hardware supports GMR2.
  612. */
  613. dev_priv->memory_size = 512*1024*1024;
  614. }
  615. dev_priv->max_mob_pages = 0;
  616. dev_priv->max_mob_size = 0;
  617. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  618. uint64_t mem_size =
  619. vmw_read(dev_priv,
  620. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  621. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  622. dev_priv->prim_bb_mem =
  623. vmw_read(dev_priv,
  624. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  625. dev_priv->max_mob_size =
  626. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  627. dev_priv->stdu_max_width =
  628. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  629. dev_priv->stdu_max_height =
  630. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  631. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  632. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  633. dev_priv->texture_max_width = vmw_read(dev_priv,
  634. SVGA_REG_DEV_CAP);
  635. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  636. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  637. dev_priv->texture_max_height = vmw_read(dev_priv,
  638. SVGA_REG_DEV_CAP);
  639. } else {
  640. dev_priv->texture_max_width = 8192;
  641. dev_priv->texture_max_height = 8192;
  642. dev_priv->prim_bb_mem = dev_priv->vram_size;
  643. }
  644. vmw_print_capabilities(dev_priv->capabilities);
  645. ret = vmw_dma_masks(dev_priv);
  646. if (unlikely(ret != 0))
  647. goto out_err0;
  648. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  649. DRM_INFO("Max GMR ids is %u\n",
  650. (unsigned)dev_priv->max_gmr_ids);
  651. DRM_INFO("Max number of GMR pages is %u\n",
  652. (unsigned)dev_priv->max_gmr_pages);
  653. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  654. (unsigned)dev_priv->memory_size / 1024);
  655. }
  656. DRM_INFO("Maximum display memory size is %u kiB\n",
  657. dev_priv->prim_bb_mem / 1024);
  658. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  659. dev_priv->vram_start, dev_priv->vram_size / 1024);
  660. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  661. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  662. ret = vmw_ttm_global_init(dev_priv);
  663. if (unlikely(ret != 0))
  664. goto out_err0;
  665. vmw_master_init(&dev_priv->fbdev_master);
  666. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  667. dev_priv->active_master = &dev_priv->fbdev_master;
  668. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  669. dev_priv->mmio_size, MEMREMAP_WB);
  670. if (unlikely(dev_priv->mmio_virt == NULL)) {
  671. ret = -ENOMEM;
  672. DRM_ERROR("Failed mapping MMIO.\n");
  673. goto out_err3;
  674. }
  675. /* Need mmio memory to check for fifo pitchlock cap. */
  676. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  677. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  678. !vmw_fifo_have_pitchlock(dev_priv)) {
  679. ret = -ENOSYS;
  680. DRM_ERROR("Hardware has no pitchlock\n");
  681. goto out_err4;
  682. }
  683. dev_priv->tdev = ttm_object_device_init
  684. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  685. if (unlikely(dev_priv->tdev == NULL)) {
  686. DRM_ERROR("Unable to initialize TTM object management.\n");
  687. ret = -ENOMEM;
  688. goto out_err4;
  689. }
  690. dev->dev_private = dev_priv;
  691. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  692. dev_priv->stealth = (ret != 0);
  693. if (dev_priv->stealth) {
  694. /**
  695. * Request at least the mmio PCI resource.
  696. */
  697. DRM_INFO("It appears like vesafb is loaded. "
  698. "Ignore above error if any.\n");
  699. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  700. if (unlikely(ret != 0)) {
  701. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  702. goto out_no_device;
  703. }
  704. }
  705. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  706. ret = drm_irq_install(dev, dev->pdev->irq);
  707. if (ret != 0) {
  708. DRM_ERROR("Failed installing irq: %d\n", ret);
  709. goto out_no_irq;
  710. }
  711. }
  712. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  713. if (unlikely(dev_priv->fman == NULL)) {
  714. ret = -ENOMEM;
  715. goto out_no_fman;
  716. }
  717. ret = ttm_bo_device_init(&dev_priv->bdev,
  718. dev_priv->bo_global_ref.ref.object,
  719. &vmw_bo_driver,
  720. dev->anon_inode->i_mapping,
  721. VMWGFX_FILE_PAGE_OFFSET,
  722. false);
  723. if (unlikely(ret != 0)) {
  724. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  725. goto out_no_bdev;
  726. }
  727. /*
  728. * Enable VRAM, but initially don't use it until SVGA is enabled and
  729. * unhidden.
  730. */
  731. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  732. (dev_priv->vram_size >> PAGE_SHIFT));
  733. if (unlikely(ret != 0)) {
  734. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  735. goto out_no_vram;
  736. }
  737. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  738. dev_priv->has_gmr = true;
  739. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  740. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  741. VMW_PL_GMR) != 0) {
  742. DRM_INFO("No GMR memory available. "
  743. "Graphics memory resources are very limited.\n");
  744. dev_priv->has_gmr = false;
  745. }
  746. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  747. dev_priv->has_mob = true;
  748. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  749. VMW_PL_MOB) != 0) {
  750. DRM_INFO("No MOB memory available. "
  751. "3D will be disabled.\n");
  752. dev_priv->has_mob = false;
  753. }
  754. }
  755. if (dev_priv->has_mob) {
  756. spin_lock(&dev_priv->cap_lock);
  757. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DX);
  758. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  759. spin_unlock(&dev_priv->cap_lock);
  760. }
  761. ret = vmw_kms_init(dev_priv);
  762. if (unlikely(ret != 0))
  763. goto out_no_kms;
  764. vmw_overlay_init(dev_priv);
  765. ret = vmw_request_device(dev_priv);
  766. if (ret)
  767. goto out_no_fifo;
  768. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  769. if (dev_priv->enable_fb) {
  770. vmw_fifo_resource_inc(dev_priv);
  771. vmw_svga_enable(dev_priv);
  772. vmw_fb_init(dev_priv);
  773. }
  774. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  775. register_pm_notifier(&dev_priv->pm_nb);
  776. return 0;
  777. out_no_fifo:
  778. vmw_overlay_close(dev_priv);
  779. vmw_kms_close(dev_priv);
  780. out_no_kms:
  781. if (dev_priv->has_mob)
  782. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  783. if (dev_priv->has_gmr)
  784. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  785. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  786. out_no_vram:
  787. (void)ttm_bo_device_release(&dev_priv->bdev);
  788. out_no_bdev:
  789. vmw_fence_manager_takedown(dev_priv->fman);
  790. out_no_fman:
  791. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  792. drm_irq_uninstall(dev_priv->dev);
  793. out_no_irq:
  794. if (dev_priv->stealth)
  795. pci_release_region(dev->pdev, 2);
  796. else
  797. pci_release_regions(dev->pdev);
  798. out_no_device:
  799. ttm_object_device_release(&dev_priv->tdev);
  800. out_err4:
  801. memunmap(dev_priv->mmio_virt);
  802. out_err3:
  803. vmw_ttm_global_release(dev_priv);
  804. out_err0:
  805. for (i = vmw_res_context; i < vmw_res_max; ++i)
  806. idr_destroy(&dev_priv->res_idr[i]);
  807. if (dev_priv->ctx.staged_bindings)
  808. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  809. kfree(dev_priv);
  810. return ret;
  811. }
  812. static int vmw_driver_unload(struct drm_device *dev)
  813. {
  814. struct vmw_private *dev_priv = vmw_priv(dev);
  815. enum vmw_res_type i;
  816. unregister_pm_notifier(&dev_priv->pm_nb);
  817. if (dev_priv->ctx.res_ht_initialized)
  818. drm_ht_remove(&dev_priv->ctx.res_ht);
  819. vfree(dev_priv->ctx.cmd_bounce);
  820. if (dev_priv->enable_fb) {
  821. vmw_fb_off(dev_priv);
  822. vmw_fb_close(dev_priv);
  823. vmw_fifo_resource_dec(dev_priv);
  824. vmw_svga_disable(dev_priv);
  825. }
  826. vmw_kms_close(dev_priv);
  827. vmw_overlay_close(dev_priv);
  828. if (dev_priv->has_gmr)
  829. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  830. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  831. vmw_release_device_early(dev_priv);
  832. if (dev_priv->has_mob)
  833. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  834. (void) ttm_bo_device_release(&dev_priv->bdev);
  835. vmw_release_device_late(dev_priv);
  836. vmw_fence_manager_takedown(dev_priv->fman);
  837. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  838. drm_irq_uninstall(dev_priv->dev);
  839. if (dev_priv->stealth)
  840. pci_release_region(dev->pdev, 2);
  841. else
  842. pci_release_regions(dev->pdev);
  843. ttm_object_device_release(&dev_priv->tdev);
  844. memunmap(dev_priv->mmio_virt);
  845. if (dev_priv->ctx.staged_bindings)
  846. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  847. vmw_ttm_global_release(dev_priv);
  848. for (i = vmw_res_context; i < vmw_res_max; ++i)
  849. idr_destroy(&dev_priv->res_idr[i]);
  850. kfree(dev_priv);
  851. return 0;
  852. }
  853. static void vmw_postclose(struct drm_device *dev,
  854. struct drm_file *file_priv)
  855. {
  856. struct vmw_fpriv *vmw_fp;
  857. vmw_fp = vmw_fpriv(file_priv);
  858. if (vmw_fp->locked_master) {
  859. struct vmw_master *vmaster =
  860. vmw_master(vmw_fp->locked_master);
  861. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  862. ttm_vt_unlock(&vmaster->lock);
  863. drm_master_put(&vmw_fp->locked_master);
  864. }
  865. ttm_object_file_release(&vmw_fp->tfile);
  866. kfree(vmw_fp);
  867. }
  868. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  869. {
  870. struct vmw_private *dev_priv = vmw_priv(dev);
  871. struct vmw_fpriv *vmw_fp;
  872. int ret = -ENOMEM;
  873. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  874. if (unlikely(vmw_fp == NULL))
  875. return ret;
  876. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  877. if (unlikely(vmw_fp->tfile == NULL))
  878. goto out_no_tfile;
  879. file_priv->driver_priv = vmw_fp;
  880. return 0;
  881. out_no_tfile:
  882. kfree(vmw_fp);
  883. return ret;
  884. }
  885. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  886. struct drm_file *file_priv,
  887. unsigned int flags)
  888. {
  889. int ret;
  890. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  891. struct vmw_master *vmaster;
  892. if (file_priv->minor->type != DRM_MINOR_LEGACY ||
  893. !(flags & DRM_AUTH))
  894. return NULL;
  895. ret = mutex_lock_interruptible(&dev->master_mutex);
  896. if (unlikely(ret != 0))
  897. return ERR_PTR(-ERESTARTSYS);
  898. if (file_priv->is_master) {
  899. mutex_unlock(&dev->master_mutex);
  900. return NULL;
  901. }
  902. /*
  903. * Check if we were previously master, but now dropped. In that
  904. * case, allow at least render node functionality.
  905. */
  906. if (vmw_fp->locked_master) {
  907. mutex_unlock(&dev->master_mutex);
  908. if (flags & DRM_RENDER_ALLOW)
  909. return NULL;
  910. DRM_ERROR("Dropped master trying to access ioctl that "
  911. "requires authentication.\n");
  912. return ERR_PTR(-EACCES);
  913. }
  914. mutex_unlock(&dev->master_mutex);
  915. /*
  916. * Take the TTM lock. Possibly sleep waiting for the authenticating
  917. * master to become master again, or for a SIGTERM if the
  918. * authenticating master exits.
  919. */
  920. vmaster = vmw_master(file_priv->master);
  921. ret = ttm_read_lock(&vmaster->lock, true);
  922. if (unlikely(ret != 0))
  923. vmaster = ERR_PTR(ret);
  924. return vmaster;
  925. }
  926. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  927. unsigned long arg,
  928. long (*ioctl_func)(struct file *, unsigned int,
  929. unsigned long))
  930. {
  931. struct drm_file *file_priv = filp->private_data;
  932. struct drm_device *dev = file_priv->minor->dev;
  933. unsigned int nr = DRM_IOCTL_NR(cmd);
  934. struct vmw_master *vmaster;
  935. unsigned int flags;
  936. long ret;
  937. /*
  938. * Do extra checking on driver private ioctls.
  939. */
  940. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  941. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  942. const struct drm_ioctl_desc *ioctl =
  943. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  944. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  945. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  946. if (unlikely(ret != 0))
  947. return ret;
  948. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  949. goto out_io_encoding;
  950. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  951. _IOC_SIZE(cmd));
  952. }
  953. if (unlikely(ioctl->cmd != cmd))
  954. goto out_io_encoding;
  955. flags = ioctl->flags;
  956. } else if (!drm_ioctl_flags(nr, &flags))
  957. return -EINVAL;
  958. vmaster = vmw_master_check(dev, file_priv, flags);
  959. if (IS_ERR(vmaster)) {
  960. ret = PTR_ERR(vmaster);
  961. if (ret != -ERESTARTSYS)
  962. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  963. nr, ret);
  964. return ret;
  965. }
  966. ret = ioctl_func(filp, cmd, arg);
  967. if (vmaster)
  968. ttm_read_unlock(&vmaster->lock);
  969. return ret;
  970. out_io_encoding:
  971. DRM_ERROR("Invalid command format, ioctl %d\n",
  972. nr - DRM_COMMAND_BASE);
  973. return -EINVAL;
  974. }
  975. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  976. unsigned long arg)
  977. {
  978. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  979. }
  980. #ifdef CONFIG_COMPAT
  981. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  982. unsigned long arg)
  983. {
  984. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  985. }
  986. #endif
  987. static void vmw_lastclose(struct drm_device *dev)
  988. {
  989. }
  990. static void vmw_master_init(struct vmw_master *vmaster)
  991. {
  992. ttm_lock_init(&vmaster->lock);
  993. }
  994. static int vmw_master_create(struct drm_device *dev,
  995. struct drm_master *master)
  996. {
  997. struct vmw_master *vmaster;
  998. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  999. if (unlikely(vmaster == NULL))
  1000. return -ENOMEM;
  1001. vmw_master_init(vmaster);
  1002. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1003. master->driver_priv = vmaster;
  1004. return 0;
  1005. }
  1006. static void vmw_master_destroy(struct drm_device *dev,
  1007. struct drm_master *master)
  1008. {
  1009. struct vmw_master *vmaster = vmw_master(master);
  1010. master->driver_priv = NULL;
  1011. kfree(vmaster);
  1012. }
  1013. static int vmw_master_set(struct drm_device *dev,
  1014. struct drm_file *file_priv,
  1015. bool from_open)
  1016. {
  1017. struct vmw_private *dev_priv = vmw_priv(dev);
  1018. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1019. struct vmw_master *active = dev_priv->active_master;
  1020. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1021. int ret = 0;
  1022. if (active) {
  1023. BUG_ON(active != &dev_priv->fbdev_master);
  1024. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1025. if (unlikely(ret != 0))
  1026. return ret;
  1027. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1028. dev_priv->active_master = NULL;
  1029. }
  1030. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1031. if (!from_open) {
  1032. ttm_vt_unlock(&vmaster->lock);
  1033. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1034. drm_master_put(&vmw_fp->locked_master);
  1035. }
  1036. dev_priv->active_master = vmaster;
  1037. drm_sysfs_hotplug_event(dev);
  1038. return 0;
  1039. }
  1040. static void vmw_master_drop(struct drm_device *dev,
  1041. struct drm_file *file_priv,
  1042. bool from_release)
  1043. {
  1044. struct vmw_private *dev_priv = vmw_priv(dev);
  1045. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1046. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1047. int ret;
  1048. /**
  1049. * Make sure the master doesn't disappear while we have
  1050. * it locked.
  1051. */
  1052. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1053. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1054. vmw_kms_legacy_hotspot_clear(dev_priv);
  1055. if (unlikely((ret != 0))) {
  1056. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1057. drm_master_put(&vmw_fp->locked_master);
  1058. }
  1059. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1060. if (!dev_priv->enable_fb)
  1061. vmw_svga_disable(dev_priv);
  1062. dev_priv->active_master = &dev_priv->fbdev_master;
  1063. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1064. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1065. if (dev_priv->enable_fb)
  1066. vmw_fb_on(dev_priv);
  1067. }
  1068. /**
  1069. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1070. *
  1071. * @dev_priv: Pointer to device private struct.
  1072. * Needs the reservation sem to be held in non-exclusive mode.
  1073. */
  1074. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1075. {
  1076. spin_lock(&dev_priv->svga_lock);
  1077. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1078. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1079. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1080. }
  1081. spin_unlock(&dev_priv->svga_lock);
  1082. }
  1083. /**
  1084. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1085. *
  1086. * @dev_priv: Pointer to device private struct.
  1087. */
  1088. void vmw_svga_enable(struct vmw_private *dev_priv)
  1089. {
  1090. ttm_read_lock(&dev_priv->reservation_sem, false);
  1091. __vmw_svga_enable(dev_priv);
  1092. ttm_read_unlock(&dev_priv->reservation_sem);
  1093. }
  1094. /**
  1095. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1096. *
  1097. * @dev_priv: Pointer to device private struct.
  1098. * Needs the reservation sem to be held in exclusive mode.
  1099. * Will not empty VRAM. VRAM must be emptied by caller.
  1100. */
  1101. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1102. {
  1103. spin_lock(&dev_priv->svga_lock);
  1104. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1105. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1106. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1107. SVGA_REG_ENABLE_HIDE |
  1108. SVGA_REG_ENABLE_ENABLE);
  1109. }
  1110. spin_unlock(&dev_priv->svga_lock);
  1111. }
  1112. /**
  1113. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1114. * running.
  1115. *
  1116. * @dev_priv: Pointer to device private struct.
  1117. * Will empty VRAM.
  1118. */
  1119. void vmw_svga_disable(struct vmw_private *dev_priv)
  1120. {
  1121. ttm_write_lock(&dev_priv->reservation_sem, false);
  1122. spin_lock(&dev_priv->svga_lock);
  1123. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1124. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1125. spin_unlock(&dev_priv->svga_lock);
  1126. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1127. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1128. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1129. SVGA_REG_ENABLE_HIDE |
  1130. SVGA_REG_ENABLE_ENABLE);
  1131. } else
  1132. spin_unlock(&dev_priv->svga_lock);
  1133. ttm_write_unlock(&dev_priv->reservation_sem);
  1134. }
  1135. static void vmw_remove(struct pci_dev *pdev)
  1136. {
  1137. struct drm_device *dev = pci_get_drvdata(pdev);
  1138. pci_disable_device(pdev);
  1139. drm_put_dev(dev);
  1140. }
  1141. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1142. void *ptr)
  1143. {
  1144. struct vmw_private *dev_priv =
  1145. container_of(nb, struct vmw_private, pm_nb);
  1146. switch (val) {
  1147. case PM_HIBERNATION_PREPARE:
  1148. if (dev_priv->enable_fb)
  1149. vmw_fb_off(dev_priv);
  1150. ttm_suspend_lock(&dev_priv->reservation_sem);
  1151. /*
  1152. * This empties VRAM and unbinds all GMR bindings.
  1153. * Buffer contents is moved to swappable memory.
  1154. */
  1155. vmw_execbuf_release_pinned_bo(dev_priv);
  1156. vmw_resource_evict_all(dev_priv);
  1157. vmw_release_device_early(dev_priv);
  1158. ttm_bo_swapout_all(&dev_priv->bdev);
  1159. vmw_fence_fifo_down(dev_priv->fman);
  1160. break;
  1161. case PM_POST_HIBERNATION:
  1162. case PM_POST_RESTORE:
  1163. vmw_fence_fifo_up(dev_priv->fman);
  1164. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1165. if (dev_priv->enable_fb)
  1166. vmw_fb_on(dev_priv);
  1167. break;
  1168. case PM_RESTORE_PREPARE:
  1169. break;
  1170. default:
  1171. break;
  1172. }
  1173. return 0;
  1174. }
  1175. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1176. {
  1177. struct drm_device *dev = pci_get_drvdata(pdev);
  1178. struct vmw_private *dev_priv = vmw_priv(dev);
  1179. if (dev_priv->refuse_hibernation)
  1180. return -EBUSY;
  1181. pci_save_state(pdev);
  1182. pci_disable_device(pdev);
  1183. pci_set_power_state(pdev, PCI_D3hot);
  1184. return 0;
  1185. }
  1186. static int vmw_pci_resume(struct pci_dev *pdev)
  1187. {
  1188. pci_set_power_state(pdev, PCI_D0);
  1189. pci_restore_state(pdev);
  1190. return pci_enable_device(pdev);
  1191. }
  1192. static int vmw_pm_suspend(struct device *kdev)
  1193. {
  1194. struct pci_dev *pdev = to_pci_dev(kdev);
  1195. struct pm_message dummy;
  1196. dummy.event = 0;
  1197. return vmw_pci_suspend(pdev, dummy);
  1198. }
  1199. static int vmw_pm_resume(struct device *kdev)
  1200. {
  1201. struct pci_dev *pdev = to_pci_dev(kdev);
  1202. return vmw_pci_resume(pdev);
  1203. }
  1204. static int vmw_pm_freeze(struct device *kdev)
  1205. {
  1206. struct pci_dev *pdev = to_pci_dev(kdev);
  1207. struct drm_device *dev = pci_get_drvdata(pdev);
  1208. struct vmw_private *dev_priv = vmw_priv(dev);
  1209. dev_priv->suspended = true;
  1210. if (dev_priv->enable_fb)
  1211. vmw_fifo_resource_dec(dev_priv);
  1212. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1213. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1214. if (dev_priv->enable_fb)
  1215. vmw_fifo_resource_inc(dev_priv);
  1216. WARN_ON(vmw_request_device_late(dev_priv));
  1217. dev_priv->suspended = false;
  1218. return -EBUSY;
  1219. }
  1220. if (dev_priv->enable_fb)
  1221. __vmw_svga_disable(dev_priv);
  1222. vmw_release_device_late(dev_priv);
  1223. return 0;
  1224. }
  1225. static int vmw_pm_restore(struct device *kdev)
  1226. {
  1227. struct pci_dev *pdev = to_pci_dev(kdev);
  1228. struct drm_device *dev = pci_get_drvdata(pdev);
  1229. struct vmw_private *dev_priv = vmw_priv(dev);
  1230. int ret;
  1231. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1232. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1233. if (dev_priv->enable_fb)
  1234. vmw_fifo_resource_inc(dev_priv);
  1235. ret = vmw_request_device(dev_priv);
  1236. if (ret)
  1237. return ret;
  1238. if (dev_priv->enable_fb)
  1239. __vmw_svga_enable(dev_priv);
  1240. dev_priv->suspended = false;
  1241. return 0;
  1242. }
  1243. static const struct dev_pm_ops vmw_pm_ops = {
  1244. .freeze = vmw_pm_freeze,
  1245. .thaw = vmw_pm_restore,
  1246. .restore = vmw_pm_restore,
  1247. .suspend = vmw_pm_suspend,
  1248. .resume = vmw_pm_resume,
  1249. };
  1250. static const struct file_operations vmwgfx_driver_fops = {
  1251. .owner = THIS_MODULE,
  1252. .open = drm_open,
  1253. .release = drm_release,
  1254. .unlocked_ioctl = vmw_unlocked_ioctl,
  1255. .mmap = vmw_mmap,
  1256. .poll = vmw_fops_poll,
  1257. .read = vmw_fops_read,
  1258. #if defined(CONFIG_COMPAT)
  1259. .compat_ioctl = vmw_compat_ioctl,
  1260. #endif
  1261. .llseek = noop_llseek,
  1262. };
  1263. static struct drm_driver driver = {
  1264. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1265. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
  1266. .load = vmw_driver_load,
  1267. .unload = vmw_driver_unload,
  1268. .lastclose = vmw_lastclose,
  1269. .irq_preinstall = vmw_irq_preinstall,
  1270. .irq_postinstall = vmw_irq_postinstall,
  1271. .irq_uninstall = vmw_irq_uninstall,
  1272. .irq_handler = vmw_irq_handler,
  1273. .get_vblank_counter = vmw_get_vblank_counter,
  1274. .enable_vblank = vmw_enable_vblank,
  1275. .disable_vblank = vmw_disable_vblank,
  1276. .ioctls = vmw_ioctls,
  1277. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1278. .master_create = vmw_master_create,
  1279. .master_destroy = vmw_master_destroy,
  1280. .master_set = vmw_master_set,
  1281. .master_drop = vmw_master_drop,
  1282. .open = vmw_driver_open,
  1283. .postclose = vmw_postclose,
  1284. .set_busid = drm_pci_set_busid,
  1285. .dumb_create = vmw_dumb_create,
  1286. .dumb_map_offset = vmw_dumb_map_offset,
  1287. .dumb_destroy = vmw_dumb_destroy,
  1288. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1289. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1290. .fops = &vmwgfx_driver_fops,
  1291. .name = VMWGFX_DRIVER_NAME,
  1292. .desc = VMWGFX_DRIVER_DESC,
  1293. .date = VMWGFX_DRIVER_DATE,
  1294. .major = VMWGFX_DRIVER_MAJOR,
  1295. .minor = VMWGFX_DRIVER_MINOR,
  1296. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1297. };
  1298. static struct pci_driver vmw_pci_driver = {
  1299. .name = VMWGFX_DRIVER_NAME,
  1300. .id_table = vmw_pci_id_list,
  1301. .probe = vmw_probe,
  1302. .remove = vmw_remove,
  1303. .driver = {
  1304. .pm = &vmw_pm_ops
  1305. }
  1306. };
  1307. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1308. {
  1309. return drm_get_pci_dev(pdev, ent, &driver);
  1310. }
  1311. static int __init vmwgfx_init(void)
  1312. {
  1313. int ret;
  1314. #ifdef CONFIG_VGA_CONSOLE
  1315. if (vgacon_text_force())
  1316. return -EINVAL;
  1317. #endif
  1318. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1319. if (ret)
  1320. DRM_ERROR("Failed initializing DRM.\n");
  1321. return ret;
  1322. }
  1323. static void __exit vmwgfx_exit(void)
  1324. {
  1325. drm_pci_exit(&driver, &vmw_pci_driver);
  1326. }
  1327. module_init(vmwgfx_init);
  1328. module_exit(vmwgfx_exit);
  1329. MODULE_AUTHOR("VMware Inc. and others");
  1330. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1331. MODULE_LICENSE("GPL and additional rights");
  1332. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1333. __stringify(VMWGFX_DRIVER_MINOR) "."
  1334. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1335. "0");