sti_mixer.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
  4. * Fabien Dessenne <fabien.dessenne@st.com>
  5. * for STMicroelectronics.
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #include "sti_compositor.h"
  9. #include "sti_mixer.h"
  10. #include "sti_vtg.h"
  11. /* Module parameter to set the background color of the mixer */
  12. static unsigned int bkg_color = 0x000000;
  13. MODULE_PARM_DESC(bkgcolor, "Value of the background color 0xRRGGBB");
  14. module_param_named(bkgcolor, bkg_color, int, 0644);
  15. /* Identity: G=Y , B=Cb , R=Cr */
  16. static const u32 mixerColorSpaceMatIdentity[] = {
  17. 0x10000000, 0x00000000, 0x10000000, 0x00001000,
  18. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  19. };
  20. /* regs offset */
  21. #define GAM_MIXER_CTL 0x00
  22. #define GAM_MIXER_BKC 0x04
  23. #define GAM_MIXER_BCO 0x0C
  24. #define GAM_MIXER_BCS 0x10
  25. #define GAM_MIXER_AVO 0x28
  26. #define GAM_MIXER_AVS 0x2C
  27. #define GAM_MIXER_CRB 0x34
  28. #define GAM_MIXER_ACT 0x38
  29. #define GAM_MIXER_MBP 0x3C
  30. #define GAM_MIXER_MX0 0x80
  31. /* id for depth of CRB reg */
  32. #define GAM_DEPTH_VID0_ID 1
  33. #define GAM_DEPTH_VID1_ID 2
  34. #define GAM_DEPTH_GDP0_ID 3
  35. #define GAM_DEPTH_GDP1_ID 4
  36. #define GAM_DEPTH_GDP2_ID 5
  37. #define GAM_DEPTH_GDP3_ID 6
  38. #define GAM_DEPTH_MASK_ID 7
  39. /* mask in CTL reg */
  40. #define GAM_CTL_BACK_MASK BIT(0)
  41. #define GAM_CTL_VID0_MASK BIT(1)
  42. #define GAM_CTL_VID1_MASK BIT(2)
  43. #define GAM_CTL_GDP0_MASK BIT(3)
  44. #define GAM_CTL_GDP1_MASK BIT(4)
  45. #define GAM_CTL_GDP2_MASK BIT(5)
  46. #define GAM_CTL_GDP3_MASK BIT(6)
  47. #define GAM_CTL_CURSOR_MASK BIT(9)
  48. const char *sti_mixer_to_str(struct sti_mixer *mixer)
  49. {
  50. switch (mixer->id) {
  51. case STI_MIXER_MAIN:
  52. return "MAIN_MIXER";
  53. case STI_MIXER_AUX:
  54. return "AUX_MIXER";
  55. default:
  56. return "<UNKNOWN MIXER>";
  57. }
  58. }
  59. static inline u32 sti_mixer_reg_read(struct sti_mixer *mixer, u32 reg_id)
  60. {
  61. return readl(mixer->regs + reg_id);
  62. }
  63. static inline void sti_mixer_reg_write(struct sti_mixer *mixer,
  64. u32 reg_id, u32 val)
  65. {
  66. writel(val, mixer->regs + reg_id);
  67. }
  68. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  69. sti_mixer_reg_read(mixer, reg))
  70. static void mixer_dbg_ctl(struct seq_file *s, int val)
  71. {
  72. unsigned int i;
  73. int count = 0;
  74. char *const disp_layer[] = {"BKG", "VID0", "VID1", "GDP0",
  75. "GDP1", "GDP2", "GDP3"};
  76. seq_puts(s, "\tEnabled: ");
  77. for (i = 0; i < 7; i++) {
  78. if (val & 1) {
  79. seq_printf(s, "%s ", disp_layer[i]);
  80. count++;
  81. }
  82. val = val >> 1;
  83. }
  84. val = val >> 2;
  85. if (val & 1) {
  86. seq_puts(s, "CURS ");
  87. count++;
  88. }
  89. if (!count)
  90. seq_puts(s, "Nothing");
  91. }
  92. static void mixer_dbg_crb(struct seq_file *s, int val)
  93. {
  94. int i;
  95. seq_puts(s, "\tDepth: ");
  96. for (i = 0; i < GAM_MIXER_NB_DEPTH_LEVEL; i++) {
  97. switch (val & GAM_DEPTH_MASK_ID) {
  98. case GAM_DEPTH_VID0_ID:
  99. seq_puts(s, "VID0");
  100. break;
  101. case GAM_DEPTH_VID1_ID:
  102. seq_puts(s, "VID1");
  103. break;
  104. case GAM_DEPTH_GDP0_ID:
  105. seq_puts(s, "GDP0");
  106. break;
  107. case GAM_DEPTH_GDP1_ID:
  108. seq_puts(s, "GDP1");
  109. break;
  110. case GAM_DEPTH_GDP2_ID:
  111. seq_puts(s, "GDP2");
  112. break;
  113. case GAM_DEPTH_GDP3_ID:
  114. seq_puts(s, "GDP3");
  115. break;
  116. default:
  117. seq_puts(s, "---");
  118. }
  119. if (i < GAM_MIXER_NB_DEPTH_LEVEL - 1)
  120. seq_puts(s, " < ");
  121. val = val >> 3;
  122. }
  123. }
  124. static void mixer_dbg_mxn(struct seq_file *s, void *addr)
  125. {
  126. int i;
  127. for (i = 1; i < 8; i++)
  128. seq_printf(s, "-0x%08X", (int)readl(addr + i * 4));
  129. }
  130. static int mixer_dbg_show(struct seq_file *s, void *arg)
  131. {
  132. struct drm_info_node *node = s->private;
  133. struct sti_mixer *mixer = (struct sti_mixer *)node->info_ent->data;
  134. struct drm_device *dev = node->minor->dev;
  135. int ret;
  136. ret = mutex_lock_interruptible(&dev->struct_mutex);
  137. if (ret)
  138. return ret;
  139. seq_printf(s, "%s: (vaddr = 0x%p)",
  140. sti_mixer_to_str(mixer), mixer->regs);
  141. DBGFS_DUMP(GAM_MIXER_CTL);
  142. mixer_dbg_ctl(s, sti_mixer_reg_read(mixer, GAM_MIXER_CTL));
  143. DBGFS_DUMP(GAM_MIXER_BKC);
  144. DBGFS_DUMP(GAM_MIXER_BCO);
  145. DBGFS_DUMP(GAM_MIXER_BCS);
  146. DBGFS_DUMP(GAM_MIXER_AVO);
  147. DBGFS_DUMP(GAM_MIXER_AVS);
  148. DBGFS_DUMP(GAM_MIXER_CRB);
  149. mixer_dbg_crb(s, sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
  150. DBGFS_DUMP(GAM_MIXER_ACT);
  151. DBGFS_DUMP(GAM_MIXER_MBP);
  152. DBGFS_DUMP(GAM_MIXER_MX0);
  153. mixer_dbg_mxn(s, mixer->regs + GAM_MIXER_MX0);
  154. seq_puts(s, "\n");
  155. mutex_unlock(&dev->struct_mutex);
  156. return 0;
  157. }
  158. static struct drm_info_list mixer0_debugfs_files[] = {
  159. { "mixer_main", mixer_dbg_show, 0, NULL },
  160. };
  161. static struct drm_info_list mixer1_debugfs_files[] = {
  162. { "mixer_aux", mixer_dbg_show, 0, NULL },
  163. };
  164. static int mixer_debugfs_init(struct sti_mixer *mixer, struct drm_minor *minor)
  165. {
  166. unsigned int i;
  167. struct drm_info_list *mixer_debugfs_files;
  168. int nb_files;
  169. switch (mixer->id) {
  170. case STI_MIXER_MAIN:
  171. mixer_debugfs_files = mixer0_debugfs_files;
  172. nb_files = ARRAY_SIZE(mixer0_debugfs_files);
  173. break;
  174. case STI_MIXER_AUX:
  175. mixer_debugfs_files = mixer1_debugfs_files;
  176. nb_files = ARRAY_SIZE(mixer1_debugfs_files);
  177. break;
  178. default:
  179. return -EINVAL;
  180. }
  181. for (i = 0; i < nb_files; i++)
  182. mixer_debugfs_files[i].data = mixer;
  183. return drm_debugfs_create_files(mixer_debugfs_files,
  184. nb_files,
  185. minor->debugfs_root, minor);
  186. }
  187. void sti_mixer_set_background_status(struct sti_mixer *mixer, bool enable)
  188. {
  189. u32 val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
  190. val &= ~GAM_CTL_BACK_MASK;
  191. val |= enable;
  192. sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
  193. }
  194. static void sti_mixer_set_background_color(struct sti_mixer *mixer,
  195. unsigned int rgb)
  196. {
  197. sti_mixer_reg_write(mixer, GAM_MIXER_BKC, rgb);
  198. }
  199. static void sti_mixer_set_background_area(struct sti_mixer *mixer,
  200. struct drm_display_mode *mode)
  201. {
  202. u32 ydo, xdo, yds, xds;
  203. ydo = sti_vtg_get_line_number(*mode, 0);
  204. yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
  205. xdo = sti_vtg_get_pixel_number(*mode, 0);
  206. xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
  207. sti_mixer_reg_write(mixer, GAM_MIXER_BCO, ydo << 16 | xdo);
  208. sti_mixer_reg_write(mixer, GAM_MIXER_BCS, yds << 16 | xds);
  209. }
  210. int sti_mixer_set_plane_depth(struct sti_mixer *mixer, struct sti_plane *plane)
  211. {
  212. int plane_id, depth = plane->zorder;
  213. unsigned int i;
  214. u32 mask, val;
  215. if ((depth < 1) || (depth > GAM_MIXER_NB_DEPTH_LEVEL))
  216. return 1;
  217. switch (plane->desc) {
  218. case STI_GDP_0:
  219. plane_id = GAM_DEPTH_GDP0_ID;
  220. break;
  221. case STI_GDP_1:
  222. plane_id = GAM_DEPTH_GDP1_ID;
  223. break;
  224. case STI_GDP_2:
  225. plane_id = GAM_DEPTH_GDP2_ID;
  226. break;
  227. case STI_GDP_3:
  228. plane_id = GAM_DEPTH_GDP3_ID;
  229. break;
  230. case STI_HQVDP_0:
  231. plane_id = GAM_DEPTH_VID0_ID;
  232. break;
  233. case STI_CURSOR:
  234. /* no need to set depth for cursor */
  235. return 0;
  236. default:
  237. DRM_ERROR("Unknown plane %d\n", plane->desc);
  238. return 1;
  239. }
  240. /* Search if a previous depth was already assigned to the plane */
  241. val = sti_mixer_reg_read(mixer, GAM_MIXER_CRB);
  242. for (i = 0; i < GAM_MIXER_NB_DEPTH_LEVEL; i++) {
  243. mask = GAM_DEPTH_MASK_ID << (3 * i);
  244. if ((val & mask) == plane_id << (3 * i))
  245. break;
  246. }
  247. mask |= GAM_DEPTH_MASK_ID << (3 * (depth - 1));
  248. plane_id = plane_id << (3 * (depth - 1));
  249. DRM_DEBUG_DRIVER("%s %s depth=%d\n", sti_mixer_to_str(mixer),
  250. sti_plane_to_str(plane), depth);
  251. dev_dbg(mixer->dev, "GAM_MIXER_CRB val 0x%x mask 0x%x\n",
  252. plane_id, mask);
  253. val &= ~mask;
  254. val |= plane_id;
  255. sti_mixer_reg_write(mixer, GAM_MIXER_CRB, val);
  256. dev_dbg(mixer->dev, "Read GAM_MIXER_CRB 0x%x\n",
  257. sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
  258. return 0;
  259. }
  260. int sti_mixer_active_video_area(struct sti_mixer *mixer,
  261. struct drm_display_mode *mode)
  262. {
  263. u32 ydo, xdo, yds, xds;
  264. ydo = sti_vtg_get_line_number(*mode, 0);
  265. yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
  266. xdo = sti_vtg_get_pixel_number(*mode, 0);
  267. xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
  268. DRM_DEBUG_DRIVER("%s active video area xdo:%d ydo:%d xds:%d yds:%d\n",
  269. sti_mixer_to_str(mixer), xdo, ydo, xds, yds);
  270. sti_mixer_reg_write(mixer, GAM_MIXER_AVO, ydo << 16 | xdo);
  271. sti_mixer_reg_write(mixer, GAM_MIXER_AVS, yds << 16 | xds);
  272. sti_mixer_set_background_color(mixer, bkg_color);
  273. sti_mixer_set_background_area(mixer, mode);
  274. sti_mixer_set_background_status(mixer, true);
  275. return 0;
  276. }
  277. static u32 sti_mixer_get_plane_mask(struct sti_plane *plane)
  278. {
  279. switch (plane->desc) {
  280. case STI_BACK:
  281. return GAM_CTL_BACK_MASK;
  282. case STI_GDP_0:
  283. return GAM_CTL_GDP0_MASK;
  284. case STI_GDP_1:
  285. return GAM_CTL_GDP1_MASK;
  286. case STI_GDP_2:
  287. return GAM_CTL_GDP2_MASK;
  288. case STI_GDP_3:
  289. return GAM_CTL_GDP3_MASK;
  290. case STI_HQVDP_0:
  291. return GAM_CTL_VID0_MASK;
  292. case STI_CURSOR:
  293. return GAM_CTL_CURSOR_MASK;
  294. default:
  295. return 0;
  296. }
  297. }
  298. int sti_mixer_set_plane_status(struct sti_mixer *mixer,
  299. struct sti_plane *plane, bool status)
  300. {
  301. u32 mask, val;
  302. DRM_DEBUG_DRIVER("%s %s %s\n", status ? "enable" : "disable",
  303. sti_mixer_to_str(mixer), sti_plane_to_str(plane));
  304. mask = sti_mixer_get_plane_mask(plane);
  305. if (!mask) {
  306. DRM_ERROR("Can't find layer mask\n");
  307. return -EINVAL;
  308. }
  309. val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
  310. val &= ~mask;
  311. val |= status ? mask : 0;
  312. sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
  313. return 0;
  314. }
  315. void sti_mixer_set_matrix(struct sti_mixer *mixer)
  316. {
  317. unsigned int i;
  318. for (i = 0; i < ARRAY_SIZE(mixerColorSpaceMatIdentity); i++)
  319. sti_mixer_reg_write(mixer, GAM_MIXER_MX0 + (i * 4),
  320. mixerColorSpaceMatIdentity[i]);
  321. }
  322. struct sti_mixer *sti_mixer_create(struct device *dev,
  323. struct drm_device *drm_dev,
  324. int id,
  325. void __iomem *baseaddr)
  326. {
  327. struct sti_mixer *mixer = devm_kzalloc(dev, sizeof(*mixer), GFP_KERNEL);
  328. struct device_node *np = dev->of_node;
  329. dev_dbg(dev, "%s\n", __func__);
  330. if (!mixer) {
  331. DRM_ERROR("Failed to allocated memory for mixer\n");
  332. return NULL;
  333. }
  334. mixer->regs = baseaddr;
  335. mixer->dev = dev;
  336. mixer->id = id;
  337. if (of_device_is_compatible(np, "st,stih416-compositor"))
  338. sti_mixer_set_matrix(mixer);
  339. DRM_DEBUG_DRIVER("%s created. Regs=%p\n",
  340. sti_mixer_to_str(mixer), mixer->regs);
  341. if (mixer_debugfs_init(mixer, drm_dev->primary))
  342. DRM_ERROR("MIXER debugfs setup failed\n");
  343. return mixer;
  344. }