sti_gdp.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
  4. * Fabien Dessenne <fabien.dessenne@st.com>
  5. * for STMicroelectronics.
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #include <drm/drm_atomic.h>
  9. #include <drm/drm_fb_cma_helper.h>
  10. #include <drm/drm_gem_cma_helper.h>
  11. #include "sti_compositor.h"
  12. #include "sti_gdp.h"
  13. #include "sti_plane.h"
  14. #include "sti_vtg.h"
  15. #define ALPHASWITCH BIT(6)
  16. #define ENA_COLOR_FILL BIT(8)
  17. #define BIGNOTLITTLE BIT(23)
  18. #define WAIT_NEXT_VSYNC BIT(31)
  19. /* GDP color formats */
  20. #define GDP_RGB565 0x00
  21. #define GDP_RGB888 0x01
  22. #define GDP_RGB888_32 0x02
  23. #define GDP_XBGR8888 (GDP_RGB888_32 | BIGNOTLITTLE | ALPHASWITCH)
  24. #define GDP_ARGB8565 0x04
  25. #define GDP_ARGB8888 0x05
  26. #define GDP_ABGR8888 (GDP_ARGB8888 | BIGNOTLITTLE | ALPHASWITCH)
  27. #define GDP_ARGB1555 0x06
  28. #define GDP_ARGB4444 0x07
  29. #define GDP2STR(fmt) { GDP_ ## fmt, #fmt }
  30. static struct gdp_format_to_str {
  31. int format;
  32. char name[20];
  33. } gdp_format_to_str[] = {
  34. GDP2STR(RGB565),
  35. GDP2STR(RGB888),
  36. GDP2STR(RGB888_32),
  37. GDP2STR(XBGR8888),
  38. GDP2STR(ARGB8565),
  39. GDP2STR(ARGB8888),
  40. GDP2STR(ABGR8888),
  41. GDP2STR(ARGB1555),
  42. GDP2STR(ARGB4444)
  43. };
  44. #define GAM_GDP_CTL_OFFSET 0x00
  45. #define GAM_GDP_AGC_OFFSET 0x04
  46. #define GAM_GDP_VPO_OFFSET 0x0C
  47. #define GAM_GDP_VPS_OFFSET 0x10
  48. #define GAM_GDP_PML_OFFSET 0x14
  49. #define GAM_GDP_PMP_OFFSET 0x18
  50. #define GAM_GDP_SIZE_OFFSET 0x1C
  51. #define GAM_GDP_NVN_OFFSET 0x24
  52. #define GAM_GDP_KEY1_OFFSET 0x28
  53. #define GAM_GDP_KEY2_OFFSET 0x2C
  54. #define GAM_GDP_PPT_OFFSET 0x34
  55. #define GAM_GDP_CML_OFFSET 0x3C
  56. #define GAM_GDP_MST_OFFSET 0x68
  57. #define GAM_GDP_ALPHARANGE_255 BIT(5)
  58. #define GAM_GDP_AGC_FULL_RANGE 0x00808080
  59. #define GAM_GDP_PPT_IGNORE (BIT(1) | BIT(0))
  60. #define GAM_GDP_SIZE_MAX 0x7FF
  61. #define GDP_NODE_NB_BANK 2
  62. #define GDP_NODE_PER_FIELD 2
  63. struct sti_gdp_node {
  64. u32 gam_gdp_ctl;
  65. u32 gam_gdp_agc;
  66. u32 reserved1;
  67. u32 gam_gdp_vpo;
  68. u32 gam_gdp_vps;
  69. u32 gam_gdp_pml;
  70. u32 gam_gdp_pmp;
  71. u32 gam_gdp_size;
  72. u32 reserved2;
  73. u32 gam_gdp_nvn;
  74. u32 gam_gdp_key1;
  75. u32 gam_gdp_key2;
  76. u32 reserved3;
  77. u32 gam_gdp_ppt;
  78. u32 reserved4;
  79. u32 gam_gdp_cml;
  80. };
  81. struct sti_gdp_node_list {
  82. struct sti_gdp_node *top_field;
  83. dma_addr_t top_field_paddr;
  84. struct sti_gdp_node *btm_field;
  85. dma_addr_t btm_field_paddr;
  86. };
  87. /**
  88. * STI GDP structure
  89. *
  90. * @sti_plane: sti_plane structure
  91. * @dev: driver device
  92. * @regs: gdp registers
  93. * @clk_pix: pixel clock for the current gdp
  94. * @clk_main_parent: gdp parent clock if main path used
  95. * @clk_aux_parent: gdp parent clock if aux path used
  96. * @vtg_field_nb: callback for VTG FIELD (top or bottom) notification
  97. * @is_curr_top: true if the current node processed is the top field
  98. * @node_list: array of node list
  99. * @vtg: registered vtg
  100. */
  101. struct sti_gdp {
  102. struct sti_plane plane;
  103. struct device *dev;
  104. void __iomem *regs;
  105. struct clk *clk_pix;
  106. struct clk *clk_main_parent;
  107. struct clk *clk_aux_parent;
  108. struct notifier_block vtg_field_nb;
  109. bool is_curr_top;
  110. struct sti_gdp_node_list node_list[GDP_NODE_NB_BANK];
  111. struct sti_vtg *vtg;
  112. };
  113. #define to_sti_gdp(x) container_of(x, struct sti_gdp, plane)
  114. static const uint32_t gdp_supported_formats[] = {
  115. DRM_FORMAT_XRGB8888,
  116. DRM_FORMAT_XBGR8888,
  117. DRM_FORMAT_ARGB8888,
  118. DRM_FORMAT_ABGR8888,
  119. DRM_FORMAT_ARGB4444,
  120. DRM_FORMAT_ARGB1555,
  121. DRM_FORMAT_RGB565,
  122. DRM_FORMAT_RGB888,
  123. };
  124. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  125. readl(gdp->regs + reg ## _OFFSET))
  126. static void gdp_dbg_ctl(struct seq_file *s, int val)
  127. {
  128. int i;
  129. seq_puts(s, "\tColor:");
  130. for (i = 0; i < ARRAY_SIZE(gdp_format_to_str); i++) {
  131. if (gdp_format_to_str[i].format == (val & 0x1F)) {
  132. seq_printf(s, gdp_format_to_str[i].name);
  133. break;
  134. }
  135. }
  136. if (i == ARRAY_SIZE(gdp_format_to_str))
  137. seq_puts(s, "<UNKNOWN>");
  138. seq_printf(s, "\tWaitNextVsync:%d", val & WAIT_NEXT_VSYNC ? 1 : 0);
  139. }
  140. static void gdp_dbg_vpo(struct seq_file *s, int val)
  141. {
  142. seq_printf(s, "\txdo:%4d\tydo:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  143. }
  144. static void gdp_dbg_vps(struct seq_file *s, int val)
  145. {
  146. seq_printf(s, "\txds:%4d\tyds:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  147. }
  148. static void gdp_dbg_size(struct seq_file *s, int val)
  149. {
  150. seq_printf(s, "\t%d x %d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  151. }
  152. static void gdp_dbg_nvn(struct seq_file *s, struct sti_gdp *gdp, int val)
  153. {
  154. void *base = NULL;
  155. unsigned int i;
  156. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  157. if (gdp->node_list[i].top_field_paddr == val) {
  158. base = gdp->node_list[i].top_field;
  159. break;
  160. }
  161. if (gdp->node_list[i].btm_field_paddr == val) {
  162. base = gdp->node_list[i].btm_field;
  163. break;
  164. }
  165. }
  166. if (base)
  167. seq_printf(s, "\tVirt @: %p", base);
  168. }
  169. static void gdp_dbg_ppt(struct seq_file *s, int val)
  170. {
  171. if (val & GAM_GDP_PPT_IGNORE)
  172. seq_puts(s, "\tNot displayed on mixer!");
  173. }
  174. static void gdp_dbg_mst(struct seq_file *s, int val)
  175. {
  176. if (val & 1)
  177. seq_puts(s, "\tBUFFER UNDERFLOW!");
  178. }
  179. static int gdp_dbg_show(struct seq_file *s, void *data)
  180. {
  181. struct drm_info_node *node = s->private;
  182. struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
  183. struct drm_device *dev = node->minor->dev;
  184. struct drm_plane *drm_plane = &gdp->plane.drm_plane;
  185. struct drm_crtc *crtc = drm_plane->crtc;
  186. int ret;
  187. ret = mutex_lock_interruptible(&dev->struct_mutex);
  188. if (ret)
  189. return ret;
  190. seq_printf(s, "%s: (vaddr = 0x%p)",
  191. sti_plane_to_str(&gdp->plane), gdp->regs);
  192. DBGFS_DUMP(GAM_GDP_CTL);
  193. gdp_dbg_ctl(s, readl(gdp->regs + GAM_GDP_CTL_OFFSET));
  194. DBGFS_DUMP(GAM_GDP_AGC);
  195. DBGFS_DUMP(GAM_GDP_VPO);
  196. gdp_dbg_vpo(s, readl(gdp->regs + GAM_GDP_VPO_OFFSET));
  197. DBGFS_DUMP(GAM_GDP_VPS);
  198. gdp_dbg_vps(s, readl(gdp->regs + GAM_GDP_VPS_OFFSET));
  199. DBGFS_DUMP(GAM_GDP_PML);
  200. DBGFS_DUMP(GAM_GDP_PMP);
  201. DBGFS_DUMP(GAM_GDP_SIZE);
  202. gdp_dbg_size(s, readl(gdp->regs + GAM_GDP_SIZE_OFFSET));
  203. DBGFS_DUMP(GAM_GDP_NVN);
  204. gdp_dbg_nvn(s, gdp, readl(gdp->regs + GAM_GDP_NVN_OFFSET));
  205. DBGFS_DUMP(GAM_GDP_KEY1);
  206. DBGFS_DUMP(GAM_GDP_KEY2);
  207. DBGFS_DUMP(GAM_GDP_PPT);
  208. gdp_dbg_ppt(s, readl(gdp->regs + GAM_GDP_PPT_OFFSET));
  209. DBGFS_DUMP(GAM_GDP_CML);
  210. DBGFS_DUMP(GAM_GDP_MST);
  211. gdp_dbg_mst(s, readl(gdp->regs + GAM_GDP_MST_OFFSET));
  212. seq_puts(s, "\n\n");
  213. if (!crtc)
  214. seq_puts(s, " Not connected to any DRM CRTC\n");
  215. else
  216. seq_printf(s, " Connected to DRM CRTC #%d (%s)\n",
  217. crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)));
  218. mutex_unlock(&dev->struct_mutex);
  219. return 0;
  220. }
  221. static void gdp_node_dump_node(struct seq_file *s, struct sti_gdp_node *node)
  222. {
  223. seq_printf(s, "\t@:0x%p", node);
  224. seq_printf(s, "\n\tCTL 0x%08X", node->gam_gdp_ctl);
  225. gdp_dbg_ctl(s, node->gam_gdp_ctl);
  226. seq_printf(s, "\n\tAGC 0x%08X", node->gam_gdp_agc);
  227. seq_printf(s, "\n\tVPO 0x%08X", node->gam_gdp_vpo);
  228. gdp_dbg_vpo(s, node->gam_gdp_vpo);
  229. seq_printf(s, "\n\tVPS 0x%08X", node->gam_gdp_vps);
  230. gdp_dbg_vps(s, node->gam_gdp_vps);
  231. seq_printf(s, "\n\tPML 0x%08X", node->gam_gdp_pml);
  232. seq_printf(s, "\n\tPMP 0x%08X", node->gam_gdp_pmp);
  233. seq_printf(s, "\n\tSIZE 0x%08X", node->gam_gdp_size);
  234. gdp_dbg_size(s, node->gam_gdp_size);
  235. seq_printf(s, "\n\tNVN 0x%08X", node->gam_gdp_nvn);
  236. seq_printf(s, "\n\tKEY1 0x%08X", node->gam_gdp_key1);
  237. seq_printf(s, "\n\tKEY2 0x%08X", node->gam_gdp_key2);
  238. seq_printf(s, "\n\tPPT 0x%08X", node->gam_gdp_ppt);
  239. gdp_dbg_ppt(s, node->gam_gdp_ppt);
  240. seq_printf(s, "\n\tCML 0x%08X", node->gam_gdp_cml);
  241. seq_puts(s, "\n");
  242. }
  243. static int gdp_node_dbg_show(struct seq_file *s, void *arg)
  244. {
  245. struct drm_info_node *node = s->private;
  246. struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
  247. struct drm_device *dev = node->minor->dev;
  248. unsigned int b;
  249. int ret;
  250. ret = mutex_lock_interruptible(&dev->struct_mutex);
  251. if (ret)
  252. return ret;
  253. for (b = 0; b < GDP_NODE_NB_BANK; b++) {
  254. seq_printf(s, "\n%s[%d].top", sti_plane_to_str(&gdp->plane), b);
  255. gdp_node_dump_node(s, gdp->node_list[b].top_field);
  256. seq_printf(s, "\n%s[%d].btm", sti_plane_to_str(&gdp->plane), b);
  257. gdp_node_dump_node(s, gdp->node_list[b].btm_field);
  258. }
  259. mutex_unlock(&dev->struct_mutex);
  260. return 0;
  261. }
  262. static struct drm_info_list gdp0_debugfs_files[] = {
  263. { "gdp0", gdp_dbg_show, 0, NULL },
  264. { "gdp0_node", gdp_node_dbg_show, 0, NULL },
  265. };
  266. static struct drm_info_list gdp1_debugfs_files[] = {
  267. { "gdp1", gdp_dbg_show, 0, NULL },
  268. { "gdp1_node", gdp_node_dbg_show, 0, NULL },
  269. };
  270. static struct drm_info_list gdp2_debugfs_files[] = {
  271. { "gdp2", gdp_dbg_show, 0, NULL },
  272. { "gdp2_node", gdp_node_dbg_show, 0, NULL },
  273. };
  274. static struct drm_info_list gdp3_debugfs_files[] = {
  275. { "gdp3", gdp_dbg_show, 0, NULL },
  276. { "gdp3_node", gdp_node_dbg_show, 0, NULL },
  277. };
  278. static int gdp_debugfs_init(struct sti_gdp *gdp, struct drm_minor *minor)
  279. {
  280. unsigned int i;
  281. struct drm_info_list *gdp_debugfs_files;
  282. int nb_files;
  283. switch (gdp->plane.desc) {
  284. case STI_GDP_0:
  285. gdp_debugfs_files = gdp0_debugfs_files;
  286. nb_files = ARRAY_SIZE(gdp0_debugfs_files);
  287. break;
  288. case STI_GDP_1:
  289. gdp_debugfs_files = gdp1_debugfs_files;
  290. nb_files = ARRAY_SIZE(gdp1_debugfs_files);
  291. break;
  292. case STI_GDP_2:
  293. gdp_debugfs_files = gdp2_debugfs_files;
  294. nb_files = ARRAY_SIZE(gdp2_debugfs_files);
  295. break;
  296. case STI_GDP_3:
  297. gdp_debugfs_files = gdp3_debugfs_files;
  298. nb_files = ARRAY_SIZE(gdp3_debugfs_files);
  299. break;
  300. default:
  301. return -EINVAL;
  302. }
  303. for (i = 0; i < nb_files; i++)
  304. gdp_debugfs_files[i].data = gdp;
  305. return drm_debugfs_create_files(gdp_debugfs_files,
  306. nb_files,
  307. minor->debugfs_root, minor);
  308. }
  309. static int sti_gdp_fourcc2format(int fourcc)
  310. {
  311. switch (fourcc) {
  312. case DRM_FORMAT_XRGB8888:
  313. return GDP_RGB888_32;
  314. case DRM_FORMAT_XBGR8888:
  315. return GDP_XBGR8888;
  316. case DRM_FORMAT_ARGB8888:
  317. return GDP_ARGB8888;
  318. case DRM_FORMAT_ABGR8888:
  319. return GDP_ABGR8888;
  320. case DRM_FORMAT_ARGB4444:
  321. return GDP_ARGB4444;
  322. case DRM_FORMAT_ARGB1555:
  323. return GDP_ARGB1555;
  324. case DRM_FORMAT_RGB565:
  325. return GDP_RGB565;
  326. case DRM_FORMAT_RGB888:
  327. return GDP_RGB888;
  328. }
  329. return -1;
  330. }
  331. static int sti_gdp_get_alpharange(int format)
  332. {
  333. switch (format) {
  334. case GDP_ARGB8565:
  335. case GDP_ARGB8888:
  336. case GDP_ABGR8888:
  337. return GAM_GDP_ALPHARANGE_255;
  338. }
  339. return 0;
  340. }
  341. /**
  342. * sti_gdp_get_free_nodes
  343. * @gdp: gdp pointer
  344. *
  345. * Look for a GDP node list that is not currently read by the HW.
  346. *
  347. * RETURNS:
  348. * Pointer to the free GDP node list
  349. */
  350. static struct sti_gdp_node_list *sti_gdp_get_free_nodes(struct sti_gdp *gdp)
  351. {
  352. int hw_nvn;
  353. unsigned int i;
  354. hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
  355. if (!hw_nvn)
  356. goto end;
  357. for (i = 0; i < GDP_NODE_NB_BANK; i++)
  358. if ((hw_nvn != gdp->node_list[i].btm_field_paddr) &&
  359. (hw_nvn != gdp->node_list[i].top_field_paddr))
  360. return &gdp->node_list[i];
  361. /* in hazardious cases restart with the first node */
  362. DRM_ERROR("inconsistent NVN for %s: 0x%08X\n",
  363. sti_plane_to_str(&gdp->plane), hw_nvn);
  364. end:
  365. return &gdp->node_list[0];
  366. }
  367. /**
  368. * sti_gdp_get_current_nodes
  369. * @gdp: gdp pointer
  370. *
  371. * Look for GDP nodes that are currently read by the HW.
  372. *
  373. * RETURNS:
  374. * Pointer to the current GDP node list
  375. */
  376. static
  377. struct sti_gdp_node_list *sti_gdp_get_current_nodes(struct sti_gdp *gdp)
  378. {
  379. int hw_nvn;
  380. unsigned int i;
  381. hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
  382. if (!hw_nvn)
  383. goto end;
  384. for (i = 0; i < GDP_NODE_NB_BANK; i++)
  385. if ((hw_nvn == gdp->node_list[i].btm_field_paddr) ||
  386. (hw_nvn == gdp->node_list[i].top_field_paddr))
  387. return &gdp->node_list[i];
  388. end:
  389. DRM_DEBUG_DRIVER("Warning, NVN 0x%08X for %s does not match any node\n",
  390. hw_nvn, sti_plane_to_str(&gdp->plane));
  391. return NULL;
  392. }
  393. /**
  394. * sti_gdp_disable
  395. * @gdp: gdp pointer
  396. *
  397. * Disable a GDP.
  398. */
  399. static void sti_gdp_disable(struct sti_gdp *gdp)
  400. {
  401. unsigned int i;
  402. DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&gdp->plane));
  403. /* Set the nodes as 'to be ignored on mixer' */
  404. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  405. gdp->node_list[i].top_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
  406. gdp->node_list[i].btm_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
  407. }
  408. if (sti_vtg_unregister_client(gdp->vtg, &gdp->vtg_field_nb))
  409. DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
  410. if (gdp->clk_pix)
  411. clk_disable_unprepare(gdp->clk_pix);
  412. gdp->plane.status = STI_PLANE_DISABLED;
  413. }
  414. /**
  415. * sti_gdp_field_cb
  416. * @nb: notifier block
  417. * @event: event message
  418. * @data: private data
  419. *
  420. * Handle VTG top field and bottom field event.
  421. *
  422. * RETURNS:
  423. * 0 on success.
  424. */
  425. int sti_gdp_field_cb(struct notifier_block *nb,
  426. unsigned long event, void *data)
  427. {
  428. struct sti_gdp *gdp = container_of(nb, struct sti_gdp, vtg_field_nb);
  429. if (gdp->plane.status == STI_PLANE_FLUSHING) {
  430. /* disable need to be synchronize on vsync event */
  431. DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
  432. sti_plane_to_str(&gdp->plane));
  433. sti_gdp_disable(gdp);
  434. }
  435. switch (event) {
  436. case VTG_TOP_FIELD_EVENT:
  437. gdp->is_curr_top = true;
  438. break;
  439. case VTG_BOTTOM_FIELD_EVENT:
  440. gdp->is_curr_top = false;
  441. break;
  442. default:
  443. DRM_ERROR("unsupported event: %lu\n", event);
  444. break;
  445. }
  446. return 0;
  447. }
  448. static void sti_gdp_init(struct sti_gdp *gdp)
  449. {
  450. struct device_node *np = gdp->dev->of_node;
  451. dma_addr_t dma_addr;
  452. void *base;
  453. unsigned int i, size;
  454. /* Allocate all the nodes within a single memory page */
  455. size = sizeof(struct sti_gdp_node) *
  456. GDP_NODE_PER_FIELD * GDP_NODE_NB_BANK;
  457. base = dma_alloc_wc(gdp->dev, size, &dma_addr, GFP_KERNEL | GFP_DMA);
  458. if (!base) {
  459. DRM_ERROR("Failed to allocate memory for GDP node\n");
  460. return;
  461. }
  462. memset(base, 0, size);
  463. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  464. if (dma_addr & 0xF) {
  465. DRM_ERROR("Mem alignment failed\n");
  466. return;
  467. }
  468. gdp->node_list[i].top_field = base;
  469. gdp->node_list[i].top_field_paddr = dma_addr;
  470. DRM_DEBUG_DRIVER("node[%d].top_field=%p\n", i, base);
  471. base += sizeof(struct sti_gdp_node);
  472. dma_addr += sizeof(struct sti_gdp_node);
  473. if (dma_addr & 0xF) {
  474. DRM_ERROR("Mem alignment failed\n");
  475. return;
  476. }
  477. gdp->node_list[i].btm_field = base;
  478. gdp->node_list[i].btm_field_paddr = dma_addr;
  479. DRM_DEBUG_DRIVER("node[%d].btm_field=%p\n", i, base);
  480. base += sizeof(struct sti_gdp_node);
  481. dma_addr += sizeof(struct sti_gdp_node);
  482. }
  483. if (of_device_is_compatible(np, "st,stih407-compositor")) {
  484. /* GDP of STiH407 chip have its own pixel clock */
  485. char *clk_name;
  486. switch (gdp->plane.desc) {
  487. case STI_GDP_0:
  488. clk_name = "pix_gdp1";
  489. break;
  490. case STI_GDP_1:
  491. clk_name = "pix_gdp2";
  492. break;
  493. case STI_GDP_2:
  494. clk_name = "pix_gdp3";
  495. break;
  496. case STI_GDP_3:
  497. clk_name = "pix_gdp4";
  498. break;
  499. default:
  500. DRM_ERROR("GDP id not recognized\n");
  501. return;
  502. }
  503. gdp->clk_pix = devm_clk_get(gdp->dev, clk_name);
  504. if (IS_ERR(gdp->clk_pix))
  505. DRM_ERROR("Cannot get %s clock\n", clk_name);
  506. gdp->clk_main_parent = devm_clk_get(gdp->dev, "main_parent");
  507. if (IS_ERR(gdp->clk_main_parent))
  508. DRM_ERROR("Cannot get main_parent clock\n");
  509. gdp->clk_aux_parent = devm_clk_get(gdp->dev, "aux_parent");
  510. if (IS_ERR(gdp->clk_aux_parent))
  511. DRM_ERROR("Cannot get aux_parent clock\n");
  512. }
  513. }
  514. /**
  515. * sti_gdp_get_dst
  516. * @dev: device
  517. * @dst: requested destination size
  518. * @src: source size
  519. *
  520. * Return the cropped / clamped destination size
  521. *
  522. * RETURNS:
  523. * cropped / clamped destination size
  524. */
  525. static int sti_gdp_get_dst(struct device *dev, int dst, int src)
  526. {
  527. if (dst == src)
  528. return dst;
  529. if (dst < src) {
  530. dev_dbg(dev, "WARNING: GDP scale not supported, will crop\n");
  531. return dst;
  532. }
  533. dev_dbg(dev, "WARNING: GDP scale not supported, will clamp\n");
  534. return src;
  535. }
  536. static int sti_gdp_atomic_check(struct drm_plane *drm_plane,
  537. struct drm_plane_state *state)
  538. {
  539. struct sti_plane *plane = to_sti_plane(drm_plane);
  540. struct sti_gdp *gdp = to_sti_gdp(plane);
  541. struct drm_crtc *crtc = state->crtc;
  542. struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
  543. struct drm_framebuffer *fb = state->fb;
  544. bool first_prepare = plane->status == STI_PLANE_DISABLED ? true : false;
  545. struct drm_crtc_state *crtc_state;
  546. struct sti_mixer *mixer;
  547. struct drm_display_mode *mode;
  548. int dst_x, dst_y, dst_w, dst_h;
  549. int src_x, src_y, src_w, src_h;
  550. int format;
  551. /* no need for further checks if the plane is being disabled */
  552. if (!crtc || !fb)
  553. return 0;
  554. mixer = to_sti_mixer(crtc);
  555. crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
  556. mode = &crtc_state->mode;
  557. dst_x = state->crtc_x;
  558. dst_y = state->crtc_y;
  559. dst_w = clamp_val(state->crtc_w, 0, mode->crtc_hdisplay - dst_x);
  560. dst_h = clamp_val(state->crtc_h, 0, mode->crtc_vdisplay - dst_y);
  561. /* src_x are in 16.16 format */
  562. src_x = state->src_x >> 16;
  563. src_y = state->src_y >> 16;
  564. src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX);
  565. src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX);
  566. format = sti_gdp_fourcc2format(fb->pixel_format);
  567. if (format == -1) {
  568. DRM_ERROR("Format not supported by GDP %.4s\n",
  569. (char *)&fb->pixel_format);
  570. return -EINVAL;
  571. }
  572. if (!drm_fb_cma_get_gem_obj(fb, 0)) {
  573. DRM_ERROR("Can't get CMA GEM object for fb\n");
  574. return -EINVAL;
  575. }
  576. if (first_prepare) {
  577. /* Register gdp callback */
  578. gdp->vtg = mixer->id == STI_MIXER_MAIN ?
  579. compo->vtg_main : compo->vtg_aux;
  580. if (sti_vtg_register_client(gdp->vtg,
  581. &gdp->vtg_field_nb, crtc)) {
  582. DRM_ERROR("Cannot register VTG notifier\n");
  583. return -EINVAL;
  584. }
  585. /* Set and enable gdp clock */
  586. if (gdp->clk_pix) {
  587. struct clk *clkp;
  588. int rate = mode->clock * 1000;
  589. int res;
  590. /*
  591. * According to the mixer used, the gdp pixel clock
  592. * should have a different parent clock.
  593. */
  594. if (mixer->id == STI_MIXER_MAIN)
  595. clkp = gdp->clk_main_parent;
  596. else
  597. clkp = gdp->clk_aux_parent;
  598. if (clkp)
  599. clk_set_parent(gdp->clk_pix, clkp);
  600. res = clk_set_rate(gdp->clk_pix, rate);
  601. if (res < 0) {
  602. DRM_ERROR("Cannot set rate (%dHz) for gdp\n",
  603. rate);
  604. return -EINVAL;
  605. }
  606. if (clk_prepare_enable(gdp->clk_pix)) {
  607. DRM_ERROR("Failed to prepare/enable gdp\n");
  608. return -EINVAL;
  609. }
  610. }
  611. }
  612. DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
  613. crtc->base.id, sti_mixer_to_str(mixer),
  614. drm_plane->base.id, sti_plane_to_str(plane));
  615. DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
  616. sti_plane_to_str(plane),
  617. dst_w, dst_h, dst_x, dst_y,
  618. src_w, src_h, src_x, src_y);
  619. return 0;
  620. }
  621. static void sti_gdp_atomic_update(struct drm_plane *drm_plane,
  622. struct drm_plane_state *oldstate)
  623. {
  624. struct drm_plane_state *state = drm_plane->state;
  625. struct sti_plane *plane = to_sti_plane(drm_plane);
  626. struct sti_gdp *gdp = to_sti_gdp(plane);
  627. struct drm_crtc *crtc = state->crtc;
  628. struct drm_framebuffer *fb = state->fb;
  629. struct drm_display_mode *mode;
  630. int dst_x, dst_y, dst_w, dst_h;
  631. int src_x, src_y, src_w, src_h;
  632. struct drm_gem_cma_object *cma_obj;
  633. struct sti_gdp_node_list *list;
  634. struct sti_gdp_node_list *curr_list;
  635. struct sti_gdp_node *top_field, *btm_field;
  636. u32 dma_updated_top;
  637. u32 dma_updated_btm;
  638. int format;
  639. unsigned int depth, bpp;
  640. u32 ydo, xdo, yds, xds;
  641. if (!crtc || !fb)
  642. return;
  643. mode = &crtc->mode;
  644. dst_x = state->crtc_x;
  645. dst_y = state->crtc_y;
  646. dst_w = clamp_val(state->crtc_w, 0, mode->crtc_hdisplay - dst_x);
  647. dst_h = clamp_val(state->crtc_h, 0, mode->crtc_vdisplay - dst_y);
  648. /* src_x are in 16.16 format */
  649. src_x = state->src_x >> 16;
  650. src_y = state->src_y >> 16;
  651. src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX);
  652. src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX);
  653. list = sti_gdp_get_free_nodes(gdp);
  654. top_field = list->top_field;
  655. btm_field = list->btm_field;
  656. dev_dbg(gdp->dev, "%s %s top_node:0x%p btm_node:0x%p\n", __func__,
  657. sti_plane_to_str(plane), top_field, btm_field);
  658. /* build the top field */
  659. top_field->gam_gdp_agc = GAM_GDP_AGC_FULL_RANGE;
  660. top_field->gam_gdp_ctl = WAIT_NEXT_VSYNC;
  661. format = sti_gdp_fourcc2format(fb->pixel_format);
  662. top_field->gam_gdp_ctl |= format;
  663. top_field->gam_gdp_ctl |= sti_gdp_get_alpharange(format);
  664. top_field->gam_gdp_ppt &= ~GAM_GDP_PPT_IGNORE;
  665. cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
  666. DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
  667. (char *)&fb->pixel_format,
  668. (unsigned long)cma_obj->paddr);
  669. /* pixel memory location */
  670. drm_fb_get_bpp_depth(fb->pixel_format, &depth, &bpp);
  671. top_field->gam_gdp_pml = (u32)cma_obj->paddr + fb->offsets[0];
  672. top_field->gam_gdp_pml += src_x * (bpp >> 3);
  673. top_field->gam_gdp_pml += src_y * fb->pitches[0];
  674. /* output parameters (clamped / cropped) */
  675. dst_w = sti_gdp_get_dst(gdp->dev, dst_w, src_w);
  676. dst_h = sti_gdp_get_dst(gdp->dev, dst_h, src_h);
  677. ydo = sti_vtg_get_line_number(*mode, dst_y);
  678. yds = sti_vtg_get_line_number(*mode, dst_y + dst_h - 1);
  679. xdo = sti_vtg_get_pixel_number(*mode, dst_x);
  680. xds = sti_vtg_get_pixel_number(*mode, dst_x + dst_w - 1);
  681. top_field->gam_gdp_vpo = (ydo << 16) | xdo;
  682. top_field->gam_gdp_vps = (yds << 16) | xds;
  683. /* input parameters */
  684. src_w = dst_w;
  685. top_field->gam_gdp_pmp = fb->pitches[0];
  686. top_field->gam_gdp_size = src_h << 16 | src_w;
  687. /* Same content and chained together */
  688. memcpy(btm_field, top_field, sizeof(*btm_field));
  689. top_field->gam_gdp_nvn = list->btm_field_paddr;
  690. btm_field->gam_gdp_nvn = list->top_field_paddr;
  691. /* Interlaced mode */
  692. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  693. btm_field->gam_gdp_pml = top_field->gam_gdp_pml +
  694. fb->pitches[0];
  695. /* Update the NVN field of the 'right' field of the current GDP node
  696. * (being used by the HW) with the address of the updated ('free') top
  697. * field GDP node.
  698. * - In interlaced mode the 'right' field is the bottom field as we
  699. * update frames starting from their top field
  700. * - In progressive mode, we update both bottom and top fields which
  701. * are equal nodes.
  702. * At the next VSYNC, the updated node list will be used by the HW.
  703. */
  704. curr_list = sti_gdp_get_current_nodes(gdp);
  705. dma_updated_top = list->top_field_paddr;
  706. dma_updated_btm = list->btm_field_paddr;
  707. dev_dbg(gdp->dev, "Current NVN:0x%X\n",
  708. readl(gdp->regs + GAM_GDP_NVN_OFFSET));
  709. dev_dbg(gdp->dev, "Posted buff: %lx current buff: %x\n",
  710. (unsigned long)cma_obj->paddr,
  711. readl(gdp->regs + GAM_GDP_PML_OFFSET));
  712. if (!curr_list) {
  713. /* First update or invalid node should directly write in the
  714. * hw register */
  715. DRM_DEBUG_DRIVER("%s first update (or invalid node)",
  716. sti_plane_to_str(plane));
  717. writel(gdp->is_curr_top ?
  718. dma_updated_btm : dma_updated_top,
  719. gdp->regs + GAM_GDP_NVN_OFFSET);
  720. goto end;
  721. }
  722. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  723. if (gdp->is_curr_top) {
  724. /* Do not update in the middle of the frame, but
  725. * postpone the update after the bottom field has
  726. * been displayed */
  727. curr_list->btm_field->gam_gdp_nvn = dma_updated_top;
  728. } else {
  729. /* Direct update to avoid one frame delay */
  730. writel(dma_updated_top,
  731. gdp->regs + GAM_GDP_NVN_OFFSET);
  732. }
  733. } else {
  734. /* Direct update for progressive to avoid one frame delay */
  735. writel(dma_updated_top, gdp->regs + GAM_GDP_NVN_OFFSET);
  736. }
  737. end:
  738. sti_plane_update_fps(plane, true, false);
  739. plane->status = STI_PLANE_UPDATED;
  740. }
  741. static void sti_gdp_atomic_disable(struct drm_plane *drm_plane,
  742. struct drm_plane_state *oldstate)
  743. {
  744. struct sti_plane *plane = to_sti_plane(drm_plane);
  745. if (!drm_plane->crtc) {
  746. DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
  747. drm_plane->base.id);
  748. return;
  749. }
  750. DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
  751. drm_plane->crtc->base.id,
  752. sti_mixer_to_str(to_sti_mixer(drm_plane->crtc)),
  753. drm_plane->base.id, sti_plane_to_str(plane));
  754. plane->status = STI_PLANE_DISABLING;
  755. }
  756. static const struct drm_plane_helper_funcs sti_gdp_helpers_funcs = {
  757. .atomic_check = sti_gdp_atomic_check,
  758. .atomic_update = sti_gdp_atomic_update,
  759. .atomic_disable = sti_gdp_atomic_disable,
  760. };
  761. struct drm_plane *sti_gdp_create(struct drm_device *drm_dev,
  762. struct device *dev, int desc,
  763. void __iomem *baseaddr,
  764. unsigned int possible_crtcs,
  765. enum drm_plane_type type)
  766. {
  767. struct sti_gdp *gdp;
  768. int res;
  769. gdp = devm_kzalloc(dev, sizeof(*gdp), GFP_KERNEL);
  770. if (!gdp) {
  771. DRM_ERROR("Failed to allocate memory for GDP\n");
  772. return NULL;
  773. }
  774. gdp->dev = dev;
  775. gdp->regs = baseaddr;
  776. gdp->plane.desc = desc;
  777. gdp->plane.status = STI_PLANE_DISABLED;
  778. gdp->vtg_field_nb.notifier_call = sti_gdp_field_cb;
  779. sti_gdp_init(gdp);
  780. res = drm_universal_plane_init(drm_dev, &gdp->plane.drm_plane,
  781. possible_crtcs,
  782. &sti_plane_helpers_funcs,
  783. gdp_supported_formats,
  784. ARRAY_SIZE(gdp_supported_formats),
  785. type, NULL);
  786. if (res) {
  787. DRM_ERROR("Failed to initialize universal plane\n");
  788. goto err;
  789. }
  790. drm_plane_helper_add(&gdp->plane.drm_plane, &sti_gdp_helpers_funcs);
  791. sti_plane_init_property(&gdp->plane, type);
  792. if (gdp_debugfs_init(gdp, drm_dev->primary))
  793. DRM_ERROR("GDP debugfs setup failed\n");
  794. return &gdp->plane.drm_plane;
  795. err:
  796. devm_kfree(dev, gdp);
  797. return NULL;
  798. }