rockchip_drm_vop.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463
  1. /*
  2. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3. * Author:Mark Yao <mark.yao@rock-chips.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <drm/drm.h>
  15. #include <drm/drmP.h>
  16. #include <drm/drm_atomic.h>
  17. #include <drm/drm_crtc.h>
  18. #include <drm/drm_crtc_helper.h>
  19. #include <drm/drm_plane_helper.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/clk.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/component.h>
  28. #include <linux/reset.h>
  29. #include <linux/delay.h>
  30. #include "rockchip_drm_drv.h"
  31. #include "rockchip_drm_gem.h"
  32. #include "rockchip_drm_fb.h"
  33. #include "rockchip_drm_vop.h"
  34. #define __REG_SET_RELAXED(x, off, mask, shift, v) \
  35. vop_mask_write_relaxed(x, off, (mask) << shift, (v) << shift)
  36. #define __REG_SET_NORMAL(x, off, mask, shift, v) \
  37. vop_mask_write(x, off, (mask) << shift, (v) << shift)
  38. #define REG_SET(x, base, reg, v, mode) \
  39. __REG_SET_##mode(x, base + reg.offset, reg.mask, reg.shift, v)
  40. #define REG_SET_MASK(x, base, reg, mask, v, mode) \
  41. __REG_SET_##mode(x, base + reg.offset, mask, reg.shift, v)
  42. #define VOP_WIN_SET(x, win, name, v) \
  43. REG_SET(x, win->base, win->phy->name, v, RELAXED)
  44. #define VOP_SCL_SET(x, win, name, v) \
  45. REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
  46. #define VOP_SCL_SET_EXT(x, win, name, v) \
  47. REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
  48. #define VOP_CTRL_SET(x, name, v) \
  49. REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
  50. #define VOP_INTR_GET(vop, name) \
  51. vop_read_reg(vop, 0, &vop->data->ctrl->name)
  52. #define VOP_INTR_SET(vop, name, mask, v) \
  53. REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
  54. #define VOP_INTR_SET_TYPE(vop, name, type, v) \
  55. do { \
  56. int i, reg = 0, mask = 0; \
  57. for (i = 0; i < vop->data->intr->nintrs; i++) { \
  58. if (vop->data->intr->intrs[i] & type) { \
  59. reg |= (v) << i; \
  60. mask |= 1 << i; \
  61. } \
  62. } \
  63. VOP_INTR_SET(vop, name, mask, reg); \
  64. } while (0)
  65. #define VOP_INTR_GET_TYPE(vop, name, type) \
  66. vop_get_intr_type(vop, &vop->data->intr->name, type)
  67. #define VOP_WIN_GET(x, win, name) \
  68. vop_read_reg(x, win->base, &win->phy->name)
  69. #define VOP_WIN_GET_YRGBADDR(vop, win) \
  70. vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
  71. #define to_vop(x) container_of(x, struct vop, crtc)
  72. #define to_vop_win(x) container_of(x, struct vop_win, base)
  73. #define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
  74. struct vop_plane_state {
  75. struct drm_plane_state base;
  76. int format;
  77. struct drm_rect src;
  78. struct drm_rect dest;
  79. dma_addr_t yrgb_mst;
  80. bool enable;
  81. };
  82. struct vop_win {
  83. struct drm_plane base;
  84. const struct vop_win_data *data;
  85. struct vop *vop;
  86. struct vop_plane_state state;
  87. };
  88. struct vop {
  89. struct drm_crtc crtc;
  90. struct device *dev;
  91. struct drm_device *drm_dev;
  92. bool is_enabled;
  93. /* mutex vsync_ work */
  94. struct mutex vsync_mutex;
  95. bool vsync_work_pending;
  96. struct completion dsp_hold_completion;
  97. struct completion wait_update_complete;
  98. struct drm_pending_vblank_event *event;
  99. const struct vop_data *data;
  100. uint32_t *regsbak;
  101. void __iomem *regs;
  102. /* physical map length of vop register */
  103. uint32_t len;
  104. /* one time only one process allowed to config the register */
  105. spinlock_t reg_lock;
  106. /* lock vop irq reg */
  107. spinlock_t irq_lock;
  108. unsigned int irq;
  109. /* vop AHP clk */
  110. struct clk *hclk;
  111. /* vop dclk */
  112. struct clk *dclk;
  113. /* vop share memory frequency */
  114. struct clk *aclk;
  115. /* vop dclk reset */
  116. struct reset_control *dclk_rst;
  117. struct vop_win win[];
  118. };
  119. static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
  120. {
  121. writel(v, vop->regs + offset);
  122. vop->regsbak[offset >> 2] = v;
  123. }
  124. static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
  125. {
  126. return readl(vop->regs + offset);
  127. }
  128. static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
  129. const struct vop_reg *reg)
  130. {
  131. return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
  132. }
  133. static inline void vop_mask_write(struct vop *vop, uint32_t offset,
  134. uint32_t mask, uint32_t v)
  135. {
  136. if (mask) {
  137. uint32_t cached_val = vop->regsbak[offset >> 2];
  138. cached_val = (cached_val & ~mask) | v;
  139. writel(cached_val, vop->regs + offset);
  140. vop->regsbak[offset >> 2] = cached_val;
  141. }
  142. }
  143. static inline void vop_mask_write_relaxed(struct vop *vop, uint32_t offset,
  144. uint32_t mask, uint32_t v)
  145. {
  146. if (mask) {
  147. uint32_t cached_val = vop->regsbak[offset >> 2];
  148. cached_val = (cached_val & ~mask) | v;
  149. writel_relaxed(cached_val, vop->regs + offset);
  150. vop->regsbak[offset >> 2] = cached_val;
  151. }
  152. }
  153. static inline uint32_t vop_get_intr_type(struct vop *vop,
  154. const struct vop_reg *reg, int type)
  155. {
  156. uint32_t i, ret = 0;
  157. uint32_t regs = vop_read_reg(vop, 0, reg);
  158. for (i = 0; i < vop->data->intr->nintrs; i++) {
  159. if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
  160. ret |= vop->data->intr->intrs[i];
  161. }
  162. return ret;
  163. }
  164. static inline void vop_cfg_done(struct vop *vop)
  165. {
  166. VOP_CTRL_SET(vop, cfg_done, 1);
  167. }
  168. static bool has_rb_swapped(uint32_t format)
  169. {
  170. switch (format) {
  171. case DRM_FORMAT_XBGR8888:
  172. case DRM_FORMAT_ABGR8888:
  173. case DRM_FORMAT_BGR888:
  174. case DRM_FORMAT_BGR565:
  175. return true;
  176. default:
  177. return false;
  178. }
  179. }
  180. static enum vop_data_format vop_convert_format(uint32_t format)
  181. {
  182. switch (format) {
  183. case DRM_FORMAT_XRGB8888:
  184. case DRM_FORMAT_ARGB8888:
  185. case DRM_FORMAT_XBGR8888:
  186. case DRM_FORMAT_ABGR8888:
  187. return VOP_FMT_ARGB8888;
  188. case DRM_FORMAT_RGB888:
  189. case DRM_FORMAT_BGR888:
  190. return VOP_FMT_RGB888;
  191. case DRM_FORMAT_RGB565:
  192. case DRM_FORMAT_BGR565:
  193. return VOP_FMT_RGB565;
  194. case DRM_FORMAT_NV12:
  195. return VOP_FMT_YUV420SP;
  196. case DRM_FORMAT_NV16:
  197. return VOP_FMT_YUV422SP;
  198. case DRM_FORMAT_NV24:
  199. return VOP_FMT_YUV444SP;
  200. default:
  201. DRM_ERROR("unsupport format[%08x]\n", format);
  202. return -EINVAL;
  203. }
  204. }
  205. static bool is_yuv_support(uint32_t format)
  206. {
  207. switch (format) {
  208. case DRM_FORMAT_NV12:
  209. case DRM_FORMAT_NV16:
  210. case DRM_FORMAT_NV24:
  211. return true;
  212. default:
  213. return false;
  214. }
  215. }
  216. static bool is_alpha_support(uint32_t format)
  217. {
  218. switch (format) {
  219. case DRM_FORMAT_ARGB8888:
  220. case DRM_FORMAT_ABGR8888:
  221. return true;
  222. default:
  223. return false;
  224. }
  225. }
  226. static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
  227. uint32_t dst, bool is_horizontal,
  228. int vsu_mode, int *vskiplines)
  229. {
  230. uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
  231. if (is_horizontal) {
  232. if (mode == SCALE_UP)
  233. val = GET_SCL_FT_BIC(src, dst);
  234. else if (mode == SCALE_DOWN)
  235. val = GET_SCL_FT_BILI_DN(src, dst);
  236. } else {
  237. if (mode == SCALE_UP) {
  238. if (vsu_mode == SCALE_UP_BIL)
  239. val = GET_SCL_FT_BILI_UP(src, dst);
  240. else
  241. val = GET_SCL_FT_BIC(src, dst);
  242. } else if (mode == SCALE_DOWN) {
  243. if (vskiplines) {
  244. *vskiplines = scl_get_vskiplines(src, dst);
  245. val = scl_get_bili_dn_vskip(src, dst,
  246. *vskiplines);
  247. } else {
  248. val = GET_SCL_FT_BILI_DN(src, dst);
  249. }
  250. }
  251. }
  252. return val;
  253. }
  254. static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
  255. uint32_t src_w, uint32_t src_h, uint32_t dst_w,
  256. uint32_t dst_h, uint32_t pixel_format)
  257. {
  258. uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
  259. uint16_t cbcr_hor_scl_mode = SCALE_NONE;
  260. uint16_t cbcr_ver_scl_mode = SCALE_NONE;
  261. int hsub = drm_format_horz_chroma_subsampling(pixel_format);
  262. int vsub = drm_format_vert_chroma_subsampling(pixel_format);
  263. bool is_yuv = is_yuv_support(pixel_format);
  264. uint16_t cbcr_src_w = src_w / hsub;
  265. uint16_t cbcr_src_h = src_h / vsub;
  266. uint16_t vsu_mode;
  267. uint16_t lb_mode;
  268. uint32_t val;
  269. int vskiplines;
  270. if (dst_w > 3840) {
  271. DRM_ERROR("Maximum destination width (3840) exceeded\n");
  272. return;
  273. }
  274. if (!win->phy->scl->ext) {
  275. VOP_SCL_SET(vop, win, scale_yrgb_x,
  276. scl_cal_scale2(src_w, dst_w));
  277. VOP_SCL_SET(vop, win, scale_yrgb_y,
  278. scl_cal_scale2(src_h, dst_h));
  279. if (is_yuv) {
  280. VOP_SCL_SET(vop, win, scale_cbcr_x,
  281. scl_cal_scale2(src_w, dst_w));
  282. VOP_SCL_SET(vop, win, scale_cbcr_y,
  283. scl_cal_scale2(src_h, dst_h));
  284. }
  285. return;
  286. }
  287. yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
  288. yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
  289. if (is_yuv) {
  290. cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
  291. cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
  292. if (cbcr_hor_scl_mode == SCALE_DOWN)
  293. lb_mode = scl_vop_cal_lb_mode(dst_w, true);
  294. else
  295. lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
  296. } else {
  297. if (yrgb_hor_scl_mode == SCALE_DOWN)
  298. lb_mode = scl_vop_cal_lb_mode(dst_w, false);
  299. else
  300. lb_mode = scl_vop_cal_lb_mode(src_w, false);
  301. }
  302. VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
  303. if (lb_mode == LB_RGB_3840X2) {
  304. if (yrgb_ver_scl_mode != SCALE_NONE) {
  305. DRM_ERROR("ERROR : not allow yrgb ver scale\n");
  306. return;
  307. }
  308. if (cbcr_ver_scl_mode != SCALE_NONE) {
  309. DRM_ERROR("ERROR : not allow cbcr ver scale\n");
  310. return;
  311. }
  312. vsu_mode = SCALE_UP_BIL;
  313. } else if (lb_mode == LB_RGB_2560X4) {
  314. vsu_mode = SCALE_UP_BIL;
  315. } else {
  316. vsu_mode = SCALE_UP_BIC;
  317. }
  318. val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
  319. true, 0, NULL);
  320. VOP_SCL_SET(vop, win, scale_yrgb_x, val);
  321. val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
  322. false, vsu_mode, &vskiplines);
  323. VOP_SCL_SET(vop, win, scale_yrgb_y, val);
  324. VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
  325. VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
  326. VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
  327. VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
  328. VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
  329. VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
  330. VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
  331. if (is_yuv) {
  332. val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
  333. dst_w, true, 0, NULL);
  334. VOP_SCL_SET(vop, win, scale_cbcr_x, val);
  335. val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
  336. dst_h, false, vsu_mode, &vskiplines);
  337. VOP_SCL_SET(vop, win, scale_cbcr_y, val);
  338. VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
  339. VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
  340. VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
  341. VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
  342. VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
  343. VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
  344. VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
  345. }
  346. }
  347. static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
  348. {
  349. unsigned long flags;
  350. if (WARN_ON(!vop->is_enabled))
  351. return;
  352. spin_lock_irqsave(&vop->irq_lock, flags);
  353. VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
  354. spin_unlock_irqrestore(&vop->irq_lock, flags);
  355. }
  356. static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
  357. {
  358. unsigned long flags;
  359. if (WARN_ON(!vop->is_enabled))
  360. return;
  361. spin_lock_irqsave(&vop->irq_lock, flags);
  362. VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
  363. spin_unlock_irqrestore(&vop->irq_lock, flags);
  364. }
  365. static void vop_enable(struct drm_crtc *crtc)
  366. {
  367. struct vop *vop = to_vop(crtc);
  368. int ret;
  369. if (vop->is_enabled)
  370. return;
  371. ret = pm_runtime_get_sync(vop->dev);
  372. if (ret < 0) {
  373. dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
  374. return;
  375. }
  376. ret = clk_enable(vop->hclk);
  377. if (ret < 0) {
  378. dev_err(vop->dev, "failed to enable hclk - %d\n", ret);
  379. return;
  380. }
  381. ret = clk_enable(vop->dclk);
  382. if (ret < 0) {
  383. dev_err(vop->dev, "failed to enable dclk - %d\n", ret);
  384. goto err_disable_hclk;
  385. }
  386. ret = clk_enable(vop->aclk);
  387. if (ret < 0) {
  388. dev_err(vop->dev, "failed to enable aclk - %d\n", ret);
  389. goto err_disable_dclk;
  390. }
  391. /*
  392. * Slave iommu shares power, irq and clock with vop. It was associated
  393. * automatically with this master device via common driver code.
  394. * Now that we have enabled the clock we attach it to the shared drm
  395. * mapping.
  396. */
  397. ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
  398. if (ret) {
  399. dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
  400. goto err_disable_aclk;
  401. }
  402. memcpy(vop->regs, vop->regsbak, vop->len);
  403. /*
  404. * At here, vop clock & iommu is enable, R/W vop regs would be safe.
  405. */
  406. vop->is_enabled = true;
  407. spin_lock(&vop->reg_lock);
  408. VOP_CTRL_SET(vop, standby, 0);
  409. spin_unlock(&vop->reg_lock);
  410. enable_irq(vop->irq);
  411. drm_crtc_vblank_on(crtc);
  412. return;
  413. err_disable_aclk:
  414. clk_disable(vop->aclk);
  415. err_disable_dclk:
  416. clk_disable(vop->dclk);
  417. err_disable_hclk:
  418. clk_disable(vop->hclk);
  419. }
  420. static void vop_crtc_disable(struct drm_crtc *crtc)
  421. {
  422. struct vop *vop = to_vop(crtc);
  423. int i;
  424. if (!vop->is_enabled)
  425. return;
  426. /*
  427. * We need to make sure that all windows are disabled before we
  428. * disable that crtc. Otherwise we might try to scan from a destroyed
  429. * buffer later.
  430. */
  431. for (i = 0; i < vop->data->win_size; i++) {
  432. struct vop_win *vop_win = &vop->win[i];
  433. const struct vop_win_data *win = vop_win->data;
  434. spin_lock(&vop->reg_lock);
  435. VOP_WIN_SET(vop, win, enable, 0);
  436. spin_unlock(&vop->reg_lock);
  437. }
  438. drm_crtc_vblank_off(crtc);
  439. /*
  440. * Vop standby will take effect at end of current frame,
  441. * if dsp hold valid irq happen, it means standby complete.
  442. *
  443. * we must wait standby complete when we want to disable aclk,
  444. * if not, memory bus maybe dead.
  445. */
  446. reinit_completion(&vop->dsp_hold_completion);
  447. vop_dsp_hold_valid_irq_enable(vop);
  448. spin_lock(&vop->reg_lock);
  449. VOP_CTRL_SET(vop, standby, 1);
  450. spin_unlock(&vop->reg_lock);
  451. wait_for_completion(&vop->dsp_hold_completion);
  452. vop_dsp_hold_valid_irq_disable(vop);
  453. disable_irq(vop->irq);
  454. vop->is_enabled = false;
  455. /*
  456. * vop standby complete, so iommu detach is safe.
  457. */
  458. rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
  459. clk_disable(vop->dclk);
  460. clk_disable(vop->aclk);
  461. clk_disable(vop->hclk);
  462. pm_runtime_put(vop->dev);
  463. }
  464. static void vop_plane_destroy(struct drm_plane *plane)
  465. {
  466. drm_plane_cleanup(plane);
  467. }
  468. static int vop_plane_atomic_check(struct drm_plane *plane,
  469. struct drm_plane_state *state)
  470. {
  471. struct drm_crtc *crtc = state->crtc;
  472. struct drm_crtc_state *crtc_state;
  473. struct drm_framebuffer *fb = state->fb;
  474. struct vop_win *vop_win = to_vop_win(plane);
  475. struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
  476. const struct vop_win_data *win = vop_win->data;
  477. bool visible;
  478. int ret;
  479. struct drm_rect *dest = &vop_plane_state->dest;
  480. struct drm_rect *src = &vop_plane_state->src;
  481. struct drm_rect clip;
  482. int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
  483. DRM_PLANE_HELPER_NO_SCALING;
  484. int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
  485. DRM_PLANE_HELPER_NO_SCALING;
  486. if (!crtc || !fb)
  487. goto out_disable;
  488. crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
  489. if (WARN_ON(!crtc_state))
  490. return -EINVAL;
  491. src->x1 = state->src_x;
  492. src->y1 = state->src_y;
  493. src->x2 = state->src_x + state->src_w;
  494. src->y2 = state->src_y + state->src_h;
  495. dest->x1 = state->crtc_x;
  496. dest->y1 = state->crtc_y;
  497. dest->x2 = state->crtc_x + state->crtc_w;
  498. dest->y2 = state->crtc_y + state->crtc_h;
  499. clip.x1 = 0;
  500. clip.y1 = 0;
  501. clip.x2 = crtc_state->adjusted_mode.hdisplay;
  502. clip.y2 = crtc_state->adjusted_mode.vdisplay;
  503. ret = drm_plane_helper_check_update(plane, crtc, state->fb,
  504. src, dest, &clip,
  505. min_scale,
  506. max_scale,
  507. true, true, &visible);
  508. if (ret)
  509. return ret;
  510. if (!visible)
  511. goto out_disable;
  512. vop_plane_state->format = vop_convert_format(fb->pixel_format);
  513. if (vop_plane_state->format < 0)
  514. return vop_plane_state->format;
  515. /*
  516. * Src.x1 can be odd when do clip, but yuv plane start point
  517. * need align with 2 pixel.
  518. */
  519. if (is_yuv_support(fb->pixel_format) && ((src->x1 >> 16) % 2))
  520. return -EINVAL;
  521. vop_plane_state->enable = true;
  522. return 0;
  523. out_disable:
  524. vop_plane_state->enable = false;
  525. return 0;
  526. }
  527. static void vop_plane_atomic_disable(struct drm_plane *plane,
  528. struct drm_plane_state *old_state)
  529. {
  530. struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
  531. struct vop_win *vop_win = to_vop_win(plane);
  532. const struct vop_win_data *win = vop_win->data;
  533. struct vop *vop = to_vop(old_state->crtc);
  534. if (!old_state->crtc)
  535. return;
  536. spin_lock(&vop->reg_lock);
  537. VOP_WIN_SET(vop, win, enable, 0);
  538. spin_unlock(&vop->reg_lock);
  539. vop_plane_state->enable = false;
  540. }
  541. static void vop_plane_atomic_update(struct drm_plane *plane,
  542. struct drm_plane_state *old_state)
  543. {
  544. struct drm_plane_state *state = plane->state;
  545. struct drm_crtc *crtc = state->crtc;
  546. struct vop_win *vop_win = to_vop_win(plane);
  547. struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
  548. const struct vop_win_data *win = vop_win->data;
  549. struct vop *vop = to_vop(state->crtc);
  550. struct drm_framebuffer *fb = state->fb;
  551. unsigned int actual_w, actual_h;
  552. unsigned int dsp_stx, dsp_sty;
  553. uint32_t act_info, dsp_info, dsp_st;
  554. struct drm_rect *src = &vop_plane_state->src;
  555. struct drm_rect *dest = &vop_plane_state->dest;
  556. struct drm_gem_object *obj, *uv_obj;
  557. struct rockchip_gem_object *rk_obj, *rk_uv_obj;
  558. unsigned long offset;
  559. dma_addr_t dma_addr;
  560. uint32_t val;
  561. bool rb_swap;
  562. /*
  563. * can't update plane when vop is disabled.
  564. */
  565. if (!crtc)
  566. return;
  567. if (WARN_ON(!vop->is_enabled))
  568. return;
  569. if (!vop_plane_state->enable) {
  570. vop_plane_atomic_disable(plane, old_state);
  571. return;
  572. }
  573. obj = rockchip_fb_get_gem_obj(fb, 0);
  574. rk_obj = to_rockchip_obj(obj);
  575. actual_w = drm_rect_width(src) >> 16;
  576. actual_h = drm_rect_height(src) >> 16;
  577. act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
  578. dsp_info = (drm_rect_height(dest) - 1) << 16;
  579. dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
  580. dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
  581. dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
  582. dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
  583. offset = (src->x1 >> 16) * drm_format_plane_cpp(fb->pixel_format, 0);
  584. offset += (src->y1 >> 16) * fb->pitches[0];
  585. vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
  586. spin_lock(&vop->reg_lock);
  587. VOP_WIN_SET(vop, win, format, vop_plane_state->format);
  588. VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
  589. VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
  590. if (is_yuv_support(fb->pixel_format)) {
  591. int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
  592. int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
  593. int bpp = drm_format_plane_cpp(fb->pixel_format, 1);
  594. uv_obj = rockchip_fb_get_gem_obj(fb, 1);
  595. rk_uv_obj = to_rockchip_obj(uv_obj);
  596. offset = (src->x1 >> 16) * bpp / hsub;
  597. offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
  598. dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
  599. VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
  600. VOP_WIN_SET(vop, win, uv_mst, dma_addr);
  601. }
  602. if (win->phy->scl)
  603. scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
  604. drm_rect_width(dest), drm_rect_height(dest),
  605. fb->pixel_format);
  606. VOP_WIN_SET(vop, win, act_info, act_info);
  607. VOP_WIN_SET(vop, win, dsp_info, dsp_info);
  608. VOP_WIN_SET(vop, win, dsp_st, dsp_st);
  609. rb_swap = has_rb_swapped(fb->pixel_format);
  610. VOP_WIN_SET(vop, win, rb_swap, rb_swap);
  611. if (is_alpha_support(fb->pixel_format)) {
  612. VOP_WIN_SET(vop, win, dst_alpha_ctl,
  613. DST_FACTOR_M0(ALPHA_SRC_INVERSE));
  614. val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
  615. SRC_ALPHA_M0(ALPHA_STRAIGHT) |
  616. SRC_BLEND_M0(ALPHA_PER_PIX) |
  617. SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
  618. SRC_FACTOR_M0(ALPHA_ONE);
  619. VOP_WIN_SET(vop, win, src_alpha_ctl, val);
  620. } else {
  621. VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
  622. }
  623. VOP_WIN_SET(vop, win, enable, 1);
  624. spin_unlock(&vop->reg_lock);
  625. }
  626. static const struct drm_plane_helper_funcs plane_helper_funcs = {
  627. .atomic_check = vop_plane_atomic_check,
  628. .atomic_update = vop_plane_atomic_update,
  629. .atomic_disable = vop_plane_atomic_disable,
  630. };
  631. void vop_atomic_plane_reset(struct drm_plane *plane)
  632. {
  633. struct vop_plane_state *vop_plane_state =
  634. to_vop_plane_state(plane->state);
  635. if (plane->state && plane->state->fb)
  636. drm_framebuffer_unreference(plane->state->fb);
  637. kfree(vop_plane_state);
  638. vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
  639. if (!vop_plane_state)
  640. return;
  641. plane->state = &vop_plane_state->base;
  642. plane->state->plane = plane;
  643. }
  644. struct drm_plane_state *
  645. vop_atomic_plane_duplicate_state(struct drm_plane *plane)
  646. {
  647. struct vop_plane_state *old_vop_plane_state;
  648. struct vop_plane_state *vop_plane_state;
  649. if (WARN_ON(!plane->state))
  650. return NULL;
  651. old_vop_plane_state = to_vop_plane_state(plane->state);
  652. vop_plane_state = kmemdup(old_vop_plane_state,
  653. sizeof(*vop_plane_state), GFP_KERNEL);
  654. if (!vop_plane_state)
  655. return NULL;
  656. __drm_atomic_helper_plane_duplicate_state(plane,
  657. &vop_plane_state->base);
  658. return &vop_plane_state->base;
  659. }
  660. static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
  661. struct drm_plane_state *state)
  662. {
  663. struct vop_plane_state *vop_state = to_vop_plane_state(state);
  664. __drm_atomic_helper_plane_destroy_state(plane, state);
  665. kfree(vop_state);
  666. }
  667. static const struct drm_plane_funcs vop_plane_funcs = {
  668. .update_plane = drm_atomic_helper_update_plane,
  669. .disable_plane = drm_atomic_helper_disable_plane,
  670. .destroy = vop_plane_destroy,
  671. .reset = vop_atomic_plane_reset,
  672. .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
  673. .atomic_destroy_state = vop_atomic_plane_destroy_state,
  674. };
  675. int rockchip_drm_crtc_mode_config(struct drm_crtc *crtc,
  676. int connector_type,
  677. int out_mode)
  678. {
  679. struct vop *vop = to_vop(crtc);
  680. if (WARN_ON(!vop->is_enabled))
  681. return -EINVAL;
  682. switch (connector_type) {
  683. case DRM_MODE_CONNECTOR_LVDS:
  684. VOP_CTRL_SET(vop, rgb_en, 1);
  685. break;
  686. case DRM_MODE_CONNECTOR_eDP:
  687. VOP_CTRL_SET(vop, edp_en, 1);
  688. break;
  689. case DRM_MODE_CONNECTOR_HDMIA:
  690. VOP_CTRL_SET(vop, hdmi_en, 1);
  691. break;
  692. case DRM_MODE_CONNECTOR_DSI:
  693. VOP_CTRL_SET(vop, mipi_en, 1);
  694. break;
  695. default:
  696. DRM_ERROR("unsupport connector_type[%d]\n", connector_type);
  697. return -EINVAL;
  698. };
  699. VOP_CTRL_SET(vop, out_mode, out_mode);
  700. return 0;
  701. }
  702. EXPORT_SYMBOL_GPL(rockchip_drm_crtc_mode_config);
  703. static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
  704. {
  705. struct vop *vop = to_vop(crtc);
  706. unsigned long flags;
  707. if (WARN_ON(!vop->is_enabled))
  708. return -EPERM;
  709. spin_lock_irqsave(&vop->irq_lock, flags);
  710. VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
  711. spin_unlock_irqrestore(&vop->irq_lock, flags);
  712. return 0;
  713. }
  714. static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
  715. {
  716. struct vop *vop = to_vop(crtc);
  717. unsigned long flags;
  718. if (WARN_ON(!vop->is_enabled))
  719. return;
  720. spin_lock_irqsave(&vop->irq_lock, flags);
  721. VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
  722. spin_unlock_irqrestore(&vop->irq_lock, flags);
  723. }
  724. static void vop_crtc_wait_for_update(struct drm_crtc *crtc)
  725. {
  726. struct vop *vop = to_vop(crtc);
  727. reinit_completion(&vop->wait_update_complete);
  728. WARN_ON(!wait_for_completion_timeout(&vop->wait_update_complete, 100));
  729. }
  730. static void vop_crtc_cancel_pending_vblank(struct drm_crtc *crtc,
  731. struct drm_file *file_priv)
  732. {
  733. struct drm_device *drm = crtc->dev;
  734. struct vop *vop = to_vop(crtc);
  735. struct drm_pending_vblank_event *e;
  736. unsigned long flags;
  737. spin_lock_irqsave(&drm->event_lock, flags);
  738. e = vop->event;
  739. if (e && e->base.file_priv == file_priv) {
  740. vop->event = NULL;
  741. e->base.destroy(&e->base);
  742. file_priv->event_space += sizeof(e->event);
  743. }
  744. spin_unlock_irqrestore(&drm->event_lock, flags);
  745. }
  746. static const struct rockchip_crtc_funcs private_crtc_funcs = {
  747. .enable_vblank = vop_crtc_enable_vblank,
  748. .disable_vblank = vop_crtc_disable_vblank,
  749. .wait_for_update = vop_crtc_wait_for_update,
  750. .cancel_pending_vblank = vop_crtc_cancel_pending_vblank,
  751. };
  752. static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
  753. const struct drm_display_mode *mode,
  754. struct drm_display_mode *adjusted_mode)
  755. {
  756. struct vop *vop = to_vop(crtc);
  757. adjusted_mode->clock =
  758. clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
  759. return true;
  760. }
  761. static void vop_crtc_enable(struct drm_crtc *crtc)
  762. {
  763. struct vop *vop = to_vop(crtc);
  764. struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
  765. u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
  766. u16 hdisplay = adjusted_mode->hdisplay;
  767. u16 htotal = adjusted_mode->htotal;
  768. u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
  769. u16 hact_end = hact_st + hdisplay;
  770. u16 vdisplay = adjusted_mode->vdisplay;
  771. u16 vtotal = adjusted_mode->vtotal;
  772. u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
  773. u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
  774. u16 vact_end = vact_st + vdisplay;
  775. uint32_t val;
  776. vop_enable(crtc);
  777. /*
  778. * If dclk rate is zero, mean that scanout is stop,
  779. * we don't need wait any more.
  780. */
  781. if (clk_get_rate(vop->dclk)) {
  782. /*
  783. * Rk3288 vop timing register is immediately, when configure
  784. * display timing on display time, may cause tearing.
  785. *
  786. * Vop standby will take effect at end of current frame,
  787. * if dsp hold valid irq happen, it means standby complete.
  788. *
  789. * mode set:
  790. * standby and wait complete --> |----
  791. * | display time
  792. * |----
  793. * |---> dsp hold irq
  794. * configure display timing --> |
  795. * standby exit |
  796. * | new frame start.
  797. */
  798. reinit_completion(&vop->dsp_hold_completion);
  799. vop_dsp_hold_valid_irq_enable(vop);
  800. spin_lock(&vop->reg_lock);
  801. VOP_CTRL_SET(vop, standby, 1);
  802. spin_unlock(&vop->reg_lock);
  803. wait_for_completion(&vop->dsp_hold_completion);
  804. vop_dsp_hold_valid_irq_disable(vop);
  805. }
  806. val = 0x8;
  807. val |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
  808. val |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
  809. VOP_CTRL_SET(vop, pin_pol, val);
  810. VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
  811. val = hact_st << 16;
  812. val |= hact_end;
  813. VOP_CTRL_SET(vop, hact_st_end, val);
  814. VOP_CTRL_SET(vop, hpost_st_end, val);
  815. VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
  816. val = vact_st << 16;
  817. val |= vact_end;
  818. VOP_CTRL_SET(vop, vact_st_end, val);
  819. VOP_CTRL_SET(vop, vpost_st_end, val);
  820. clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
  821. VOP_CTRL_SET(vop, standby, 0);
  822. }
  823. static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
  824. struct drm_crtc_state *old_crtc_state)
  825. {
  826. struct vop *vop = to_vop(crtc);
  827. if (WARN_ON(!vop->is_enabled))
  828. return;
  829. spin_lock(&vop->reg_lock);
  830. vop_cfg_done(vop);
  831. spin_unlock(&vop->reg_lock);
  832. }
  833. static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
  834. struct drm_crtc_state *old_crtc_state)
  835. {
  836. struct vop *vop = to_vop(crtc);
  837. if (crtc->state->event) {
  838. WARN_ON(drm_crtc_vblank_get(crtc) != 0);
  839. vop->event = crtc->state->event;
  840. crtc->state->event = NULL;
  841. }
  842. }
  843. static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
  844. .enable = vop_crtc_enable,
  845. .disable = vop_crtc_disable,
  846. .mode_fixup = vop_crtc_mode_fixup,
  847. .atomic_flush = vop_crtc_atomic_flush,
  848. .atomic_begin = vop_crtc_atomic_begin,
  849. };
  850. static void vop_crtc_destroy(struct drm_crtc *crtc)
  851. {
  852. drm_crtc_cleanup(crtc);
  853. }
  854. static const struct drm_crtc_funcs vop_crtc_funcs = {
  855. .set_config = drm_atomic_helper_set_config,
  856. .page_flip = drm_atomic_helper_page_flip,
  857. .destroy = vop_crtc_destroy,
  858. .reset = drm_atomic_helper_crtc_reset,
  859. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  860. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  861. };
  862. static bool vop_win_pending_is_complete(struct vop_win *vop_win)
  863. {
  864. struct drm_plane *plane = &vop_win->base;
  865. struct vop_plane_state *state = to_vop_plane_state(plane->state);
  866. dma_addr_t yrgb_mst;
  867. if (!state->enable)
  868. return VOP_WIN_GET(vop_win->vop, vop_win->data, enable) == 0;
  869. yrgb_mst = VOP_WIN_GET_YRGBADDR(vop_win->vop, vop_win->data);
  870. return yrgb_mst == state->yrgb_mst;
  871. }
  872. static void vop_handle_vblank(struct vop *vop)
  873. {
  874. struct drm_device *drm = vop->drm_dev;
  875. struct drm_crtc *crtc = &vop->crtc;
  876. unsigned long flags;
  877. int i;
  878. for (i = 0; i < vop->data->win_size; i++) {
  879. if (!vop_win_pending_is_complete(&vop->win[i]))
  880. return;
  881. }
  882. if (vop->event) {
  883. spin_lock_irqsave(&drm->event_lock, flags);
  884. drm_crtc_send_vblank_event(crtc, vop->event);
  885. drm_crtc_vblank_put(crtc);
  886. vop->event = NULL;
  887. spin_unlock_irqrestore(&drm->event_lock, flags);
  888. }
  889. if (!completion_done(&vop->wait_update_complete))
  890. complete(&vop->wait_update_complete);
  891. }
  892. static irqreturn_t vop_isr(int irq, void *data)
  893. {
  894. struct vop *vop = data;
  895. struct drm_crtc *crtc = &vop->crtc;
  896. uint32_t active_irqs;
  897. unsigned long flags;
  898. int ret = IRQ_NONE;
  899. /*
  900. * interrupt register has interrupt status, enable and clear bits, we
  901. * must hold irq_lock to avoid a race with enable/disable_vblank().
  902. */
  903. spin_lock_irqsave(&vop->irq_lock, flags);
  904. active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
  905. /* Clear all active interrupt sources */
  906. if (active_irqs)
  907. VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
  908. spin_unlock_irqrestore(&vop->irq_lock, flags);
  909. /* This is expected for vop iommu irqs, since the irq is shared */
  910. if (!active_irqs)
  911. return IRQ_NONE;
  912. if (active_irqs & DSP_HOLD_VALID_INTR) {
  913. complete(&vop->dsp_hold_completion);
  914. active_irqs &= ~DSP_HOLD_VALID_INTR;
  915. ret = IRQ_HANDLED;
  916. }
  917. if (active_irqs & FS_INTR) {
  918. drm_crtc_handle_vblank(crtc);
  919. vop_handle_vblank(vop);
  920. active_irqs &= ~FS_INTR;
  921. ret = IRQ_HANDLED;
  922. }
  923. /* Unhandled irqs are spurious. */
  924. if (active_irqs)
  925. DRM_ERROR("Unknown VOP IRQs: %#02x\n", active_irqs);
  926. return ret;
  927. }
  928. static int vop_create_crtc(struct vop *vop)
  929. {
  930. const struct vop_data *vop_data = vop->data;
  931. struct device *dev = vop->dev;
  932. struct drm_device *drm_dev = vop->drm_dev;
  933. struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
  934. struct drm_crtc *crtc = &vop->crtc;
  935. struct device_node *port;
  936. int ret;
  937. int i;
  938. /*
  939. * Create drm_plane for primary and cursor planes first, since we need
  940. * to pass them to drm_crtc_init_with_planes, which sets the
  941. * "possible_crtcs" to the newly initialized crtc.
  942. */
  943. for (i = 0; i < vop_data->win_size; i++) {
  944. struct vop_win *vop_win = &vop->win[i];
  945. const struct vop_win_data *win_data = vop_win->data;
  946. if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
  947. win_data->type != DRM_PLANE_TYPE_CURSOR)
  948. continue;
  949. ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
  950. 0, &vop_plane_funcs,
  951. win_data->phy->data_formats,
  952. win_data->phy->nformats,
  953. win_data->type, NULL);
  954. if (ret) {
  955. DRM_ERROR("failed to initialize plane\n");
  956. goto err_cleanup_planes;
  957. }
  958. plane = &vop_win->base;
  959. drm_plane_helper_add(plane, &plane_helper_funcs);
  960. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  961. primary = plane;
  962. else if (plane->type == DRM_PLANE_TYPE_CURSOR)
  963. cursor = plane;
  964. }
  965. ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
  966. &vop_crtc_funcs, NULL);
  967. if (ret)
  968. goto err_cleanup_planes;
  969. drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
  970. /*
  971. * Create drm_planes for overlay windows with possible_crtcs restricted
  972. * to the newly created crtc.
  973. */
  974. for (i = 0; i < vop_data->win_size; i++) {
  975. struct vop_win *vop_win = &vop->win[i];
  976. const struct vop_win_data *win_data = vop_win->data;
  977. unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
  978. if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
  979. continue;
  980. ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
  981. possible_crtcs,
  982. &vop_plane_funcs,
  983. win_data->phy->data_formats,
  984. win_data->phy->nformats,
  985. win_data->type, NULL);
  986. if (ret) {
  987. DRM_ERROR("failed to initialize overlay plane\n");
  988. goto err_cleanup_crtc;
  989. }
  990. drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
  991. }
  992. port = of_get_child_by_name(dev->of_node, "port");
  993. if (!port) {
  994. DRM_ERROR("no port node found in %s\n",
  995. dev->of_node->full_name);
  996. ret = -ENOENT;
  997. goto err_cleanup_crtc;
  998. }
  999. init_completion(&vop->dsp_hold_completion);
  1000. init_completion(&vop->wait_update_complete);
  1001. crtc->port = port;
  1002. rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
  1003. return 0;
  1004. err_cleanup_crtc:
  1005. drm_crtc_cleanup(crtc);
  1006. err_cleanup_planes:
  1007. list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
  1008. head)
  1009. drm_plane_cleanup(plane);
  1010. return ret;
  1011. }
  1012. static void vop_destroy_crtc(struct vop *vop)
  1013. {
  1014. struct drm_crtc *crtc = &vop->crtc;
  1015. struct drm_device *drm_dev = vop->drm_dev;
  1016. struct drm_plane *plane, *tmp;
  1017. rockchip_unregister_crtc_funcs(crtc);
  1018. of_node_put(crtc->port);
  1019. /*
  1020. * We need to cleanup the planes now. Why?
  1021. *
  1022. * The planes are "&vop->win[i].base". That means the memory is
  1023. * all part of the big "struct vop" chunk of memory. That memory
  1024. * was devm allocated and associated with this component. We need to
  1025. * free it ourselves before vop_unbind() finishes.
  1026. */
  1027. list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
  1028. head)
  1029. vop_plane_destroy(plane);
  1030. /*
  1031. * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
  1032. * references the CRTC.
  1033. */
  1034. drm_crtc_cleanup(crtc);
  1035. }
  1036. static int vop_initial(struct vop *vop)
  1037. {
  1038. const struct vop_data *vop_data = vop->data;
  1039. const struct vop_reg_data *init_table = vop_data->init_table;
  1040. struct reset_control *ahb_rst;
  1041. int i, ret;
  1042. vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
  1043. if (IS_ERR(vop->hclk)) {
  1044. dev_err(vop->dev, "failed to get hclk source\n");
  1045. return PTR_ERR(vop->hclk);
  1046. }
  1047. vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
  1048. if (IS_ERR(vop->aclk)) {
  1049. dev_err(vop->dev, "failed to get aclk source\n");
  1050. return PTR_ERR(vop->aclk);
  1051. }
  1052. vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
  1053. if (IS_ERR(vop->dclk)) {
  1054. dev_err(vop->dev, "failed to get dclk source\n");
  1055. return PTR_ERR(vop->dclk);
  1056. }
  1057. ret = clk_prepare(vop->dclk);
  1058. if (ret < 0) {
  1059. dev_err(vop->dev, "failed to prepare dclk\n");
  1060. return ret;
  1061. }
  1062. /* Enable both the hclk and aclk to setup the vop */
  1063. ret = clk_prepare_enable(vop->hclk);
  1064. if (ret < 0) {
  1065. dev_err(vop->dev, "failed to prepare/enable hclk\n");
  1066. goto err_unprepare_dclk;
  1067. }
  1068. ret = clk_prepare_enable(vop->aclk);
  1069. if (ret < 0) {
  1070. dev_err(vop->dev, "failed to prepare/enable aclk\n");
  1071. goto err_disable_hclk;
  1072. }
  1073. /*
  1074. * do hclk_reset, reset all vop registers.
  1075. */
  1076. ahb_rst = devm_reset_control_get(vop->dev, "ahb");
  1077. if (IS_ERR(ahb_rst)) {
  1078. dev_err(vop->dev, "failed to get ahb reset\n");
  1079. ret = PTR_ERR(ahb_rst);
  1080. goto err_disable_aclk;
  1081. }
  1082. reset_control_assert(ahb_rst);
  1083. usleep_range(10, 20);
  1084. reset_control_deassert(ahb_rst);
  1085. memcpy(vop->regsbak, vop->regs, vop->len);
  1086. for (i = 0; i < vop_data->table_size; i++)
  1087. vop_writel(vop, init_table[i].offset, init_table[i].value);
  1088. for (i = 0; i < vop_data->win_size; i++) {
  1089. const struct vop_win_data *win = &vop_data->win[i];
  1090. VOP_WIN_SET(vop, win, enable, 0);
  1091. }
  1092. vop_cfg_done(vop);
  1093. /*
  1094. * do dclk_reset, let all config take affect.
  1095. */
  1096. vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
  1097. if (IS_ERR(vop->dclk_rst)) {
  1098. dev_err(vop->dev, "failed to get dclk reset\n");
  1099. ret = PTR_ERR(vop->dclk_rst);
  1100. goto err_disable_aclk;
  1101. }
  1102. reset_control_assert(vop->dclk_rst);
  1103. usleep_range(10, 20);
  1104. reset_control_deassert(vop->dclk_rst);
  1105. clk_disable(vop->hclk);
  1106. clk_disable(vop->aclk);
  1107. vop->is_enabled = false;
  1108. return 0;
  1109. err_disable_aclk:
  1110. clk_disable_unprepare(vop->aclk);
  1111. err_disable_hclk:
  1112. clk_disable_unprepare(vop->hclk);
  1113. err_unprepare_dclk:
  1114. clk_unprepare(vop->dclk);
  1115. return ret;
  1116. }
  1117. /*
  1118. * Initialize the vop->win array elements.
  1119. */
  1120. static void vop_win_init(struct vop *vop)
  1121. {
  1122. const struct vop_data *vop_data = vop->data;
  1123. unsigned int i;
  1124. for (i = 0; i < vop_data->win_size; i++) {
  1125. struct vop_win *vop_win = &vop->win[i];
  1126. const struct vop_win_data *win_data = &vop_data->win[i];
  1127. vop_win->data = win_data;
  1128. vop_win->vop = vop;
  1129. }
  1130. }
  1131. static int vop_bind(struct device *dev, struct device *master, void *data)
  1132. {
  1133. struct platform_device *pdev = to_platform_device(dev);
  1134. const struct vop_data *vop_data;
  1135. struct drm_device *drm_dev = data;
  1136. struct vop *vop;
  1137. struct resource *res;
  1138. size_t alloc_size;
  1139. int ret, irq;
  1140. vop_data = of_device_get_match_data(dev);
  1141. if (!vop_data)
  1142. return -ENODEV;
  1143. /* Allocate vop struct and its vop_win array */
  1144. alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
  1145. vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
  1146. if (!vop)
  1147. return -ENOMEM;
  1148. vop->dev = dev;
  1149. vop->data = vop_data;
  1150. vop->drm_dev = drm_dev;
  1151. dev_set_drvdata(dev, vop);
  1152. vop_win_init(vop);
  1153. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1154. vop->len = resource_size(res);
  1155. vop->regs = devm_ioremap_resource(dev, res);
  1156. if (IS_ERR(vop->regs))
  1157. return PTR_ERR(vop->regs);
  1158. vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
  1159. if (!vop->regsbak)
  1160. return -ENOMEM;
  1161. ret = vop_initial(vop);
  1162. if (ret < 0) {
  1163. dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
  1164. return ret;
  1165. }
  1166. irq = platform_get_irq(pdev, 0);
  1167. if (irq < 0) {
  1168. dev_err(dev, "cannot find irq for vop\n");
  1169. return irq;
  1170. }
  1171. vop->irq = (unsigned int)irq;
  1172. spin_lock_init(&vop->reg_lock);
  1173. spin_lock_init(&vop->irq_lock);
  1174. mutex_init(&vop->vsync_mutex);
  1175. ret = devm_request_irq(dev, vop->irq, vop_isr,
  1176. IRQF_SHARED, dev_name(dev), vop);
  1177. if (ret)
  1178. return ret;
  1179. /* IRQ is initially disabled; it gets enabled in power_on */
  1180. disable_irq(vop->irq);
  1181. ret = vop_create_crtc(vop);
  1182. if (ret)
  1183. return ret;
  1184. pm_runtime_enable(&pdev->dev);
  1185. return 0;
  1186. }
  1187. static void vop_unbind(struct device *dev, struct device *master, void *data)
  1188. {
  1189. struct vop *vop = dev_get_drvdata(dev);
  1190. pm_runtime_disable(dev);
  1191. vop_destroy_crtc(vop);
  1192. }
  1193. const struct component_ops vop_component_ops = {
  1194. .bind = vop_bind,
  1195. .unbind = vop_unbind,
  1196. };
  1197. EXPORT_SYMBOL_GPL(vop_component_ops);