panel-simple.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653
  1. /*
  2. * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the
  12. * next paragraph) shall be included in all copies or substantial portions
  13. * of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include <linux/backlight.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/module.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_mipi_dsi.h>
  32. #include <drm/drm_panel.h>
  33. #include <video/display_timing.h>
  34. #include <video/videomode.h>
  35. struct panel_desc {
  36. const struct drm_display_mode *modes;
  37. unsigned int num_modes;
  38. const struct display_timing *timings;
  39. unsigned int num_timings;
  40. unsigned int bpc;
  41. /**
  42. * @width: width (in millimeters) of the panel's active display area
  43. * @height: height (in millimeters) of the panel's active display area
  44. */
  45. struct {
  46. unsigned int width;
  47. unsigned int height;
  48. } size;
  49. /**
  50. * @prepare: the time (in milliseconds) that it takes for the panel to
  51. * become ready and start receiving video data
  52. * @enable: the time (in milliseconds) that it takes for the panel to
  53. * display the first valid frame after starting to receive
  54. * video data
  55. * @disable: the time (in milliseconds) that it takes for the panel to
  56. * turn the display off (no content is visible)
  57. * @unprepare: the time (in milliseconds) that it takes for the panel
  58. * to power itself down completely
  59. */
  60. struct {
  61. unsigned int prepare;
  62. unsigned int enable;
  63. unsigned int disable;
  64. unsigned int unprepare;
  65. } delay;
  66. u32 bus_format;
  67. };
  68. struct panel_simple {
  69. struct drm_panel base;
  70. bool prepared;
  71. bool enabled;
  72. const struct panel_desc *desc;
  73. struct backlight_device *backlight;
  74. struct regulator *supply;
  75. struct i2c_adapter *ddc;
  76. struct gpio_desc *enable_gpio;
  77. };
  78. static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
  79. {
  80. return container_of(panel, struct panel_simple, base);
  81. }
  82. static int panel_simple_get_fixed_modes(struct panel_simple *panel)
  83. {
  84. struct drm_connector *connector = panel->base.connector;
  85. struct drm_device *drm = panel->base.drm;
  86. struct drm_display_mode *mode;
  87. unsigned int i, num = 0;
  88. if (!panel->desc)
  89. return 0;
  90. for (i = 0; i < panel->desc->num_timings; i++) {
  91. const struct display_timing *dt = &panel->desc->timings[i];
  92. struct videomode vm;
  93. videomode_from_timing(dt, &vm);
  94. mode = drm_mode_create(drm);
  95. if (!mode) {
  96. dev_err(drm->dev, "failed to add mode %ux%u\n",
  97. dt->hactive.typ, dt->vactive.typ);
  98. continue;
  99. }
  100. drm_display_mode_from_videomode(&vm, mode);
  101. drm_mode_set_name(mode);
  102. drm_mode_probed_add(connector, mode);
  103. num++;
  104. }
  105. for (i = 0; i < panel->desc->num_modes; i++) {
  106. const struct drm_display_mode *m = &panel->desc->modes[i];
  107. mode = drm_mode_duplicate(drm, m);
  108. if (!mode) {
  109. dev_err(drm->dev, "failed to add mode %ux%u@%u\n",
  110. m->hdisplay, m->vdisplay, m->vrefresh);
  111. continue;
  112. }
  113. drm_mode_set_name(mode);
  114. drm_mode_probed_add(connector, mode);
  115. num++;
  116. }
  117. connector->display_info.bpc = panel->desc->bpc;
  118. connector->display_info.width_mm = panel->desc->size.width;
  119. connector->display_info.height_mm = panel->desc->size.height;
  120. if (panel->desc->bus_format)
  121. drm_display_info_set_bus_formats(&connector->display_info,
  122. &panel->desc->bus_format, 1);
  123. return num;
  124. }
  125. static int panel_simple_disable(struct drm_panel *panel)
  126. {
  127. struct panel_simple *p = to_panel_simple(panel);
  128. if (!p->enabled)
  129. return 0;
  130. if (p->backlight) {
  131. p->backlight->props.power = FB_BLANK_POWERDOWN;
  132. backlight_update_status(p->backlight);
  133. }
  134. if (p->desc->delay.disable)
  135. msleep(p->desc->delay.disable);
  136. p->enabled = false;
  137. return 0;
  138. }
  139. static int panel_simple_unprepare(struct drm_panel *panel)
  140. {
  141. struct panel_simple *p = to_panel_simple(panel);
  142. if (!p->prepared)
  143. return 0;
  144. if (p->enable_gpio)
  145. gpiod_set_value_cansleep(p->enable_gpio, 0);
  146. regulator_disable(p->supply);
  147. if (p->desc->delay.unprepare)
  148. msleep(p->desc->delay.unprepare);
  149. p->prepared = false;
  150. return 0;
  151. }
  152. static int panel_simple_prepare(struct drm_panel *panel)
  153. {
  154. struct panel_simple *p = to_panel_simple(panel);
  155. int err;
  156. if (p->prepared)
  157. return 0;
  158. err = regulator_enable(p->supply);
  159. if (err < 0) {
  160. dev_err(panel->dev, "failed to enable supply: %d\n", err);
  161. return err;
  162. }
  163. if (p->enable_gpio)
  164. gpiod_set_value_cansleep(p->enable_gpio, 1);
  165. if (p->desc->delay.prepare)
  166. msleep(p->desc->delay.prepare);
  167. p->prepared = true;
  168. return 0;
  169. }
  170. static int panel_simple_enable(struct drm_panel *panel)
  171. {
  172. struct panel_simple *p = to_panel_simple(panel);
  173. if (p->enabled)
  174. return 0;
  175. if (p->desc->delay.enable)
  176. msleep(p->desc->delay.enable);
  177. if (p->backlight) {
  178. p->backlight->props.power = FB_BLANK_UNBLANK;
  179. backlight_update_status(p->backlight);
  180. }
  181. p->enabled = true;
  182. return 0;
  183. }
  184. static int panel_simple_get_modes(struct drm_panel *panel)
  185. {
  186. struct panel_simple *p = to_panel_simple(panel);
  187. int num = 0;
  188. /* probe EDID if a DDC bus is available */
  189. if (p->ddc) {
  190. struct edid *edid = drm_get_edid(panel->connector, p->ddc);
  191. drm_mode_connector_update_edid_property(panel->connector, edid);
  192. if (edid) {
  193. num += drm_add_edid_modes(panel->connector, edid);
  194. kfree(edid);
  195. }
  196. }
  197. /* add hard-coded panel modes */
  198. num += panel_simple_get_fixed_modes(p);
  199. return num;
  200. }
  201. static int panel_simple_get_timings(struct drm_panel *panel,
  202. unsigned int num_timings,
  203. struct display_timing *timings)
  204. {
  205. struct panel_simple *p = to_panel_simple(panel);
  206. unsigned int i;
  207. if (p->desc->num_timings < num_timings)
  208. num_timings = p->desc->num_timings;
  209. if (timings)
  210. for (i = 0; i < num_timings; i++)
  211. timings[i] = p->desc->timings[i];
  212. return p->desc->num_timings;
  213. }
  214. static const struct drm_panel_funcs panel_simple_funcs = {
  215. .disable = panel_simple_disable,
  216. .unprepare = panel_simple_unprepare,
  217. .prepare = panel_simple_prepare,
  218. .enable = panel_simple_enable,
  219. .get_modes = panel_simple_get_modes,
  220. .get_timings = panel_simple_get_timings,
  221. };
  222. static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
  223. {
  224. struct device_node *backlight, *ddc;
  225. struct panel_simple *panel;
  226. int err;
  227. panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
  228. if (!panel)
  229. return -ENOMEM;
  230. panel->enabled = false;
  231. panel->prepared = false;
  232. panel->desc = desc;
  233. panel->supply = devm_regulator_get(dev, "power");
  234. if (IS_ERR(panel->supply))
  235. return PTR_ERR(panel->supply);
  236. panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
  237. GPIOD_OUT_LOW);
  238. if (IS_ERR(panel->enable_gpio)) {
  239. err = PTR_ERR(panel->enable_gpio);
  240. dev_err(dev, "failed to request GPIO: %d\n", err);
  241. return err;
  242. }
  243. backlight = of_parse_phandle(dev->of_node, "backlight", 0);
  244. if (backlight) {
  245. panel->backlight = of_find_backlight_by_node(backlight);
  246. of_node_put(backlight);
  247. if (!panel->backlight)
  248. return -EPROBE_DEFER;
  249. }
  250. ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
  251. if (ddc) {
  252. panel->ddc = of_find_i2c_adapter_by_node(ddc);
  253. of_node_put(ddc);
  254. if (!panel->ddc) {
  255. err = -EPROBE_DEFER;
  256. goto free_backlight;
  257. }
  258. }
  259. drm_panel_init(&panel->base);
  260. panel->base.dev = dev;
  261. panel->base.funcs = &panel_simple_funcs;
  262. err = drm_panel_add(&panel->base);
  263. if (err < 0)
  264. goto free_ddc;
  265. dev_set_drvdata(dev, panel);
  266. return 0;
  267. free_ddc:
  268. if (panel->ddc)
  269. put_device(&panel->ddc->dev);
  270. free_backlight:
  271. if (panel->backlight)
  272. put_device(&panel->backlight->dev);
  273. return err;
  274. }
  275. static int panel_simple_remove(struct device *dev)
  276. {
  277. struct panel_simple *panel = dev_get_drvdata(dev);
  278. drm_panel_detach(&panel->base);
  279. drm_panel_remove(&panel->base);
  280. panel_simple_disable(&panel->base);
  281. if (panel->ddc)
  282. put_device(&panel->ddc->dev);
  283. if (panel->backlight)
  284. put_device(&panel->backlight->dev);
  285. return 0;
  286. }
  287. static void panel_simple_shutdown(struct device *dev)
  288. {
  289. struct panel_simple *panel = dev_get_drvdata(dev);
  290. panel_simple_disable(&panel->base);
  291. }
  292. static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
  293. .clock = 33333,
  294. .hdisplay = 800,
  295. .hsync_start = 800 + 0,
  296. .hsync_end = 800 + 0 + 255,
  297. .htotal = 800 + 0 + 255 + 0,
  298. .vdisplay = 480,
  299. .vsync_start = 480 + 2,
  300. .vsync_end = 480 + 2 + 45,
  301. .vtotal = 480 + 2 + 45 + 0,
  302. .vrefresh = 60,
  303. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  304. };
  305. static const struct panel_desc ampire_am800480r3tmqwa1h = {
  306. .modes = &ampire_am800480r3tmqwa1h_mode,
  307. .num_modes = 1,
  308. .bpc = 6,
  309. .size = {
  310. .width = 152,
  311. .height = 91,
  312. },
  313. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  314. };
  315. static const struct drm_display_mode auo_b101aw03_mode = {
  316. .clock = 51450,
  317. .hdisplay = 1024,
  318. .hsync_start = 1024 + 156,
  319. .hsync_end = 1024 + 156 + 8,
  320. .htotal = 1024 + 156 + 8 + 156,
  321. .vdisplay = 600,
  322. .vsync_start = 600 + 16,
  323. .vsync_end = 600 + 16 + 6,
  324. .vtotal = 600 + 16 + 6 + 16,
  325. .vrefresh = 60,
  326. };
  327. static const struct panel_desc auo_b101aw03 = {
  328. .modes = &auo_b101aw03_mode,
  329. .num_modes = 1,
  330. .bpc = 6,
  331. .size = {
  332. .width = 223,
  333. .height = 125,
  334. },
  335. };
  336. static const struct drm_display_mode auo_b101ean01_mode = {
  337. .clock = 72500,
  338. .hdisplay = 1280,
  339. .hsync_start = 1280 + 119,
  340. .hsync_end = 1280 + 119 + 32,
  341. .htotal = 1280 + 119 + 32 + 21,
  342. .vdisplay = 800,
  343. .vsync_start = 800 + 4,
  344. .vsync_end = 800 + 4 + 20,
  345. .vtotal = 800 + 4 + 20 + 8,
  346. .vrefresh = 60,
  347. };
  348. static const struct panel_desc auo_b101ean01 = {
  349. .modes = &auo_b101ean01_mode,
  350. .num_modes = 1,
  351. .bpc = 6,
  352. .size = {
  353. .width = 217,
  354. .height = 136,
  355. },
  356. };
  357. static const struct drm_display_mode auo_b101xtn01_mode = {
  358. .clock = 72000,
  359. .hdisplay = 1366,
  360. .hsync_start = 1366 + 20,
  361. .hsync_end = 1366 + 20 + 70,
  362. .htotal = 1366 + 20 + 70,
  363. .vdisplay = 768,
  364. .vsync_start = 768 + 14,
  365. .vsync_end = 768 + 14 + 42,
  366. .vtotal = 768 + 14 + 42,
  367. .vrefresh = 60,
  368. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  369. };
  370. static const struct panel_desc auo_b101xtn01 = {
  371. .modes = &auo_b101xtn01_mode,
  372. .num_modes = 1,
  373. .bpc = 6,
  374. .size = {
  375. .width = 223,
  376. .height = 125,
  377. },
  378. };
  379. static const struct drm_display_mode auo_b116xw03_mode = {
  380. .clock = 70589,
  381. .hdisplay = 1366,
  382. .hsync_start = 1366 + 40,
  383. .hsync_end = 1366 + 40 + 40,
  384. .htotal = 1366 + 40 + 40 + 32,
  385. .vdisplay = 768,
  386. .vsync_start = 768 + 10,
  387. .vsync_end = 768 + 10 + 12,
  388. .vtotal = 768 + 10 + 12 + 6,
  389. .vrefresh = 60,
  390. };
  391. static const struct panel_desc auo_b116xw03 = {
  392. .modes = &auo_b116xw03_mode,
  393. .num_modes = 1,
  394. .bpc = 6,
  395. .size = {
  396. .width = 256,
  397. .height = 144,
  398. },
  399. };
  400. static const struct drm_display_mode auo_b133xtn01_mode = {
  401. .clock = 69500,
  402. .hdisplay = 1366,
  403. .hsync_start = 1366 + 48,
  404. .hsync_end = 1366 + 48 + 32,
  405. .htotal = 1366 + 48 + 32 + 20,
  406. .vdisplay = 768,
  407. .vsync_start = 768 + 3,
  408. .vsync_end = 768 + 3 + 6,
  409. .vtotal = 768 + 3 + 6 + 13,
  410. .vrefresh = 60,
  411. };
  412. static const struct panel_desc auo_b133xtn01 = {
  413. .modes = &auo_b133xtn01_mode,
  414. .num_modes = 1,
  415. .bpc = 6,
  416. .size = {
  417. .width = 293,
  418. .height = 165,
  419. },
  420. };
  421. static const struct drm_display_mode auo_b133htn01_mode = {
  422. .clock = 150660,
  423. .hdisplay = 1920,
  424. .hsync_start = 1920 + 172,
  425. .hsync_end = 1920 + 172 + 80,
  426. .htotal = 1920 + 172 + 80 + 60,
  427. .vdisplay = 1080,
  428. .vsync_start = 1080 + 25,
  429. .vsync_end = 1080 + 25 + 10,
  430. .vtotal = 1080 + 25 + 10 + 10,
  431. .vrefresh = 60,
  432. };
  433. static const struct panel_desc auo_b133htn01 = {
  434. .modes = &auo_b133htn01_mode,
  435. .num_modes = 1,
  436. .bpc = 6,
  437. .size = {
  438. .width = 293,
  439. .height = 165,
  440. },
  441. .delay = {
  442. .prepare = 105,
  443. .enable = 20,
  444. .unprepare = 50,
  445. },
  446. };
  447. static const struct drm_display_mode avic_tm070ddh03_mode = {
  448. .clock = 51200,
  449. .hdisplay = 1024,
  450. .hsync_start = 1024 + 160,
  451. .hsync_end = 1024 + 160 + 4,
  452. .htotal = 1024 + 160 + 4 + 156,
  453. .vdisplay = 600,
  454. .vsync_start = 600 + 17,
  455. .vsync_end = 600 + 17 + 1,
  456. .vtotal = 600 + 17 + 1 + 17,
  457. .vrefresh = 60,
  458. };
  459. static const struct panel_desc avic_tm070ddh03 = {
  460. .modes = &avic_tm070ddh03_mode,
  461. .num_modes = 1,
  462. .bpc = 8,
  463. .size = {
  464. .width = 154,
  465. .height = 90,
  466. },
  467. .delay = {
  468. .prepare = 20,
  469. .enable = 200,
  470. .disable = 200,
  471. },
  472. };
  473. static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
  474. .clock = 72070,
  475. .hdisplay = 1366,
  476. .hsync_start = 1366 + 58,
  477. .hsync_end = 1366 + 58 + 58,
  478. .htotal = 1366 + 58 + 58 + 58,
  479. .vdisplay = 768,
  480. .vsync_start = 768 + 4,
  481. .vsync_end = 768 + 4 + 4,
  482. .vtotal = 768 + 4 + 4 + 4,
  483. .vrefresh = 60,
  484. };
  485. static const struct panel_desc chunghwa_claa101wa01a = {
  486. .modes = &chunghwa_claa101wa01a_mode,
  487. .num_modes = 1,
  488. .bpc = 6,
  489. .size = {
  490. .width = 220,
  491. .height = 120,
  492. },
  493. };
  494. static const struct drm_display_mode chunghwa_claa101wb01_mode = {
  495. .clock = 69300,
  496. .hdisplay = 1366,
  497. .hsync_start = 1366 + 48,
  498. .hsync_end = 1366 + 48 + 32,
  499. .htotal = 1366 + 48 + 32 + 20,
  500. .vdisplay = 768,
  501. .vsync_start = 768 + 16,
  502. .vsync_end = 768 + 16 + 8,
  503. .vtotal = 768 + 16 + 8 + 16,
  504. .vrefresh = 60,
  505. };
  506. static const struct panel_desc chunghwa_claa101wb01 = {
  507. .modes = &chunghwa_claa101wb01_mode,
  508. .num_modes = 1,
  509. .bpc = 6,
  510. .size = {
  511. .width = 223,
  512. .height = 125,
  513. },
  514. };
  515. static const struct drm_display_mode edt_et057090dhu_mode = {
  516. .clock = 25175,
  517. .hdisplay = 640,
  518. .hsync_start = 640 + 16,
  519. .hsync_end = 640 + 16 + 30,
  520. .htotal = 640 + 16 + 30 + 114,
  521. .vdisplay = 480,
  522. .vsync_start = 480 + 10,
  523. .vsync_end = 480 + 10 + 3,
  524. .vtotal = 480 + 10 + 3 + 32,
  525. .vrefresh = 60,
  526. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  527. };
  528. static const struct panel_desc edt_et057090dhu = {
  529. .modes = &edt_et057090dhu_mode,
  530. .num_modes = 1,
  531. .bpc = 6,
  532. .size = {
  533. .width = 115,
  534. .height = 86,
  535. },
  536. };
  537. static const struct drm_display_mode edt_etm0700g0dh6_mode = {
  538. .clock = 33260,
  539. .hdisplay = 800,
  540. .hsync_start = 800 + 40,
  541. .hsync_end = 800 + 40 + 128,
  542. .htotal = 800 + 40 + 128 + 88,
  543. .vdisplay = 480,
  544. .vsync_start = 480 + 10,
  545. .vsync_end = 480 + 10 + 2,
  546. .vtotal = 480 + 10 + 2 + 33,
  547. .vrefresh = 60,
  548. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  549. };
  550. static const struct panel_desc edt_etm0700g0dh6 = {
  551. .modes = &edt_etm0700g0dh6_mode,
  552. .num_modes = 1,
  553. .bpc = 6,
  554. .size = {
  555. .width = 152,
  556. .height = 91,
  557. },
  558. };
  559. static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
  560. .clock = 32260,
  561. .hdisplay = 800,
  562. .hsync_start = 800 + 168,
  563. .hsync_end = 800 + 168 + 64,
  564. .htotal = 800 + 168 + 64 + 88,
  565. .vdisplay = 480,
  566. .vsync_start = 480 + 37,
  567. .vsync_end = 480 + 37 + 2,
  568. .vtotal = 480 + 37 + 2 + 8,
  569. .vrefresh = 60,
  570. };
  571. static const struct panel_desc foxlink_fl500wvr00_a0t = {
  572. .modes = &foxlink_fl500wvr00_a0t_mode,
  573. .num_modes = 1,
  574. .bpc = 8,
  575. .size = {
  576. .width = 108,
  577. .height = 65,
  578. },
  579. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  580. };
  581. static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
  582. .clock = 9000,
  583. .hdisplay = 480,
  584. .hsync_start = 480 + 5,
  585. .hsync_end = 480 + 5 + 1,
  586. .htotal = 480 + 5 + 1 + 40,
  587. .vdisplay = 272,
  588. .vsync_start = 272 + 8,
  589. .vsync_end = 272 + 8 + 1,
  590. .vtotal = 272 + 8 + 1 + 8,
  591. .vrefresh = 60,
  592. };
  593. static const struct panel_desc giantplus_gpg482739qs5 = {
  594. .modes = &giantplus_gpg482739qs5_mode,
  595. .num_modes = 1,
  596. .bpc = 8,
  597. .size = {
  598. .width = 95,
  599. .height = 54,
  600. },
  601. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  602. };
  603. static const struct display_timing hannstar_hsd070pww1_timing = {
  604. .pixelclock = { 64300000, 71100000, 82000000 },
  605. .hactive = { 1280, 1280, 1280 },
  606. .hfront_porch = { 1, 1, 10 },
  607. .hback_porch = { 1, 1, 10 },
  608. /*
  609. * According to the data sheet, the minimum horizontal blanking interval
  610. * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
  611. * minimum working horizontal blanking interval to be 60 clocks.
  612. */
  613. .hsync_len = { 58, 158, 661 },
  614. .vactive = { 800, 800, 800 },
  615. .vfront_porch = { 1, 1, 10 },
  616. .vback_porch = { 1, 1, 10 },
  617. .vsync_len = { 1, 21, 203 },
  618. .flags = DISPLAY_FLAGS_DE_HIGH,
  619. };
  620. static const struct panel_desc hannstar_hsd070pww1 = {
  621. .timings = &hannstar_hsd070pww1_timing,
  622. .num_timings = 1,
  623. .bpc = 6,
  624. .size = {
  625. .width = 151,
  626. .height = 94,
  627. },
  628. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  629. };
  630. static const struct display_timing hannstar_hsd100pxn1_timing = {
  631. .pixelclock = { 55000000, 65000000, 75000000 },
  632. .hactive = { 1024, 1024, 1024 },
  633. .hfront_porch = { 40, 40, 40 },
  634. .hback_porch = { 220, 220, 220 },
  635. .hsync_len = { 20, 60, 100 },
  636. .vactive = { 768, 768, 768 },
  637. .vfront_porch = { 7, 7, 7 },
  638. .vback_porch = { 21, 21, 21 },
  639. .vsync_len = { 10, 10, 10 },
  640. .flags = DISPLAY_FLAGS_DE_HIGH,
  641. };
  642. static const struct panel_desc hannstar_hsd100pxn1 = {
  643. .timings = &hannstar_hsd100pxn1_timing,
  644. .num_timings = 1,
  645. .bpc = 6,
  646. .size = {
  647. .width = 203,
  648. .height = 152,
  649. },
  650. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  651. };
  652. static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
  653. .clock = 33333,
  654. .hdisplay = 800,
  655. .hsync_start = 800 + 85,
  656. .hsync_end = 800 + 85 + 86,
  657. .htotal = 800 + 85 + 86 + 85,
  658. .vdisplay = 480,
  659. .vsync_start = 480 + 16,
  660. .vsync_end = 480 + 16 + 13,
  661. .vtotal = 480 + 16 + 13 + 16,
  662. .vrefresh = 60,
  663. };
  664. static const struct panel_desc hitachi_tx23d38vm0caa = {
  665. .modes = &hitachi_tx23d38vm0caa_mode,
  666. .num_modes = 1,
  667. .bpc = 6,
  668. .size = {
  669. .width = 195,
  670. .height = 117,
  671. },
  672. };
  673. static const struct drm_display_mode innolux_at043tn24_mode = {
  674. .clock = 9000,
  675. .hdisplay = 480,
  676. .hsync_start = 480 + 2,
  677. .hsync_end = 480 + 2 + 41,
  678. .htotal = 480 + 2 + 41 + 2,
  679. .vdisplay = 272,
  680. .vsync_start = 272 + 2,
  681. .vsync_end = 272 + 2 + 11,
  682. .vtotal = 272 + 2 + 11 + 2,
  683. .vrefresh = 60,
  684. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  685. };
  686. static const struct panel_desc innolux_at043tn24 = {
  687. .modes = &innolux_at043tn24_mode,
  688. .num_modes = 1,
  689. .bpc = 8,
  690. .size = {
  691. .width = 95,
  692. .height = 54,
  693. },
  694. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  695. };
  696. static const struct drm_display_mode innolux_g121i1_l01_mode = {
  697. .clock = 71000,
  698. .hdisplay = 1280,
  699. .hsync_start = 1280 + 64,
  700. .hsync_end = 1280 + 64 + 32,
  701. .htotal = 1280 + 64 + 32 + 64,
  702. .vdisplay = 800,
  703. .vsync_start = 800 + 9,
  704. .vsync_end = 800 + 9 + 6,
  705. .vtotal = 800 + 9 + 6 + 9,
  706. .vrefresh = 60,
  707. };
  708. static const struct panel_desc innolux_g121i1_l01 = {
  709. .modes = &innolux_g121i1_l01_mode,
  710. .num_modes = 1,
  711. .bpc = 6,
  712. .size = {
  713. .width = 261,
  714. .height = 163,
  715. },
  716. };
  717. static const struct drm_display_mode innolux_g121x1_l03_mode = {
  718. .clock = 65000,
  719. .hdisplay = 1024,
  720. .hsync_start = 1024 + 0,
  721. .hsync_end = 1024 + 1,
  722. .htotal = 1024 + 0 + 1 + 320,
  723. .vdisplay = 768,
  724. .vsync_start = 768 + 38,
  725. .vsync_end = 768 + 38 + 1,
  726. .vtotal = 768 + 38 + 1 + 0,
  727. .vrefresh = 60,
  728. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  729. };
  730. static const struct panel_desc innolux_g121x1_l03 = {
  731. .modes = &innolux_g121x1_l03_mode,
  732. .num_modes = 1,
  733. .bpc = 6,
  734. .size = {
  735. .width = 246,
  736. .height = 185,
  737. },
  738. .delay = {
  739. .enable = 200,
  740. .unprepare = 200,
  741. .disable = 400,
  742. },
  743. };
  744. static const struct drm_display_mode innolux_n116bge_mode = {
  745. .clock = 76420,
  746. .hdisplay = 1366,
  747. .hsync_start = 1366 + 136,
  748. .hsync_end = 1366 + 136 + 30,
  749. .htotal = 1366 + 136 + 30 + 60,
  750. .vdisplay = 768,
  751. .vsync_start = 768 + 8,
  752. .vsync_end = 768 + 8 + 12,
  753. .vtotal = 768 + 8 + 12 + 12,
  754. .vrefresh = 60,
  755. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  756. };
  757. static const struct panel_desc innolux_n116bge = {
  758. .modes = &innolux_n116bge_mode,
  759. .num_modes = 1,
  760. .bpc = 6,
  761. .size = {
  762. .width = 256,
  763. .height = 144,
  764. },
  765. };
  766. static const struct drm_display_mode innolux_n156bge_l21_mode = {
  767. .clock = 69300,
  768. .hdisplay = 1366,
  769. .hsync_start = 1366 + 16,
  770. .hsync_end = 1366 + 16 + 34,
  771. .htotal = 1366 + 16 + 34 + 50,
  772. .vdisplay = 768,
  773. .vsync_start = 768 + 2,
  774. .vsync_end = 768 + 2 + 6,
  775. .vtotal = 768 + 2 + 6 + 12,
  776. .vrefresh = 60,
  777. };
  778. static const struct panel_desc innolux_n156bge_l21 = {
  779. .modes = &innolux_n156bge_l21_mode,
  780. .num_modes = 1,
  781. .bpc = 6,
  782. .size = {
  783. .width = 344,
  784. .height = 193,
  785. },
  786. };
  787. static const struct drm_display_mode innolux_zj070na_01p_mode = {
  788. .clock = 51501,
  789. .hdisplay = 1024,
  790. .hsync_start = 1024 + 128,
  791. .hsync_end = 1024 + 128 + 64,
  792. .htotal = 1024 + 128 + 64 + 128,
  793. .vdisplay = 600,
  794. .vsync_start = 600 + 16,
  795. .vsync_end = 600 + 16 + 4,
  796. .vtotal = 600 + 16 + 4 + 16,
  797. .vrefresh = 60,
  798. };
  799. static const struct panel_desc innolux_zj070na_01p = {
  800. .modes = &innolux_zj070na_01p_mode,
  801. .num_modes = 1,
  802. .bpc = 6,
  803. .size = {
  804. .width = 1024,
  805. .height = 600,
  806. },
  807. };
  808. static const struct display_timing kyo_tcg121xglp_timing = {
  809. .pixelclock = { 52000000, 65000000, 71000000 },
  810. .hactive = { 1024, 1024, 1024 },
  811. .hfront_porch = { 2, 2, 2 },
  812. .hback_porch = { 2, 2, 2 },
  813. .hsync_len = { 86, 124, 244 },
  814. .vactive = { 768, 768, 768 },
  815. .vfront_porch = { 2, 2, 2 },
  816. .vback_porch = { 2, 2, 2 },
  817. .vsync_len = { 6, 34, 73 },
  818. .flags = DISPLAY_FLAGS_DE_HIGH,
  819. };
  820. static const struct panel_desc kyo_tcg121xglp = {
  821. .timings = &kyo_tcg121xglp_timing,
  822. .num_timings = 1,
  823. .bpc = 8,
  824. .size = {
  825. .width = 246,
  826. .height = 184,
  827. },
  828. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  829. };
  830. static const struct drm_display_mode lg_lb070wv8_mode = {
  831. .clock = 33246,
  832. .hdisplay = 800,
  833. .hsync_start = 800 + 88,
  834. .hsync_end = 800 + 88 + 80,
  835. .htotal = 800 + 88 + 80 + 88,
  836. .vdisplay = 480,
  837. .vsync_start = 480 + 10,
  838. .vsync_end = 480 + 10 + 25,
  839. .vtotal = 480 + 10 + 25 + 10,
  840. .vrefresh = 60,
  841. };
  842. static const struct panel_desc lg_lb070wv8 = {
  843. .modes = &lg_lb070wv8_mode,
  844. .num_modes = 1,
  845. .bpc = 16,
  846. .size = {
  847. .width = 151,
  848. .height = 91,
  849. },
  850. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  851. };
  852. static const struct drm_display_mode lg_lp120up1_mode = {
  853. .clock = 162300,
  854. .hdisplay = 1920,
  855. .hsync_start = 1920 + 40,
  856. .hsync_end = 1920 + 40 + 40,
  857. .htotal = 1920 + 40 + 40+ 80,
  858. .vdisplay = 1280,
  859. .vsync_start = 1280 + 4,
  860. .vsync_end = 1280 + 4 + 4,
  861. .vtotal = 1280 + 4 + 4 + 12,
  862. .vrefresh = 60,
  863. };
  864. static const struct panel_desc lg_lp120up1 = {
  865. .modes = &lg_lp120up1_mode,
  866. .num_modes = 1,
  867. .bpc = 8,
  868. .size = {
  869. .width = 267,
  870. .height = 183,
  871. },
  872. };
  873. static const struct drm_display_mode lg_lp129qe_mode = {
  874. .clock = 285250,
  875. .hdisplay = 2560,
  876. .hsync_start = 2560 + 48,
  877. .hsync_end = 2560 + 48 + 32,
  878. .htotal = 2560 + 48 + 32 + 80,
  879. .vdisplay = 1700,
  880. .vsync_start = 1700 + 3,
  881. .vsync_end = 1700 + 3 + 10,
  882. .vtotal = 1700 + 3 + 10 + 36,
  883. .vrefresh = 60,
  884. };
  885. static const struct panel_desc lg_lp129qe = {
  886. .modes = &lg_lp129qe_mode,
  887. .num_modes = 1,
  888. .bpc = 8,
  889. .size = {
  890. .width = 272,
  891. .height = 181,
  892. },
  893. };
  894. static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
  895. .clock = 10870,
  896. .hdisplay = 480,
  897. .hsync_start = 480 + 2,
  898. .hsync_end = 480 + 2 + 41,
  899. .htotal = 480 + 2 + 41 + 2,
  900. .vdisplay = 272,
  901. .vsync_start = 272 + 2,
  902. .vsync_end = 272 + 2 + 4,
  903. .vtotal = 272 + 2 + 4 + 2,
  904. .vrefresh = 74,
  905. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  906. };
  907. static const struct panel_desc nec_nl4827hc19_05b = {
  908. .modes = &nec_nl4827hc19_05b_mode,
  909. .num_modes = 1,
  910. .bpc = 8,
  911. .size = {
  912. .width = 95,
  913. .height = 54,
  914. },
  915. .bus_format = MEDIA_BUS_FMT_RGB888_1X24
  916. };
  917. static const struct display_timing okaya_rs800480t_7x0gp_timing = {
  918. .pixelclock = { 30000000, 30000000, 40000000 },
  919. .hactive = { 800, 800, 800 },
  920. .hfront_porch = { 40, 40, 40 },
  921. .hback_porch = { 40, 40, 40 },
  922. .hsync_len = { 1, 48, 48 },
  923. .vactive = { 480, 480, 480 },
  924. .vfront_porch = { 13, 13, 13 },
  925. .vback_porch = { 29, 29, 29 },
  926. .vsync_len = { 3, 3, 3 },
  927. .flags = DISPLAY_FLAGS_DE_HIGH,
  928. };
  929. static const struct panel_desc okaya_rs800480t_7x0gp = {
  930. .timings = &okaya_rs800480t_7x0gp_timing,
  931. .num_timings = 1,
  932. .bpc = 6,
  933. .size = {
  934. .width = 154,
  935. .height = 87,
  936. },
  937. .delay = {
  938. .prepare = 41,
  939. .enable = 50,
  940. .unprepare = 41,
  941. .disable = 50,
  942. },
  943. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  944. };
  945. static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
  946. .clock = 25000,
  947. .hdisplay = 480,
  948. .hsync_start = 480 + 10,
  949. .hsync_end = 480 + 10 + 10,
  950. .htotal = 480 + 10 + 10 + 15,
  951. .vdisplay = 800,
  952. .vsync_start = 800 + 3,
  953. .vsync_end = 800 + 3 + 3,
  954. .vtotal = 800 + 3 + 3 + 3,
  955. .vrefresh = 60,
  956. };
  957. static const struct panel_desc ortustech_com43h4m85ulc = {
  958. .modes = &ortustech_com43h4m85ulc_mode,
  959. .num_modes = 1,
  960. .bpc = 8,
  961. .size = {
  962. .width = 56,
  963. .height = 93,
  964. },
  965. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  966. };
  967. static const struct drm_display_mode qd43003c0_40_mode = {
  968. .clock = 9000,
  969. .hdisplay = 480,
  970. .hsync_start = 480 + 8,
  971. .hsync_end = 480 + 8 + 4,
  972. .htotal = 480 + 8 + 4 + 39,
  973. .vdisplay = 272,
  974. .vsync_start = 272 + 4,
  975. .vsync_end = 272 + 4 + 10,
  976. .vtotal = 272 + 4 + 10 + 2,
  977. .vrefresh = 60,
  978. };
  979. static const struct panel_desc qd43003c0_40 = {
  980. .modes = &qd43003c0_40_mode,
  981. .num_modes = 1,
  982. .bpc = 8,
  983. .size = {
  984. .width = 95,
  985. .height = 53,
  986. },
  987. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  988. };
  989. static const struct drm_display_mode samsung_ltn101nt05_mode = {
  990. .clock = 54030,
  991. .hdisplay = 1024,
  992. .hsync_start = 1024 + 24,
  993. .hsync_end = 1024 + 24 + 136,
  994. .htotal = 1024 + 24 + 136 + 160,
  995. .vdisplay = 600,
  996. .vsync_start = 600 + 3,
  997. .vsync_end = 600 + 3 + 6,
  998. .vtotal = 600 + 3 + 6 + 61,
  999. .vrefresh = 60,
  1000. };
  1001. static const struct panel_desc samsung_ltn101nt05 = {
  1002. .modes = &samsung_ltn101nt05_mode,
  1003. .num_modes = 1,
  1004. .bpc = 6,
  1005. .size = {
  1006. .width = 1024,
  1007. .height = 600,
  1008. },
  1009. };
  1010. static const struct drm_display_mode samsung_ltn140at29_301_mode = {
  1011. .clock = 76300,
  1012. .hdisplay = 1366,
  1013. .hsync_start = 1366 + 64,
  1014. .hsync_end = 1366 + 64 + 48,
  1015. .htotal = 1366 + 64 + 48 + 128,
  1016. .vdisplay = 768,
  1017. .vsync_start = 768 + 2,
  1018. .vsync_end = 768 + 2 + 5,
  1019. .vtotal = 768 + 2 + 5 + 17,
  1020. .vrefresh = 60,
  1021. };
  1022. static const struct panel_desc samsung_ltn140at29_301 = {
  1023. .modes = &samsung_ltn140at29_301_mode,
  1024. .num_modes = 1,
  1025. .bpc = 6,
  1026. .size = {
  1027. .width = 320,
  1028. .height = 187,
  1029. },
  1030. };
  1031. static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
  1032. .clock = 33300,
  1033. .hdisplay = 800,
  1034. .hsync_start = 800 + 1,
  1035. .hsync_end = 800 + 1 + 64,
  1036. .htotal = 800 + 1 + 64 + 64,
  1037. .vdisplay = 480,
  1038. .vsync_start = 480 + 1,
  1039. .vsync_end = 480 + 1 + 23,
  1040. .vtotal = 480 + 1 + 23 + 22,
  1041. .vrefresh = 60,
  1042. };
  1043. static const struct panel_desc shelly_sca07010_bfn_lnn = {
  1044. .modes = &shelly_sca07010_bfn_lnn_mode,
  1045. .num_modes = 1,
  1046. .size = {
  1047. .width = 152,
  1048. .height = 91,
  1049. },
  1050. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1051. };
  1052. static const struct display_timing urt_umsh_8596md_timing = {
  1053. .pixelclock = { 33260000, 33260000, 33260000 },
  1054. .hactive = { 800, 800, 800 },
  1055. .hfront_porch = { 41, 41, 41 },
  1056. .hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
  1057. .hsync_len = { 71, 128, 128 },
  1058. .vactive = { 480, 480, 480 },
  1059. .vfront_porch = { 10, 10, 10 },
  1060. .vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
  1061. .vsync_len = { 2, 2, 2 },
  1062. .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
  1063. DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
  1064. };
  1065. static const struct panel_desc urt_umsh_8596md_lvds = {
  1066. .timings = &urt_umsh_8596md_timing,
  1067. .num_timings = 1,
  1068. .bpc = 6,
  1069. .size = {
  1070. .width = 152,
  1071. .height = 91,
  1072. },
  1073. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1074. };
  1075. static const struct panel_desc urt_umsh_8596md_parallel = {
  1076. .timings = &urt_umsh_8596md_timing,
  1077. .num_timings = 1,
  1078. .bpc = 6,
  1079. .size = {
  1080. .width = 152,
  1081. .height = 91,
  1082. },
  1083. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1084. };
  1085. static const struct of_device_id platform_of_match[] = {
  1086. {
  1087. .compatible = "ampire,am800480r3tmqwa1h",
  1088. .data = &ampire_am800480r3tmqwa1h,
  1089. }, {
  1090. .compatible = "auo,b101aw03",
  1091. .data = &auo_b101aw03,
  1092. }, {
  1093. .compatible = "auo,b101ean01",
  1094. .data = &auo_b101ean01,
  1095. }, {
  1096. .compatible = "auo,b101xtn01",
  1097. .data = &auo_b101xtn01,
  1098. }, {
  1099. .compatible = "auo,b116xw03",
  1100. .data = &auo_b116xw03,
  1101. }, {
  1102. .compatible = "auo,b133htn01",
  1103. .data = &auo_b133htn01,
  1104. }, {
  1105. .compatible = "auo,b133xtn01",
  1106. .data = &auo_b133xtn01,
  1107. }, {
  1108. .compatible = "avic,tm070ddh03",
  1109. .data = &avic_tm070ddh03,
  1110. }, {
  1111. .compatible = "chunghwa,claa101wa01a",
  1112. .data = &chunghwa_claa101wa01a
  1113. }, {
  1114. .compatible = "chunghwa,claa101wb01",
  1115. .data = &chunghwa_claa101wb01
  1116. }, {
  1117. .compatible = "edt,et057090dhu",
  1118. .data = &edt_et057090dhu,
  1119. }, {
  1120. .compatible = "edt,et070080dh6",
  1121. .data = &edt_etm0700g0dh6,
  1122. }, {
  1123. .compatible = "edt,etm0700g0dh6",
  1124. .data = &edt_etm0700g0dh6,
  1125. }, {
  1126. .compatible = "foxlink,fl500wvr00-a0t",
  1127. .data = &foxlink_fl500wvr00_a0t,
  1128. }, {
  1129. .compatible = "giantplus,gpg482739qs5",
  1130. .data = &giantplus_gpg482739qs5
  1131. }, {
  1132. .compatible = "hannstar,hsd070pww1",
  1133. .data = &hannstar_hsd070pww1,
  1134. }, {
  1135. .compatible = "hannstar,hsd100pxn1",
  1136. .data = &hannstar_hsd100pxn1,
  1137. }, {
  1138. .compatible = "hit,tx23d38vm0caa",
  1139. .data = &hitachi_tx23d38vm0caa
  1140. }, {
  1141. .compatible = "innolux,at043tn24",
  1142. .data = &innolux_at043tn24,
  1143. }, {
  1144. .compatible ="innolux,g121i1-l01",
  1145. .data = &innolux_g121i1_l01
  1146. }, {
  1147. .compatible = "innolux,g121x1-l03",
  1148. .data = &innolux_g121x1_l03,
  1149. }, {
  1150. .compatible = "innolux,n116bge",
  1151. .data = &innolux_n116bge,
  1152. }, {
  1153. .compatible = "innolux,n156bge-l21",
  1154. .data = &innolux_n156bge_l21,
  1155. }, {
  1156. .compatible = "innolux,zj070na-01p",
  1157. .data = &innolux_zj070na_01p,
  1158. }, {
  1159. .compatible = "kyo,tcg121xglp",
  1160. .data = &kyo_tcg121xglp,
  1161. }, {
  1162. .compatible = "lg,lb070wv8",
  1163. .data = &lg_lb070wv8,
  1164. }, {
  1165. .compatible = "lg,lp120up1",
  1166. .data = &lg_lp120up1,
  1167. }, {
  1168. .compatible = "lg,lp129qe",
  1169. .data = &lg_lp129qe,
  1170. }, {
  1171. .compatible = "nec,nl4827hc19-05b",
  1172. .data = &nec_nl4827hc19_05b,
  1173. }, {
  1174. .compatible = "okaya,rs800480t-7x0gp",
  1175. .data = &okaya_rs800480t_7x0gp,
  1176. }, {
  1177. .compatible = "ortustech,com43h4m85ulc",
  1178. .data = &ortustech_com43h4m85ulc,
  1179. }, {
  1180. .compatible = "qiaodian,qd43003c0-40",
  1181. .data = &qd43003c0_40,
  1182. }, {
  1183. .compatible = "samsung,ltn101nt05",
  1184. .data = &samsung_ltn101nt05,
  1185. }, {
  1186. .compatible = "samsung,ltn140at29-301",
  1187. .data = &samsung_ltn140at29_301,
  1188. }, {
  1189. .compatible = "shelly,sca07010-bfn-lnn",
  1190. .data = &shelly_sca07010_bfn_lnn,
  1191. }, {
  1192. .compatible = "urt,umsh-8596md-t",
  1193. .data = &urt_umsh_8596md_parallel,
  1194. }, {
  1195. .compatible = "urt,umsh-8596md-1t",
  1196. .data = &urt_umsh_8596md_parallel,
  1197. }, {
  1198. .compatible = "urt,umsh-8596md-7t",
  1199. .data = &urt_umsh_8596md_parallel,
  1200. }, {
  1201. .compatible = "urt,umsh-8596md-11t",
  1202. .data = &urt_umsh_8596md_lvds,
  1203. }, {
  1204. .compatible = "urt,umsh-8596md-19t",
  1205. .data = &urt_umsh_8596md_lvds,
  1206. }, {
  1207. .compatible = "urt,umsh-8596md-20t",
  1208. .data = &urt_umsh_8596md_parallel,
  1209. }, {
  1210. /* sentinel */
  1211. }
  1212. };
  1213. MODULE_DEVICE_TABLE(of, platform_of_match);
  1214. static int panel_simple_platform_probe(struct platform_device *pdev)
  1215. {
  1216. const struct of_device_id *id;
  1217. id = of_match_node(platform_of_match, pdev->dev.of_node);
  1218. if (!id)
  1219. return -ENODEV;
  1220. return panel_simple_probe(&pdev->dev, id->data);
  1221. }
  1222. static int panel_simple_platform_remove(struct platform_device *pdev)
  1223. {
  1224. return panel_simple_remove(&pdev->dev);
  1225. }
  1226. static void panel_simple_platform_shutdown(struct platform_device *pdev)
  1227. {
  1228. panel_simple_shutdown(&pdev->dev);
  1229. }
  1230. static struct platform_driver panel_simple_platform_driver = {
  1231. .driver = {
  1232. .name = "panel-simple",
  1233. .of_match_table = platform_of_match,
  1234. },
  1235. .probe = panel_simple_platform_probe,
  1236. .remove = panel_simple_platform_remove,
  1237. .shutdown = panel_simple_platform_shutdown,
  1238. };
  1239. struct panel_desc_dsi {
  1240. struct panel_desc desc;
  1241. unsigned long flags;
  1242. enum mipi_dsi_pixel_format format;
  1243. unsigned int lanes;
  1244. };
  1245. static const struct drm_display_mode auo_b080uan01_mode = {
  1246. .clock = 154500,
  1247. .hdisplay = 1200,
  1248. .hsync_start = 1200 + 62,
  1249. .hsync_end = 1200 + 62 + 4,
  1250. .htotal = 1200 + 62 + 4 + 62,
  1251. .vdisplay = 1920,
  1252. .vsync_start = 1920 + 9,
  1253. .vsync_end = 1920 + 9 + 2,
  1254. .vtotal = 1920 + 9 + 2 + 8,
  1255. .vrefresh = 60,
  1256. };
  1257. static const struct panel_desc_dsi auo_b080uan01 = {
  1258. .desc = {
  1259. .modes = &auo_b080uan01_mode,
  1260. .num_modes = 1,
  1261. .bpc = 8,
  1262. .size = {
  1263. .width = 108,
  1264. .height = 272,
  1265. },
  1266. },
  1267. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1268. .format = MIPI_DSI_FMT_RGB888,
  1269. .lanes = 4,
  1270. };
  1271. static const struct drm_display_mode boe_tv080wum_nl0_mode = {
  1272. .clock = 160000,
  1273. .hdisplay = 1200,
  1274. .hsync_start = 1200 + 120,
  1275. .hsync_end = 1200 + 120 + 20,
  1276. .htotal = 1200 + 120 + 20 + 21,
  1277. .vdisplay = 1920,
  1278. .vsync_start = 1920 + 21,
  1279. .vsync_end = 1920 + 21 + 3,
  1280. .vtotal = 1920 + 21 + 3 + 18,
  1281. .vrefresh = 60,
  1282. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1283. };
  1284. static const struct panel_desc_dsi boe_tv080wum_nl0 = {
  1285. .desc = {
  1286. .modes = &boe_tv080wum_nl0_mode,
  1287. .num_modes = 1,
  1288. .size = {
  1289. .width = 107,
  1290. .height = 172,
  1291. },
  1292. },
  1293. .flags = MIPI_DSI_MODE_VIDEO |
  1294. MIPI_DSI_MODE_VIDEO_BURST |
  1295. MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
  1296. .format = MIPI_DSI_FMT_RGB888,
  1297. .lanes = 4,
  1298. };
  1299. static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
  1300. .clock = 71000,
  1301. .hdisplay = 800,
  1302. .hsync_start = 800 + 32,
  1303. .hsync_end = 800 + 32 + 1,
  1304. .htotal = 800 + 32 + 1 + 57,
  1305. .vdisplay = 1280,
  1306. .vsync_start = 1280 + 28,
  1307. .vsync_end = 1280 + 28 + 1,
  1308. .vtotal = 1280 + 28 + 1 + 14,
  1309. .vrefresh = 60,
  1310. };
  1311. static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
  1312. .desc = {
  1313. .modes = &lg_ld070wx3_sl01_mode,
  1314. .num_modes = 1,
  1315. .bpc = 8,
  1316. .size = {
  1317. .width = 94,
  1318. .height = 151,
  1319. },
  1320. },
  1321. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1322. .format = MIPI_DSI_FMT_RGB888,
  1323. .lanes = 4,
  1324. };
  1325. static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
  1326. .clock = 67000,
  1327. .hdisplay = 720,
  1328. .hsync_start = 720 + 12,
  1329. .hsync_end = 720 + 12 + 4,
  1330. .htotal = 720 + 12 + 4 + 112,
  1331. .vdisplay = 1280,
  1332. .vsync_start = 1280 + 8,
  1333. .vsync_end = 1280 + 8 + 4,
  1334. .vtotal = 1280 + 8 + 4 + 12,
  1335. .vrefresh = 60,
  1336. };
  1337. static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
  1338. .desc = {
  1339. .modes = &lg_lh500wx1_sd03_mode,
  1340. .num_modes = 1,
  1341. .bpc = 8,
  1342. .size = {
  1343. .width = 62,
  1344. .height = 110,
  1345. },
  1346. },
  1347. .flags = MIPI_DSI_MODE_VIDEO,
  1348. .format = MIPI_DSI_FMT_RGB888,
  1349. .lanes = 4,
  1350. };
  1351. static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
  1352. .clock = 157200,
  1353. .hdisplay = 1920,
  1354. .hsync_start = 1920 + 154,
  1355. .hsync_end = 1920 + 154 + 16,
  1356. .htotal = 1920 + 154 + 16 + 32,
  1357. .vdisplay = 1200,
  1358. .vsync_start = 1200 + 17,
  1359. .vsync_end = 1200 + 17 + 2,
  1360. .vtotal = 1200 + 17 + 2 + 16,
  1361. .vrefresh = 60,
  1362. };
  1363. static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
  1364. .desc = {
  1365. .modes = &panasonic_vvx10f004b00_mode,
  1366. .num_modes = 1,
  1367. .bpc = 8,
  1368. .size = {
  1369. .width = 217,
  1370. .height = 136,
  1371. },
  1372. },
  1373. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
  1374. MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1375. .format = MIPI_DSI_FMT_RGB888,
  1376. .lanes = 4,
  1377. };
  1378. static const struct of_device_id dsi_of_match[] = {
  1379. {
  1380. .compatible = "auo,b080uan01",
  1381. .data = &auo_b080uan01
  1382. }, {
  1383. .compatible = "boe,tv080wum-nl0",
  1384. .data = &boe_tv080wum_nl0
  1385. }, {
  1386. .compatible = "lg,ld070wx3-sl01",
  1387. .data = &lg_ld070wx3_sl01
  1388. }, {
  1389. .compatible = "lg,lh500wx1-sd03",
  1390. .data = &lg_lh500wx1_sd03
  1391. }, {
  1392. .compatible = "panasonic,vvx10f004b00",
  1393. .data = &panasonic_vvx10f004b00
  1394. }, {
  1395. /* sentinel */
  1396. }
  1397. };
  1398. MODULE_DEVICE_TABLE(of, dsi_of_match);
  1399. static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
  1400. {
  1401. const struct panel_desc_dsi *desc;
  1402. const struct of_device_id *id;
  1403. int err;
  1404. id = of_match_node(dsi_of_match, dsi->dev.of_node);
  1405. if (!id)
  1406. return -ENODEV;
  1407. desc = id->data;
  1408. err = panel_simple_probe(&dsi->dev, &desc->desc);
  1409. if (err < 0)
  1410. return err;
  1411. dsi->mode_flags = desc->flags;
  1412. dsi->format = desc->format;
  1413. dsi->lanes = desc->lanes;
  1414. return mipi_dsi_attach(dsi);
  1415. }
  1416. static int panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
  1417. {
  1418. int err;
  1419. err = mipi_dsi_detach(dsi);
  1420. if (err < 0)
  1421. dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
  1422. return panel_simple_remove(&dsi->dev);
  1423. }
  1424. static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
  1425. {
  1426. panel_simple_shutdown(&dsi->dev);
  1427. }
  1428. static struct mipi_dsi_driver panel_simple_dsi_driver = {
  1429. .driver = {
  1430. .name = "panel-simple-dsi",
  1431. .of_match_table = dsi_of_match,
  1432. },
  1433. .probe = panel_simple_dsi_probe,
  1434. .remove = panel_simple_dsi_remove,
  1435. .shutdown = panel_simple_dsi_shutdown,
  1436. };
  1437. static int __init panel_simple_init(void)
  1438. {
  1439. int err;
  1440. err = platform_driver_register(&panel_simple_platform_driver);
  1441. if (err < 0)
  1442. return err;
  1443. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
  1444. err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
  1445. if (err < 0)
  1446. return err;
  1447. }
  1448. return 0;
  1449. }
  1450. module_init(panel_simple_init);
  1451. static void __exit panel_simple_exit(void)
  1452. {
  1453. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
  1454. mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
  1455. platform_driver_unregister(&panel_simple_platform_driver);
  1456. }
  1457. module_exit(panel_simple_exit);
  1458. MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
  1459. MODULE_DESCRIPTION("DRM Driver for Simple Panels");
  1460. MODULE_LICENSE("GPL and additional rights");