msm_drv.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "msm_drv.h"
  18. #include "msm_gpu.h"
  19. #include "msm_kms.h"
  20. static void msm_fb_output_poll_changed(struct drm_device *dev)
  21. {
  22. struct msm_drm_private *priv = dev->dev_private;
  23. if (priv->fbdev)
  24. drm_fb_helper_hotplug_event(priv->fbdev);
  25. }
  26. static const struct drm_mode_config_funcs mode_config_funcs = {
  27. .fb_create = msm_framebuffer_create,
  28. .output_poll_changed = msm_fb_output_poll_changed,
  29. .atomic_check = msm_atomic_check,
  30. .atomic_commit = msm_atomic_commit,
  31. };
  32. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu)
  33. {
  34. struct msm_drm_private *priv = dev->dev_private;
  35. int idx = priv->num_mmus++;
  36. if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus)))
  37. return -EINVAL;
  38. priv->mmus[idx] = mmu;
  39. return idx;
  40. }
  41. #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
  42. static bool reglog = false;
  43. MODULE_PARM_DESC(reglog, "Enable register read/write logging");
  44. module_param(reglog, bool, 0600);
  45. #else
  46. #define reglog 0
  47. #endif
  48. #ifdef CONFIG_DRM_FBDEV_EMULATION
  49. static bool fbdev = true;
  50. MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
  51. module_param(fbdev, bool, 0600);
  52. #endif
  53. static char *vram = "16m";
  54. MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  55. module_param(vram, charp, 0);
  56. /*
  57. * Util/helpers:
  58. */
  59. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  60. const char *dbgname)
  61. {
  62. struct resource *res;
  63. unsigned long size;
  64. void __iomem *ptr;
  65. if (name)
  66. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  67. else
  68. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  69. if (!res) {
  70. dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
  71. return ERR_PTR(-EINVAL);
  72. }
  73. size = resource_size(res);
  74. ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
  75. if (!ptr) {
  76. dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
  77. return ERR_PTR(-ENOMEM);
  78. }
  79. if (reglog)
  80. printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
  81. return ptr;
  82. }
  83. void msm_writel(u32 data, void __iomem *addr)
  84. {
  85. if (reglog)
  86. printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
  87. writel(data, addr);
  88. }
  89. u32 msm_readl(const void __iomem *addr)
  90. {
  91. u32 val = readl(addr);
  92. if (reglog)
  93. printk(KERN_ERR "IO:R %p %08x\n", addr, val);
  94. return val;
  95. }
  96. struct vblank_event {
  97. struct list_head node;
  98. int crtc_id;
  99. bool enable;
  100. };
  101. static void vblank_ctrl_worker(struct work_struct *work)
  102. {
  103. struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
  104. struct msm_vblank_ctrl, work);
  105. struct msm_drm_private *priv = container_of(vbl_ctrl,
  106. struct msm_drm_private, vblank_ctrl);
  107. struct msm_kms *kms = priv->kms;
  108. struct vblank_event *vbl_ev, *tmp;
  109. unsigned long flags;
  110. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  111. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  112. list_del(&vbl_ev->node);
  113. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  114. if (vbl_ev->enable)
  115. kms->funcs->enable_vblank(kms,
  116. priv->crtcs[vbl_ev->crtc_id]);
  117. else
  118. kms->funcs->disable_vblank(kms,
  119. priv->crtcs[vbl_ev->crtc_id]);
  120. kfree(vbl_ev);
  121. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  122. }
  123. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  124. }
  125. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  126. int crtc_id, bool enable)
  127. {
  128. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  129. struct vblank_event *vbl_ev;
  130. unsigned long flags;
  131. vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
  132. if (!vbl_ev)
  133. return -ENOMEM;
  134. vbl_ev->crtc_id = crtc_id;
  135. vbl_ev->enable = enable;
  136. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  137. list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
  138. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  139. queue_work(priv->wq, &vbl_ctrl->work);
  140. return 0;
  141. }
  142. /*
  143. * DRM operations:
  144. */
  145. static int msm_unload(struct drm_device *dev)
  146. {
  147. struct msm_drm_private *priv = dev->dev_private;
  148. struct msm_kms *kms = priv->kms;
  149. struct msm_gpu *gpu = priv->gpu;
  150. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  151. struct vblank_event *vbl_ev, *tmp;
  152. /* We must cancel and cleanup any pending vblank enable/disable
  153. * work before drm_irq_uninstall() to avoid work re-enabling an
  154. * irq after uninstall has disabled it.
  155. */
  156. cancel_work_sync(&vbl_ctrl->work);
  157. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  158. list_del(&vbl_ev->node);
  159. kfree(vbl_ev);
  160. }
  161. drm_kms_helper_poll_fini(dev);
  162. #ifdef CONFIG_DRM_FBDEV_EMULATION
  163. if (fbdev && priv->fbdev)
  164. msm_fbdev_free(dev);
  165. #endif
  166. drm_mode_config_cleanup(dev);
  167. drm_vblank_cleanup(dev);
  168. pm_runtime_get_sync(dev->dev);
  169. drm_irq_uninstall(dev);
  170. pm_runtime_put_sync(dev->dev);
  171. flush_workqueue(priv->wq);
  172. destroy_workqueue(priv->wq);
  173. if (kms) {
  174. pm_runtime_disable(dev->dev);
  175. kms->funcs->destroy(kms);
  176. }
  177. if (gpu) {
  178. mutex_lock(&dev->struct_mutex);
  179. gpu->funcs->pm_suspend(gpu);
  180. mutex_unlock(&dev->struct_mutex);
  181. gpu->funcs->destroy(gpu);
  182. }
  183. if (priv->vram.paddr) {
  184. DEFINE_DMA_ATTRS(attrs);
  185. dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
  186. drm_mm_takedown(&priv->vram.mm);
  187. dma_free_attrs(dev->dev, priv->vram.size, NULL,
  188. priv->vram.paddr, &attrs);
  189. }
  190. component_unbind_all(dev->dev, dev);
  191. dev->dev_private = NULL;
  192. kfree(priv);
  193. return 0;
  194. }
  195. static int get_mdp_ver(struct platform_device *pdev)
  196. {
  197. struct device *dev = &pdev->dev;
  198. return (int) (unsigned long) of_device_get_match_data(dev);
  199. }
  200. #include <linux/of_address.h>
  201. static int msm_init_vram(struct drm_device *dev)
  202. {
  203. struct msm_drm_private *priv = dev->dev_private;
  204. struct device_node *node;
  205. unsigned long size = 0;
  206. int ret = 0;
  207. /* In the device-tree world, we could have a 'memory-region'
  208. * phandle, which gives us a link to our "vram". Allocating
  209. * is all nicely abstracted behind the dma api, but we need
  210. * to know the entire size to allocate it all in one go. There
  211. * are two cases:
  212. * 1) device with no IOMMU, in which case we need exclusive
  213. * access to a VRAM carveout big enough for all gpu
  214. * buffers
  215. * 2) device with IOMMU, but where the bootloader puts up
  216. * a splash screen. In this case, the VRAM carveout
  217. * need only be large enough for fbdev fb. But we need
  218. * exclusive access to the buffer to avoid the kernel
  219. * using those pages for other purposes (which appears
  220. * as corruption on screen before we have a chance to
  221. * load and do initial modeset)
  222. */
  223. node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
  224. if (node) {
  225. struct resource r;
  226. ret = of_address_to_resource(node, 0, &r);
  227. if (ret)
  228. return ret;
  229. size = r.end - r.start;
  230. DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
  231. /* if we have no IOMMU, then we need to use carveout allocator.
  232. * Grab the entire CMA chunk carved out in early startup in
  233. * mach-msm:
  234. */
  235. } else if (!iommu_present(&platform_bus_type)) {
  236. DRM_INFO("using %s VRAM carveout\n", vram);
  237. size = memparse(vram, NULL);
  238. }
  239. if (size) {
  240. DEFINE_DMA_ATTRS(attrs);
  241. void *p;
  242. priv->vram.size = size;
  243. drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
  244. dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
  245. dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs);
  246. /* note that for no-kernel-mapping, the vaddr returned
  247. * is bogus, but non-null if allocation succeeded:
  248. */
  249. p = dma_alloc_attrs(dev->dev, size,
  250. &priv->vram.paddr, GFP_KERNEL, &attrs);
  251. if (!p) {
  252. dev_err(dev->dev, "failed to allocate VRAM\n");
  253. priv->vram.paddr = 0;
  254. return -ENOMEM;
  255. }
  256. dev_info(dev->dev, "VRAM: %08x->%08x\n",
  257. (uint32_t)priv->vram.paddr,
  258. (uint32_t)(priv->vram.paddr + size));
  259. }
  260. return ret;
  261. }
  262. static int msm_load(struct drm_device *dev, unsigned long flags)
  263. {
  264. struct platform_device *pdev = dev->platformdev;
  265. struct msm_drm_private *priv;
  266. struct msm_kms *kms;
  267. int ret;
  268. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  269. if (!priv) {
  270. dev_err(dev->dev, "failed to allocate private data\n");
  271. return -ENOMEM;
  272. }
  273. dev->dev_private = priv;
  274. priv->wq = alloc_ordered_workqueue("msm", 0);
  275. init_waitqueue_head(&priv->fence_event);
  276. init_waitqueue_head(&priv->pending_crtcs_event);
  277. INIT_LIST_HEAD(&priv->inactive_list);
  278. INIT_LIST_HEAD(&priv->fence_cbs);
  279. INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
  280. INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
  281. spin_lock_init(&priv->vblank_ctrl.lock);
  282. drm_mode_config_init(dev);
  283. platform_set_drvdata(pdev, dev);
  284. /* Bind all our sub-components: */
  285. ret = component_bind_all(dev->dev, dev);
  286. if (ret)
  287. return ret;
  288. ret = msm_init_vram(dev);
  289. if (ret)
  290. goto fail;
  291. switch (get_mdp_ver(pdev)) {
  292. case 4:
  293. kms = mdp4_kms_init(dev);
  294. break;
  295. case 5:
  296. kms = mdp5_kms_init(dev);
  297. break;
  298. default:
  299. kms = ERR_PTR(-ENODEV);
  300. break;
  301. }
  302. if (IS_ERR(kms)) {
  303. /*
  304. * NOTE: once we have GPU support, having no kms should not
  305. * be considered fatal.. ideally we would still support gpu
  306. * and (for example) use dmabuf/prime to share buffers with
  307. * imx drm driver on iMX5
  308. */
  309. dev_err(dev->dev, "failed to load kms\n");
  310. ret = PTR_ERR(kms);
  311. goto fail;
  312. }
  313. priv->kms = kms;
  314. if (kms) {
  315. pm_runtime_enable(dev->dev);
  316. ret = kms->funcs->hw_init(kms);
  317. if (ret) {
  318. dev_err(dev->dev, "kms hw init failed: %d\n", ret);
  319. goto fail;
  320. }
  321. }
  322. dev->mode_config.funcs = &mode_config_funcs;
  323. ret = drm_vblank_init(dev, priv->num_crtcs);
  324. if (ret < 0) {
  325. dev_err(dev->dev, "failed to initialize vblank\n");
  326. goto fail;
  327. }
  328. pm_runtime_get_sync(dev->dev);
  329. ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
  330. pm_runtime_put_sync(dev->dev);
  331. if (ret < 0) {
  332. dev_err(dev->dev, "failed to install IRQ handler\n");
  333. goto fail;
  334. }
  335. drm_mode_config_reset(dev);
  336. #ifdef CONFIG_DRM_FBDEV_EMULATION
  337. if (fbdev)
  338. priv->fbdev = msm_fbdev_init(dev);
  339. #endif
  340. ret = msm_debugfs_late_init(dev);
  341. if (ret)
  342. goto fail;
  343. drm_kms_helper_poll_init(dev);
  344. return 0;
  345. fail:
  346. msm_unload(dev);
  347. return ret;
  348. }
  349. static void load_gpu(struct drm_device *dev)
  350. {
  351. static DEFINE_MUTEX(init_lock);
  352. struct msm_drm_private *priv = dev->dev_private;
  353. mutex_lock(&init_lock);
  354. if (!priv->gpu)
  355. priv->gpu = adreno_load_gpu(dev);
  356. mutex_unlock(&init_lock);
  357. }
  358. static int msm_open(struct drm_device *dev, struct drm_file *file)
  359. {
  360. struct msm_file_private *ctx;
  361. /* For now, load gpu on open.. to avoid the requirement of having
  362. * firmware in the initrd.
  363. */
  364. load_gpu(dev);
  365. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  366. if (!ctx)
  367. return -ENOMEM;
  368. file->driver_priv = ctx;
  369. return 0;
  370. }
  371. static void msm_preclose(struct drm_device *dev, struct drm_file *file)
  372. {
  373. struct msm_drm_private *priv = dev->dev_private;
  374. struct msm_file_private *ctx = file->driver_priv;
  375. struct msm_kms *kms = priv->kms;
  376. mutex_lock(&dev->struct_mutex);
  377. if (ctx == priv->lastctx)
  378. priv->lastctx = NULL;
  379. mutex_unlock(&dev->struct_mutex);
  380. kfree(ctx);
  381. }
  382. static void msm_lastclose(struct drm_device *dev)
  383. {
  384. struct msm_drm_private *priv = dev->dev_private;
  385. if (priv->fbdev)
  386. drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
  387. }
  388. static irqreturn_t msm_irq(int irq, void *arg)
  389. {
  390. struct drm_device *dev = arg;
  391. struct msm_drm_private *priv = dev->dev_private;
  392. struct msm_kms *kms = priv->kms;
  393. BUG_ON(!kms);
  394. return kms->funcs->irq(kms);
  395. }
  396. static void msm_irq_preinstall(struct drm_device *dev)
  397. {
  398. struct msm_drm_private *priv = dev->dev_private;
  399. struct msm_kms *kms = priv->kms;
  400. BUG_ON(!kms);
  401. kms->funcs->irq_preinstall(kms);
  402. }
  403. static int msm_irq_postinstall(struct drm_device *dev)
  404. {
  405. struct msm_drm_private *priv = dev->dev_private;
  406. struct msm_kms *kms = priv->kms;
  407. BUG_ON(!kms);
  408. return kms->funcs->irq_postinstall(kms);
  409. }
  410. static void msm_irq_uninstall(struct drm_device *dev)
  411. {
  412. struct msm_drm_private *priv = dev->dev_private;
  413. struct msm_kms *kms = priv->kms;
  414. BUG_ON(!kms);
  415. kms->funcs->irq_uninstall(kms);
  416. }
  417. static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
  418. {
  419. struct msm_drm_private *priv = dev->dev_private;
  420. struct msm_kms *kms = priv->kms;
  421. if (!kms)
  422. return -ENXIO;
  423. DBG("dev=%p, crtc=%u", dev, pipe);
  424. return vblank_ctrl_queue_work(priv, pipe, true);
  425. }
  426. static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
  427. {
  428. struct msm_drm_private *priv = dev->dev_private;
  429. struct msm_kms *kms = priv->kms;
  430. if (!kms)
  431. return;
  432. DBG("dev=%p, crtc=%u", dev, pipe);
  433. vblank_ctrl_queue_work(priv, pipe, false);
  434. }
  435. /*
  436. * DRM debugfs:
  437. */
  438. #ifdef CONFIG_DEBUG_FS
  439. static int msm_gpu_show(struct drm_device *dev, struct seq_file *m)
  440. {
  441. struct msm_drm_private *priv = dev->dev_private;
  442. struct msm_gpu *gpu = priv->gpu;
  443. if (gpu) {
  444. seq_printf(m, "%s Status:\n", gpu->name);
  445. gpu->funcs->show(gpu, m);
  446. }
  447. return 0;
  448. }
  449. static int msm_gem_show(struct drm_device *dev, struct seq_file *m)
  450. {
  451. struct msm_drm_private *priv = dev->dev_private;
  452. struct msm_gpu *gpu = priv->gpu;
  453. if (gpu) {
  454. seq_printf(m, "Active Objects (%s):\n", gpu->name);
  455. msm_gem_describe_objects(&gpu->active_list, m);
  456. }
  457. seq_printf(m, "Inactive Objects:\n");
  458. msm_gem_describe_objects(&priv->inactive_list, m);
  459. return 0;
  460. }
  461. static int msm_mm_show(struct drm_device *dev, struct seq_file *m)
  462. {
  463. return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
  464. }
  465. static int msm_fb_show(struct drm_device *dev, struct seq_file *m)
  466. {
  467. struct msm_drm_private *priv = dev->dev_private;
  468. struct drm_framebuffer *fb, *fbdev_fb = NULL;
  469. if (priv->fbdev) {
  470. seq_printf(m, "fbcon ");
  471. fbdev_fb = priv->fbdev->fb;
  472. msm_framebuffer_describe(fbdev_fb, m);
  473. }
  474. mutex_lock(&dev->mode_config.fb_lock);
  475. list_for_each_entry(fb, &dev->mode_config.fb_list, head) {
  476. if (fb == fbdev_fb)
  477. continue;
  478. seq_printf(m, "user ");
  479. msm_framebuffer_describe(fb, m);
  480. }
  481. mutex_unlock(&dev->mode_config.fb_lock);
  482. return 0;
  483. }
  484. static int show_locked(struct seq_file *m, void *arg)
  485. {
  486. struct drm_info_node *node = (struct drm_info_node *) m->private;
  487. struct drm_device *dev = node->minor->dev;
  488. int (*show)(struct drm_device *dev, struct seq_file *m) =
  489. node->info_ent->data;
  490. int ret;
  491. ret = mutex_lock_interruptible(&dev->struct_mutex);
  492. if (ret)
  493. return ret;
  494. ret = show(dev, m);
  495. mutex_unlock(&dev->struct_mutex);
  496. return ret;
  497. }
  498. static struct drm_info_list msm_debugfs_list[] = {
  499. {"gpu", show_locked, 0, msm_gpu_show},
  500. {"gem", show_locked, 0, msm_gem_show},
  501. { "mm", show_locked, 0, msm_mm_show },
  502. { "fb", show_locked, 0, msm_fb_show },
  503. };
  504. static int late_init_minor(struct drm_minor *minor)
  505. {
  506. int ret;
  507. if (!minor)
  508. return 0;
  509. ret = msm_rd_debugfs_init(minor);
  510. if (ret) {
  511. dev_err(minor->dev->dev, "could not install rd debugfs\n");
  512. return ret;
  513. }
  514. ret = msm_perf_debugfs_init(minor);
  515. if (ret) {
  516. dev_err(minor->dev->dev, "could not install perf debugfs\n");
  517. return ret;
  518. }
  519. return 0;
  520. }
  521. int msm_debugfs_late_init(struct drm_device *dev)
  522. {
  523. int ret;
  524. ret = late_init_minor(dev->primary);
  525. if (ret)
  526. return ret;
  527. ret = late_init_minor(dev->render);
  528. if (ret)
  529. return ret;
  530. ret = late_init_minor(dev->control);
  531. return ret;
  532. }
  533. static int msm_debugfs_init(struct drm_minor *minor)
  534. {
  535. struct drm_device *dev = minor->dev;
  536. int ret;
  537. ret = drm_debugfs_create_files(msm_debugfs_list,
  538. ARRAY_SIZE(msm_debugfs_list),
  539. minor->debugfs_root, minor);
  540. if (ret) {
  541. dev_err(dev->dev, "could not install msm_debugfs_list\n");
  542. return ret;
  543. }
  544. return 0;
  545. }
  546. static void msm_debugfs_cleanup(struct drm_minor *minor)
  547. {
  548. drm_debugfs_remove_files(msm_debugfs_list,
  549. ARRAY_SIZE(msm_debugfs_list), minor);
  550. if (!minor->dev->dev_private)
  551. return;
  552. msm_rd_debugfs_cleanup(minor);
  553. msm_perf_debugfs_cleanup(minor);
  554. }
  555. #endif
  556. /*
  557. * Fences:
  558. */
  559. int msm_wait_fence(struct drm_device *dev, uint32_t fence,
  560. ktime_t *timeout , bool interruptible)
  561. {
  562. struct msm_drm_private *priv = dev->dev_private;
  563. int ret;
  564. if (!priv->gpu)
  565. return 0;
  566. if (fence > priv->gpu->submitted_fence) {
  567. DRM_ERROR("waiting on invalid fence: %u (of %u)\n",
  568. fence, priv->gpu->submitted_fence);
  569. return -EINVAL;
  570. }
  571. if (!timeout) {
  572. /* no-wait: */
  573. ret = fence_completed(dev, fence) ? 0 : -EBUSY;
  574. } else {
  575. ktime_t now = ktime_get();
  576. unsigned long remaining_jiffies;
  577. if (ktime_compare(*timeout, now) < 0) {
  578. remaining_jiffies = 0;
  579. } else {
  580. ktime_t rem = ktime_sub(*timeout, now);
  581. struct timespec ts = ktime_to_timespec(rem);
  582. remaining_jiffies = timespec_to_jiffies(&ts);
  583. }
  584. if (interruptible)
  585. ret = wait_event_interruptible_timeout(priv->fence_event,
  586. fence_completed(dev, fence),
  587. remaining_jiffies);
  588. else
  589. ret = wait_event_timeout(priv->fence_event,
  590. fence_completed(dev, fence),
  591. remaining_jiffies);
  592. if (ret == 0) {
  593. DBG("timeout waiting for fence: %u (completed: %u)",
  594. fence, priv->completed_fence);
  595. ret = -ETIMEDOUT;
  596. } else if (ret != -ERESTARTSYS) {
  597. ret = 0;
  598. }
  599. }
  600. return ret;
  601. }
  602. int msm_queue_fence_cb(struct drm_device *dev,
  603. struct msm_fence_cb *cb, uint32_t fence)
  604. {
  605. struct msm_drm_private *priv = dev->dev_private;
  606. int ret = 0;
  607. mutex_lock(&dev->struct_mutex);
  608. if (!list_empty(&cb->work.entry)) {
  609. ret = -EINVAL;
  610. } else if (fence > priv->completed_fence) {
  611. cb->fence = fence;
  612. list_add_tail(&cb->work.entry, &priv->fence_cbs);
  613. } else {
  614. queue_work(priv->wq, &cb->work);
  615. }
  616. mutex_unlock(&dev->struct_mutex);
  617. return ret;
  618. }
  619. /* called from workqueue */
  620. void msm_update_fence(struct drm_device *dev, uint32_t fence)
  621. {
  622. struct msm_drm_private *priv = dev->dev_private;
  623. mutex_lock(&dev->struct_mutex);
  624. priv->completed_fence = max(fence, priv->completed_fence);
  625. while (!list_empty(&priv->fence_cbs)) {
  626. struct msm_fence_cb *cb;
  627. cb = list_first_entry(&priv->fence_cbs,
  628. struct msm_fence_cb, work.entry);
  629. if (cb->fence > priv->completed_fence)
  630. break;
  631. list_del_init(&cb->work.entry);
  632. queue_work(priv->wq, &cb->work);
  633. }
  634. mutex_unlock(&dev->struct_mutex);
  635. wake_up_all(&priv->fence_event);
  636. }
  637. void __msm_fence_worker(struct work_struct *work)
  638. {
  639. struct msm_fence_cb *cb = container_of(work, struct msm_fence_cb, work);
  640. cb->func(cb);
  641. }
  642. /*
  643. * DRM ioctls:
  644. */
  645. static int msm_ioctl_get_param(struct drm_device *dev, void *data,
  646. struct drm_file *file)
  647. {
  648. struct msm_drm_private *priv = dev->dev_private;
  649. struct drm_msm_param *args = data;
  650. struct msm_gpu *gpu;
  651. /* for now, we just have 3d pipe.. eventually this would need to
  652. * be more clever to dispatch to appropriate gpu module:
  653. */
  654. if (args->pipe != MSM_PIPE_3D0)
  655. return -EINVAL;
  656. gpu = priv->gpu;
  657. if (!gpu)
  658. return -ENXIO;
  659. return gpu->funcs->get_param(gpu, args->param, &args->value);
  660. }
  661. static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
  662. struct drm_file *file)
  663. {
  664. struct drm_msm_gem_new *args = data;
  665. if (args->flags & ~MSM_BO_FLAGS) {
  666. DRM_ERROR("invalid flags: %08x\n", args->flags);
  667. return -EINVAL;
  668. }
  669. return msm_gem_new_handle(dev, file, args->size,
  670. args->flags, &args->handle);
  671. }
  672. static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
  673. {
  674. return ktime_set(timeout.tv_sec, timeout.tv_nsec);
  675. }
  676. static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  677. struct drm_file *file)
  678. {
  679. struct drm_msm_gem_cpu_prep *args = data;
  680. struct drm_gem_object *obj;
  681. ktime_t timeout = to_ktime(args->timeout);
  682. int ret;
  683. if (args->op & ~MSM_PREP_FLAGS) {
  684. DRM_ERROR("invalid op: %08x\n", args->op);
  685. return -EINVAL;
  686. }
  687. obj = drm_gem_object_lookup(dev, file, args->handle);
  688. if (!obj)
  689. return -ENOENT;
  690. ret = msm_gem_cpu_prep(obj, args->op, &timeout);
  691. drm_gem_object_unreference_unlocked(obj);
  692. return ret;
  693. }
  694. static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  695. struct drm_file *file)
  696. {
  697. struct drm_msm_gem_cpu_fini *args = data;
  698. struct drm_gem_object *obj;
  699. int ret;
  700. obj = drm_gem_object_lookup(dev, file, args->handle);
  701. if (!obj)
  702. return -ENOENT;
  703. ret = msm_gem_cpu_fini(obj);
  704. drm_gem_object_unreference_unlocked(obj);
  705. return ret;
  706. }
  707. static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
  708. struct drm_file *file)
  709. {
  710. struct drm_msm_gem_info *args = data;
  711. struct drm_gem_object *obj;
  712. int ret = 0;
  713. if (args->pad)
  714. return -EINVAL;
  715. obj = drm_gem_object_lookup(dev, file, args->handle);
  716. if (!obj)
  717. return -ENOENT;
  718. args->offset = msm_gem_mmap_offset(obj);
  719. drm_gem_object_unreference_unlocked(obj);
  720. return ret;
  721. }
  722. static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
  723. struct drm_file *file)
  724. {
  725. struct drm_msm_wait_fence *args = data;
  726. ktime_t timeout = to_ktime(args->timeout);
  727. if (args->pad) {
  728. DRM_ERROR("invalid pad: %08x\n", args->pad);
  729. return -EINVAL;
  730. }
  731. return msm_wait_fence(dev, args->fence, &timeout, true);
  732. }
  733. static const struct drm_ioctl_desc msm_ioctls[] = {
  734. DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
  735. DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
  736. DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
  737. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
  738. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
  739. DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
  740. DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
  741. };
  742. static const struct vm_operations_struct vm_ops = {
  743. .fault = msm_gem_fault,
  744. .open = drm_gem_vm_open,
  745. .close = drm_gem_vm_close,
  746. };
  747. static const struct file_operations fops = {
  748. .owner = THIS_MODULE,
  749. .open = drm_open,
  750. .release = drm_release,
  751. .unlocked_ioctl = drm_ioctl,
  752. #ifdef CONFIG_COMPAT
  753. .compat_ioctl = drm_compat_ioctl,
  754. #endif
  755. .poll = drm_poll,
  756. .read = drm_read,
  757. .llseek = no_llseek,
  758. .mmap = msm_gem_mmap,
  759. };
  760. static struct drm_driver msm_driver = {
  761. .driver_features = DRIVER_HAVE_IRQ |
  762. DRIVER_GEM |
  763. DRIVER_PRIME |
  764. DRIVER_RENDER |
  765. DRIVER_ATOMIC |
  766. DRIVER_MODESET,
  767. .load = msm_load,
  768. .unload = msm_unload,
  769. .open = msm_open,
  770. .preclose = msm_preclose,
  771. .lastclose = msm_lastclose,
  772. .set_busid = drm_platform_set_busid,
  773. .irq_handler = msm_irq,
  774. .irq_preinstall = msm_irq_preinstall,
  775. .irq_postinstall = msm_irq_postinstall,
  776. .irq_uninstall = msm_irq_uninstall,
  777. .get_vblank_counter = drm_vblank_no_hw_counter,
  778. .enable_vblank = msm_enable_vblank,
  779. .disable_vblank = msm_disable_vblank,
  780. .gem_free_object = msm_gem_free_object,
  781. .gem_vm_ops = &vm_ops,
  782. .dumb_create = msm_gem_dumb_create,
  783. .dumb_map_offset = msm_gem_dumb_map_offset,
  784. .dumb_destroy = drm_gem_dumb_destroy,
  785. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  786. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  787. .gem_prime_export = drm_gem_prime_export,
  788. .gem_prime_import = drm_gem_prime_import,
  789. .gem_prime_pin = msm_gem_prime_pin,
  790. .gem_prime_unpin = msm_gem_prime_unpin,
  791. .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
  792. .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
  793. .gem_prime_vmap = msm_gem_prime_vmap,
  794. .gem_prime_vunmap = msm_gem_prime_vunmap,
  795. .gem_prime_mmap = msm_gem_prime_mmap,
  796. #ifdef CONFIG_DEBUG_FS
  797. .debugfs_init = msm_debugfs_init,
  798. .debugfs_cleanup = msm_debugfs_cleanup,
  799. #endif
  800. .ioctls = msm_ioctls,
  801. .num_ioctls = DRM_MSM_NUM_IOCTLS,
  802. .fops = &fops,
  803. .name = "msm",
  804. .desc = "MSM Snapdragon DRM",
  805. .date = "20130625",
  806. .major = 1,
  807. .minor = 0,
  808. };
  809. #ifdef CONFIG_PM_SLEEP
  810. static int msm_pm_suspend(struct device *dev)
  811. {
  812. struct drm_device *ddev = dev_get_drvdata(dev);
  813. drm_kms_helper_poll_disable(ddev);
  814. return 0;
  815. }
  816. static int msm_pm_resume(struct device *dev)
  817. {
  818. struct drm_device *ddev = dev_get_drvdata(dev);
  819. drm_kms_helper_poll_enable(ddev);
  820. return 0;
  821. }
  822. #endif
  823. static const struct dev_pm_ops msm_pm_ops = {
  824. SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
  825. };
  826. /*
  827. * Componentized driver support:
  828. */
  829. /*
  830. * NOTE: duplication of the same code as exynos or imx (or probably any other).
  831. * so probably some room for some helpers
  832. */
  833. static int compare_of(struct device *dev, void *data)
  834. {
  835. return dev->of_node == data;
  836. }
  837. static int add_components(struct device *dev, struct component_match **matchptr,
  838. const char *name)
  839. {
  840. struct device_node *np = dev->of_node;
  841. unsigned i;
  842. for (i = 0; ; i++) {
  843. struct device_node *node;
  844. node = of_parse_phandle(np, name, i);
  845. if (!node)
  846. break;
  847. component_match_add(dev, matchptr, compare_of, node);
  848. }
  849. return 0;
  850. }
  851. static int msm_drm_bind(struct device *dev)
  852. {
  853. return drm_platform_init(&msm_driver, to_platform_device(dev));
  854. }
  855. static void msm_drm_unbind(struct device *dev)
  856. {
  857. drm_put_dev(platform_get_drvdata(to_platform_device(dev)));
  858. }
  859. static const struct component_master_ops msm_drm_ops = {
  860. .bind = msm_drm_bind,
  861. .unbind = msm_drm_unbind,
  862. };
  863. /*
  864. * Platform driver:
  865. */
  866. static int msm_pdev_probe(struct platform_device *pdev)
  867. {
  868. struct component_match *match = NULL;
  869. add_components(&pdev->dev, &match, "connectors");
  870. add_components(&pdev->dev, &match, "gpus");
  871. pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
  872. return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
  873. }
  874. static int msm_pdev_remove(struct platform_device *pdev)
  875. {
  876. component_master_del(&pdev->dev, &msm_drm_ops);
  877. return 0;
  878. }
  879. static const struct platform_device_id msm_id[] = {
  880. { "mdp", 0 },
  881. { }
  882. };
  883. static const struct of_device_id dt_match[] = {
  884. { .compatible = "qcom,mdp4", .data = (void *) 4 }, /* mdp4 */
  885. { .compatible = "qcom,mdp5", .data = (void *) 5 }, /* mdp5 */
  886. /* to support downstream DT files */
  887. { .compatible = "qcom,mdss_mdp", .data = (void *) 5 }, /* mdp5 */
  888. {}
  889. };
  890. MODULE_DEVICE_TABLE(of, dt_match);
  891. static struct platform_driver msm_platform_driver = {
  892. .probe = msm_pdev_probe,
  893. .remove = msm_pdev_remove,
  894. .driver = {
  895. .name = "msm",
  896. .of_match_table = dt_match,
  897. .pm = &msm_pm_ops,
  898. },
  899. .id_table = msm_id,
  900. };
  901. static int __init msm_drm_register(void)
  902. {
  903. DBG("init");
  904. msm_dsi_register();
  905. msm_edp_register();
  906. msm_hdmi_register();
  907. adreno_register();
  908. return platform_driver_register(&msm_platform_driver);
  909. }
  910. static void __exit msm_drm_unregister(void)
  911. {
  912. DBG("fini");
  913. platform_driver_unregister(&msm_platform_driver);
  914. msm_hdmi_unregister();
  915. adreno_unregister();
  916. msm_edp_unregister();
  917. msm_dsi_unregister();
  918. }
  919. module_init(msm_drm_register);
  920. module_exit(msm_drm_unregister);
  921. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  922. MODULE_DESCRIPTION("MSM DRM Driver");
  923. MODULE_LICENSE("GPL");