mdp4_kms.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __MDP4_KMS_H__
  18. #define __MDP4_KMS_H__
  19. #include "msm_drv.h"
  20. #include "msm_kms.h"
  21. #include "mdp/mdp_kms.h"
  22. #include "mdp4.xml.h"
  23. #include "drm_panel.h"
  24. struct mdp4_kms {
  25. struct mdp_kms base;
  26. struct drm_device *dev;
  27. int rev;
  28. /* mapper-id used to request GEM buffer mapped for scanout: */
  29. int id;
  30. void __iomem *mmio;
  31. struct regulator *dsi_pll_vdda;
  32. struct regulator *dsi_pll_vddio;
  33. struct regulator *vdd;
  34. struct clk *clk;
  35. struct clk *pclk;
  36. struct clk *lut_clk;
  37. struct clk *axi_clk;
  38. struct msm_mmu *mmu;
  39. struct mdp_irq error_handler;
  40. /* empty/blank cursor bo to use when cursor is "disabled" */
  41. struct drm_gem_object *blank_cursor_bo;
  42. uint32_t blank_cursor_iova;
  43. };
  44. #define to_mdp4_kms(x) container_of(x, struct mdp4_kms, base)
  45. /* platform config data (ie. from DT, or pdata) */
  46. struct mdp4_platform_config {
  47. struct iommu_domain *iommu;
  48. uint32_t max_clk;
  49. };
  50. static inline void mdp4_write(struct mdp4_kms *mdp4_kms, u32 reg, u32 data)
  51. {
  52. msm_writel(data, mdp4_kms->mmio + reg);
  53. }
  54. static inline u32 mdp4_read(struct mdp4_kms *mdp4_kms, u32 reg)
  55. {
  56. return msm_readl(mdp4_kms->mmio + reg);
  57. }
  58. static inline uint32_t pipe2flush(enum mdp4_pipe pipe)
  59. {
  60. switch (pipe) {
  61. case VG1: return MDP4_OVERLAY_FLUSH_VG1;
  62. case VG2: return MDP4_OVERLAY_FLUSH_VG2;
  63. case RGB1: return MDP4_OVERLAY_FLUSH_RGB1;
  64. case RGB2: return MDP4_OVERLAY_FLUSH_RGB2;
  65. default: return 0;
  66. }
  67. }
  68. static inline uint32_t ovlp2flush(int ovlp)
  69. {
  70. switch (ovlp) {
  71. case 0: return MDP4_OVERLAY_FLUSH_OVLP0;
  72. case 1: return MDP4_OVERLAY_FLUSH_OVLP1;
  73. default: return 0;
  74. }
  75. }
  76. static inline uint32_t dma2irq(enum mdp4_dma dma)
  77. {
  78. switch (dma) {
  79. case DMA_P: return MDP4_IRQ_DMA_P_DONE;
  80. case DMA_S: return MDP4_IRQ_DMA_S_DONE;
  81. case DMA_E: return MDP4_IRQ_DMA_E_DONE;
  82. default: return 0;
  83. }
  84. }
  85. static inline uint32_t dma2err(enum mdp4_dma dma)
  86. {
  87. switch (dma) {
  88. case DMA_P: return MDP4_IRQ_PRIMARY_INTF_UDERRUN;
  89. case DMA_S: return 0; // ???
  90. case DMA_E: return MDP4_IRQ_EXTERNAL_INTF_UDERRUN;
  91. default: return 0;
  92. }
  93. }
  94. static inline uint32_t mixercfg(uint32_t mixer_cfg, int mixer,
  95. enum mdp4_pipe pipe, enum mdp_mixer_stage_id stage)
  96. {
  97. switch (pipe) {
  98. case VG1:
  99. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE0__MASK |
  100. MDP4_LAYERMIXER_IN_CFG_PIPE0_MIXER1);
  101. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE0(stage) |
  102. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE0_MIXER1);
  103. break;
  104. case VG2:
  105. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE1__MASK |
  106. MDP4_LAYERMIXER_IN_CFG_PIPE1_MIXER1);
  107. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE1(stage) |
  108. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE1_MIXER1);
  109. break;
  110. case RGB1:
  111. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE2__MASK |
  112. MDP4_LAYERMIXER_IN_CFG_PIPE2_MIXER1);
  113. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE2(stage) |
  114. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE2_MIXER1);
  115. break;
  116. case RGB2:
  117. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE3__MASK |
  118. MDP4_LAYERMIXER_IN_CFG_PIPE3_MIXER1);
  119. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE3(stage) |
  120. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE3_MIXER1);
  121. break;
  122. case RGB3:
  123. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE4__MASK |
  124. MDP4_LAYERMIXER_IN_CFG_PIPE4_MIXER1);
  125. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE4(stage) |
  126. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE4_MIXER1);
  127. break;
  128. case VG3:
  129. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE5__MASK |
  130. MDP4_LAYERMIXER_IN_CFG_PIPE5_MIXER1);
  131. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE5(stage) |
  132. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE5_MIXER1);
  133. break;
  134. case VG4:
  135. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE6__MASK |
  136. MDP4_LAYERMIXER_IN_CFG_PIPE6_MIXER1);
  137. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE6(stage) |
  138. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE6_MIXER1);
  139. break;
  140. default:
  141. WARN(1, "invalid pipe");
  142. break;
  143. }
  144. return mixer_cfg;
  145. }
  146. int mdp4_disable(struct mdp4_kms *mdp4_kms);
  147. int mdp4_enable(struct mdp4_kms *mdp4_kms);
  148. void mdp4_set_irqmask(struct mdp_kms *mdp_kms, uint32_t irqmask,
  149. uint32_t old_irqmask);
  150. void mdp4_irq_preinstall(struct msm_kms *kms);
  151. int mdp4_irq_postinstall(struct msm_kms *kms);
  152. void mdp4_irq_uninstall(struct msm_kms *kms);
  153. irqreturn_t mdp4_irq(struct msm_kms *kms);
  154. int mdp4_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  155. void mdp4_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  156. static inline uint32_t mdp4_pipe_caps(enum mdp4_pipe pipe)
  157. {
  158. switch (pipe) {
  159. case VG1:
  160. case VG2:
  161. case VG3:
  162. case VG4:
  163. return MDP_PIPE_CAP_HFLIP | MDP_PIPE_CAP_VFLIP |
  164. MDP_PIPE_CAP_SCALE | MDP_PIPE_CAP_CSC;
  165. case RGB1:
  166. case RGB2:
  167. case RGB3:
  168. return MDP_PIPE_CAP_SCALE;
  169. default:
  170. return 0;
  171. }
  172. }
  173. enum mdp4_pipe mdp4_plane_pipe(struct drm_plane *plane);
  174. struct drm_plane *mdp4_plane_init(struct drm_device *dev,
  175. enum mdp4_pipe pipe_id, bool private_plane);
  176. uint32_t mdp4_crtc_vblank(struct drm_crtc *crtc);
  177. void mdp4_crtc_set_config(struct drm_crtc *crtc, uint32_t config);
  178. void mdp4_crtc_set_intf(struct drm_crtc *crtc, enum mdp4_intf intf, int mixer);
  179. void mdp4_crtc_wait_for_commit_done(struct drm_crtc *crtc);
  180. struct drm_crtc *mdp4_crtc_init(struct drm_device *dev,
  181. struct drm_plane *plane, int id, int ovlp_id,
  182. enum mdp4_dma dma_id);
  183. long mdp4_dtv_round_pixclk(struct drm_encoder *encoder, unsigned long rate);
  184. struct drm_encoder *mdp4_dtv_encoder_init(struct drm_device *dev);
  185. long mdp4_lcdc_round_pixclk(struct drm_encoder *encoder, unsigned long rate);
  186. struct drm_encoder *mdp4_lcdc_encoder_init(struct drm_device *dev,
  187. struct device_node *panel_node);
  188. struct drm_connector *mdp4_lvds_connector_init(struct drm_device *dev,
  189. struct device_node *panel_node, struct drm_encoder *encoder);
  190. #ifdef CONFIG_DRM_MSM_DSI
  191. struct drm_encoder *mdp4_dsi_encoder_init(struct drm_device *dev);
  192. #else
  193. static inline struct drm_encoder *mdp4_dsi_encoder_init(struct drm_device *dev)
  194. {
  195. return ERR_PTR(-ENODEV);
  196. }
  197. #endif
  198. #ifdef CONFIG_COMMON_CLK
  199. struct clk *mpd4_lvds_pll_init(struct drm_device *dev);
  200. #else
  201. static inline struct clk *mpd4_lvds_pll_init(struct drm_device *dev)
  202. {
  203. return ERR_PTR(-ENODEV);
  204. }
  205. #endif
  206. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  207. static inline int match_dev_name(struct device *dev, void *data)
  208. {
  209. return !strcmp(dev_name(dev), data);
  210. }
  211. /* bus scaling data is associated with extra pointless platform devices,
  212. * "dtv", etc.. this is a bit of a hack, but we need a way for encoders
  213. * to find their pdata to make the bus-scaling stuff work.
  214. */
  215. static inline void *mdp4_find_pdata(const char *devname)
  216. {
  217. struct device *dev;
  218. dev = bus_find_device(&platform_bus_type, NULL,
  219. (void *)devname, match_dev_name);
  220. return dev ? dev->platform_data : NULL;
  221. }
  222. #endif
  223. #endif /* __MDP4_KMS_H__ */