a4xx.xml.h 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004
  1. #ifndef A4XX_XML
  2. #define A4XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 398 bytes, from 2015-09-24 17:25:31)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2016-02-10 17:07:21)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2015-05-20 20:03:14)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 11518 bytes, from 2016-02-10 21:03:25)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 16166 bytes, from 2016-02-11 21:20:31)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 83967 bytes, from 2016-02-10 17:07:21)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 109916 bytes, from 2016-02-20 18:44:48)
  15. - /home/robclark/src/freedreno/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2015-09-24 17:30:00)
  16. Copyright (C) 2013-2016 by the following authors:
  17. - Rob Clark <robdclark@gmail.com> (robclark)
  18. - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
  19. Permission is hereby granted, free of charge, to any person obtaining
  20. a copy of this software and associated documentation files (the
  21. "Software"), to deal in the Software without restriction, including
  22. without limitation the rights to use, copy, modify, merge, publish,
  23. distribute, sublicense, and/or sell copies of the Software, and to
  24. permit persons to whom the Software is furnished to do so, subject to
  25. the following conditions:
  26. The above copyright notice and this permission notice (including the
  27. next paragraph) shall be included in all copies or substantial
  28. portions of the Software.
  29. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  30. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  31. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  32. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  33. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  34. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  35. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  36. */
  37. enum a4xx_color_fmt {
  38. RB4_A8_UNORM = 1,
  39. RB4_R8_UNORM = 2,
  40. RB4_R4G4B4A4_UNORM = 8,
  41. RB4_R5G5B5A1_UNORM = 10,
  42. RB4_R5G6B5_UNORM = 14,
  43. RB4_R8G8_UNORM = 15,
  44. RB4_R8G8_SNORM = 16,
  45. RB4_R8G8_UINT = 17,
  46. RB4_R8G8_SINT = 18,
  47. RB4_R16_UNORM = 19,
  48. RB4_R16_SNORM = 20,
  49. RB4_R16_FLOAT = 21,
  50. RB4_R16_UINT = 22,
  51. RB4_R16_SINT = 23,
  52. RB4_R8G8B8_UNORM = 25,
  53. RB4_R8G8B8A8_UNORM = 26,
  54. RB4_R8G8B8A8_SNORM = 28,
  55. RB4_R8G8B8A8_UINT = 29,
  56. RB4_R8G8B8A8_SINT = 30,
  57. RB4_R10G10B10A2_UNORM = 31,
  58. RB4_R10G10B10A2_UINT = 34,
  59. RB4_R11G11B10_FLOAT = 39,
  60. RB4_R16G16_UNORM = 40,
  61. RB4_R16G16_SNORM = 41,
  62. RB4_R16G16_FLOAT = 42,
  63. RB4_R16G16_UINT = 43,
  64. RB4_R16G16_SINT = 44,
  65. RB4_R32_FLOAT = 45,
  66. RB4_R32_UINT = 46,
  67. RB4_R32_SINT = 47,
  68. RB4_R16G16B16A16_UNORM = 52,
  69. RB4_R16G16B16A16_SNORM = 53,
  70. RB4_R16G16B16A16_FLOAT = 54,
  71. RB4_R16G16B16A16_UINT = 55,
  72. RB4_R16G16B16A16_SINT = 56,
  73. RB4_R32G32_FLOAT = 57,
  74. RB4_R32G32_UINT = 58,
  75. RB4_R32G32_SINT = 59,
  76. RB4_R32G32B32A32_FLOAT = 60,
  77. RB4_R32G32B32A32_UINT = 61,
  78. RB4_R32G32B32A32_SINT = 62,
  79. };
  80. enum a4xx_tile_mode {
  81. TILE4_LINEAR = 0,
  82. TILE4_3 = 3,
  83. };
  84. enum a4xx_rb_blend_opcode {
  85. BLEND_DST_PLUS_SRC = 0,
  86. BLEND_SRC_MINUS_DST = 1,
  87. BLEND_DST_MINUS_SRC = 2,
  88. BLEND_MIN_DST_SRC = 3,
  89. BLEND_MAX_DST_SRC = 4,
  90. };
  91. enum a4xx_vtx_fmt {
  92. VFMT4_32_FLOAT = 1,
  93. VFMT4_32_32_FLOAT = 2,
  94. VFMT4_32_32_32_FLOAT = 3,
  95. VFMT4_32_32_32_32_FLOAT = 4,
  96. VFMT4_16_FLOAT = 5,
  97. VFMT4_16_16_FLOAT = 6,
  98. VFMT4_16_16_16_FLOAT = 7,
  99. VFMT4_16_16_16_16_FLOAT = 8,
  100. VFMT4_32_FIXED = 9,
  101. VFMT4_32_32_FIXED = 10,
  102. VFMT4_32_32_32_FIXED = 11,
  103. VFMT4_32_32_32_32_FIXED = 12,
  104. VFMT4_11_11_10_FLOAT = 13,
  105. VFMT4_16_SINT = 16,
  106. VFMT4_16_16_SINT = 17,
  107. VFMT4_16_16_16_SINT = 18,
  108. VFMT4_16_16_16_16_SINT = 19,
  109. VFMT4_16_UINT = 20,
  110. VFMT4_16_16_UINT = 21,
  111. VFMT4_16_16_16_UINT = 22,
  112. VFMT4_16_16_16_16_UINT = 23,
  113. VFMT4_16_SNORM = 24,
  114. VFMT4_16_16_SNORM = 25,
  115. VFMT4_16_16_16_SNORM = 26,
  116. VFMT4_16_16_16_16_SNORM = 27,
  117. VFMT4_16_UNORM = 28,
  118. VFMT4_16_16_UNORM = 29,
  119. VFMT4_16_16_16_UNORM = 30,
  120. VFMT4_16_16_16_16_UNORM = 31,
  121. VFMT4_32_UINT = 32,
  122. VFMT4_32_32_UINT = 33,
  123. VFMT4_32_32_32_UINT = 34,
  124. VFMT4_32_32_32_32_UINT = 35,
  125. VFMT4_32_SINT = 36,
  126. VFMT4_32_32_SINT = 37,
  127. VFMT4_32_32_32_SINT = 38,
  128. VFMT4_32_32_32_32_SINT = 39,
  129. VFMT4_8_UINT = 40,
  130. VFMT4_8_8_UINT = 41,
  131. VFMT4_8_8_8_UINT = 42,
  132. VFMT4_8_8_8_8_UINT = 43,
  133. VFMT4_8_UNORM = 44,
  134. VFMT4_8_8_UNORM = 45,
  135. VFMT4_8_8_8_UNORM = 46,
  136. VFMT4_8_8_8_8_UNORM = 47,
  137. VFMT4_8_SINT = 48,
  138. VFMT4_8_8_SINT = 49,
  139. VFMT4_8_8_8_SINT = 50,
  140. VFMT4_8_8_8_8_SINT = 51,
  141. VFMT4_8_SNORM = 52,
  142. VFMT4_8_8_SNORM = 53,
  143. VFMT4_8_8_8_SNORM = 54,
  144. VFMT4_8_8_8_8_SNORM = 55,
  145. VFMT4_10_10_10_2_UINT = 56,
  146. VFMT4_10_10_10_2_UNORM = 57,
  147. VFMT4_10_10_10_2_SINT = 58,
  148. VFMT4_10_10_10_2_SNORM = 59,
  149. VFMT4_2_10_10_10_UINT = 60,
  150. VFMT4_2_10_10_10_UNORM = 61,
  151. VFMT4_2_10_10_10_SINT = 62,
  152. VFMT4_2_10_10_10_SNORM = 63,
  153. };
  154. enum a4xx_tex_fmt {
  155. TFMT4_A8_UNORM = 3,
  156. TFMT4_8_UNORM = 4,
  157. TFMT4_8_SNORM = 5,
  158. TFMT4_8_UINT = 6,
  159. TFMT4_8_SINT = 7,
  160. TFMT4_4_4_4_4_UNORM = 8,
  161. TFMT4_5_5_5_1_UNORM = 9,
  162. TFMT4_5_6_5_UNORM = 11,
  163. TFMT4_L8_A8_UNORM = 13,
  164. TFMT4_8_8_UNORM = 14,
  165. TFMT4_8_8_SNORM = 15,
  166. TFMT4_8_8_UINT = 16,
  167. TFMT4_8_8_SINT = 17,
  168. TFMT4_16_UNORM = 18,
  169. TFMT4_16_SNORM = 19,
  170. TFMT4_16_FLOAT = 20,
  171. TFMT4_16_UINT = 21,
  172. TFMT4_16_SINT = 22,
  173. TFMT4_8_8_8_8_UNORM = 28,
  174. TFMT4_8_8_8_8_SNORM = 29,
  175. TFMT4_8_8_8_8_UINT = 30,
  176. TFMT4_8_8_8_8_SINT = 31,
  177. TFMT4_9_9_9_E5_FLOAT = 32,
  178. TFMT4_10_10_10_2_UNORM = 33,
  179. TFMT4_10_10_10_2_UINT = 34,
  180. TFMT4_11_11_10_FLOAT = 37,
  181. TFMT4_16_16_UNORM = 38,
  182. TFMT4_16_16_SNORM = 39,
  183. TFMT4_16_16_FLOAT = 40,
  184. TFMT4_16_16_UINT = 41,
  185. TFMT4_16_16_SINT = 42,
  186. TFMT4_32_FLOAT = 43,
  187. TFMT4_32_UINT = 44,
  188. TFMT4_32_SINT = 45,
  189. TFMT4_16_16_16_16_UNORM = 51,
  190. TFMT4_16_16_16_16_SNORM = 52,
  191. TFMT4_16_16_16_16_FLOAT = 53,
  192. TFMT4_16_16_16_16_UINT = 54,
  193. TFMT4_16_16_16_16_SINT = 55,
  194. TFMT4_32_32_FLOAT = 56,
  195. TFMT4_32_32_UINT = 57,
  196. TFMT4_32_32_SINT = 58,
  197. TFMT4_32_32_32_FLOAT = 59,
  198. TFMT4_32_32_32_UINT = 60,
  199. TFMT4_32_32_32_SINT = 61,
  200. TFMT4_32_32_32_32_FLOAT = 63,
  201. TFMT4_32_32_32_32_UINT = 64,
  202. TFMT4_32_32_32_32_SINT = 65,
  203. TFMT4_X8Z24_UNORM = 71,
  204. TFMT4_DXT1 = 86,
  205. TFMT4_DXT3 = 87,
  206. TFMT4_DXT5 = 88,
  207. TFMT4_RGTC1_UNORM = 90,
  208. TFMT4_RGTC1_SNORM = 91,
  209. TFMT4_RGTC2_UNORM = 94,
  210. TFMT4_RGTC2_SNORM = 95,
  211. TFMT4_BPTC_UFLOAT = 97,
  212. TFMT4_BPTC_FLOAT = 98,
  213. TFMT4_BPTC = 99,
  214. TFMT4_ATC_RGB = 100,
  215. TFMT4_ATC_RGBA_EXPLICIT = 101,
  216. TFMT4_ATC_RGBA_INTERPOLATED = 102,
  217. TFMT4_ETC2_RG11_UNORM = 103,
  218. TFMT4_ETC2_RG11_SNORM = 104,
  219. TFMT4_ETC2_R11_UNORM = 105,
  220. TFMT4_ETC2_R11_SNORM = 106,
  221. TFMT4_ETC1 = 107,
  222. TFMT4_ETC2_RGB8 = 108,
  223. TFMT4_ETC2_RGBA8 = 109,
  224. TFMT4_ETC2_RGB8A1 = 110,
  225. TFMT4_ASTC_4x4 = 111,
  226. TFMT4_ASTC_5x4 = 112,
  227. TFMT4_ASTC_5x5 = 113,
  228. TFMT4_ASTC_6x5 = 114,
  229. TFMT4_ASTC_6x6 = 115,
  230. TFMT4_ASTC_8x5 = 116,
  231. TFMT4_ASTC_8x6 = 117,
  232. TFMT4_ASTC_8x8 = 118,
  233. TFMT4_ASTC_10x5 = 119,
  234. TFMT4_ASTC_10x6 = 120,
  235. TFMT4_ASTC_10x8 = 121,
  236. TFMT4_ASTC_10x10 = 122,
  237. TFMT4_ASTC_12x10 = 123,
  238. TFMT4_ASTC_12x12 = 124,
  239. };
  240. enum a4xx_tex_fetchsize {
  241. TFETCH4_1_BYTE = 0,
  242. TFETCH4_2_BYTE = 1,
  243. TFETCH4_4_BYTE = 2,
  244. TFETCH4_8_BYTE = 3,
  245. TFETCH4_16_BYTE = 4,
  246. };
  247. enum a4xx_depth_format {
  248. DEPTH4_NONE = 0,
  249. DEPTH4_16 = 1,
  250. DEPTH4_24_8 = 2,
  251. DEPTH4_32 = 3,
  252. };
  253. enum a4xx_tess_spacing {
  254. EQUAL_SPACING = 0,
  255. ODD_SPACING = 2,
  256. EVEN_SPACING = 3,
  257. };
  258. enum a4xx_ccu_perfcounter_select {
  259. CCU_BUSY_CYCLES = 0,
  260. CCU_RB_DEPTH_RETURN_STALL = 2,
  261. CCU_RB_COLOR_RETURN_STALL = 3,
  262. CCU_DEPTH_BLOCKS = 6,
  263. CCU_COLOR_BLOCKS = 7,
  264. CCU_DEPTH_BLOCK_HIT = 8,
  265. CCU_COLOR_BLOCK_HIT = 9,
  266. CCU_DEPTH_FLAG1_COUNT = 10,
  267. CCU_DEPTH_FLAG2_COUNT = 11,
  268. CCU_DEPTH_FLAG3_COUNT = 12,
  269. CCU_DEPTH_FLAG4_COUNT = 13,
  270. CCU_COLOR_FLAG1_COUNT = 14,
  271. CCU_COLOR_FLAG2_COUNT = 15,
  272. CCU_COLOR_FLAG3_COUNT = 16,
  273. CCU_COLOR_FLAG4_COUNT = 17,
  274. CCU_PARTIAL_BLOCK_READ = 18,
  275. };
  276. enum a4xx_cp_perfcounter_select {
  277. CP_ALWAYS_COUNT = 0,
  278. CP_BUSY = 1,
  279. CP_PFP_IDLE = 2,
  280. CP_PFP_BUSY_WORKING = 3,
  281. CP_PFP_STALL_CYCLES_ANY = 4,
  282. CP_PFP_STARVE_CYCLES_ANY = 5,
  283. CP_PFP_STARVED_PER_LOAD_ADDR = 6,
  284. CP_PFP_STALLED_PER_STORE_ADDR = 7,
  285. CP_PFP_PC_PROFILE = 8,
  286. CP_PFP_MATCH_PM4_PKT_PROFILE = 9,
  287. CP_PFP_COND_INDIRECT_DISCARDED = 10,
  288. CP_LONG_RESUMPTIONS = 11,
  289. CP_RESUME_CYCLES = 12,
  290. CP_RESUME_TO_BOUNDARY_CYCLES = 13,
  291. CP_LONG_PREEMPTIONS = 14,
  292. CP_PREEMPT_CYCLES = 15,
  293. CP_PREEMPT_TO_BOUNDARY_CYCLES = 16,
  294. CP_ME_FIFO_EMPTY_PFP_IDLE = 17,
  295. CP_ME_FIFO_EMPTY_PFP_BUSY = 18,
  296. CP_ME_FIFO_NOT_EMPTY_NOT_FULL = 19,
  297. CP_ME_FIFO_FULL_ME_BUSY = 20,
  298. CP_ME_FIFO_FULL_ME_NON_WORKING = 21,
  299. CP_ME_WAITING_FOR_PACKETS = 22,
  300. CP_ME_BUSY_WORKING = 23,
  301. CP_ME_STARVE_CYCLES_ANY = 24,
  302. CP_ME_STARVE_CYCLES_PER_PROFILE = 25,
  303. CP_ME_STALL_CYCLES_PER_PROFILE = 26,
  304. CP_ME_PC_PROFILE = 27,
  305. CP_RCIU_FIFO_EMPTY = 28,
  306. CP_RCIU_FIFO_NOT_EMPTY_NOT_FULL = 29,
  307. CP_RCIU_FIFO_FULL = 30,
  308. CP_RCIU_FIFO_FULL_NO_CONTEXT = 31,
  309. CP_RCIU_FIFO_FULL_AHB_MASTER = 32,
  310. CP_RCIU_FIFO_FULL_OTHER = 33,
  311. CP_AHB_IDLE = 34,
  312. CP_AHB_STALL_ON_GRANT_NO_SPLIT = 35,
  313. CP_AHB_STALL_ON_GRANT_SPLIT = 36,
  314. CP_AHB_STALL_ON_GRANT_SPLIT_PROFILE = 37,
  315. CP_AHB_BUSY_WORKING = 38,
  316. CP_AHB_BUSY_STALL_ON_HRDY = 39,
  317. CP_AHB_BUSY_STALL_ON_HRDY_PROFILE = 40,
  318. };
  319. enum a4xx_gras_ras_perfcounter_select {
  320. RAS_SUPER_TILES = 0,
  321. RAS_8X8_TILES = 1,
  322. RAS_4X4_TILES = 2,
  323. RAS_BUSY_CYCLES = 3,
  324. RAS_STALL_CYCLES_BY_RB = 4,
  325. RAS_STALL_CYCLES_BY_VSC = 5,
  326. RAS_STARVE_CYCLES_BY_TSE = 6,
  327. RAS_SUPERTILE_CYCLES = 7,
  328. RAS_TILE_CYCLES = 8,
  329. RAS_FULLY_COVERED_SUPER_TILES = 9,
  330. RAS_FULLY_COVERED_8X8_TILES = 10,
  331. RAS_4X4_PRIM = 11,
  332. RAS_8X4_4X8_PRIM = 12,
  333. RAS_8X8_PRIM = 13,
  334. };
  335. enum a4xx_gras_tse_perfcounter_select {
  336. TSE_INPUT_PRIM = 0,
  337. TSE_INPUT_NULL_PRIM = 1,
  338. TSE_TRIVAL_REJ_PRIM = 2,
  339. TSE_CLIPPED_PRIM = 3,
  340. TSE_NEW_PRIM = 4,
  341. TSE_ZERO_AREA_PRIM = 5,
  342. TSE_FACENESS_CULLED_PRIM = 6,
  343. TSE_ZERO_PIXEL_PRIM = 7,
  344. TSE_OUTPUT_NULL_PRIM = 8,
  345. TSE_OUTPUT_VISIBLE_PRIM = 9,
  346. TSE_PRE_CLIP_PRIM = 10,
  347. TSE_POST_CLIP_PRIM = 11,
  348. TSE_BUSY_CYCLES = 12,
  349. TSE_PC_STARVE = 13,
  350. TSE_RAS_STALL = 14,
  351. TSE_STALL_BARYPLANE_FIFO_FULL = 15,
  352. TSE_STALL_ZPLANE_FIFO_FULL = 16,
  353. };
  354. enum a4xx_hlsq_perfcounter_select {
  355. HLSQ_SP_VS_STAGE_CONSTANT = 0,
  356. HLSQ_SP_VS_STAGE_INSTRUCTIONS = 1,
  357. HLSQ_SP_FS_STAGE_CONSTANT = 2,
  358. HLSQ_SP_FS_STAGE_INSTRUCTIONS = 3,
  359. HLSQ_TP_STATE = 4,
  360. HLSQ_QUADS = 5,
  361. HLSQ_PIXELS = 6,
  362. HLSQ_VERTICES = 7,
  363. HLSQ_SP_VS_STAGE_DATA_BYTES = 13,
  364. HLSQ_SP_FS_STAGE_DATA_BYTES = 14,
  365. HLSQ_BUSY_CYCLES = 15,
  366. HLSQ_STALL_CYCLES_SP_STATE = 16,
  367. HLSQ_STALL_CYCLES_SP_VS_STAGE = 17,
  368. HLSQ_STALL_CYCLES_SP_FS_STAGE = 18,
  369. HLSQ_STALL_CYCLES_UCHE = 19,
  370. HLSQ_RBBM_LOAD_CYCLES = 20,
  371. HLSQ_DI_TO_VS_START_SP = 21,
  372. HLSQ_DI_TO_FS_START_SP = 22,
  373. HLSQ_VS_STAGE_START_TO_DONE_SP = 23,
  374. HLSQ_FS_STAGE_START_TO_DONE_SP = 24,
  375. HLSQ_SP_STATE_COPY_CYCLES_VS_STAGE = 25,
  376. HLSQ_SP_STATE_COPY_CYCLES_FS_STAGE = 26,
  377. HLSQ_UCHE_LATENCY_CYCLES = 27,
  378. HLSQ_UCHE_LATENCY_COUNT = 28,
  379. HLSQ_STARVE_CYCLES_VFD = 29,
  380. };
  381. enum a4xx_pc_perfcounter_select {
  382. PC_VIS_STREAMS_LOADED = 0,
  383. PC_VPC_PRIMITIVES = 2,
  384. PC_DEAD_PRIM = 3,
  385. PC_LIVE_PRIM = 4,
  386. PC_DEAD_DRAWCALLS = 5,
  387. PC_LIVE_DRAWCALLS = 6,
  388. PC_VERTEX_MISSES = 7,
  389. PC_STALL_CYCLES_VFD = 9,
  390. PC_STALL_CYCLES_TSE = 10,
  391. PC_STALL_CYCLES_UCHE = 11,
  392. PC_WORKING_CYCLES = 12,
  393. PC_IA_VERTICES = 13,
  394. PC_GS_PRIMITIVES = 14,
  395. PC_HS_INVOCATIONS = 15,
  396. PC_DS_INVOCATIONS = 16,
  397. PC_DS_PRIMITIVES = 17,
  398. PC_STARVE_CYCLES_FOR_INDEX = 20,
  399. PC_STARVE_CYCLES_FOR_TESS_FACTOR = 21,
  400. PC_STARVE_CYCLES_FOR_VIZ_STREAM = 22,
  401. PC_STALL_CYCLES_TESS = 23,
  402. PC_STARVE_CYCLES_FOR_POSITION = 24,
  403. PC_MODE0_DRAWCALL = 25,
  404. PC_MODE1_DRAWCALL = 26,
  405. PC_MODE2_DRAWCALL = 27,
  406. PC_MODE3_DRAWCALL = 28,
  407. PC_MODE4_DRAWCALL = 29,
  408. PC_PREDICATED_DEAD_DRAWCALL = 30,
  409. PC_STALL_CYCLES_BY_TSE_ONLY = 31,
  410. PC_STALL_CYCLES_BY_VPC_ONLY = 32,
  411. PC_VPC_POS_DATA_TRANSACTION = 33,
  412. PC_BUSY_CYCLES = 34,
  413. PC_STARVE_CYCLES_DI = 35,
  414. PC_STALL_CYCLES_VPC = 36,
  415. TESS_WORKING_CYCLES = 37,
  416. TESS_NUM_CYCLES_SETUP_WORKING = 38,
  417. TESS_NUM_CYCLES_PTGEN_WORKING = 39,
  418. TESS_NUM_CYCLES_CONNGEN_WORKING = 40,
  419. TESS_BUSY_CYCLES = 41,
  420. TESS_STARVE_CYCLES_PC = 42,
  421. TESS_STALL_CYCLES_PC = 43,
  422. };
  423. enum a4xx_pwr_perfcounter_select {
  424. PWR_CORE_CLOCK_CYCLES = 0,
  425. PWR_BUSY_CLOCK_CYCLES = 1,
  426. };
  427. enum a4xx_rb_perfcounter_select {
  428. RB_BUSY_CYCLES = 0,
  429. RB_BUSY_CYCLES_BINNING = 1,
  430. RB_BUSY_CYCLES_RENDERING = 2,
  431. RB_BUSY_CYCLES_RESOLVE = 3,
  432. RB_STARVE_CYCLES_BY_SP = 4,
  433. RB_STARVE_CYCLES_BY_RAS = 5,
  434. RB_STARVE_CYCLES_BY_MARB = 6,
  435. RB_STALL_CYCLES_BY_MARB = 7,
  436. RB_STALL_CYCLES_BY_HLSQ = 8,
  437. RB_RB_RB_MARB_DATA = 9,
  438. RB_SP_RB_QUAD = 10,
  439. RB_RAS_RB_Z_QUADS = 11,
  440. RB_GMEM_CH0_READ = 12,
  441. RB_GMEM_CH1_READ = 13,
  442. RB_GMEM_CH0_WRITE = 14,
  443. RB_GMEM_CH1_WRITE = 15,
  444. RB_CP_CONTEXT_DONE = 16,
  445. RB_CP_CACHE_FLUSH = 17,
  446. RB_CP_ZPASS_DONE = 18,
  447. RB_STALL_FIFO0_FULL = 19,
  448. RB_STALL_FIFO1_FULL = 20,
  449. RB_STALL_FIFO2_FULL = 21,
  450. RB_STALL_FIFO3_FULL = 22,
  451. RB_RB_HLSQ_TRANSACTIONS = 23,
  452. RB_Z_READ = 24,
  453. RB_Z_WRITE = 25,
  454. RB_C_READ = 26,
  455. RB_C_WRITE = 27,
  456. RB_C_READ_LATENCY = 28,
  457. RB_Z_READ_LATENCY = 29,
  458. RB_STALL_BY_UCHE = 30,
  459. RB_MARB_UCHE_TRANSACTIONS = 31,
  460. RB_CACHE_STALL_MISS = 32,
  461. RB_CACHE_STALL_FIFO_FULL = 33,
  462. RB_8BIT_BLENDER_UNITS_ACTIVE = 34,
  463. RB_16BIT_BLENDER_UNITS_ACTIVE = 35,
  464. RB_SAMPLER_UNITS_ACTIVE = 36,
  465. RB_TOTAL_PASS = 38,
  466. RB_Z_PASS = 39,
  467. RB_Z_FAIL = 40,
  468. RB_S_FAIL = 41,
  469. RB_POWER0 = 42,
  470. RB_POWER1 = 43,
  471. RB_POWER2 = 44,
  472. RB_POWER3 = 45,
  473. RB_POWER4 = 46,
  474. RB_POWER5 = 47,
  475. RB_POWER6 = 48,
  476. RB_POWER7 = 49,
  477. };
  478. enum a4xx_rbbm_perfcounter_select {
  479. RBBM_ALWAYS_ON = 0,
  480. RBBM_VBIF_BUSY = 1,
  481. RBBM_TSE_BUSY = 2,
  482. RBBM_RAS_BUSY = 3,
  483. RBBM_PC_DCALL_BUSY = 4,
  484. RBBM_PC_VSD_BUSY = 5,
  485. RBBM_VFD_BUSY = 6,
  486. RBBM_VPC_BUSY = 7,
  487. RBBM_UCHE_BUSY = 8,
  488. RBBM_VSC_BUSY = 9,
  489. RBBM_HLSQ_BUSY = 10,
  490. RBBM_ANY_RB_BUSY = 11,
  491. RBBM_ANY_TPL1_BUSY = 12,
  492. RBBM_ANY_SP_BUSY = 13,
  493. RBBM_ANY_MARB_BUSY = 14,
  494. RBBM_ANY_ARB_BUSY = 15,
  495. RBBM_AHB_STATUS_BUSY = 16,
  496. RBBM_AHB_STATUS_STALLED = 17,
  497. RBBM_AHB_STATUS_TXFR = 18,
  498. RBBM_AHB_STATUS_TXFR_SPLIT = 19,
  499. RBBM_AHB_STATUS_TXFR_ERROR = 20,
  500. RBBM_AHB_STATUS_LONG_STALL = 21,
  501. RBBM_STATUS_MASKED = 22,
  502. RBBM_CP_BUSY_GFX_CORE_IDLE = 23,
  503. RBBM_TESS_BUSY = 24,
  504. RBBM_COM_BUSY = 25,
  505. RBBM_DCOM_BUSY = 32,
  506. RBBM_ANY_CCU_BUSY = 33,
  507. RBBM_DPM_BUSY = 34,
  508. };
  509. enum a4xx_sp_perfcounter_select {
  510. SP_LM_LOAD_INSTRUCTIONS = 0,
  511. SP_LM_STORE_INSTRUCTIONS = 1,
  512. SP_LM_ATOMICS = 2,
  513. SP_GM_LOAD_INSTRUCTIONS = 3,
  514. SP_GM_STORE_INSTRUCTIONS = 4,
  515. SP_GM_ATOMICS = 5,
  516. SP_VS_STAGE_TEX_INSTRUCTIONS = 6,
  517. SP_VS_STAGE_CFLOW_INSTRUCTIONS = 7,
  518. SP_VS_STAGE_EFU_INSTRUCTIONS = 8,
  519. SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 9,
  520. SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 10,
  521. SP_FS_STAGE_TEX_INSTRUCTIONS = 11,
  522. SP_FS_STAGE_CFLOW_INSTRUCTIONS = 12,
  523. SP_FS_STAGE_EFU_INSTRUCTIONS = 13,
  524. SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 14,
  525. SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 15,
  526. SP_VS_INSTRUCTIONS = 17,
  527. SP_FS_INSTRUCTIONS = 18,
  528. SP_ADDR_LOCK_COUNT = 19,
  529. SP_UCHE_READ_TRANS = 20,
  530. SP_UCHE_WRITE_TRANS = 21,
  531. SP_EXPORT_VPC_TRANS = 22,
  532. SP_EXPORT_RB_TRANS = 23,
  533. SP_PIXELS_KILLED = 24,
  534. SP_ICL1_REQUESTS = 25,
  535. SP_ICL1_MISSES = 26,
  536. SP_ICL0_REQUESTS = 27,
  537. SP_ICL0_MISSES = 28,
  538. SP_ALU_WORKING_CYCLES = 29,
  539. SP_EFU_WORKING_CYCLES = 30,
  540. SP_STALL_CYCLES_BY_VPC = 31,
  541. SP_STALL_CYCLES_BY_TP = 32,
  542. SP_STALL_CYCLES_BY_UCHE = 33,
  543. SP_STALL_CYCLES_BY_RB = 34,
  544. SP_BUSY_CYCLES = 35,
  545. SP_HS_INSTRUCTIONS = 36,
  546. SP_DS_INSTRUCTIONS = 37,
  547. SP_GS_INSTRUCTIONS = 38,
  548. SP_CS_INSTRUCTIONS = 39,
  549. SP_SCHEDULER_NON_WORKING = 40,
  550. SP_WAVE_CONTEXTS = 41,
  551. SP_WAVE_CONTEXT_CYCLES = 42,
  552. SP_POWER0 = 43,
  553. SP_POWER1 = 44,
  554. SP_POWER2 = 45,
  555. SP_POWER3 = 46,
  556. SP_POWER4 = 47,
  557. SP_POWER5 = 48,
  558. SP_POWER6 = 49,
  559. SP_POWER7 = 50,
  560. SP_POWER8 = 51,
  561. SP_POWER9 = 52,
  562. SP_POWER10 = 53,
  563. SP_POWER11 = 54,
  564. SP_POWER12 = 55,
  565. SP_POWER13 = 56,
  566. SP_POWER14 = 57,
  567. SP_POWER15 = 58,
  568. };
  569. enum a4xx_tp_perfcounter_select {
  570. TP_L1_REQUESTS = 0,
  571. TP_L1_MISSES = 1,
  572. TP_QUADS_OFFSET = 8,
  573. TP_QUAD_SHADOW = 9,
  574. TP_QUADS_ARRAY = 10,
  575. TP_QUADS_GRADIENT = 11,
  576. TP_QUADS_1D2D = 12,
  577. TP_QUADS_3DCUBE = 13,
  578. TP_BUSY_CYCLES = 16,
  579. TP_STALL_CYCLES_BY_ARB = 17,
  580. TP_STATE_CACHE_REQUESTS = 20,
  581. TP_STATE_CACHE_MISSES = 21,
  582. TP_POWER0 = 22,
  583. TP_POWER1 = 23,
  584. TP_POWER2 = 24,
  585. TP_POWER3 = 25,
  586. TP_POWER4 = 26,
  587. TP_POWER5 = 27,
  588. TP_POWER6 = 28,
  589. TP_POWER7 = 29,
  590. };
  591. enum a4xx_uche_perfcounter_select {
  592. UCHE_VBIF_READ_BEATS_TP = 0,
  593. UCHE_VBIF_READ_BEATS_VFD = 1,
  594. UCHE_VBIF_READ_BEATS_HLSQ = 2,
  595. UCHE_VBIF_READ_BEATS_MARB = 3,
  596. UCHE_VBIF_READ_BEATS_SP = 4,
  597. UCHE_READ_REQUESTS_TP = 5,
  598. UCHE_READ_REQUESTS_VFD = 6,
  599. UCHE_READ_REQUESTS_HLSQ = 7,
  600. UCHE_READ_REQUESTS_MARB = 8,
  601. UCHE_READ_REQUESTS_SP = 9,
  602. UCHE_WRITE_REQUESTS_MARB = 10,
  603. UCHE_WRITE_REQUESTS_SP = 11,
  604. UCHE_TAG_CHECK_FAILS = 12,
  605. UCHE_EVICTS = 13,
  606. UCHE_FLUSHES = 14,
  607. UCHE_VBIF_LATENCY_CYCLES = 15,
  608. UCHE_VBIF_LATENCY_SAMPLES = 16,
  609. UCHE_BUSY_CYCLES = 17,
  610. UCHE_VBIF_READ_BEATS_PC = 18,
  611. UCHE_READ_REQUESTS_PC = 19,
  612. UCHE_WRITE_REQUESTS_VPC = 20,
  613. UCHE_STALL_BY_VBIF = 21,
  614. UCHE_WRITE_REQUESTS_VSC = 22,
  615. UCHE_POWER0 = 23,
  616. UCHE_POWER1 = 24,
  617. UCHE_POWER2 = 25,
  618. UCHE_POWER3 = 26,
  619. UCHE_POWER4 = 27,
  620. UCHE_POWER5 = 28,
  621. UCHE_POWER6 = 29,
  622. UCHE_POWER7 = 30,
  623. };
  624. enum a4xx_vbif_perfcounter_select {
  625. AXI_READ_REQUESTS_ID_0 = 0,
  626. AXI_READ_REQUESTS_ID_1 = 1,
  627. AXI_READ_REQUESTS_ID_2 = 2,
  628. AXI_READ_REQUESTS_ID_3 = 3,
  629. AXI_READ_REQUESTS_ID_4 = 4,
  630. AXI_READ_REQUESTS_ID_5 = 5,
  631. AXI_READ_REQUESTS_ID_6 = 6,
  632. AXI_READ_REQUESTS_ID_7 = 7,
  633. AXI_READ_REQUESTS_ID_8 = 8,
  634. AXI_READ_REQUESTS_ID_9 = 9,
  635. AXI_READ_REQUESTS_ID_10 = 10,
  636. AXI_READ_REQUESTS_ID_11 = 11,
  637. AXI_READ_REQUESTS_ID_12 = 12,
  638. AXI_READ_REQUESTS_ID_13 = 13,
  639. AXI_READ_REQUESTS_ID_14 = 14,
  640. AXI_READ_REQUESTS_ID_15 = 15,
  641. AXI0_READ_REQUESTS_TOTAL = 16,
  642. AXI1_READ_REQUESTS_TOTAL = 17,
  643. AXI2_READ_REQUESTS_TOTAL = 18,
  644. AXI3_READ_REQUESTS_TOTAL = 19,
  645. AXI_READ_REQUESTS_TOTAL = 20,
  646. AXI_WRITE_REQUESTS_ID_0 = 21,
  647. AXI_WRITE_REQUESTS_ID_1 = 22,
  648. AXI_WRITE_REQUESTS_ID_2 = 23,
  649. AXI_WRITE_REQUESTS_ID_3 = 24,
  650. AXI_WRITE_REQUESTS_ID_4 = 25,
  651. AXI_WRITE_REQUESTS_ID_5 = 26,
  652. AXI_WRITE_REQUESTS_ID_6 = 27,
  653. AXI_WRITE_REQUESTS_ID_7 = 28,
  654. AXI_WRITE_REQUESTS_ID_8 = 29,
  655. AXI_WRITE_REQUESTS_ID_9 = 30,
  656. AXI_WRITE_REQUESTS_ID_10 = 31,
  657. AXI_WRITE_REQUESTS_ID_11 = 32,
  658. AXI_WRITE_REQUESTS_ID_12 = 33,
  659. AXI_WRITE_REQUESTS_ID_13 = 34,
  660. AXI_WRITE_REQUESTS_ID_14 = 35,
  661. AXI_WRITE_REQUESTS_ID_15 = 36,
  662. AXI0_WRITE_REQUESTS_TOTAL = 37,
  663. AXI1_WRITE_REQUESTS_TOTAL = 38,
  664. AXI2_WRITE_REQUESTS_TOTAL = 39,
  665. AXI3_WRITE_REQUESTS_TOTAL = 40,
  666. AXI_WRITE_REQUESTS_TOTAL = 41,
  667. AXI_TOTAL_REQUESTS = 42,
  668. AXI_READ_DATA_BEATS_ID_0 = 43,
  669. AXI_READ_DATA_BEATS_ID_1 = 44,
  670. AXI_READ_DATA_BEATS_ID_2 = 45,
  671. AXI_READ_DATA_BEATS_ID_3 = 46,
  672. AXI_READ_DATA_BEATS_ID_4 = 47,
  673. AXI_READ_DATA_BEATS_ID_5 = 48,
  674. AXI_READ_DATA_BEATS_ID_6 = 49,
  675. AXI_READ_DATA_BEATS_ID_7 = 50,
  676. AXI_READ_DATA_BEATS_ID_8 = 51,
  677. AXI_READ_DATA_BEATS_ID_9 = 52,
  678. AXI_READ_DATA_BEATS_ID_10 = 53,
  679. AXI_READ_DATA_BEATS_ID_11 = 54,
  680. AXI_READ_DATA_BEATS_ID_12 = 55,
  681. AXI_READ_DATA_BEATS_ID_13 = 56,
  682. AXI_READ_DATA_BEATS_ID_14 = 57,
  683. AXI_READ_DATA_BEATS_ID_15 = 58,
  684. AXI0_READ_DATA_BEATS_TOTAL = 59,
  685. AXI1_READ_DATA_BEATS_TOTAL = 60,
  686. AXI2_READ_DATA_BEATS_TOTAL = 61,
  687. AXI3_READ_DATA_BEATS_TOTAL = 62,
  688. AXI_READ_DATA_BEATS_TOTAL = 63,
  689. AXI_WRITE_DATA_BEATS_ID_0 = 64,
  690. AXI_WRITE_DATA_BEATS_ID_1 = 65,
  691. AXI_WRITE_DATA_BEATS_ID_2 = 66,
  692. AXI_WRITE_DATA_BEATS_ID_3 = 67,
  693. AXI_WRITE_DATA_BEATS_ID_4 = 68,
  694. AXI_WRITE_DATA_BEATS_ID_5 = 69,
  695. AXI_WRITE_DATA_BEATS_ID_6 = 70,
  696. AXI_WRITE_DATA_BEATS_ID_7 = 71,
  697. AXI_WRITE_DATA_BEATS_ID_8 = 72,
  698. AXI_WRITE_DATA_BEATS_ID_9 = 73,
  699. AXI_WRITE_DATA_BEATS_ID_10 = 74,
  700. AXI_WRITE_DATA_BEATS_ID_11 = 75,
  701. AXI_WRITE_DATA_BEATS_ID_12 = 76,
  702. AXI_WRITE_DATA_BEATS_ID_13 = 77,
  703. AXI_WRITE_DATA_BEATS_ID_14 = 78,
  704. AXI_WRITE_DATA_BEATS_ID_15 = 79,
  705. AXI0_WRITE_DATA_BEATS_TOTAL = 80,
  706. AXI1_WRITE_DATA_BEATS_TOTAL = 81,
  707. AXI2_WRITE_DATA_BEATS_TOTAL = 82,
  708. AXI3_WRITE_DATA_BEATS_TOTAL = 83,
  709. AXI_WRITE_DATA_BEATS_TOTAL = 84,
  710. AXI_DATA_BEATS_TOTAL = 85,
  711. CYCLES_HELD_OFF_ID_0 = 86,
  712. CYCLES_HELD_OFF_ID_1 = 87,
  713. CYCLES_HELD_OFF_ID_2 = 88,
  714. CYCLES_HELD_OFF_ID_3 = 89,
  715. CYCLES_HELD_OFF_ID_4 = 90,
  716. CYCLES_HELD_OFF_ID_5 = 91,
  717. CYCLES_HELD_OFF_ID_6 = 92,
  718. CYCLES_HELD_OFF_ID_7 = 93,
  719. CYCLES_HELD_OFF_ID_8 = 94,
  720. CYCLES_HELD_OFF_ID_9 = 95,
  721. CYCLES_HELD_OFF_ID_10 = 96,
  722. CYCLES_HELD_OFF_ID_11 = 97,
  723. CYCLES_HELD_OFF_ID_12 = 98,
  724. CYCLES_HELD_OFF_ID_13 = 99,
  725. CYCLES_HELD_OFF_ID_14 = 100,
  726. CYCLES_HELD_OFF_ID_15 = 101,
  727. AXI_READ_REQUEST_HELD_OFF = 102,
  728. AXI_WRITE_REQUEST_HELD_OFF = 103,
  729. AXI_REQUEST_HELD_OFF = 104,
  730. AXI_WRITE_DATA_HELD_OFF = 105,
  731. OCMEM_AXI_READ_REQUEST_HELD_OFF = 106,
  732. OCMEM_AXI_WRITE_REQUEST_HELD_OFF = 107,
  733. OCMEM_AXI_REQUEST_HELD_OFF = 108,
  734. OCMEM_AXI_WRITE_DATA_HELD_OFF = 109,
  735. ELAPSED_CYCLES_DDR = 110,
  736. ELAPSED_CYCLES_OCMEM = 111,
  737. };
  738. enum a4xx_vfd_perfcounter_select {
  739. VFD_UCHE_BYTE_FETCHED = 0,
  740. VFD_UCHE_TRANS = 1,
  741. VFD_FETCH_INSTRUCTIONS = 3,
  742. VFD_BUSY_CYCLES = 5,
  743. VFD_STALL_CYCLES_UCHE = 6,
  744. VFD_STALL_CYCLES_HLSQ = 7,
  745. VFD_STALL_CYCLES_VPC_BYPASS = 8,
  746. VFD_STALL_CYCLES_VPC_ALLOC = 9,
  747. VFD_MODE_0_FIBERS = 13,
  748. VFD_MODE_1_FIBERS = 14,
  749. VFD_MODE_2_FIBERS = 15,
  750. VFD_MODE_3_FIBERS = 16,
  751. VFD_MODE_4_FIBERS = 17,
  752. VFD_BFIFO_STALL = 18,
  753. VFD_NUM_VERTICES_TOTAL = 19,
  754. VFD_PACKER_FULL = 20,
  755. VFD_UCHE_REQUEST_FIFO_FULL = 21,
  756. VFD_STARVE_CYCLES_PC = 22,
  757. VFD_STARVE_CYCLES_UCHE = 23,
  758. };
  759. enum a4xx_vpc_perfcounter_select {
  760. VPC_SP_LM_COMPONENTS = 2,
  761. VPC_SP0_LM_BYTES = 3,
  762. VPC_SP1_LM_BYTES = 4,
  763. VPC_SP2_LM_BYTES = 5,
  764. VPC_SP3_LM_BYTES = 6,
  765. VPC_WORKING_CYCLES = 7,
  766. VPC_STALL_CYCLES_LM = 8,
  767. VPC_STARVE_CYCLES_RAS = 9,
  768. VPC_STREAMOUT_CYCLES = 10,
  769. VPC_UCHE_TRANSACTIONS = 12,
  770. VPC_STALL_CYCLES_UCHE = 13,
  771. VPC_BUSY_CYCLES = 14,
  772. VPC_STARVE_CYCLES_SP = 15,
  773. };
  774. enum a4xx_vsc_perfcounter_select {
  775. VSC_BUSY_CYCLES = 0,
  776. VSC_WORKING_CYCLES = 1,
  777. VSC_STALL_CYCLES_UCHE = 2,
  778. VSC_STARVE_CYCLES_RAS = 3,
  779. VSC_EOT_NUM = 4,
  780. };
  781. enum a4xx_tex_filter {
  782. A4XX_TEX_NEAREST = 0,
  783. A4XX_TEX_LINEAR = 1,
  784. A4XX_TEX_ANISO = 2,
  785. };
  786. enum a4xx_tex_clamp {
  787. A4XX_TEX_REPEAT = 0,
  788. A4XX_TEX_CLAMP_TO_EDGE = 1,
  789. A4XX_TEX_MIRROR_REPEAT = 2,
  790. A4XX_TEX_CLAMP_TO_BORDER = 3,
  791. A4XX_TEX_MIRROR_CLAMP = 4,
  792. };
  793. enum a4xx_tex_aniso {
  794. A4XX_TEX_ANISO_1 = 0,
  795. A4XX_TEX_ANISO_2 = 1,
  796. A4XX_TEX_ANISO_4 = 2,
  797. A4XX_TEX_ANISO_8 = 3,
  798. A4XX_TEX_ANISO_16 = 4,
  799. };
  800. enum a4xx_tex_swiz {
  801. A4XX_TEX_X = 0,
  802. A4XX_TEX_Y = 1,
  803. A4XX_TEX_Z = 2,
  804. A4XX_TEX_W = 3,
  805. A4XX_TEX_ZERO = 4,
  806. A4XX_TEX_ONE = 5,
  807. };
  808. enum a4xx_tex_type {
  809. A4XX_TEX_1D = 0,
  810. A4XX_TEX_2D = 1,
  811. A4XX_TEX_CUBE = 2,
  812. A4XX_TEX_3D = 3,
  813. };
  814. #define A4XX_CGC_HLSQ_EARLY_CYC__MASK 0x00700000
  815. #define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT 20
  816. static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val)
  817. {
  818. return ((val) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT) & A4XX_CGC_HLSQ_EARLY_CYC__MASK;
  819. }
  820. #define A4XX_INT0_RBBM_GPU_IDLE 0x00000001
  821. #define A4XX_INT0_RBBM_AHB_ERROR 0x00000002
  822. #define A4XX_INT0_RBBM_REG_TIMEOUT 0x00000004
  823. #define A4XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
  824. #define A4XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
  825. #define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
  826. #define A4XX_INT0_VFD_ERROR 0x00000040
  827. #define A4XX_INT0_CP_SW_INT 0x00000080
  828. #define A4XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
  829. #define A4XX_INT0_CP_OPCODE_ERROR 0x00000200
  830. #define A4XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
  831. #define A4XX_INT0_CP_HW_FAULT 0x00000800
  832. #define A4XX_INT0_CP_DMA 0x00001000
  833. #define A4XX_INT0_CP_IB2_INT 0x00002000
  834. #define A4XX_INT0_CP_IB1_INT 0x00004000
  835. #define A4XX_INT0_CP_RB_INT 0x00008000
  836. #define A4XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
  837. #define A4XX_INT0_CP_RB_DONE_TS 0x00020000
  838. #define A4XX_INT0_CP_VS_DONE_TS 0x00040000
  839. #define A4XX_INT0_CP_PS_DONE_TS 0x00080000
  840. #define A4XX_INT0_CACHE_FLUSH_TS 0x00100000
  841. #define A4XX_INT0_CP_AHB_ERROR_HALT 0x00200000
  842. #define A4XX_INT0_MISC_HANG_DETECT 0x01000000
  843. #define A4XX_INT0_UCHE_OOB_ACCESS 0x02000000
  844. #define REG_A4XX_RB_GMEM_BASE_ADDR 0x00000cc0
  845. #define REG_A4XX_RB_PERFCTR_RB_SEL_0 0x00000cc7
  846. #define REG_A4XX_RB_PERFCTR_RB_SEL_1 0x00000cc8
  847. #define REG_A4XX_RB_PERFCTR_RB_SEL_2 0x00000cc9
  848. #define REG_A4XX_RB_PERFCTR_RB_SEL_3 0x00000cca
  849. #define REG_A4XX_RB_PERFCTR_RB_SEL_4 0x00000ccb
  850. #define REG_A4XX_RB_PERFCTR_RB_SEL_5 0x00000ccc
  851. #define REG_A4XX_RB_PERFCTR_RB_SEL_6 0x00000ccd
  852. #define REG_A4XX_RB_PERFCTR_RB_SEL_7 0x00000cce
  853. #define REG_A4XX_RB_PERFCTR_CCU_SEL_0 0x00000ccf
  854. #define REG_A4XX_RB_PERFCTR_CCU_SEL_1 0x00000cd0
  855. #define REG_A4XX_RB_PERFCTR_CCU_SEL_2 0x00000cd1
  856. #define REG_A4XX_RB_PERFCTR_CCU_SEL_3 0x00000cd2
  857. #define REG_A4XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
  858. #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
  859. #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
  860. static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
  861. {
  862. return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
  863. }
  864. #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x3fff0000
  865. #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 16
  866. static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
  867. {
  868. return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
  869. }
  870. #define REG_A4XX_RB_CLEAR_COLOR_DW0 0x000020cc
  871. #define REG_A4XX_RB_CLEAR_COLOR_DW1 0x000020cd
  872. #define REG_A4XX_RB_CLEAR_COLOR_DW2 0x000020ce
  873. #define REG_A4XX_RB_CLEAR_COLOR_DW3 0x000020cf
  874. #define REG_A4XX_RB_MODE_CONTROL 0x000020a0
  875. #define A4XX_RB_MODE_CONTROL_WIDTH__MASK 0x0000003f
  876. #define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT 0
  877. static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val)
  878. {
  879. return ((val >> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT) & A4XX_RB_MODE_CONTROL_WIDTH__MASK;
  880. }
  881. #define A4XX_RB_MODE_CONTROL_HEIGHT__MASK 0x00003f00
  882. #define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT 8
  883. static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val)
  884. {
  885. return ((val >> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK;
  886. }
  887. #define REG_A4XX_RB_RENDER_CONTROL 0x000020a1
  888. #define A4XX_RB_RENDER_CONTROL_BINNING_PASS 0x00000001
  889. #define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00000020
  890. #define REG_A4XX_RB_MSAA_CONTROL 0x000020a2
  891. #define A4XX_RB_MSAA_CONTROL_DISABLE 0x00001000
  892. #define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000e000
  893. #define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 13
  894. static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val)
  895. {
  896. return ((val) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK;
  897. }
  898. #define REG_A4XX_RB_RENDER_CONTROL2 0x000020a3
  899. #define A4XX_RB_RENDER_CONTROL2_XCOORD 0x00000001
  900. #define A4XX_RB_RENDER_CONTROL2_YCOORD 0x00000002
  901. #define A4XX_RB_RENDER_CONTROL2_ZCOORD 0x00000004
  902. #define A4XX_RB_RENDER_CONTROL2_WCOORD 0x00000008
  903. #define A4XX_RB_RENDER_CONTROL2_SAMPLEMASK 0x00000010
  904. #define A4XX_RB_RENDER_CONTROL2_FACENESS 0x00000020
  905. #define A4XX_RB_RENDER_CONTROL2_SAMPLEID 0x00000040
  906. #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK 0x00000380
  907. #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT 7
  908. static inline uint32_t A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES(uint32_t val)
  909. {
  910. return ((val) << A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT) & A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK;
  911. }
  912. #define A4XX_RB_RENDER_CONTROL2_SAMPLEID_HR 0x00000800
  913. #define A4XX_RB_RENDER_CONTROL2_VARYING 0x00001000
  914. static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
  915. static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
  916. #define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
  917. #define A4XX_RB_MRT_CONTROL_BLEND 0x00000010
  918. #define A4XX_RB_MRT_CONTROL_BLEND2 0x00000020
  919. #define A4XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000040
  920. #define A4XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
  921. #define A4XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
  922. static inline uint32_t A4XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
  923. {
  924. return ((val) << A4XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A4XX_RB_MRT_CONTROL_ROP_CODE__MASK;
  925. }
  926. #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
  927. #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
  928. static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  929. {
  930. return ((val) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  931. }
  932. static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020a5 + 0x5*i0; }
  933. #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
  934. #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  935. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val)
  936. {
  937. return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  938. }
  939. #define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
  940. #define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
  941. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a4xx_tile_mode val)
  942. {
  943. return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
  944. }
  945. #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK 0x00000600
  946. #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT 9
  947. static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
  948. {
  949. return ((val) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
  950. }
  951. #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00001800
  952. #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 11
  953. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  954. {
  955. return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  956. }
  957. #define A4XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00002000
  958. #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xffffc000
  959. #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 14
  960. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
  961. {
  962. return ((val >> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
  963. }
  964. static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0) { return 0x000020a6 + 0x5*i0; }
  965. static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0) { return 0x000020a7 + 0x5*i0; }
  966. #define A4XX_RB_MRT_CONTROL3_STRIDE__MASK 0x03fffff8
  967. #define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT 3
  968. static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val)
  969. {
  970. return ((val) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK;
  971. }
  972. static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020a8 + 0x5*i0; }
  973. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  974. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  975. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  976. {
  977. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  978. }
  979. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  980. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  981. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
  982. {
  983. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  984. }
  985. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  986. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  987. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  988. {
  989. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  990. }
  991. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  992. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  993. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  994. {
  995. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  996. }
  997. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  998. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  999. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
  1000. {
  1001. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  1002. }
  1003. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  1004. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  1005. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  1006. {
  1007. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  1008. }
  1009. #define REG_A4XX_RB_BLEND_RED 0x000020f0
  1010. #define A4XX_RB_BLEND_RED_UINT__MASK 0x0000ffff
  1011. #define A4XX_RB_BLEND_RED_UINT__SHIFT 0
  1012. static inline uint32_t A4XX_RB_BLEND_RED_UINT(uint32_t val)
  1013. {
  1014. return ((val) << A4XX_RB_BLEND_RED_UINT__SHIFT) & A4XX_RB_BLEND_RED_UINT__MASK;
  1015. }
  1016. #define A4XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
  1017. #define A4XX_RB_BLEND_RED_FLOAT__SHIFT 16
  1018. static inline uint32_t A4XX_RB_BLEND_RED_FLOAT(float val)
  1019. {
  1020. return ((util_float_to_half(val)) << A4XX_RB_BLEND_RED_FLOAT__SHIFT) & A4XX_RB_BLEND_RED_FLOAT__MASK;
  1021. }
  1022. #define REG_A4XX_RB_BLEND_RED_F32 0x000020f1
  1023. #define A4XX_RB_BLEND_RED_F32__MASK 0xffffffff
  1024. #define A4XX_RB_BLEND_RED_F32__SHIFT 0
  1025. static inline uint32_t A4XX_RB_BLEND_RED_F32(float val)
  1026. {
  1027. return ((fui(val)) << A4XX_RB_BLEND_RED_F32__SHIFT) & A4XX_RB_BLEND_RED_F32__MASK;
  1028. }
  1029. #define REG_A4XX_RB_BLEND_GREEN 0x000020f2
  1030. #define A4XX_RB_BLEND_GREEN_UINT__MASK 0x0000ffff
  1031. #define A4XX_RB_BLEND_GREEN_UINT__SHIFT 0
  1032. static inline uint32_t A4XX_RB_BLEND_GREEN_UINT(uint32_t val)
  1033. {
  1034. return ((val) << A4XX_RB_BLEND_GREEN_UINT__SHIFT) & A4XX_RB_BLEND_GREEN_UINT__MASK;
  1035. }
  1036. #define A4XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
  1037. #define A4XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
  1038. static inline uint32_t A4XX_RB_BLEND_GREEN_FLOAT(float val)
  1039. {
  1040. return ((util_float_to_half(val)) << A4XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A4XX_RB_BLEND_GREEN_FLOAT__MASK;
  1041. }
  1042. #define REG_A4XX_RB_BLEND_GREEN_F32 0x000020f3
  1043. #define A4XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
  1044. #define A4XX_RB_BLEND_GREEN_F32__SHIFT 0
  1045. static inline uint32_t A4XX_RB_BLEND_GREEN_F32(float val)
  1046. {
  1047. return ((fui(val)) << A4XX_RB_BLEND_GREEN_F32__SHIFT) & A4XX_RB_BLEND_GREEN_F32__MASK;
  1048. }
  1049. #define REG_A4XX_RB_BLEND_BLUE 0x000020f4
  1050. #define A4XX_RB_BLEND_BLUE_UINT__MASK 0x0000ffff
  1051. #define A4XX_RB_BLEND_BLUE_UINT__SHIFT 0
  1052. static inline uint32_t A4XX_RB_BLEND_BLUE_UINT(uint32_t val)
  1053. {
  1054. return ((val) << A4XX_RB_BLEND_BLUE_UINT__SHIFT) & A4XX_RB_BLEND_BLUE_UINT__MASK;
  1055. }
  1056. #define A4XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
  1057. #define A4XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
  1058. static inline uint32_t A4XX_RB_BLEND_BLUE_FLOAT(float val)
  1059. {
  1060. return ((util_float_to_half(val)) << A4XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A4XX_RB_BLEND_BLUE_FLOAT__MASK;
  1061. }
  1062. #define REG_A4XX_RB_BLEND_BLUE_F32 0x000020f5
  1063. #define A4XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
  1064. #define A4XX_RB_BLEND_BLUE_F32__SHIFT 0
  1065. static inline uint32_t A4XX_RB_BLEND_BLUE_F32(float val)
  1066. {
  1067. return ((fui(val)) << A4XX_RB_BLEND_BLUE_F32__SHIFT) & A4XX_RB_BLEND_BLUE_F32__MASK;
  1068. }
  1069. #define REG_A4XX_RB_BLEND_ALPHA 0x000020f6
  1070. #define A4XX_RB_BLEND_ALPHA_UINT__MASK 0x0000ffff
  1071. #define A4XX_RB_BLEND_ALPHA_UINT__SHIFT 0
  1072. static inline uint32_t A4XX_RB_BLEND_ALPHA_UINT(uint32_t val)
  1073. {
  1074. return ((val) << A4XX_RB_BLEND_ALPHA_UINT__SHIFT) & A4XX_RB_BLEND_ALPHA_UINT__MASK;
  1075. }
  1076. #define A4XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
  1077. #define A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
  1078. static inline uint32_t A4XX_RB_BLEND_ALPHA_FLOAT(float val)
  1079. {
  1080. return ((util_float_to_half(val)) << A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A4XX_RB_BLEND_ALPHA_FLOAT__MASK;
  1081. }
  1082. #define REG_A4XX_RB_BLEND_ALPHA_F32 0x000020f7
  1083. #define A4XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
  1084. #define A4XX_RB_BLEND_ALPHA_F32__SHIFT 0
  1085. static inline uint32_t A4XX_RB_BLEND_ALPHA_F32(float val)
  1086. {
  1087. return ((fui(val)) << A4XX_RB_BLEND_ALPHA_F32__SHIFT) & A4XX_RB_BLEND_ALPHA_F32__MASK;
  1088. }
  1089. #define REG_A4XX_RB_ALPHA_CONTROL 0x000020f8
  1090. #define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
  1091. #define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
  1092. static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
  1093. {
  1094. return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
  1095. }
  1096. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
  1097. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
  1098. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
  1099. static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  1100. {
  1101. return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
  1102. }
  1103. #define REG_A4XX_RB_FS_OUTPUT 0x000020f9
  1104. #define A4XX_RB_FS_OUTPUT_ENABLE_BLEND__MASK 0x000000ff
  1105. #define A4XX_RB_FS_OUTPUT_ENABLE_BLEND__SHIFT 0
  1106. static inline uint32_t A4XX_RB_FS_OUTPUT_ENABLE_BLEND(uint32_t val)
  1107. {
  1108. return ((val) << A4XX_RB_FS_OUTPUT_ENABLE_BLEND__SHIFT) & A4XX_RB_FS_OUTPUT_ENABLE_BLEND__MASK;
  1109. }
  1110. #define A4XX_RB_FS_OUTPUT_INDEPENDENT_BLEND 0x00000100
  1111. #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK 0xffff0000
  1112. #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT 16
  1113. static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val)
  1114. {
  1115. return ((val) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK;
  1116. }
  1117. #define REG_A4XX_RB_SAMPLE_COUNT_CONTROL 0x000020fa
  1118. #define A4XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
  1119. #define A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__MASK 0xfffffffc
  1120. #define A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__SHIFT 2
  1121. static inline uint32_t A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR(uint32_t val)
  1122. {
  1123. return ((val >> 2) << A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__SHIFT) & A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__MASK;
  1124. }
  1125. #define REG_A4XX_RB_RENDER_COMPONENTS 0x000020fb
  1126. #define A4XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
  1127. #define A4XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
  1128. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
  1129. {
  1130. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT0__MASK;
  1131. }
  1132. #define A4XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
  1133. #define A4XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
  1134. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
  1135. {
  1136. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT1__MASK;
  1137. }
  1138. #define A4XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
  1139. #define A4XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
  1140. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
  1141. {
  1142. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT2__MASK;
  1143. }
  1144. #define A4XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
  1145. #define A4XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
  1146. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
  1147. {
  1148. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT3__MASK;
  1149. }
  1150. #define A4XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
  1151. #define A4XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
  1152. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
  1153. {
  1154. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT4__MASK;
  1155. }
  1156. #define A4XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
  1157. #define A4XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
  1158. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
  1159. {
  1160. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT5__MASK;
  1161. }
  1162. #define A4XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
  1163. #define A4XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
  1164. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
  1165. {
  1166. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT6__MASK;
  1167. }
  1168. #define A4XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
  1169. #define A4XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
  1170. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
  1171. {
  1172. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT7__MASK;
  1173. }
  1174. #define REG_A4XX_RB_COPY_CONTROL 0x000020fc
  1175. #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
  1176. #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
  1177. static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
  1178. {
  1179. return ((val) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
  1180. }
  1181. #define A4XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
  1182. #define A4XX_RB_COPY_CONTROL_MODE__SHIFT 4
  1183. static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
  1184. {
  1185. return ((val) << A4XX_RB_COPY_CONTROL_MODE__SHIFT) & A4XX_RB_COPY_CONTROL_MODE__MASK;
  1186. }
  1187. #define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
  1188. #define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
  1189. static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
  1190. {
  1191. return ((val) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
  1192. }
  1193. #define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
  1194. #define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
  1195. static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
  1196. {
  1197. return ((val >> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
  1198. }
  1199. #define REG_A4XX_RB_COPY_DEST_BASE 0x000020fd
  1200. #define A4XX_RB_COPY_DEST_BASE_BASE__MASK 0xffffffe0
  1201. #define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT 5
  1202. static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
  1203. {
  1204. return ((val >> 5) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A4XX_RB_COPY_DEST_BASE_BASE__MASK;
  1205. }
  1206. #define REG_A4XX_RB_COPY_DEST_PITCH 0x000020fe
  1207. #define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
  1208. #define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
  1209. static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
  1210. {
  1211. return ((val >> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK;
  1212. }
  1213. #define REG_A4XX_RB_COPY_DEST_INFO 0x000020ff
  1214. #define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
  1215. #define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
  1216. static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val)
  1217. {
  1218. return ((val) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK;
  1219. }
  1220. #define A4XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
  1221. #define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
  1222. static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
  1223. {
  1224. return ((val) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK;
  1225. }
  1226. #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
  1227. #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
  1228. static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
  1229. {
  1230. return ((val) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
  1231. }
  1232. #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
  1233. #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
  1234. static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
  1235. {
  1236. return ((val) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
  1237. }
  1238. #define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
  1239. #define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
  1240. static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
  1241. {
  1242. return ((val) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
  1243. }
  1244. #define A4XX_RB_COPY_DEST_INFO_TILE__MASK 0x03000000
  1245. #define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT 24
  1246. static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val)
  1247. {
  1248. return ((val) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A4XX_RB_COPY_DEST_INFO_TILE__MASK;
  1249. }
  1250. #define REG_A4XX_RB_FS_OUTPUT_REG 0x00002100
  1251. #define A4XX_RB_FS_OUTPUT_REG_MRT__MASK 0x0000000f
  1252. #define A4XX_RB_FS_OUTPUT_REG_MRT__SHIFT 0
  1253. static inline uint32_t A4XX_RB_FS_OUTPUT_REG_MRT(uint32_t val)
  1254. {
  1255. return ((val) << A4XX_RB_FS_OUTPUT_REG_MRT__SHIFT) & A4XX_RB_FS_OUTPUT_REG_MRT__MASK;
  1256. }
  1257. #define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z 0x00000020
  1258. #define REG_A4XX_RB_DEPTH_CONTROL 0x00002101
  1259. #define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
  1260. #define A4XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
  1261. #define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
  1262. #define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
  1263. #define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
  1264. static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
  1265. {
  1266. return ((val) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
  1267. }
  1268. #define A4XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
  1269. #define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00010000
  1270. #define A4XX_RB_DEPTH_CONTROL_FORCE_FRAGZ_TO_FS 0x00020000
  1271. #define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
  1272. #define REG_A4XX_RB_DEPTH_CLEAR 0x00002102
  1273. #define REG_A4XX_RB_DEPTH_INFO 0x00002103
  1274. #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
  1275. #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
  1276. static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val)
  1277. {
  1278. return ((val) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
  1279. }
  1280. #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
  1281. #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
  1282. static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
  1283. {
  1284. return ((val >> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
  1285. }
  1286. #define REG_A4XX_RB_DEPTH_PITCH 0x00002104
  1287. #define A4XX_RB_DEPTH_PITCH__MASK 0xffffffff
  1288. #define A4XX_RB_DEPTH_PITCH__SHIFT 0
  1289. static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val)
  1290. {
  1291. return ((val >> 5) << A4XX_RB_DEPTH_PITCH__SHIFT) & A4XX_RB_DEPTH_PITCH__MASK;
  1292. }
  1293. #define REG_A4XX_RB_DEPTH_PITCH2 0x00002105
  1294. #define A4XX_RB_DEPTH_PITCH2__MASK 0xffffffff
  1295. #define A4XX_RB_DEPTH_PITCH2__SHIFT 0
  1296. static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val)
  1297. {
  1298. return ((val >> 5) << A4XX_RB_DEPTH_PITCH2__SHIFT) & A4XX_RB_DEPTH_PITCH2__MASK;
  1299. }
  1300. #define REG_A4XX_RB_STENCIL_CONTROL 0x00002106
  1301. #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  1302. #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
  1303. #define A4XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
  1304. #define A4XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  1305. #define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  1306. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  1307. {
  1308. return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK;
  1309. }
  1310. #define A4XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  1311. #define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  1312. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  1313. {
  1314. return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK;
  1315. }
  1316. #define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  1317. #define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  1318. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  1319. {
  1320. return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  1321. }
  1322. #define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  1323. #define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  1324. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  1325. {
  1326. return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  1327. }
  1328. #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  1329. #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  1330. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  1331. {
  1332. return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  1333. }
  1334. #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  1335. #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  1336. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  1337. {
  1338. return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  1339. }
  1340. #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  1341. #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  1342. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  1343. {
  1344. return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  1345. }
  1346. #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  1347. #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  1348. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  1349. {
  1350. return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  1351. }
  1352. #define REG_A4XX_RB_STENCIL_CONTROL2 0x00002107
  1353. #define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER 0x00000001
  1354. #define REG_A4XX_RB_STENCIL_INFO 0x00002108
  1355. #define A4XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
  1356. #define A4XX_RB_STENCIL_INFO_STENCIL_BASE__MASK 0xfffff000
  1357. #define A4XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT 12
  1358. static inline uint32_t A4XX_RB_STENCIL_INFO_STENCIL_BASE(uint32_t val)
  1359. {
  1360. return ((val >> 12) << A4XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT) & A4XX_RB_STENCIL_INFO_STENCIL_BASE__MASK;
  1361. }
  1362. #define REG_A4XX_RB_STENCIL_PITCH 0x00002109
  1363. #define A4XX_RB_STENCIL_PITCH__MASK 0xffffffff
  1364. #define A4XX_RB_STENCIL_PITCH__SHIFT 0
  1365. static inline uint32_t A4XX_RB_STENCIL_PITCH(uint32_t val)
  1366. {
  1367. return ((val >> 5) << A4XX_RB_STENCIL_PITCH__SHIFT) & A4XX_RB_STENCIL_PITCH__MASK;
  1368. }
  1369. #define REG_A4XX_RB_STENCILREFMASK 0x0000210b
  1370. #define A4XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
  1371. #define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
  1372. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
  1373. {
  1374. return ((val) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK;
  1375. }
  1376. #define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
  1377. #define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
  1378. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
  1379. {
  1380. return ((val) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK;
  1381. }
  1382. #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
  1383. #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
  1384. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
  1385. {
  1386. return ((val) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
  1387. }
  1388. #define REG_A4XX_RB_STENCILREFMASK_BF 0x0000210c
  1389. #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
  1390. #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
  1391. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
  1392. {
  1393. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
  1394. }
  1395. #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
  1396. #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
  1397. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
  1398. {
  1399. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
  1400. }
  1401. #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
  1402. #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
  1403. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
  1404. {
  1405. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
  1406. }
  1407. #define REG_A4XX_RB_BIN_OFFSET 0x0000210d
  1408. #define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
  1409. #define A4XX_RB_BIN_OFFSET_X__MASK 0x00007fff
  1410. #define A4XX_RB_BIN_OFFSET_X__SHIFT 0
  1411. static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val)
  1412. {
  1413. return ((val) << A4XX_RB_BIN_OFFSET_X__SHIFT) & A4XX_RB_BIN_OFFSET_X__MASK;
  1414. }
  1415. #define A4XX_RB_BIN_OFFSET_Y__MASK 0x7fff0000
  1416. #define A4XX_RB_BIN_OFFSET_Y__SHIFT 16
  1417. static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val)
  1418. {
  1419. return ((val) << A4XX_RB_BIN_OFFSET_Y__SHIFT) & A4XX_RB_BIN_OFFSET_Y__MASK;
  1420. }
  1421. static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP(uint32_t i0) { return 0x00002120 + 0x2*i0; }
  1422. static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MIN(uint32_t i0) { return 0x00002120 + 0x2*i0; }
  1423. static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MAX(uint32_t i0) { return 0x00002121 + 0x2*i0; }
  1424. #define REG_A4XX_RBBM_HW_VERSION 0x00000000
  1425. #define REG_A4XX_RBBM_HW_CONFIGURATION 0x00000002
  1426. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0) { return 0x00000004 + 0x1*i0; }
  1427. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0) { return 0x00000004 + 0x1*i0; }
  1428. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0) { return 0x00000008 + 0x1*i0; }
  1429. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0) { return 0x00000008 + 0x1*i0; }
  1430. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0) { return 0x0000000c + 0x1*i0; }
  1431. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0) { return 0x0000000c + 0x1*i0; }
  1432. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0) { return 0x00000010 + 0x1*i0; }
  1433. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0) { return 0x00000010 + 0x1*i0; }
  1434. #define REG_A4XX_RBBM_CLOCK_CTL_UCHE 0x00000014
  1435. #define REG_A4XX_RBBM_CLOCK_CTL2_UCHE 0x00000015
  1436. #define REG_A4XX_RBBM_CLOCK_CTL3_UCHE 0x00000016
  1437. #define REG_A4XX_RBBM_CLOCK_CTL4_UCHE 0x00000017
  1438. #define REG_A4XX_RBBM_CLOCK_HYST_UCHE 0x00000018
  1439. #define REG_A4XX_RBBM_CLOCK_DELAY_UCHE 0x00000019
  1440. #define REG_A4XX_RBBM_CLOCK_MODE_GPC 0x0000001a
  1441. #define REG_A4XX_RBBM_CLOCK_DELAY_GPC 0x0000001b
  1442. #define REG_A4XX_RBBM_CLOCK_HYST_GPC 0x0000001c
  1443. #define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM 0x0000001d
  1444. #define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000001e
  1445. #define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x0000001f
  1446. #define REG_A4XX_RBBM_CLOCK_CTL 0x00000020
  1447. #define REG_A4XX_RBBM_SP_HYST_CNT 0x00000021
  1448. #define REG_A4XX_RBBM_SW_RESET_CMD 0x00000022
  1449. #define REG_A4XX_RBBM_AHB_CTL0 0x00000023
  1450. #define REG_A4XX_RBBM_AHB_CTL1 0x00000024
  1451. #define REG_A4XX_RBBM_AHB_CMD 0x00000025
  1452. #define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL 0x00000026
  1453. #define REG_A4XX_RBBM_RAM_ACC_63_32 0x00000028
  1454. #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x0000002b
  1455. #define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL 0x0000002f
  1456. #define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4 0x00000034
  1457. #define REG_A4XX_RBBM_INT_CLEAR_CMD 0x00000036
  1458. #define REG_A4XX_RBBM_INT_0_MASK 0x00000037
  1459. #define REG_A4XX_RBBM_RBBM_CTL 0x0000003e
  1460. #define REG_A4XX_RBBM_AHB_DEBUG_CTL 0x0000003f
  1461. #define REG_A4XX_RBBM_VBIF_DEBUG_CTL 0x00000041
  1462. #define REG_A4XX_RBBM_CLOCK_CTL2 0x00000042
  1463. #define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
  1464. #define REG_A4XX_RBBM_RESET_CYCLES 0x00000047
  1465. #define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL 0x00000049
  1466. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A 0x0000004a
  1467. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B 0x0000004b
  1468. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C 0x0000004c
  1469. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D 0x0000004d
  1470. #define REG_A4XX_RBBM_POWER_CNTL_IP 0x00000098
  1471. #define A4XX_RBBM_POWER_CNTL_IP_SW_COLLAPSE 0x00000001
  1472. #define A4XX_RBBM_POWER_CNTL_IP_SP_TP_PWR_ON 0x00100000
  1473. #define REG_A4XX_RBBM_PERFCTR_CP_0_LO 0x0000009c
  1474. #define REG_A4XX_RBBM_PERFCTR_CP_0_HI 0x0000009d
  1475. #define REG_A4XX_RBBM_PERFCTR_CP_1_LO 0x0000009e
  1476. #define REG_A4XX_RBBM_PERFCTR_CP_1_HI 0x0000009f
  1477. #define REG_A4XX_RBBM_PERFCTR_CP_2_LO 0x000000a0
  1478. #define REG_A4XX_RBBM_PERFCTR_CP_2_HI 0x000000a1
  1479. #define REG_A4XX_RBBM_PERFCTR_CP_3_LO 0x000000a2
  1480. #define REG_A4XX_RBBM_PERFCTR_CP_3_HI 0x000000a3
  1481. #define REG_A4XX_RBBM_PERFCTR_CP_4_LO 0x000000a4
  1482. #define REG_A4XX_RBBM_PERFCTR_CP_4_HI 0x000000a5
  1483. #define REG_A4XX_RBBM_PERFCTR_CP_5_LO 0x000000a6
  1484. #define REG_A4XX_RBBM_PERFCTR_CP_5_HI 0x000000a7
  1485. #define REG_A4XX_RBBM_PERFCTR_CP_6_LO 0x000000a8
  1486. #define REG_A4XX_RBBM_PERFCTR_CP_6_HI 0x000000a9
  1487. #define REG_A4XX_RBBM_PERFCTR_CP_7_LO 0x000000aa
  1488. #define REG_A4XX_RBBM_PERFCTR_CP_7_HI 0x000000ab
  1489. #define REG_A4XX_RBBM_PERFCTR_RBBM_0_LO 0x000000ac
  1490. #define REG_A4XX_RBBM_PERFCTR_RBBM_0_HI 0x000000ad
  1491. #define REG_A4XX_RBBM_PERFCTR_RBBM_1_LO 0x000000ae
  1492. #define REG_A4XX_RBBM_PERFCTR_RBBM_1_HI 0x000000af
  1493. #define REG_A4XX_RBBM_PERFCTR_RBBM_2_LO 0x000000b0
  1494. #define REG_A4XX_RBBM_PERFCTR_RBBM_2_HI 0x000000b1
  1495. #define REG_A4XX_RBBM_PERFCTR_RBBM_3_LO 0x000000b2
  1496. #define REG_A4XX_RBBM_PERFCTR_RBBM_3_HI 0x000000b3
  1497. #define REG_A4XX_RBBM_PERFCTR_PC_0_LO 0x000000b4
  1498. #define REG_A4XX_RBBM_PERFCTR_PC_0_HI 0x000000b5
  1499. #define REG_A4XX_RBBM_PERFCTR_PC_1_LO 0x000000b6
  1500. #define REG_A4XX_RBBM_PERFCTR_PC_1_HI 0x000000b7
  1501. #define REG_A4XX_RBBM_PERFCTR_PC_2_LO 0x000000b8
  1502. #define REG_A4XX_RBBM_PERFCTR_PC_2_HI 0x000000b9
  1503. #define REG_A4XX_RBBM_PERFCTR_PC_3_LO 0x000000ba
  1504. #define REG_A4XX_RBBM_PERFCTR_PC_3_HI 0x000000bb
  1505. #define REG_A4XX_RBBM_PERFCTR_PC_4_LO 0x000000bc
  1506. #define REG_A4XX_RBBM_PERFCTR_PC_4_HI 0x000000bd
  1507. #define REG_A4XX_RBBM_PERFCTR_PC_5_LO 0x000000be
  1508. #define REG_A4XX_RBBM_PERFCTR_PC_5_HI 0x000000bf
  1509. #define REG_A4XX_RBBM_PERFCTR_PC_6_LO 0x000000c0
  1510. #define REG_A4XX_RBBM_PERFCTR_PC_6_HI 0x000000c1
  1511. #define REG_A4XX_RBBM_PERFCTR_PC_7_LO 0x000000c2
  1512. #define REG_A4XX_RBBM_PERFCTR_PC_7_HI 0x000000c3
  1513. #define REG_A4XX_RBBM_PERFCTR_VFD_0_LO 0x000000c4
  1514. #define REG_A4XX_RBBM_PERFCTR_VFD_0_HI 0x000000c5
  1515. #define REG_A4XX_RBBM_PERFCTR_VFD_1_LO 0x000000c6
  1516. #define REG_A4XX_RBBM_PERFCTR_VFD_1_HI 0x000000c7
  1517. #define REG_A4XX_RBBM_PERFCTR_VFD_2_LO 0x000000c8
  1518. #define REG_A4XX_RBBM_PERFCTR_VFD_2_HI 0x000000c9
  1519. #define REG_A4XX_RBBM_PERFCTR_VFD_3_LO 0x000000ca
  1520. #define REG_A4XX_RBBM_PERFCTR_VFD_3_HI 0x000000cb
  1521. #define REG_A4XX_RBBM_PERFCTR_VFD_4_LO 0x000000cc
  1522. #define REG_A4XX_RBBM_PERFCTR_VFD_4_HI 0x000000cd
  1523. #define REG_A4XX_RBBM_PERFCTR_VFD_5_LO 0x000000ce
  1524. #define REG_A4XX_RBBM_PERFCTR_VFD_5_HI 0x000000cf
  1525. #define REG_A4XX_RBBM_PERFCTR_VFD_6_LO 0x000000d0
  1526. #define REG_A4XX_RBBM_PERFCTR_VFD_6_HI 0x000000d1
  1527. #define REG_A4XX_RBBM_PERFCTR_VFD_7_LO 0x000000d2
  1528. #define REG_A4XX_RBBM_PERFCTR_VFD_7_HI 0x000000d3
  1529. #define REG_A4XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000d4
  1530. #define REG_A4XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000d5
  1531. #define REG_A4XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000d6
  1532. #define REG_A4XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000d7
  1533. #define REG_A4XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000d8
  1534. #define REG_A4XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000d9
  1535. #define REG_A4XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000da
  1536. #define REG_A4XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000db
  1537. #define REG_A4XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000dc
  1538. #define REG_A4XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000dd
  1539. #define REG_A4XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000de
  1540. #define REG_A4XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000df
  1541. #define REG_A4XX_RBBM_PERFCTR_HLSQ_6_LO 0x000000e0
  1542. #define REG_A4XX_RBBM_PERFCTR_HLSQ_6_HI 0x000000e1
  1543. #define REG_A4XX_RBBM_PERFCTR_HLSQ_7_LO 0x000000e2
  1544. #define REG_A4XX_RBBM_PERFCTR_HLSQ_7_HI 0x000000e3
  1545. #define REG_A4XX_RBBM_PERFCTR_VPC_0_LO 0x000000e4
  1546. #define REG_A4XX_RBBM_PERFCTR_VPC_0_HI 0x000000e5
  1547. #define REG_A4XX_RBBM_PERFCTR_VPC_1_LO 0x000000e6
  1548. #define REG_A4XX_RBBM_PERFCTR_VPC_1_HI 0x000000e7
  1549. #define REG_A4XX_RBBM_PERFCTR_VPC_2_LO 0x000000e8
  1550. #define REG_A4XX_RBBM_PERFCTR_VPC_2_HI 0x000000e9
  1551. #define REG_A4XX_RBBM_PERFCTR_VPC_3_LO 0x000000ea
  1552. #define REG_A4XX_RBBM_PERFCTR_VPC_3_HI 0x000000eb
  1553. #define REG_A4XX_RBBM_PERFCTR_CCU_0_LO 0x000000ec
  1554. #define REG_A4XX_RBBM_PERFCTR_CCU_0_HI 0x000000ed
  1555. #define REG_A4XX_RBBM_PERFCTR_CCU_1_LO 0x000000ee
  1556. #define REG_A4XX_RBBM_PERFCTR_CCU_1_HI 0x000000ef
  1557. #define REG_A4XX_RBBM_PERFCTR_CCU_2_LO 0x000000f0
  1558. #define REG_A4XX_RBBM_PERFCTR_CCU_2_HI 0x000000f1
  1559. #define REG_A4XX_RBBM_PERFCTR_CCU_3_LO 0x000000f2
  1560. #define REG_A4XX_RBBM_PERFCTR_CCU_3_HI 0x000000f3
  1561. #define REG_A4XX_RBBM_PERFCTR_TSE_0_LO 0x000000f4
  1562. #define REG_A4XX_RBBM_PERFCTR_TSE_0_HI 0x000000f5
  1563. #define REG_A4XX_RBBM_PERFCTR_TSE_1_LO 0x000000f6
  1564. #define REG_A4XX_RBBM_PERFCTR_TSE_1_HI 0x000000f7
  1565. #define REG_A4XX_RBBM_PERFCTR_TSE_2_LO 0x000000f8
  1566. #define REG_A4XX_RBBM_PERFCTR_TSE_2_HI 0x000000f9
  1567. #define REG_A4XX_RBBM_PERFCTR_TSE_3_LO 0x000000fa
  1568. #define REG_A4XX_RBBM_PERFCTR_TSE_3_HI 0x000000fb
  1569. #define REG_A4XX_RBBM_PERFCTR_RAS_0_LO 0x000000fc
  1570. #define REG_A4XX_RBBM_PERFCTR_RAS_0_HI 0x000000fd
  1571. #define REG_A4XX_RBBM_PERFCTR_RAS_1_LO 0x000000fe
  1572. #define REG_A4XX_RBBM_PERFCTR_RAS_1_HI 0x000000ff
  1573. #define REG_A4XX_RBBM_PERFCTR_RAS_2_LO 0x00000100
  1574. #define REG_A4XX_RBBM_PERFCTR_RAS_2_HI 0x00000101
  1575. #define REG_A4XX_RBBM_PERFCTR_RAS_3_LO 0x00000102
  1576. #define REG_A4XX_RBBM_PERFCTR_RAS_3_HI 0x00000103
  1577. #define REG_A4XX_RBBM_PERFCTR_UCHE_0_LO 0x00000104
  1578. #define REG_A4XX_RBBM_PERFCTR_UCHE_0_HI 0x00000105
  1579. #define REG_A4XX_RBBM_PERFCTR_UCHE_1_LO 0x00000106
  1580. #define REG_A4XX_RBBM_PERFCTR_UCHE_1_HI 0x00000107
  1581. #define REG_A4XX_RBBM_PERFCTR_UCHE_2_LO 0x00000108
  1582. #define REG_A4XX_RBBM_PERFCTR_UCHE_2_HI 0x00000109
  1583. #define REG_A4XX_RBBM_PERFCTR_UCHE_3_LO 0x0000010a
  1584. #define REG_A4XX_RBBM_PERFCTR_UCHE_3_HI 0x0000010b
  1585. #define REG_A4XX_RBBM_PERFCTR_UCHE_4_LO 0x0000010c
  1586. #define REG_A4XX_RBBM_PERFCTR_UCHE_4_HI 0x0000010d
  1587. #define REG_A4XX_RBBM_PERFCTR_UCHE_5_LO 0x0000010e
  1588. #define REG_A4XX_RBBM_PERFCTR_UCHE_5_HI 0x0000010f
  1589. #define REG_A4XX_RBBM_PERFCTR_UCHE_6_LO 0x00000110
  1590. #define REG_A4XX_RBBM_PERFCTR_UCHE_6_HI 0x00000111
  1591. #define REG_A4XX_RBBM_PERFCTR_UCHE_7_LO 0x00000112
  1592. #define REG_A4XX_RBBM_PERFCTR_UCHE_7_HI 0x00000113
  1593. #define REG_A4XX_RBBM_PERFCTR_TP_0_LO 0x00000114
  1594. #define REG_A4XX_RBBM_PERFCTR_TP_0_HI 0x00000115
  1595. #define REG_A4XX_RBBM_PERFCTR_TP_0_LO 0x00000114
  1596. #define REG_A4XX_RBBM_PERFCTR_TP_0_HI 0x00000115
  1597. #define REG_A4XX_RBBM_PERFCTR_TP_1_LO 0x00000116
  1598. #define REG_A4XX_RBBM_PERFCTR_TP_1_HI 0x00000117
  1599. #define REG_A4XX_RBBM_PERFCTR_TP_2_LO 0x00000118
  1600. #define REG_A4XX_RBBM_PERFCTR_TP_2_HI 0x00000119
  1601. #define REG_A4XX_RBBM_PERFCTR_TP_3_LO 0x0000011a
  1602. #define REG_A4XX_RBBM_PERFCTR_TP_3_HI 0x0000011b
  1603. #define REG_A4XX_RBBM_PERFCTR_TP_4_LO 0x0000011c
  1604. #define REG_A4XX_RBBM_PERFCTR_TP_4_HI 0x0000011d
  1605. #define REG_A4XX_RBBM_PERFCTR_TP_5_LO 0x0000011e
  1606. #define REG_A4XX_RBBM_PERFCTR_TP_5_HI 0x0000011f
  1607. #define REG_A4XX_RBBM_PERFCTR_TP_6_LO 0x00000120
  1608. #define REG_A4XX_RBBM_PERFCTR_TP_6_HI 0x00000121
  1609. #define REG_A4XX_RBBM_PERFCTR_TP_7_LO 0x00000122
  1610. #define REG_A4XX_RBBM_PERFCTR_TP_7_HI 0x00000123
  1611. #define REG_A4XX_RBBM_PERFCTR_SP_0_LO 0x00000124
  1612. #define REG_A4XX_RBBM_PERFCTR_SP_0_HI 0x00000125
  1613. #define REG_A4XX_RBBM_PERFCTR_SP_1_LO 0x00000126
  1614. #define REG_A4XX_RBBM_PERFCTR_SP_1_HI 0x00000127
  1615. #define REG_A4XX_RBBM_PERFCTR_SP_2_LO 0x00000128
  1616. #define REG_A4XX_RBBM_PERFCTR_SP_2_HI 0x00000129
  1617. #define REG_A4XX_RBBM_PERFCTR_SP_3_LO 0x0000012a
  1618. #define REG_A4XX_RBBM_PERFCTR_SP_3_HI 0x0000012b
  1619. #define REG_A4XX_RBBM_PERFCTR_SP_4_LO 0x0000012c
  1620. #define REG_A4XX_RBBM_PERFCTR_SP_4_HI 0x0000012d
  1621. #define REG_A4XX_RBBM_PERFCTR_SP_5_LO 0x0000012e
  1622. #define REG_A4XX_RBBM_PERFCTR_SP_5_HI 0x0000012f
  1623. #define REG_A4XX_RBBM_PERFCTR_SP_6_LO 0x00000130
  1624. #define REG_A4XX_RBBM_PERFCTR_SP_6_HI 0x00000131
  1625. #define REG_A4XX_RBBM_PERFCTR_SP_7_LO 0x00000132
  1626. #define REG_A4XX_RBBM_PERFCTR_SP_7_HI 0x00000133
  1627. #define REG_A4XX_RBBM_PERFCTR_SP_8_LO 0x00000134
  1628. #define REG_A4XX_RBBM_PERFCTR_SP_8_HI 0x00000135
  1629. #define REG_A4XX_RBBM_PERFCTR_SP_9_LO 0x00000136
  1630. #define REG_A4XX_RBBM_PERFCTR_SP_9_HI 0x00000137
  1631. #define REG_A4XX_RBBM_PERFCTR_SP_10_LO 0x00000138
  1632. #define REG_A4XX_RBBM_PERFCTR_SP_10_HI 0x00000139
  1633. #define REG_A4XX_RBBM_PERFCTR_SP_11_LO 0x0000013a
  1634. #define REG_A4XX_RBBM_PERFCTR_SP_11_HI 0x0000013b
  1635. #define REG_A4XX_RBBM_PERFCTR_RB_0_LO 0x0000013c
  1636. #define REG_A4XX_RBBM_PERFCTR_RB_0_HI 0x0000013d
  1637. #define REG_A4XX_RBBM_PERFCTR_RB_1_LO 0x0000013e
  1638. #define REG_A4XX_RBBM_PERFCTR_RB_1_HI 0x0000013f
  1639. #define REG_A4XX_RBBM_PERFCTR_RB_2_LO 0x00000140
  1640. #define REG_A4XX_RBBM_PERFCTR_RB_2_HI 0x00000141
  1641. #define REG_A4XX_RBBM_PERFCTR_RB_3_LO 0x00000142
  1642. #define REG_A4XX_RBBM_PERFCTR_RB_3_HI 0x00000143
  1643. #define REG_A4XX_RBBM_PERFCTR_RB_4_LO 0x00000144
  1644. #define REG_A4XX_RBBM_PERFCTR_RB_4_HI 0x00000145
  1645. #define REG_A4XX_RBBM_PERFCTR_RB_5_LO 0x00000146
  1646. #define REG_A4XX_RBBM_PERFCTR_RB_5_HI 0x00000147
  1647. #define REG_A4XX_RBBM_PERFCTR_RB_6_LO 0x00000148
  1648. #define REG_A4XX_RBBM_PERFCTR_RB_6_HI 0x00000149
  1649. #define REG_A4XX_RBBM_PERFCTR_RB_7_LO 0x0000014a
  1650. #define REG_A4XX_RBBM_PERFCTR_RB_7_HI 0x0000014b
  1651. #define REG_A4XX_RBBM_PERFCTR_VSC_0_LO 0x0000014c
  1652. #define REG_A4XX_RBBM_PERFCTR_VSC_0_HI 0x0000014d
  1653. #define REG_A4XX_RBBM_PERFCTR_VSC_1_LO 0x0000014e
  1654. #define REG_A4XX_RBBM_PERFCTR_VSC_1_HI 0x0000014f
  1655. #define REG_A4XX_RBBM_PERFCTR_PWR_0_LO 0x00000166
  1656. #define REG_A4XX_RBBM_PERFCTR_PWR_0_HI 0x00000167
  1657. #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
  1658. #define REG_A4XX_RBBM_PERFCTR_PWR_1_HI 0x00000169
  1659. #define REG_A4XX_RBBM_ALWAYSON_COUNTER_LO 0x0000016e
  1660. #define REG_A4XX_RBBM_ALWAYSON_COUNTER_HI 0x0000016f
  1661. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0) { return 0x00000068 + 0x1*i0; }
  1662. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0) { return 0x00000068 + 0x1*i0; }
  1663. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0) { return 0x0000006c + 0x1*i0; }
  1664. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0) { return 0x0000006c + 0x1*i0; }
  1665. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0) { return 0x00000070 + 0x1*i0; }
  1666. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0) { return 0x00000070 + 0x1*i0; }
  1667. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0) { return 0x00000074 + 0x1*i0; }
  1668. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0) { return 0x00000074 + 0x1*i0; }
  1669. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0) { return 0x00000078 + 0x1*i0; }
  1670. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0) { return 0x00000078 + 0x1*i0; }
  1671. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0) { return 0x0000007c + 0x1*i0; }
  1672. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0) { return 0x0000007c + 0x1*i0; }
  1673. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0) { return 0x00000082 + 0x1*i0; }
  1674. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0) { return 0x00000082 + 0x1*i0; }
  1675. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0) { return 0x00000086 + 0x1*i0; }
  1676. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0) { return 0x00000086 + 0x1*i0; }
  1677. #define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM 0x00000080
  1678. #define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM 0x00000081
  1679. #define REG_A4XX_RBBM_CLOCK_CTL_HLSQ 0x0000008a
  1680. #define REG_A4XX_RBBM_CLOCK_HYST_HLSQ 0x0000008b
  1681. #define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ 0x0000008c
  1682. #define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM 0x0000008d
  1683. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0) { return 0x0000008e + 0x1*i0; }
  1684. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0) { return 0x0000008e + 0x1*i0; }
  1685. #define REG_A4XX_RBBM_SP_REGFILE_SLEEP_CNTL_0 0x00000099
  1686. #define REG_A4XX_RBBM_SP_REGFILE_SLEEP_CNTL_1 0x0000009a
  1687. #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
  1688. #define REG_A4XX_RBBM_PERFCTR_CTL 0x00000170
  1689. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0 0x00000171
  1690. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1 0x00000172
  1691. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2 0x00000173
  1692. #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000174
  1693. #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000175
  1694. #define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_0 0x00000176
  1695. #define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_1 0x00000177
  1696. #define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_2 0x00000178
  1697. #define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_3 0x00000179
  1698. #define REG_A4XX_RBBM_GPU_BUSY_MASKED 0x0000017a
  1699. #define REG_A4XX_RBBM_INT_0_STATUS 0x0000017d
  1700. #define REG_A4XX_RBBM_CLOCK_STATUS 0x00000182
  1701. #define REG_A4XX_RBBM_AHB_STATUS 0x00000189
  1702. #define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS 0x0000018c
  1703. #define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS 0x0000018d
  1704. #define REG_A4XX_RBBM_AHB_ERROR_STATUS 0x0000018f
  1705. #define REG_A4XX_RBBM_STATUS 0x00000191
  1706. #define A4XX_RBBM_STATUS_HI_BUSY 0x00000001
  1707. #define A4XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
  1708. #define A4XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
  1709. #define A4XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
  1710. #define A4XX_RBBM_STATUS_VBIF_BUSY 0x00008000
  1711. #define A4XX_RBBM_STATUS_TSE_BUSY 0x00010000
  1712. #define A4XX_RBBM_STATUS_RAS_BUSY 0x00020000
  1713. #define A4XX_RBBM_STATUS_RB_BUSY 0x00040000
  1714. #define A4XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
  1715. #define A4XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
  1716. #define A4XX_RBBM_STATUS_VFD_BUSY 0x00200000
  1717. #define A4XX_RBBM_STATUS_VPC_BUSY 0x00400000
  1718. #define A4XX_RBBM_STATUS_UCHE_BUSY 0x00800000
  1719. #define A4XX_RBBM_STATUS_SP_BUSY 0x01000000
  1720. #define A4XX_RBBM_STATUS_TPL1_BUSY 0x02000000
  1721. #define A4XX_RBBM_STATUS_MARB_BUSY 0x04000000
  1722. #define A4XX_RBBM_STATUS_VSC_BUSY 0x08000000
  1723. #define A4XX_RBBM_STATUS_ARB_BUSY 0x10000000
  1724. #define A4XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
  1725. #define A4XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
  1726. #define A4XX_RBBM_STATUS_GPU_BUSY 0x80000000
  1727. #define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5 0x0000019f
  1728. #define REG_A4XX_RBBM_POWER_STATUS 0x000001b0
  1729. #define A4XX_RBBM_POWER_STATUS_SP_TP_PWR_ON 0x00100000
  1730. #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL2 0x000001b8
  1731. #define REG_A4XX_CP_SCRATCH_UMASK 0x00000228
  1732. #define REG_A4XX_CP_SCRATCH_ADDR 0x00000229
  1733. #define REG_A4XX_CP_RB_BASE 0x00000200
  1734. #define REG_A4XX_CP_RB_CNTL 0x00000201
  1735. #define REG_A4XX_CP_RB_WPTR 0x00000205
  1736. #define REG_A4XX_CP_RB_RPTR_ADDR 0x00000203
  1737. #define REG_A4XX_CP_RB_RPTR 0x00000204
  1738. #define REG_A4XX_CP_IB1_BASE 0x00000206
  1739. #define REG_A4XX_CP_IB1_BUFSZ 0x00000207
  1740. #define REG_A4XX_CP_IB2_BASE 0x00000208
  1741. #define REG_A4XX_CP_IB2_BUFSZ 0x00000209
  1742. #define REG_A4XX_CP_ME_NRT_ADDR 0x0000020c
  1743. #define REG_A4XX_CP_ME_NRT_DATA 0x0000020d
  1744. #define REG_A4XX_CP_ME_RB_DONE_DATA 0x00000217
  1745. #define REG_A4XX_CP_QUEUE_THRESH2 0x00000219
  1746. #define REG_A4XX_CP_MERCIU_SIZE 0x0000021b
  1747. #define REG_A4XX_CP_ROQ_ADDR 0x0000021c
  1748. #define REG_A4XX_CP_ROQ_DATA 0x0000021d
  1749. #define REG_A4XX_CP_MEQ_ADDR 0x0000021e
  1750. #define REG_A4XX_CP_MEQ_DATA 0x0000021f
  1751. #define REG_A4XX_CP_MERCIU_ADDR 0x00000220
  1752. #define REG_A4XX_CP_MERCIU_DATA 0x00000221
  1753. #define REG_A4XX_CP_MERCIU_DATA2 0x00000222
  1754. #define REG_A4XX_CP_PFP_UCODE_ADDR 0x00000223
  1755. #define REG_A4XX_CP_PFP_UCODE_DATA 0x00000224
  1756. #define REG_A4XX_CP_ME_RAM_WADDR 0x00000225
  1757. #define REG_A4XX_CP_ME_RAM_RADDR 0x00000226
  1758. #define REG_A4XX_CP_ME_RAM_DATA 0x00000227
  1759. #define REG_A4XX_CP_PREEMPT 0x0000022a
  1760. #define REG_A4XX_CP_CNTL 0x0000022c
  1761. #define REG_A4XX_CP_ME_CNTL 0x0000022d
  1762. #define REG_A4XX_CP_DEBUG 0x0000022e
  1763. #define REG_A4XX_CP_DEBUG_ECO_CONTROL 0x00000231
  1764. #define REG_A4XX_CP_DRAW_STATE_ADDR 0x00000232
  1765. #define REG_A4XX_CP_PROTECT_REG_0 0x00000240
  1766. static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0) { return 0x00000240 + 0x1*i0; }
  1767. static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000240 + 0x1*i0; }
  1768. #define REG_A4XX_CP_PROTECT_CTRL 0x00000250
  1769. #define REG_A4XX_CP_ST_BASE 0x000004c0
  1770. #define REG_A4XX_CP_STQ_AVAIL 0x000004ce
  1771. #define REG_A4XX_CP_MERCIU_STAT 0x000004d0
  1772. #define REG_A4XX_CP_WFI_PEND_CTR 0x000004d2
  1773. #define REG_A4XX_CP_HW_FAULT 0x000004d8
  1774. #define REG_A4XX_CP_PROTECT_STATUS 0x000004da
  1775. #define REG_A4XX_CP_EVENTS_IN_FLIGHT 0x000004dd
  1776. #define REG_A4XX_CP_PERFCTR_CP_SEL_0 0x00000500
  1777. #define REG_A4XX_CP_PERFCTR_CP_SEL_1 0x00000501
  1778. #define REG_A4XX_CP_PERFCTR_CP_SEL_2 0x00000502
  1779. #define REG_A4XX_CP_PERFCTR_CP_SEL_3 0x00000503
  1780. #define REG_A4XX_CP_PERFCTR_CP_SEL_4 0x00000504
  1781. #define REG_A4XX_CP_PERFCTR_CP_SEL_5 0x00000505
  1782. #define REG_A4XX_CP_PERFCTR_CP_SEL_6 0x00000506
  1783. #define REG_A4XX_CP_PERFCTR_CP_SEL_7 0x00000507
  1784. #define REG_A4XX_CP_PERFCOMBINER_SELECT 0x0000050b
  1785. static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0) { return 0x00000578 + 0x1*i0; }
  1786. static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000578 + 0x1*i0; }
  1787. #define REG_A4XX_SP_VS_STATUS 0x00000ec0
  1788. #define REG_A4XX_SP_MODE_CONTROL 0x00000ec3
  1789. #define REG_A4XX_SP_PERFCTR_SP_SEL_0 0x00000ec4
  1790. #define REG_A4XX_SP_PERFCTR_SP_SEL_1 0x00000ec5
  1791. #define REG_A4XX_SP_PERFCTR_SP_SEL_2 0x00000ec6
  1792. #define REG_A4XX_SP_PERFCTR_SP_SEL_3 0x00000ec7
  1793. #define REG_A4XX_SP_PERFCTR_SP_SEL_4 0x00000ec8
  1794. #define REG_A4XX_SP_PERFCTR_SP_SEL_5 0x00000ec9
  1795. #define REG_A4XX_SP_PERFCTR_SP_SEL_6 0x00000eca
  1796. #define REG_A4XX_SP_PERFCTR_SP_SEL_7 0x00000ecb
  1797. #define REG_A4XX_SP_PERFCTR_SP_SEL_8 0x00000ecc
  1798. #define REG_A4XX_SP_PERFCTR_SP_SEL_9 0x00000ecd
  1799. #define REG_A4XX_SP_PERFCTR_SP_SEL_10 0x00000ece
  1800. #define REG_A4XX_SP_PERFCTR_SP_SEL_11 0x00000ecf
  1801. #define REG_A4XX_SP_SP_CTRL_REG 0x000022c0
  1802. #define A4XX_SP_SP_CTRL_REG_BINNING_PASS 0x00080000
  1803. #define REG_A4XX_SP_INSTR_CACHE_CTRL 0x000022c1
  1804. #define A4XX_SP_INSTR_CACHE_CTRL_VS_BUFFER 0x00000080
  1805. #define A4XX_SP_INSTR_CACHE_CTRL_FS_BUFFER 0x00000100
  1806. #define A4XX_SP_INSTR_CACHE_CTRL_INSTR_BUFFER 0x00000400
  1807. #define REG_A4XX_SP_VS_CTRL_REG0 0x000022c4
  1808. #define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
  1809. #define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
  1810. static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  1811. {
  1812. return ((val) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
  1813. }
  1814. #define A4XX_SP_VS_CTRL_REG0_VARYING 0x00000002
  1815. #define A4XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
  1816. #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  1817. #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  1818. static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  1819. {
  1820. return ((val) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  1821. }
  1822. #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
  1823. #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  1824. static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  1825. {
  1826. return ((val) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  1827. }
  1828. #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  1829. #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  1830. static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  1831. {
  1832. return ((val) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  1833. }
  1834. #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  1835. #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
  1836. static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  1837. {
  1838. return ((val) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
  1839. }
  1840. #define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  1841. #define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
  1842. #define REG_A4XX_SP_VS_CTRL_REG1 0x000022c5
  1843. #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
  1844. #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  1845. static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  1846. {
  1847. return ((val) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
  1848. }
  1849. #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
  1850. #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
  1851. static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
  1852. {
  1853. return ((val) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
  1854. }
  1855. #define REG_A4XX_SP_VS_PARAM_REG 0x000022c6
  1856. #define A4XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
  1857. #define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
  1858. static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
  1859. {
  1860. return ((val) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK;
  1861. }
  1862. #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
  1863. #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
  1864. static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
  1865. {
  1866. return ((val) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
  1867. }
  1868. #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
  1869. #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
  1870. static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
  1871. {
  1872. return ((val) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
  1873. }
  1874. static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  1875. static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  1876. #define A4XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
  1877. #define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  1878. static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  1879. {
  1880. return ((val) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_A_REGID__MASK;
  1881. }
  1882. #define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  1883. #define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
  1884. static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  1885. {
  1886. return ((val) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  1887. }
  1888. #define A4XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
  1889. #define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  1890. static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  1891. {
  1892. return ((val) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_B_REGID__MASK;
  1893. }
  1894. #define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  1895. #define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
  1896. static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  1897. {
  1898. return ((val) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  1899. }
  1900. static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
  1901. static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
  1902. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  1903. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  1904. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  1905. {
  1906. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  1907. }
  1908. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  1909. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  1910. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  1911. {
  1912. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  1913. }
  1914. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  1915. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  1916. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  1917. {
  1918. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  1919. }
  1920. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  1921. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  1922. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  1923. {
  1924. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  1925. }
  1926. #define REG_A4XX_SP_VS_OBJ_OFFSET_REG 0x000022e0
  1927. #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  1928. #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  1929. static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  1930. {
  1931. return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  1932. }
  1933. #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  1934. #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  1935. static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  1936. {
  1937. return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  1938. }
  1939. #define REG_A4XX_SP_VS_OBJ_START 0x000022e1
  1940. #define REG_A4XX_SP_VS_PVT_MEM_PARAM 0x000022e2
  1941. #define REG_A4XX_SP_VS_PVT_MEM_ADDR 0x000022e3
  1942. #define REG_A4XX_SP_VS_LENGTH_REG 0x000022e5
  1943. #define REG_A4XX_SP_FS_CTRL_REG0 0x000022e8
  1944. #define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
  1945. #define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
  1946. static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  1947. {
  1948. return ((val) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
  1949. }
  1950. #define A4XX_SP_FS_CTRL_REG0_VARYING 0x00000002
  1951. #define A4XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
  1952. #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  1953. #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  1954. static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  1955. {
  1956. return ((val) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  1957. }
  1958. #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
  1959. #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  1960. static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  1961. {
  1962. return ((val) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  1963. }
  1964. #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  1965. #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  1966. static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  1967. {
  1968. return ((val) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  1969. }
  1970. #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  1971. #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
  1972. static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  1973. {
  1974. return ((val) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
  1975. }
  1976. #define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  1977. #define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
  1978. #define REG_A4XX_SP_FS_CTRL_REG1 0x000022e9
  1979. #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
  1980. #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  1981. static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  1982. {
  1983. return ((val) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
  1984. }
  1985. #define A4XX_SP_FS_CTRL_REG1_FACENESS 0x00080000
  1986. #define A4XX_SP_FS_CTRL_REG1_VARYING 0x00100000
  1987. #define A4XX_SP_FS_CTRL_REG1_FRAGCOORD 0x00200000
  1988. #define REG_A4XX_SP_FS_OBJ_OFFSET_REG 0x000022ea
  1989. #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  1990. #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  1991. static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  1992. {
  1993. return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  1994. }
  1995. #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  1996. #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  1997. static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  1998. {
  1999. return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  2000. }
  2001. #define REG_A4XX_SP_FS_OBJ_START 0x000022eb
  2002. #define REG_A4XX_SP_FS_PVT_MEM_PARAM 0x000022ec
  2003. #define REG_A4XX_SP_FS_PVT_MEM_ADDR 0x000022ed
  2004. #define REG_A4XX_SP_FS_LENGTH_REG 0x000022ef
  2005. #define REG_A4XX_SP_FS_OUTPUT_REG 0x000022f0
  2006. #define A4XX_SP_FS_OUTPUT_REG_MRT__MASK 0x0000000f
  2007. #define A4XX_SP_FS_OUTPUT_REG_MRT__SHIFT 0
  2008. static inline uint32_t A4XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)
  2009. {
  2010. return ((val) << A4XX_SP_FS_OUTPUT_REG_MRT__SHIFT) & A4XX_SP_FS_OUTPUT_REG_MRT__MASK;
  2011. }
  2012. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
  2013. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
  2014. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
  2015. static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
  2016. {
  2017. return ((val) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
  2018. }
  2019. #define A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__MASK 0xff000000
  2020. #define A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__SHIFT 24
  2021. static inline uint32_t A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID(uint32_t val)
  2022. {
  2023. return ((val) << A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__MASK;
  2024. }
  2025. static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
  2026. static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
  2027. #define A4XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
  2028. #define A4XX_SP_FS_MRT_REG_REGID__SHIFT 0
  2029. static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val)
  2030. {
  2031. return ((val) << A4XX_SP_FS_MRT_REG_REGID__SHIFT) & A4XX_SP_FS_MRT_REG_REGID__MASK;
  2032. }
  2033. #define A4XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
  2034. #define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK 0x0003f000
  2035. #define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT 12
  2036. static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val)
  2037. {
  2038. return ((val) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK;
  2039. }
  2040. #define A4XX_SP_FS_MRT_REG_COLOR_SRGB 0x00040000
  2041. #define REG_A4XX_SP_CS_CTRL_REG0 0x00002300
  2042. #define REG_A4XX_SP_CS_OBJ_OFFSET_REG 0x00002301
  2043. #define REG_A4XX_SP_CS_OBJ_START 0x00002302
  2044. #define REG_A4XX_SP_CS_PVT_MEM_PARAM 0x00002303
  2045. #define REG_A4XX_SP_CS_PVT_MEM_ADDR 0x00002304
  2046. #define REG_A4XX_SP_CS_PVT_MEM_SIZE 0x00002305
  2047. #define REG_A4XX_SP_CS_LENGTH_REG 0x00002306
  2048. #define REG_A4XX_SP_HS_OBJ_OFFSET_REG 0x0000230d
  2049. #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  2050. #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  2051. static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  2052. {
  2053. return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  2054. }
  2055. #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  2056. #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  2057. static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  2058. {
  2059. return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  2060. }
  2061. #define REG_A4XX_SP_HS_OBJ_START 0x0000230e
  2062. #define REG_A4XX_SP_HS_PVT_MEM_PARAM 0x0000230f
  2063. #define REG_A4XX_SP_HS_PVT_MEM_ADDR 0x00002310
  2064. #define REG_A4XX_SP_HS_LENGTH_REG 0x00002312
  2065. #define REG_A4XX_SP_DS_PARAM_REG 0x0000231a
  2066. #define A4XX_SP_DS_PARAM_REG_POSREGID__MASK 0x000000ff
  2067. #define A4XX_SP_DS_PARAM_REG_POSREGID__SHIFT 0
  2068. static inline uint32_t A4XX_SP_DS_PARAM_REG_POSREGID(uint32_t val)
  2069. {
  2070. return ((val) << A4XX_SP_DS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_DS_PARAM_REG_POSREGID__MASK;
  2071. }
  2072. #define A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__MASK 0xfff00000
  2073. #define A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__SHIFT 20
  2074. static inline uint32_t A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR(uint32_t val)
  2075. {
  2076. return ((val) << A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__SHIFT) & A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__MASK;
  2077. }
  2078. static inline uint32_t REG_A4XX_SP_DS_OUT(uint32_t i0) { return 0x0000231b + 0x1*i0; }
  2079. static inline uint32_t REG_A4XX_SP_DS_OUT_REG(uint32_t i0) { return 0x0000231b + 0x1*i0; }
  2080. #define A4XX_SP_DS_OUT_REG_A_REGID__MASK 0x000001ff
  2081. #define A4XX_SP_DS_OUT_REG_A_REGID__SHIFT 0
  2082. static inline uint32_t A4XX_SP_DS_OUT_REG_A_REGID(uint32_t val)
  2083. {
  2084. return ((val) << A4XX_SP_DS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_DS_OUT_REG_A_REGID__MASK;
  2085. }
  2086. #define A4XX_SP_DS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  2087. #define A4XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT 9
  2088. static inline uint32_t A4XX_SP_DS_OUT_REG_A_COMPMASK(uint32_t val)
  2089. {
  2090. return ((val) << A4XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_DS_OUT_REG_A_COMPMASK__MASK;
  2091. }
  2092. #define A4XX_SP_DS_OUT_REG_B_REGID__MASK 0x01ff0000
  2093. #define A4XX_SP_DS_OUT_REG_B_REGID__SHIFT 16
  2094. static inline uint32_t A4XX_SP_DS_OUT_REG_B_REGID(uint32_t val)
  2095. {
  2096. return ((val) << A4XX_SP_DS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_DS_OUT_REG_B_REGID__MASK;
  2097. }
  2098. #define A4XX_SP_DS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  2099. #define A4XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT 25
  2100. static inline uint32_t A4XX_SP_DS_OUT_REG_B_COMPMASK(uint32_t val)
  2101. {
  2102. return ((val) << A4XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_DS_OUT_REG_B_COMPMASK__MASK;
  2103. }
  2104. static inline uint32_t REG_A4XX_SP_DS_VPC_DST(uint32_t i0) { return 0x0000232c + 0x1*i0; }
  2105. static inline uint32_t REG_A4XX_SP_DS_VPC_DST_REG(uint32_t i0) { return 0x0000232c + 0x1*i0; }
  2106. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  2107. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT 0
  2108. static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC0(uint32_t val)
  2109. {
  2110. return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK;
  2111. }
  2112. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  2113. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT 8
  2114. static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC1(uint32_t val)
  2115. {
  2116. return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK;
  2117. }
  2118. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  2119. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT 16
  2120. static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC2(uint32_t val)
  2121. {
  2122. return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK;
  2123. }
  2124. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  2125. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT 24
  2126. static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC3(uint32_t val)
  2127. {
  2128. return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK;
  2129. }
  2130. #define REG_A4XX_SP_DS_OBJ_OFFSET_REG 0x00002334
  2131. #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  2132. #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  2133. static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  2134. {
  2135. return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  2136. }
  2137. #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  2138. #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  2139. static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  2140. {
  2141. return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  2142. }
  2143. #define REG_A4XX_SP_DS_OBJ_START 0x00002335
  2144. #define REG_A4XX_SP_DS_PVT_MEM_PARAM 0x00002336
  2145. #define REG_A4XX_SP_DS_PVT_MEM_ADDR 0x00002337
  2146. #define REG_A4XX_SP_DS_LENGTH_REG 0x00002339
  2147. #define REG_A4XX_SP_GS_PARAM_REG 0x00002341
  2148. #define A4XX_SP_GS_PARAM_REG_POSREGID__MASK 0x000000ff
  2149. #define A4XX_SP_GS_PARAM_REG_POSREGID__SHIFT 0
  2150. static inline uint32_t A4XX_SP_GS_PARAM_REG_POSREGID(uint32_t val)
  2151. {
  2152. return ((val) << A4XX_SP_GS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_GS_PARAM_REG_POSREGID__MASK;
  2153. }
  2154. #define A4XX_SP_GS_PARAM_REG_PRIMREGID__MASK 0x0000ff00
  2155. #define A4XX_SP_GS_PARAM_REG_PRIMREGID__SHIFT 8
  2156. static inline uint32_t A4XX_SP_GS_PARAM_REG_PRIMREGID(uint32_t val)
  2157. {
  2158. return ((val) << A4XX_SP_GS_PARAM_REG_PRIMREGID__SHIFT) & A4XX_SP_GS_PARAM_REG_PRIMREGID__MASK;
  2159. }
  2160. #define A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__MASK 0xfff00000
  2161. #define A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__SHIFT 20
  2162. static inline uint32_t A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR(uint32_t val)
  2163. {
  2164. return ((val) << A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__SHIFT) & A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__MASK;
  2165. }
  2166. static inline uint32_t REG_A4XX_SP_GS_OUT(uint32_t i0) { return 0x00002342 + 0x1*i0; }
  2167. static inline uint32_t REG_A4XX_SP_GS_OUT_REG(uint32_t i0) { return 0x00002342 + 0x1*i0; }
  2168. #define A4XX_SP_GS_OUT_REG_A_REGID__MASK 0x000001ff
  2169. #define A4XX_SP_GS_OUT_REG_A_REGID__SHIFT 0
  2170. static inline uint32_t A4XX_SP_GS_OUT_REG_A_REGID(uint32_t val)
  2171. {
  2172. return ((val) << A4XX_SP_GS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_GS_OUT_REG_A_REGID__MASK;
  2173. }
  2174. #define A4XX_SP_GS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  2175. #define A4XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT 9
  2176. static inline uint32_t A4XX_SP_GS_OUT_REG_A_COMPMASK(uint32_t val)
  2177. {
  2178. return ((val) << A4XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_GS_OUT_REG_A_COMPMASK__MASK;
  2179. }
  2180. #define A4XX_SP_GS_OUT_REG_B_REGID__MASK 0x01ff0000
  2181. #define A4XX_SP_GS_OUT_REG_B_REGID__SHIFT 16
  2182. static inline uint32_t A4XX_SP_GS_OUT_REG_B_REGID(uint32_t val)
  2183. {
  2184. return ((val) << A4XX_SP_GS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_GS_OUT_REG_B_REGID__MASK;
  2185. }
  2186. #define A4XX_SP_GS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  2187. #define A4XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT 25
  2188. static inline uint32_t A4XX_SP_GS_OUT_REG_B_COMPMASK(uint32_t val)
  2189. {
  2190. return ((val) << A4XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_GS_OUT_REG_B_COMPMASK__MASK;
  2191. }
  2192. static inline uint32_t REG_A4XX_SP_GS_VPC_DST(uint32_t i0) { return 0x00002353 + 0x1*i0; }
  2193. static inline uint32_t REG_A4XX_SP_GS_VPC_DST_REG(uint32_t i0) { return 0x00002353 + 0x1*i0; }
  2194. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  2195. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT 0
  2196. static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC0(uint32_t val)
  2197. {
  2198. return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK;
  2199. }
  2200. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  2201. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT 8
  2202. static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC1(uint32_t val)
  2203. {
  2204. return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK;
  2205. }
  2206. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  2207. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT 16
  2208. static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC2(uint32_t val)
  2209. {
  2210. return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK;
  2211. }
  2212. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  2213. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT 24
  2214. static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC3(uint32_t val)
  2215. {
  2216. return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK;
  2217. }
  2218. #define REG_A4XX_SP_GS_OBJ_OFFSET_REG 0x0000235b
  2219. #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  2220. #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  2221. static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  2222. {
  2223. return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  2224. }
  2225. #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  2226. #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  2227. static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  2228. {
  2229. return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  2230. }
  2231. #define REG_A4XX_SP_GS_OBJ_START 0x0000235c
  2232. #define REG_A4XX_SP_GS_PVT_MEM_PARAM 0x0000235d
  2233. #define REG_A4XX_SP_GS_PVT_MEM_ADDR 0x0000235e
  2234. #define REG_A4XX_SP_GS_LENGTH_REG 0x00002360
  2235. #define REG_A4XX_VPC_DEBUG_RAM_SEL 0x00000e60
  2236. #define REG_A4XX_VPC_DEBUG_RAM_READ 0x00000e61
  2237. #define REG_A4XX_VPC_DEBUG_ECO_CONTROL 0x00000e64
  2238. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_0 0x00000e65
  2239. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_1 0x00000e66
  2240. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_2 0x00000e67
  2241. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_3 0x00000e68
  2242. #define REG_A4XX_VPC_ATTR 0x00002140
  2243. #define A4XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
  2244. #define A4XX_VPC_ATTR_TOTALATTR__SHIFT 0
  2245. static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val)
  2246. {
  2247. return ((val) << A4XX_VPC_ATTR_TOTALATTR__SHIFT) & A4XX_VPC_ATTR_TOTALATTR__MASK;
  2248. }
  2249. #define A4XX_VPC_ATTR_PSIZE 0x00000200
  2250. #define A4XX_VPC_ATTR_THRDASSIGN__MASK 0x00003000
  2251. #define A4XX_VPC_ATTR_THRDASSIGN__SHIFT 12
  2252. static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val)
  2253. {
  2254. return ((val) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT) & A4XX_VPC_ATTR_THRDASSIGN__MASK;
  2255. }
  2256. #define A4XX_VPC_ATTR_ENABLE 0x02000000
  2257. #define REG_A4XX_VPC_PACK 0x00002141
  2258. #define A4XX_VPC_PACK_NUMBYPASSVAR__MASK 0x000000ff
  2259. #define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT 0
  2260. static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val)
  2261. {
  2262. return ((val) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK;
  2263. }
  2264. #define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
  2265. #define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
  2266. static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
  2267. {
  2268. return ((val) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
  2269. }
  2270. #define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
  2271. #define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
  2272. static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
  2273. {
  2274. return ((val) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
  2275. }
  2276. static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002142 + 0x1*i0; }
  2277. static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002142 + 0x1*i0; }
  2278. static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000214a + 0x1*i0; }
  2279. static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000214a + 0x1*i0; }
  2280. #define REG_A4XX_VPC_SO_FLUSH_WADDR_3 0x0000216e
  2281. #define REG_A4XX_VSC_BIN_SIZE 0x00000c00
  2282. #define A4XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
  2283. #define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
  2284. static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
  2285. {
  2286. return ((val >> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A4XX_VSC_BIN_SIZE_WIDTH__MASK;
  2287. }
  2288. #define A4XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
  2289. #define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
  2290. static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  2291. {
  2292. return ((val >> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK;
  2293. }
  2294. #define REG_A4XX_VSC_SIZE_ADDRESS 0x00000c01
  2295. #define REG_A4XX_VSC_SIZE_ADDRESS2 0x00000c02
  2296. #define REG_A4XX_VSC_DEBUG_ECO_CONTROL 0x00000c03
  2297. static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
  2298. static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
  2299. #define A4XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
  2300. #define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
  2301. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
  2302. {
  2303. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK;
  2304. }
  2305. #define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
  2306. #define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
  2307. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
  2308. {
  2309. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK;
  2310. }
  2311. #define A4XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000
  2312. #define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
  2313. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
  2314. {
  2315. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK;
  2316. }
  2317. #define A4XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000
  2318. #define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24
  2319. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
  2320. {
  2321. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK;
  2322. }
  2323. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  2324. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  2325. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
  2326. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
  2327. #define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1 0x00000c41
  2328. #define REG_A4XX_VSC_PERFCTR_VSC_SEL_0 0x00000c50
  2329. #define REG_A4XX_VSC_PERFCTR_VSC_SEL_1 0x00000c51
  2330. #define REG_A4XX_VFD_DEBUG_CONTROL 0x00000e40
  2331. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_0 0x00000e43
  2332. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_1 0x00000e44
  2333. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_2 0x00000e45
  2334. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_3 0x00000e46
  2335. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_4 0x00000e47
  2336. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_5 0x00000e48
  2337. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_6 0x00000e49
  2338. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_7 0x00000e4a
  2339. #define REG_A4XX_VGT_CL_INITIATOR 0x000021d0
  2340. #define REG_A4XX_VGT_EVENT_INITIATOR 0x000021d9
  2341. #define REG_A4XX_VFD_CONTROL_0 0x00002200
  2342. #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x000000ff
  2343. #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
  2344. static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
  2345. {
  2346. return ((val) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
  2347. }
  2348. #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK 0x0001fe00
  2349. #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT 9
  2350. static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val)
  2351. {
  2352. return ((val) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK;
  2353. }
  2354. #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x03f00000
  2355. #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 20
  2356. static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
  2357. {
  2358. return ((val) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
  2359. }
  2360. #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xfc000000
  2361. #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 26
  2362. static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
  2363. {
  2364. return ((val) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
  2365. }
  2366. #define REG_A4XX_VFD_CONTROL_1 0x00002201
  2367. #define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
  2368. #define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
  2369. static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
  2370. {
  2371. return ((val) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
  2372. }
  2373. #define A4XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
  2374. #define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
  2375. static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  2376. {
  2377. return ((val) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK;
  2378. }
  2379. #define A4XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
  2380. #define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
  2381. static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  2382. {
  2383. return ((val) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A4XX_VFD_CONTROL_1_REGID4INST__MASK;
  2384. }
  2385. #define REG_A4XX_VFD_CONTROL_2 0x00002202
  2386. #define REG_A4XX_VFD_CONTROL_3 0x00002203
  2387. #define A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK 0x0000ff00
  2388. #define A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT 8
  2389. static inline uint32_t A4XX_VFD_CONTROL_3_REGID_VTXCNT(uint32_t val)
  2390. {
  2391. return ((val) << A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT) & A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK;
  2392. }
  2393. #define A4XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000
  2394. #define A4XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16
  2395. static inline uint32_t A4XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
  2396. {
  2397. return ((val) << A4XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A4XX_VFD_CONTROL_3_REGID_TESSX__MASK;
  2398. }
  2399. #define A4XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000
  2400. #define A4XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24
  2401. static inline uint32_t A4XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
  2402. {
  2403. return ((val) << A4XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A4XX_VFD_CONTROL_3_REGID_TESSY__MASK;
  2404. }
  2405. #define REG_A4XX_VFD_CONTROL_4 0x00002204
  2406. #define REG_A4XX_VFD_INDEX_OFFSET 0x00002208
  2407. static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0) { return 0x0000220a + 0x4*i0; }
  2408. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x0000220a + 0x4*i0; }
  2409. #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
  2410. #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
  2411. static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
  2412. {
  2413. return ((val) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
  2414. }
  2415. #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
  2416. #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
  2417. static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
  2418. {
  2419. return ((val) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
  2420. }
  2421. #define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00080000
  2422. #define A4XX_VFD_FETCH_INSTR_0_INSTANCED 0x00100000
  2423. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x0000220b + 0x4*i0; }
  2424. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0) { return 0x0000220c + 0x4*i0; }
  2425. #define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK 0xfffffff0
  2426. #define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT 4
  2427. static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val)
  2428. {
  2429. return ((val >> 4) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK;
  2430. }
  2431. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0) { return 0x0000220d + 0x4*i0; }
  2432. #define A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK 0x000001ff
  2433. #define A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT 0
  2434. static inline uint32_t A4XX_VFD_FETCH_INSTR_3_STEPRATE(uint32_t val)
  2435. {
  2436. return ((val) << A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT) & A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK;
  2437. }
  2438. static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0) { return 0x0000228a + 0x1*i0; }
  2439. static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000228a + 0x1*i0; }
  2440. #define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
  2441. #define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
  2442. static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
  2443. {
  2444. return ((val) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
  2445. }
  2446. #define A4XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
  2447. #define A4XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
  2448. #define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
  2449. static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val)
  2450. {
  2451. return ((val) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK;
  2452. }
  2453. #define A4XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
  2454. #define A4XX_VFD_DECODE_INSTR_REGID__SHIFT 12
  2455. static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val)
  2456. {
  2457. return ((val) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT) & A4XX_VFD_DECODE_INSTR_REGID__MASK;
  2458. }
  2459. #define A4XX_VFD_DECODE_INSTR_INT 0x00100000
  2460. #define A4XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
  2461. #define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
  2462. static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
  2463. {
  2464. return ((val) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A4XX_VFD_DECODE_INSTR_SWAP__MASK;
  2465. }
  2466. #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
  2467. #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
  2468. static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
  2469. {
  2470. return ((val) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
  2471. }
  2472. #define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
  2473. #define A4XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
  2474. #define REG_A4XX_TPL1_DEBUG_ECO_CONTROL 0x00000f00
  2475. #define REG_A4XX_TPL1_TP_MODE_CONTROL 0x00000f03
  2476. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_0 0x00000f04
  2477. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_1 0x00000f05
  2478. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_2 0x00000f06
  2479. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_3 0x00000f07
  2480. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_4 0x00000f08
  2481. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_5 0x00000f09
  2482. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_6 0x00000f0a
  2483. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_7 0x00000f0b
  2484. #define REG_A4XX_TPL1_TP_TEX_OFFSET 0x00002380
  2485. #define REG_A4XX_TPL1_TP_TEX_COUNT 0x00002381
  2486. #define A4XX_TPL1_TP_TEX_COUNT_VS__MASK 0x000000ff
  2487. #define A4XX_TPL1_TP_TEX_COUNT_VS__SHIFT 0
  2488. static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_VS(uint32_t val)
  2489. {
  2490. return ((val) << A4XX_TPL1_TP_TEX_COUNT_VS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_VS__MASK;
  2491. }
  2492. #define A4XX_TPL1_TP_TEX_COUNT_HS__MASK 0x0000ff00
  2493. #define A4XX_TPL1_TP_TEX_COUNT_HS__SHIFT 8
  2494. static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_HS(uint32_t val)
  2495. {
  2496. return ((val) << A4XX_TPL1_TP_TEX_COUNT_HS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_HS__MASK;
  2497. }
  2498. #define A4XX_TPL1_TP_TEX_COUNT_DS__MASK 0x00ff0000
  2499. #define A4XX_TPL1_TP_TEX_COUNT_DS__SHIFT 16
  2500. static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_DS(uint32_t val)
  2501. {
  2502. return ((val) << A4XX_TPL1_TP_TEX_COUNT_DS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_DS__MASK;
  2503. }
  2504. #define A4XX_TPL1_TP_TEX_COUNT_GS__MASK 0xff000000
  2505. #define A4XX_TPL1_TP_TEX_COUNT_GS__SHIFT 24
  2506. static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_GS(uint32_t val)
  2507. {
  2508. return ((val) << A4XX_TPL1_TP_TEX_COUNT_GS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_GS__MASK;
  2509. }
  2510. #define REG_A4XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002384
  2511. #define REG_A4XX_TPL1_TP_HS_BORDER_COLOR_BASE_ADDR 0x00002387
  2512. #define REG_A4XX_TPL1_TP_DS_BORDER_COLOR_BASE_ADDR 0x0000238a
  2513. #define REG_A4XX_TPL1_TP_GS_BORDER_COLOR_BASE_ADDR 0x0000238d
  2514. #define REG_A4XX_TPL1_TP_FS_TEX_COUNT 0x000023a0
  2515. #define REG_A4XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x000023a1
  2516. #define REG_A4XX_TPL1_TP_CS_BORDER_COLOR_BASE_ADDR 0x000023a4
  2517. #define REG_A4XX_TPL1_TP_CS_SAMPLER_BASE_ADDR 0x000023a5
  2518. #define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR 0x000023a6
  2519. #define REG_A4XX_GRAS_TSE_STATUS 0x00000c80
  2520. #define REG_A4XX_GRAS_DEBUG_ECO_CONTROL 0x00000c81
  2521. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c88
  2522. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_1 0x00000c89
  2523. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_2 0x00000c8a
  2524. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c8b
  2525. #define REG_A4XX_GRAS_PERFCTR_RAS_SEL_0 0x00000c8c
  2526. #define REG_A4XX_GRAS_PERFCTR_RAS_SEL_1 0x00000c8d
  2527. #define REG_A4XX_GRAS_PERFCTR_RAS_SEL_2 0x00000c8e
  2528. #define REG_A4XX_GRAS_PERFCTR_RAS_SEL_3 0x00000c8f
  2529. #define REG_A4XX_GRAS_CL_CLIP_CNTL 0x00002000
  2530. #define A4XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00008000
  2531. #define A4XX_GRAS_CL_CLIP_CNTL_ZERO_GB_SCALE_Z 0x00400000
  2532. #define REG_A4XX_GRAS_CLEAR_CNTL 0x00002003
  2533. #define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR 0x00000001
  2534. #define REG_A4XX_GRAS_CL_GB_CLIP_ADJ 0x00002004
  2535. #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
  2536. #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
  2537. static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
  2538. {
  2539. return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
  2540. }
  2541. #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
  2542. #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
  2543. static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
  2544. {
  2545. return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
  2546. }
  2547. #define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0 0x00002008
  2548. #define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
  2549. #define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
  2550. static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val)
  2551. {
  2552. return ((fui(val)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
  2553. }
  2554. #define REG_A4XX_GRAS_CL_VPORT_XSCALE_0 0x00002009
  2555. #define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
  2556. #define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
  2557. static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val)
  2558. {
  2559. return ((fui(val)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK;
  2560. }
  2561. #define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0 0x0000200a
  2562. #define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
  2563. #define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
  2564. static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val)
  2565. {
  2566. return ((fui(val)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
  2567. }
  2568. #define REG_A4XX_GRAS_CL_VPORT_YSCALE_0 0x0000200b
  2569. #define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
  2570. #define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
  2571. static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val)
  2572. {
  2573. return ((fui(val)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK;
  2574. }
  2575. #define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000200c
  2576. #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
  2577. #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
  2578. static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
  2579. {
  2580. return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
  2581. }
  2582. #define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0 0x0000200d
  2583. #define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
  2584. #define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
  2585. static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val)
  2586. {
  2587. return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
  2588. }
  2589. #define REG_A4XX_GRAS_SU_POINT_MINMAX 0x00002070
  2590. #define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  2591. #define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
  2592. static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val)
  2593. {
  2594. return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
  2595. }
  2596. #define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  2597. #define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
  2598. static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val)
  2599. {
  2600. return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
  2601. }
  2602. #define REG_A4XX_GRAS_SU_POINT_SIZE 0x00002071
  2603. #define A4XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
  2604. #define A4XX_GRAS_SU_POINT_SIZE__SHIFT 0
  2605. static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val)
  2606. {
  2607. return ((((int32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT) & A4XX_GRAS_SU_POINT_SIZE__MASK;
  2608. }
  2609. #define REG_A4XX_GRAS_ALPHA_CONTROL 0x00002073
  2610. #define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE 0x00000004
  2611. #define A4XX_GRAS_ALPHA_CONTROL_FORCE_FRAGZ_TO_FS 0x00000008
  2612. #define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE 0x00002074
  2613. #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
  2614. #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
  2615. static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
  2616. {
  2617. return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
  2618. }
  2619. #define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00002075
  2620. #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  2621. #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  2622. static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  2623. {
  2624. return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  2625. }
  2626. #define REG_A4XX_GRAS_SU_POLY_OFFSET_CLAMP 0x00002076
  2627. #define A4XX_GRAS_SU_POLY_OFFSET_CLAMP__MASK 0xffffffff
  2628. #define A4XX_GRAS_SU_POLY_OFFSET_CLAMP__SHIFT 0
  2629. static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_CLAMP(float val)
  2630. {
  2631. return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_CLAMP__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_CLAMP__MASK;
  2632. }
  2633. #define REG_A4XX_GRAS_DEPTH_CONTROL 0x00002077
  2634. #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK 0x00000003
  2635. #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT 0
  2636. static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val)
  2637. {
  2638. return ((val) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK;
  2639. }
  2640. #define REG_A4XX_GRAS_SU_MODE_CONTROL 0x00002078
  2641. #define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
  2642. #define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
  2643. #define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
  2644. #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
  2645. #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
  2646. static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
  2647. {
  2648. return ((((int32_t)(val * 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
  2649. }
  2650. #define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
  2651. #define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS 0x00100000
  2652. #define REG_A4XX_GRAS_SC_CONTROL 0x0000207b
  2653. #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x0000000c
  2654. #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 2
  2655. static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
  2656. {
  2657. return ((val) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
  2658. }
  2659. #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000380
  2660. #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 7
  2661. static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val)
  2662. {
  2663. return ((val) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
  2664. }
  2665. #define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE 0x00000800
  2666. #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
  2667. #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
  2668. static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
  2669. {
  2670. return ((val) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
  2671. }
  2672. #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL 0x0000207c
  2673. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2674. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
  2675. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
  2676. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
  2677. {
  2678. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
  2679. }
  2680. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
  2681. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
  2682. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
  2683. {
  2684. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
  2685. }
  2686. #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR 0x0000207d
  2687. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2688. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
  2689. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
  2690. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
  2691. {
  2692. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
  2693. }
  2694. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
  2695. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
  2696. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
  2697. {
  2698. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
  2699. }
  2700. #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000209c
  2701. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2702. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  2703. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  2704. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  2705. {
  2706. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  2707. }
  2708. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  2709. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  2710. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  2711. {
  2712. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  2713. }
  2714. #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000209d
  2715. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2716. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  2717. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  2718. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  2719. {
  2720. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  2721. }
  2722. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  2723. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  2724. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  2725. {
  2726. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  2727. }
  2728. #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_BR 0x0000209e
  2729. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2730. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK 0x00007fff
  2731. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT 0
  2732. static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_X(uint32_t val)
  2733. {
  2734. return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK;
  2735. }
  2736. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK 0x7fff0000
  2737. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT 16
  2738. static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y(uint32_t val)
  2739. {
  2740. return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK;
  2741. }
  2742. #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL 0x0000209f
  2743. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2744. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK 0x00007fff
  2745. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT 0
  2746. static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_X(uint32_t val)
  2747. {
  2748. return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK;
  2749. }
  2750. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK 0x7fff0000
  2751. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT 16
  2752. static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y(uint32_t val)
  2753. {
  2754. return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK;
  2755. }
  2756. #define REG_A4XX_UCHE_CACHE_MODE_CONTROL 0x00000e80
  2757. #define REG_A4XX_UCHE_TRAP_BASE_LO 0x00000e83
  2758. #define REG_A4XX_UCHE_TRAP_BASE_HI 0x00000e84
  2759. #define REG_A4XX_UCHE_CACHE_STATUS 0x00000e88
  2760. #define REG_A4XX_UCHE_INVALIDATE0 0x00000e8a
  2761. #define REG_A4XX_UCHE_INVALIDATE1 0x00000e8b
  2762. #define REG_A4XX_UCHE_CACHE_WAYS_VFD 0x00000e8c
  2763. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000e8e
  2764. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000e8f
  2765. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000e90
  2766. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000e91
  2767. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000e92
  2768. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000e93
  2769. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000e94
  2770. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e95
  2771. #define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD 0x00000e00
  2772. #define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL 0x00000e04
  2773. #define REG_A4XX_HLSQ_MODE_CONTROL 0x00000e05
  2774. #define REG_A4XX_HLSQ_PERF_PIPE_MASK 0x00000e0e
  2775. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x00000e06
  2776. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x00000e07
  2777. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x00000e08
  2778. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x00000e09
  2779. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x00000e0a
  2780. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x00000e0b
  2781. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_6 0x00000e0c
  2782. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_7 0x00000e0d
  2783. #define REG_A4XX_HLSQ_CONTROL_0_REG 0x000023c0
  2784. #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
  2785. #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
  2786. static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
  2787. {
  2788. return ((val) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
  2789. }
  2790. #define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
  2791. #define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
  2792. #define A4XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
  2793. #define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
  2794. #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
  2795. #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
  2796. static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
  2797. {
  2798. return ((val) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
  2799. }
  2800. #define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
  2801. #define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
  2802. #define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
  2803. #define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
  2804. #define REG_A4XX_HLSQ_CONTROL_1_REG 0x000023c1
  2805. #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
  2806. #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
  2807. static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
  2808. {
  2809. return ((val) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
  2810. }
  2811. #define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
  2812. #define A4XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
  2813. #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK 0x00ff0000
  2814. #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT 16
  2815. static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_COORDREGID(uint32_t val)
  2816. {
  2817. return ((val) << A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK;
  2818. }
  2819. #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__MASK 0xff000000
  2820. #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__SHIFT 24
  2821. static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID(uint32_t val)
  2822. {
  2823. return ((val) << A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__MASK;
  2824. }
  2825. #define REG_A4XX_HLSQ_CONTROL_2_REG 0x000023c2
  2826. #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
  2827. #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
  2828. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
  2829. {
  2830. return ((val) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
  2831. }
  2832. #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000003fc
  2833. #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 2
  2834. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
  2835. {
  2836. return ((val) << A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
  2837. }
  2838. #define A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__MASK 0x0003fc00
  2839. #define A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__SHIFT 10
  2840. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID(uint32_t val)
  2841. {
  2842. return ((val) << A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__MASK;
  2843. }
  2844. #define A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__MASK 0x03fc0000
  2845. #define A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__SHIFT 18
  2846. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID(uint32_t val)
  2847. {
  2848. return ((val) << A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__MASK;
  2849. }
  2850. #define REG_A4XX_HLSQ_CONTROL_3_REG 0x000023c3
  2851. #define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
  2852. #define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
  2853. static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
  2854. {
  2855. return ((val) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK;
  2856. }
  2857. #define REG_A4XX_HLSQ_CONTROL_4_REG 0x000023c4
  2858. #define REG_A4XX_HLSQ_VS_CONTROL_REG 0x000023c5
  2859. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2860. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2861. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2862. {
  2863. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
  2864. }
  2865. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2866. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2867. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2868. {
  2869. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2870. }
  2871. #define A4XX_HLSQ_VS_CONTROL_REG_ENABLED 0x00010000
  2872. #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2873. #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2874. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2875. {
  2876. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2877. }
  2878. #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2879. #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2880. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2881. {
  2882. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
  2883. }
  2884. #define REG_A4XX_HLSQ_FS_CONTROL_REG 0x000023c6
  2885. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2886. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2887. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2888. {
  2889. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
  2890. }
  2891. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2892. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2893. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2894. {
  2895. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2896. }
  2897. #define A4XX_HLSQ_FS_CONTROL_REG_ENABLED 0x00010000
  2898. #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2899. #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2900. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2901. {
  2902. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2903. }
  2904. #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2905. #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2906. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2907. {
  2908. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
  2909. }
  2910. #define REG_A4XX_HLSQ_HS_CONTROL_REG 0x000023c7
  2911. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2912. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2913. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2914. {
  2915. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK;
  2916. }
  2917. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2918. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2919. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2920. {
  2921. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2922. }
  2923. #define A4XX_HLSQ_HS_CONTROL_REG_ENABLED 0x00010000
  2924. #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2925. #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2926. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2927. {
  2928. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2929. }
  2930. #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2931. #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2932. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2933. {
  2934. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK;
  2935. }
  2936. #define REG_A4XX_HLSQ_DS_CONTROL_REG 0x000023c8
  2937. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2938. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2939. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2940. {
  2941. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK;
  2942. }
  2943. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2944. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2945. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2946. {
  2947. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2948. }
  2949. #define A4XX_HLSQ_DS_CONTROL_REG_ENABLED 0x00010000
  2950. #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2951. #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2952. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2953. {
  2954. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2955. }
  2956. #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2957. #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2958. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2959. {
  2960. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK;
  2961. }
  2962. #define REG_A4XX_HLSQ_GS_CONTROL_REG 0x000023c9
  2963. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2964. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2965. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2966. {
  2967. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK;
  2968. }
  2969. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2970. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2971. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2972. {
  2973. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2974. }
  2975. #define A4XX_HLSQ_GS_CONTROL_REG_ENABLED 0x00010000
  2976. #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2977. #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2978. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2979. {
  2980. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2981. }
  2982. #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2983. #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2984. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2985. {
  2986. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK;
  2987. }
  2988. #define REG_A4XX_HLSQ_CS_CONTROL 0x000023ca
  2989. #define REG_A4XX_HLSQ_CL_NDRANGE_0 0x000023cd
  2990. #define REG_A4XX_HLSQ_CL_NDRANGE_1 0x000023ce
  2991. #define REG_A4XX_HLSQ_CL_NDRANGE_2 0x000023cf
  2992. #define REG_A4XX_HLSQ_CL_NDRANGE_3 0x000023d0
  2993. #define REG_A4XX_HLSQ_CL_NDRANGE_4 0x000023d1
  2994. #define REG_A4XX_HLSQ_CL_NDRANGE_5 0x000023d2
  2995. #define REG_A4XX_HLSQ_CL_NDRANGE_6 0x000023d3
  2996. #define REG_A4XX_HLSQ_CL_CONTROL_0 0x000023d4
  2997. #define REG_A4XX_HLSQ_CL_CONTROL_1 0x000023d5
  2998. #define REG_A4XX_HLSQ_CL_KERNEL_CONST 0x000023d6
  2999. #define REG_A4XX_HLSQ_CL_KERNEL_GROUP_X 0x000023d7
  3000. #define REG_A4XX_HLSQ_CL_KERNEL_GROUP_Y 0x000023d8
  3001. #define REG_A4XX_HLSQ_CL_KERNEL_GROUP_Z 0x000023d9
  3002. #define REG_A4XX_HLSQ_CL_WG_OFFSET 0x000023da
  3003. #define REG_A4XX_HLSQ_UPDATE_CONTROL 0x000023db
  3004. #define REG_A4XX_PC_BINNING_COMMAND 0x00000d00
  3005. #define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE 0x00000001
  3006. #define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE 0x00000d0c
  3007. #define REG_A4XX_PC_PERFCTR_PC_SEL_0 0x00000d10
  3008. #define REG_A4XX_PC_PERFCTR_PC_SEL_1 0x00000d11
  3009. #define REG_A4XX_PC_PERFCTR_PC_SEL_2 0x00000d12
  3010. #define REG_A4XX_PC_PERFCTR_PC_SEL_3 0x00000d13
  3011. #define REG_A4XX_PC_PERFCTR_PC_SEL_4 0x00000d14
  3012. #define REG_A4XX_PC_PERFCTR_PC_SEL_5 0x00000d15
  3013. #define REG_A4XX_PC_PERFCTR_PC_SEL_6 0x00000d16
  3014. #define REG_A4XX_PC_PERFCTR_PC_SEL_7 0x00000d17
  3015. #define REG_A4XX_PC_BIN_BASE 0x000021c0
  3016. #define REG_A4XX_PC_PRIM_VTX_CNTL 0x000021c4
  3017. #define A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK 0x0000000f
  3018. #define A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT 0
  3019. static inline uint32_t A4XX_PC_PRIM_VTX_CNTL_VAROUT(uint32_t val)
  3020. {
  3021. return ((val) << A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT) & A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK;
  3022. }
  3023. #define A4XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART 0x00100000
  3024. #define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
  3025. #define A4XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
  3026. #define REG_A4XX_PC_PRIM_VTX_CNTL2 0x000021c5
  3027. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__MASK 0x00000007
  3028. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__SHIFT 0
  3029. static inline uint32_t A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
  3030. {
  3031. return ((val) << A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__SHIFT) & A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__MASK;
  3032. }
  3033. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__MASK 0x00000038
  3034. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__SHIFT 3
  3035. static inline uint32_t A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
  3036. {
  3037. return ((val) << A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__SHIFT) & A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__MASK;
  3038. }
  3039. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_ENABLE 0x00000040
  3040. #define REG_A4XX_PC_RESTART_INDEX 0x000021c6
  3041. #define REG_A4XX_PC_GS_PARAM 0x000021e5
  3042. #define A4XX_PC_GS_PARAM_MAX_VERTICES__MASK 0x000003ff
  3043. #define A4XX_PC_GS_PARAM_MAX_VERTICES__SHIFT 0
  3044. static inline uint32_t A4XX_PC_GS_PARAM_MAX_VERTICES(uint32_t val)
  3045. {
  3046. return ((val) << A4XX_PC_GS_PARAM_MAX_VERTICES__SHIFT) & A4XX_PC_GS_PARAM_MAX_VERTICES__MASK;
  3047. }
  3048. #define A4XX_PC_GS_PARAM_INVOCATIONS__MASK 0x0000f800
  3049. #define A4XX_PC_GS_PARAM_INVOCATIONS__SHIFT 11
  3050. static inline uint32_t A4XX_PC_GS_PARAM_INVOCATIONS(uint32_t val)
  3051. {
  3052. return ((val) << A4XX_PC_GS_PARAM_INVOCATIONS__SHIFT) & A4XX_PC_GS_PARAM_INVOCATIONS__MASK;
  3053. }
  3054. #define A4XX_PC_GS_PARAM_PRIMTYPE__MASK 0x01800000
  3055. #define A4XX_PC_GS_PARAM_PRIMTYPE__SHIFT 23
  3056. static inline uint32_t A4XX_PC_GS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val)
  3057. {
  3058. return ((val) << A4XX_PC_GS_PARAM_PRIMTYPE__SHIFT) & A4XX_PC_GS_PARAM_PRIMTYPE__MASK;
  3059. }
  3060. #define A4XX_PC_GS_PARAM_LAYER 0x80000000
  3061. #define REG_A4XX_PC_HS_PARAM 0x000021e7
  3062. #define A4XX_PC_HS_PARAM_VERTICES_OUT__MASK 0x0000003f
  3063. #define A4XX_PC_HS_PARAM_VERTICES_OUT__SHIFT 0
  3064. static inline uint32_t A4XX_PC_HS_PARAM_VERTICES_OUT(uint32_t val)
  3065. {
  3066. return ((val) << A4XX_PC_HS_PARAM_VERTICES_OUT__SHIFT) & A4XX_PC_HS_PARAM_VERTICES_OUT__MASK;
  3067. }
  3068. #define A4XX_PC_HS_PARAM_SPACING__MASK 0x00600000
  3069. #define A4XX_PC_HS_PARAM_SPACING__SHIFT 21
  3070. static inline uint32_t A4XX_PC_HS_PARAM_SPACING(enum a4xx_tess_spacing val)
  3071. {
  3072. return ((val) << A4XX_PC_HS_PARAM_SPACING__SHIFT) & A4XX_PC_HS_PARAM_SPACING__MASK;
  3073. }
  3074. #define A4XX_PC_HS_PARAM_PRIMTYPE__MASK 0x01800000
  3075. #define A4XX_PC_HS_PARAM_PRIMTYPE__SHIFT 23
  3076. static inline uint32_t A4XX_PC_HS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val)
  3077. {
  3078. return ((val) << A4XX_PC_HS_PARAM_PRIMTYPE__SHIFT) & A4XX_PC_HS_PARAM_PRIMTYPE__MASK;
  3079. }
  3080. #define REG_A4XX_VBIF_VERSION 0x00003000
  3081. #define REG_A4XX_VBIF_CLKON 0x00003001
  3082. #define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000001
  3083. #define REG_A4XX_VBIF_ABIT_SORT 0x0000301c
  3084. #define REG_A4XX_VBIF_ABIT_SORT_CONF 0x0000301d
  3085. #define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  3086. #define REG_A4XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
  3087. #define REG_A4XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
  3088. #define REG_A4XX_VBIF_IN_WR_LIM_CONF0 0x00003030
  3089. #define REG_A4XX_VBIF_IN_WR_LIM_CONF1 0x00003031
  3090. #define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
  3091. #define REG_A4XX_UNKNOWN_0CC5 0x00000cc5
  3092. #define REG_A4XX_UNKNOWN_0CC6 0x00000cc6
  3093. #define REG_A4XX_UNKNOWN_0D01 0x00000d01
  3094. #define REG_A4XX_UNKNOWN_0E42 0x00000e42
  3095. #define REG_A4XX_UNKNOWN_0EC2 0x00000ec2
  3096. #define REG_A4XX_UNKNOWN_2001 0x00002001
  3097. #define REG_A4XX_UNKNOWN_209B 0x0000209b
  3098. #define REG_A4XX_UNKNOWN_20EF 0x000020ef
  3099. #define REG_A4XX_UNKNOWN_2152 0x00002152
  3100. #define REG_A4XX_UNKNOWN_2153 0x00002153
  3101. #define REG_A4XX_UNKNOWN_2154 0x00002154
  3102. #define REG_A4XX_UNKNOWN_2155 0x00002155
  3103. #define REG_A4XX_UNKNOWN_2156 0x00002156
  3104. #define REG_A4XX_UNKNOWN_2157 0x00002157
  3105. #define REG_A4XX_UNKNOWN_21C3 0x000021c3
  3106. #define REG_A4XX_UNKNOWN_21E6 0x000021e6
  3107. #define REG_A4XX_UNKNOWN_2209 0x00002209
  3108. #define REG_A4XX_UNKNOWN_22D7 0x000022d7
  3109. #define REG_A4XX_UNKNOWN_2352 0x00002352
  3110. #define REG_A4XX_TEX_SAMP_0 0x00000000
  3111. #define A4XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
  3112. #define A4XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
  3113. #define A4XX_TEX_SAMP_0_XY_MAG__SHIFT 1
  3114. static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val)
  3115. {
  3116. return ((val) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT) & A4XX_TEX_SAMP_0_XY_MAG__MASK;
  3117. }
  3118. #define A4XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
  3119. #define A4XX_TEX_SAMP_0_XY_MIN__SHIFT 3
  3120. static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val)
  3121. {
  3122. return ((val) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT) & A4XX_TEX_SAMP_0_XY_MIN__MASK;
  3123. }
  3124. #define A4XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
  3125. #define A4XX_TEX_SAMP_0_WRAP_S__SHIFT 5
  3126. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val)
  3127. {
  3128. return ((val) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT) & A4XX_TEX_SAMP_0_WRAP_S__MASK;
  3129. }
  3130. #define A4XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
  3131. #define A4XX_TEX_SAMP_0_WRAP_T__SHIFT 8
  3132. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val)
  3133. {
  3134. return ((val) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT) & A4XX_TEX_SAMP_0_WRAP_T__MASK;
  3135. }
  3136. #define A4XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
  3137. #define A4XX_TEX_SAMP_0_WRAP_R__SHIFT 11
  3138. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val)
  3139. {
  3140. return ((val) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT) & A4XX_TEX_SAMP_0_WRAP_R__MASK;
  3141. }
  3142. #define A4XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
  3143. #define A4XX_TEX_SAMP_0_ANISO__SHIFT 14
  3144. static inline uint32_t A4XX_TEX_SAMP_0_ANISO(enum a4xx_tex_aniso val)
  3145. {
  3146. return ((val) << A4XX_TEX_SAMP_0_ANISO__SHIFT) & A4XX_TEX_SAMP_0_ANISO__MASK;
  3147. }
  3148. #define A4XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
  3149. #define A4XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
  3150. static inline uint32_t A4XX_TEX_SAMP_0_LOD_BIAS(float val)
  3151. {
  3152. return ((((int32_t)(val * 256.0))) << A4XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A4XX_TEX_SAMP_0_LOD_BIAS__MASK;
  3153. }
  3154. #define REG_A4XX_TEX_SAMP_1 0x00000001
  3155. #define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
  3156. #define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
  3157. static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
  3158. {
  3159. return ((val) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
  3160. }
  3161. #define A4XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
  3162. #define A4XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
  3163. #define A4XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
  3164. #define A4XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
  3165. #define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
  3166. static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val)
  3167. {
  3168. return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A4XX_TEX_SAMP_1_MAX_LOD__MASK;
  3169. }
  3170. #define A4XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
  3171. #define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
  3172. static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val)
  3173. {
  3174. return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A4XX_TEX_SAMP_1_MIN_LOD__MASK;
  3175. }
  3176. #define REG_A4XX_TEX_CONST_0 0x00000000
  3177. #define A4XX_TEX_CONST_0_TILED 0x00000001
  3178. #define A4XX_TEX_CONST_0_SRGB 0x00000004
  3179. #define A4XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  3180. #define A4XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  3181. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val)
  3182. {
  3183. return ((val) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT) & A4XX_TEX_CONST_0_SWIZ_X__MASK;
  3184. }
  3185. #define A4XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  3186. #define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  3187. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val)
  3188. {
  3189. return ((val) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Y__MASK;
  3190. }
  3191. #define A4XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  3192. #define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  3193. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val)
  3194. {
  3195. return ((val) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Z__MASK;
  3196. }
  3197. #define A4XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  3198. #define A4XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  3199. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val)
  3200. {
  3201. return ((val) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT) & A4XX_TEX_CONST_0_SWIZ_W__MASK;
  3202. }
  3203. #define A4XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
  3204. #define A4XX_TEX_CONST_0_MIPLVLS__SHIFT 16
  3205. static inline uint32_t A4XX_TEX_CONST_0_MIPLVLS(uint32_t val)
  3206. {
  3207. return ((val) << A4XX_TEX_CONST_0_MIPLVLS__SHIFT) & A4XX_TEX_CONST_0_MIPLVLS__MASK;
  3208. }
  3209. #define A4XX_TEX_CONST_0_FMT__MASK 0x1fc00000
  3210. #define A4XX_TEX_CONST_0_FMT__SHIFT 22
  3211. static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val)
  3212. {
  3213. return ((val) << A4XX_TEX_CONST_0_FMT__SHIFT) & A4XX_TEX_CONST_0_FMT__MASK;
  3214. }
  3215. #define A4XX_TEX_CONST_0_TYPE__MASK 0x60000000
  3216. #define A4XX_TEX_CONST_0_TYPE__SHIFT 29
  3217. static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val)
  3218. {
  3219. return ((val) << A4XX_TEX_CONST_0_TYPE__SHIFT) & A4XX_TEX_CONST_0_TYPE__MASK;
  3220. }
  3221. #define REG_A4XX_TEX_CONST_1 0x00000001
  3222. #define A4XX_TEX_CONST_1_HEIGHT__MASK 0x00007fff
  3223. #define A4XX_TEX_CONST_1_HEIGHT__SHIFT 0
  3224. static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val)
  3225. {
  3226. return ((val) << A4XX_TEX_CONST_1_HEIGHT__SHIFT) & A4XX_TEX_CONST_1_HEIGHT__MASK;
  3227. }
  3228. #define A4XX_TEX_CONST_1_WIDTH__MASK 0x3fff8000
  3229. #define A4XX_TEX_CONST_1_WIDTH__SHIFT 15
  3230. static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val)
  3231. {
  3232. return ((val) << A4XX_TEX_CONST_1_WIDTH__SHIFT) & A4XX_TEX_CONST_1_WIDTH__MASK;
  3233. }
  3234. #define REG_A4XX_TEX_CONST_2 0x00000002
  3235. #define A4XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
  3236. #define A4XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
  3237. static inline uint32_t A4XX_TEX_CONST_2_FETCHSIZE(enum a4xx_tex_fetchsize val)
  3238. {
  3239. return ((val) << A4XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A4XX_TEX_CONST_2_FETCHSIZE__MASK;
  3240. }
  3241. #define A4XX_TEX_CONST_2_PITCH__MASK 0x3ffffe00
  3242. #define A4XX_TEX_CONST_2_PITCH__SHIFT 9
  3243. static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val)
  3244. {
  3245. return ((val) << A4XX_TEX_CONST_2_PITCH__SHIFT) & A4XX_TEX_CONST_2_PITCH__MASK;
  3246. }
  3247. #define A4XX_TEX_CONST_2_SWAP__MASK 0xc0000000
  3248. #define A4XX_TEX_CONST_2_SWAP__SHIFT 30
  3249. static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
  3250. {
  3251. return ((val) << A4XX_TEX_CONST_2_SWAP__SHIFT) & A4XX_TEX_CONST_2_SWAP__MASK;
  3252. }
  3253. #define REG_A4XX_TEX_CONST_3 0x00000003
  3254. #define A4XX_TEX_CONST_3_LAYERSZ__MASK 0x00003fff
  3255. #define A4XX_TEX_CONST_3_LAYERSZ__SHIFT 0
  3256. static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val)
  3257. {
  3258. return ((val >> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT) & A4XX_TEX_CONST_3_LAYERSZ__MASK;
  3259. }
  3260. #define A4XX_TEX_CONST_3_DEPTH__MASK 0x7ffc0000
  3261. #define A4XX_TEX_CONST_3_DEPTH__SHIFT 18
  3262. static inline uint32_t A4XX_TEX_CONST_3_DEPTH(uint32_t val)
  3263. {
  3264. return ((val) << A4XX_TEX_CONST_3_DEPTH__SHIFT) & A4XX_TEX_CONST_3_DEPTH__MASK;
  3265. }
  3266. #define REG_A4XX_TEX_CONST_4 0x00000004
  3267. #define A4XX_TEX_CONST_4_LAYERSZ__MASK 0x0000000f
  3268. #define A4XX_TEX_CONST_4_LAYERSZ__SHIFT 0
  3269. static inline uint32_t A4XX_TEX_CONST_4_LAYERSZ(uint32_t val)
  3270. {
  3271. return ((val >> 12) << A4XX_TEX_CONST_4_LAYERSZ__SHIFT) & A4XX_TEX_CONST_4_LAYERSZ__MASK;
  3272. }
  3273. #define A4XX_TEX_CONST_4_BASE__MASK 0xffffffe0
  3274. #define A4XX_TEX_CONST_4_BASE__SHIFT 5
  3275. static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val)
  3276. {
  3277. return ((val >> 5) << A4XX_TEX_CONST_4_BASE__SHIFT) & A4XX_TEX_CONST_4_BASE__MASK;
  3278. }
  3279. #define REG_A4XX_TEX_CONST_5 0x00000005
  3280. #define REG_A4XX_TEX_CONST_6 0x00000006
  3281. #define REG_A4XX_TEX_CONST_7 0x00000007
  3282. #endif /* A4XX_XML */