intel_ringbuffer.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. #include <linux/hashtable.h>
  4. #include "i915_gem_batch_pool.h"
  5. #define I915_CMD_HASH_ORDER 9
  6. /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
  7. * but keeps the logic simple. Indeed, the whole purpose of this macro is just
  8. * to give some inclination as to some of the magic values used in the various
  9. * workarounds!
  10. */
  11. #define CACHELINE_BYTES 64
  12. #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
  13. /*
  14. * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
  15. * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
  16. * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
  17. *
  18. * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
  19. * cacheline, the Head Pointer must not be greater than the Tail
  20. * Pointer."
  21. */
  22. #define I915_RING_FREE_SPACE 64
  23. struct intel_hw_status_page {
  24. u32 *page_addr;
  25. unsigned int gfx_addr;
  26. struct drm_i915_gem_object *obj;
  27. };
  28. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  29. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  30. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  31. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  32. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  33. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  34. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  35. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  36. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  37. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  38. #define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
  39. #define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
  40. /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
  41. * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
  42. */
  43. #define i915_semaphore_seqno_size sizeof(uint64_t)
  44. #define GEN8_SIGNAL_OFFSET(__ring, to) \
  45. (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
  46. ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
  47. (i915_semaphore_seqno_size * (to)))
  48. #define GEN8_WAIT_OFFSET(__ring, from) \
  49. (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
  50. ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
  51. (i915_semaphore_seqno_size * (__ring)->id))
  52. #define GEN8_RING_SEMAPHORE_INIT do { \
  53. if (!dev_priv->semaphore_obj) { \
  54. break; \
  55. } \
  56. ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
  57. ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
  58. ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
  59. ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
  60. ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
  61. ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
  62. } while(0)
  63. enum intel_ring_hangcheck_action {
  64. HANGCHECK_IDLE = 0,
  65. HANGCHECK_WAIT,
  66. HANGCHECK_ACTIVE,
  67. HANGCHECK_ACTIVE_LOOP,
  68. HANGCHECK_KICK,
  69. HANGCHECK_HUNG,
  70. };
  71. #define HANGCHECK_SCORE_RING_HUNG 31
  72. struct intel_ring_hangcheck {
  73. u64 acthd;
  74. u64 max_acthd;
  75. u32 seqno;
  76. int score;
  77. enum intel_ring_hangcheck_action action;
  78. int deadlock;
  79. u32 instdone[I915_NUM_INSTDONE_REG];
  80. };
  81. struct intel_ringbuffer {
  82. struct drm_i915_gem_object *obj;
  83. void __iomem *virtual_start;
  84. struct i915_vma *vma;
  85. struct intel_engine_cs *ring;
  86. struct list_head link;
  87. u32 head;
  88. u32 tail;
  89. int space;
  90. int size;
  91. int effective_size;
  92. int reserved_size;
  93. int reserved_tail;
  94. bool reserved_in_use;
  95. /** We track the position of the requests in the ring buffer, and
  96. * when each is retired we increment last_retired_head as the GPU
  97. * must have finished processing the request and so we know we
  98. * can advance the ringbuffer up to that position.
  99. *
  100. * last_retired_head is set to -1 after the value is consumed so
  101. * we can detect new retirements.
  102. */
  103. u32 last_retired_head;
  104. };
  105. struct intel_context;
  106. struct drm_i915_reg_descriptor;
  107. /*
  108. * we use a single page to load ctx workarounds so all of these
  109. * values are referred in terms of dwords
  110. *
  111. * struct i915_wa_ctx_bb:
  112. * offset: specifies batch starting position, also helpful in case
  113. * if we want to have multiple batches at different offsets based on
  114. * some criteria. It is not a requirement at the moment but provides
  115. * an option for future use.
  116. * size: size of the batch in DWORDS
  117. */
  118. struct i915_ctx_workarounds {
  119. struct i915_wa_ctx_bb {
  120. u32 offset;
  121. u32 size;
  122. } indirect_ctx, per_ctx;
  123. struct drm_i915_gem_object *obj;
  124. };
  125. struct intel_engine_cs {
  126. const char *name;
  127. enum intel_ring_id {
  128. RCS = 0,
  129. BCS,
  130. VCS,
  131. VCS2, /* Keep instances of the same type engine together. */
  132. VECS
  133. } id;
  134. #define I915_NUM_RINGS 5
  135. #define _VCS(n) (VCS + (n))
  136. unsigned int exec_id;
  137. unsigned int guc_id;
  138. u32 mmio_base;
  139. struct drm_device *dev;
  140. struct intel_ringbuffer *buffer;
  141. struct list_head buffers;
  142. /*
  143. * A pool of objects to use as shadow copies of client batch buffers
  144. * when the command parser is enabled. Prevents the client from
  145. * modifying the batch contents after software parsing.
  146. */
  147. struct i915_gem_batch_pool batch_pool;
  148. struct intel_hw_status_page status_page;
  149. struct i915_ctx_workarounds wa_ctx;
  150. unsigned irq_refcount; /* protected by dev_priv->irq_lock */
  151. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  152. struct drm_i915_gem_request *trace_irq_req;
  153. bool __must_check (*irq_get)(struct intel_engine_cs *ring);
  154. void (*irq_put)(struct intel_engine_cs *ring);
  155. int (*init_hw)(struct intel_engine_cs *ring);
  156. int (*init_context)(struct drm_i915_gem_request *req);
  157. void (*write_tail)(struct intel_engine_cs *ring,
  158. u32 value);
  159. int __must_check (*flush)(struct drm_i915_gem_request *req,
  160. u32 invalidate_domains,
  161. u32 flush_domains);
  162. int (*add_request)(struct drm_i915_gem_request *req);
  163. /* Some chipsets are not quite as coherent as advertised and need
  164. * an expensive kick to force a true read of the up-to-date seqno.
  165. * However, the up-to-date seqno is not always required and the last
  166. * seen value is good enough. Note that the seqno will always be
  167. * monotonic, even if not coherent.
  168. */
  169. u32 (*get_seqno)(struct intel_engine_cs *ring,
  170. bool lazy_coherency);
  171. void (*set_seqno)(struct intel_engine_cs *ring,
  172. u32 seqno);
  173. int (*dispatch_execbuffer)(struct drm_i915_gem_request *req,
  174. u64 offset, u32 length,
  175. unsigned dispatch_flags);
  176. #define I915_DISPATCH_SECURE 0x1
  177. #define I915_DISPATCH_PINNED 0x2
  178. #define I915_DISPATCH_RS 0x4
  179. void (*cleanup)(struct intel_engine_cs *ring);
  180. /* GEN8 signal/wait table - never trust comments!
  181. * signal to signal to signal to signal to signal to
  182. * RCS VCS BCS VECS VCS2
  183. * --------------------------------------------------------------------
  184. * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
  185. * |-------------------------------------------------------------------
  186. * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
  187. * |-------------------------------------------------------------------
  188. * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
  189. * |-------------------------------------------------------------------
  190. * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
  191. * |-------------------------------------------------------------------
  192. * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
  193. * |-------------------------------------------------------------------
  194. *
  195. * Generalization:
  196. * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
  197. * ie. transpose of g(x, y)
  198. *
  199. * sync from sync from sync from sync from sync from
  200. * RCS VCS BCS VECS VCS2
  201. * --------------------------------------------------------------------
  202. * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
  203. * |-------------------------------------------------------------------
  204. * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
  205. * |-------------------------------------------------------------------
  206. * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
  207. * |-------------------------------------------------------------------
  208. * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
  209. * |-------------------------------------------------------------------
  210. * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
  211. * |-------------------------------------------------------------------
  212. *
  213. * Generalization:
  214. * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
  215. * ie. transpose of f(x, y)
  216. */
  217. struct {
  218. u32 sync_seqno[I915_NUM_RINGS-1];
  219. union {
  220. struct {
  221. /* our mbox written by others */
  222. u32 wait[I915_NUM_RINGS];
  223. /* mboxes this ring signals to */
  224. i915_reg_t signal[I915_NUM_RINGS];
  225. } mbox;
  226. u64 signal_ggtt[I915_NUM_RINGS];
  227. };
  228. /* AKA wait() */
  229. int (*sync_to)(struct drm_i915_gem_request *to_req,
  230. struct intel_engine_cs *from,
  231. u32 seqno);
  232. int (*signal)(struct drm_i915_gem_request *signaller_req,
  233. /* num_dwords needed by caller */
  234. unsigned int num_dwords);
  235. } semaphore;
  236. /* Execlists */
  237. spinlock_t execlist_lock;
  238. struct list_head execlist_queue;
  239. struct list_head execlist_retired_req_list;
  240. u8 next_context_status_buffer;
  241. bool disable_lite_restore_wa;
  242. u32 ctx_desc_template;
  243. u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
  244. int (*emit_request)(struct drm_i915_gem_request *request);
  245. int (*emit_flush)(struct drm_i915_gem_request *request,
  246. u32 invalidate_domains,
  247. u32 flush_domains);
  248. int (*emit_bb_start)(struct drm_i915_gem_request *req,
  249. u64 offset, unsigned dispatch_flags);
  250. /**
  251. * List of objects currently involved in rendering from the
  252. * ringbuffer.
  253. *
  254. * Includes buffers having the contents of their GPU caches
  255. * flushed, not necessarily primitives. last_read_req
  256. * represents when the rendering involved will be completed.
  257. *
  258. * A reference is held on the buffer while on this list.
  259. */
  260. struct list_head active_list;
  261. /**
  262. * List of breadcrumbs associated with GPU requests currently
  263. * outstanding.
  264. */
  265. struct list_head request_list;
  266. /**
  267. * Seqno of request most recently submitted to request_list.
  268. * Used exclusively by hang checker to avoid grabbing lock while
  269. * inspecting request list.
  270. */
  271. u32 last_submitted_seqno;
  272. bool gpu_caches_dirty;
  273. wait_queue_head_t irq_queue;
  274. struct intel_context *last_context;
  275. struct intel_ring_hangcheck hangcheck;
  276. struct {
  277. struct drm_i915_gem_object *obj;
  278. u32 gtt_offset;
  279. volatile u32 *cpu_page;
  280. } scratch;
  281. bool needs_cmd_parser;
  282. /*
  283. * Table of commands the command parser needs to know about
  284. * for this ring.
  285. */
  286. DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
  287. /*
  288. * Table of registers allowed in commands that read/write registers.
  289. */
  290. const struct drm_i915_reg_descriptor *reg_table;
  291. int reg_count;
  292. /*
  293. * Table of registers allowed in commands that read/write registers, but
  294. * only from the DRM master.
  295. */
  296. const struct drm_i915_reg_descriptor *master_reg_table;
  297. int master_reg_count;
  298. /*
  299. * Returns the bitmask for the length field of the specified command.
  300. * Return 0 for an unrecognized/invalid command.
  301. *
  302. * If the command parser finds an entry for a command in the ring's
  303. * cmd_tables, it gets the command's length based on the table entry.
  304. * If not, it calls this function to determine the per-ring length field
  305. * encoding for the command (i.e. certain opcode ranges use certain bits
  306. * to encode the command length in the header).
  307. */
  308. u32 (*get_cmd_length_mask)(u32 cmd_header);
  309. };
  310. static inline bool
  311. intel_ring_initialized(struct intel_engine_cs *ring)
  312. {
  313. return ring->dev != NULL;
  314. }
  315. static inline unsigned
  316. intel_ring_flag(struct intel_engine_cs *ring)
  317. {
  318. return 1 << ring->id;
  319. }
  320. static inline u32
  321. intel_ring_sync_index(struct intel_engine_cs *ring,
  322. struct intel_engine_cs *other)
  323. {
  324. int idx;
  325. /*
  326. * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
  327. * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
  328. * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
  329. * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
  330. * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
  331. */
  332. idx = (other - ring) - 1;
  333. if (idx < 0)
  334. idx += I915_NUM_RINGS;
  335. return idx;
  336. }
  337. static inline void
  338. intel_flush_status_page(struct intel_engine_cs *ring, int reg)
  339. {
  340. drm_clflush_virt_range(&ring->status_page.page_addr[reg],
  341. sizeof(uint32_t));
  342. }
  343. static inline u32
  344. intel_read_status_page(struct intel_engine_cs *ring,
  345. int reg)
  346. {
  347. /* Ensure that the compiler doesn't optimize away the load. */
  348. barrier();
  349. return ring->status_page.page_addr[reg];
  350. }
  351. static inline void
  352. intel_write_status_page(struct intel_engine_cs *ring,
  353. int reg, u32 value)
  354. {
  355. ring->status_page.page_addr[reg] = value;
  356. }
  357. /*
  358. * Reads a dword out of the status page, which is written to from the command
  359. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  360. * MI_STORE_DATA_IMM.
  361. *
  362. * The following dwords have a reserved meaning:
  363. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  364. * 0x04: ring 0 head pointer
  365. * 0x05: ring 1 head pointer (915-class)
  366. * 0x06: ring 2 head pointer (915-class)
  367. * 0x10-0x1b: Context status DWords (GM45)
  368. * 0x1f: Last written status offset. (GM45)
  369. * 0x20-0x2f: Reserved (Gen6+)
  370. *
  371. * The area from dword 0x30 to 0x3ff is available for driver usage.
  372. */
  373. #define I915_GEM_HWS_INDEX 0x30
  374. #define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  375. #define I915_GEM_HWS_SCRATCH_INDEX 0x40
  376. #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  377. struct intel_ringbuffer *
  378. intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size);
  379. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  380. struct intel_ringbuffer *ringbuf);
  381. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
  382. void intel_ringbuffer_free(struct intel_ringbuffer *ring);
  383. void intel_stop_ring_buffer(struct intel_engine_cs *ring);
  384. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
  385. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
  386. int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
  387. int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
  388. static inline void intel_ring_emit(struct intel_engine_cs *ring,
  389. u32 data)
  390. {
  391. struct intel_ringbuffer *ringbuf = ring->buffer;
  392. iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
  393. ringbuf->tail += 4;
  394. }
  395. static inline void intel_ring_emit_reg(struct intel_engine_cs *ring,
  396. i915_reg_t reg)
  397. {
  398. intel_ring_emit(ring, i915_mmio_reg_offset(reg));
  399. }
  400. static inline void intel_ring_advance(struct intel_engine_cs *ring)
  401. {
  402. struct intel_ringbuffer *ringbuf = ring->buffer;
  403. ringbuf->tail &= ringbuf->size - 1;
  404. }
  405. int __intel_ring_space(int head, int tail, int size);
  406. void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
  407. int intel_ring_space(struct intel_ringbuffer *ringbuf);
  408. bool intel_ring_stopped(struct intel_engine_cs *ring);
  409. int __must_check intel_ring_idle(struct intel_engine_cs *ring);
  410. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
  411. int intel_ring_flush_all_caches(struct drm_i915_gem_request *req);
  412. int intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req);
  413. void intel_fini_pipe_control(struct intel_engine_cs *ring);
  414. int intel_init_pipe_control(struct intel_engine_cs *ring);
  415. int intel_init_render_ring_buffer(struct drm_device *dev);
  416. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  417. int intel_init_bsd2_ring_buffer(struct drm_device *dev);
  418. int intel_init_blt_ring_buffer(struct drm_device *dev);
  419. int intel_init_vebox_ring_buffer(struct drm_device *dev);
  420. u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
  421. int init_workarounds_ring(struct intel_engine_cs *ring);
  422. static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
  423. {
  424. return ringbuf->tail;
  425. }
  426. /*
  427. * Arbitrary size for largest possible 'add request' sequence. The code paths
  428. * are complex and variable. Empirical measurement shows that the worst case
  429. * is ILK at 136 words. Reserving too much is better than reserving too little
  430. * as that allows for corner cases that might have been missed. So the figure
  431. * has been rounded up to 160 words.
  432. */
  433. #define MIN_SPACE_FOR_ADD_REQUEST 160
  434. /*
  435. * Reserve space in the ring to guarantee that the i915_add_request() call
  436. * will always have sufficient room to do its stuff. The request creation
  437. * code calls this automatically.
  438. */
  439. void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size);
  440. /* Cancel the reservation, e.g. because the request is being discarded. */
  441. void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf);
  442. /* Use the reserved space - for use by i915_add_request() only. */
  443. void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf);
  444. /* Finish with the reserved space - for use by i915_add_request() only. */
  445. void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf);
  446. /* Legacy ringbuffer specific portion of reservation code: */
  447. int intel_ring_reserve_space(struct drm_i915_gem_request *request);
  448. #endif /* _INTEL_RINGBUFFER_H_ */