intel_psr.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. /**
  24. * DOC: Panel Self Refresh (PSR/SRD)
  25. *
  26. * Since Haswell Display controller supports Panel Self-Refresh on display
  27. * panels witch have a remote frame buffer (RFB) implemented according to PSR
  28. * spec in eDP1.3. PSR feature allows the display to go to lower standby states
  29. * when system is idle but display is on as it eliminates display refresh
  30. * request to DDR memory completely as long as the frame buffer for that
  31. * display is unchanged.
  32. *
  33. * Panel Self Refresh must be supported by both Hardware (source) and
  34. * Panel (sink).
  35. *
  36. * PSR saves power by caching the framebuffer in the panel RFB, which allows us
  37. * to power down the link and memory controller. For DSI panels the same idea
  38. * is called "manual mode".
  39. *
  40. * The implementation uses the hardware-based PSR support which automatically
  41. * enters/exits self-refresh mode. The hardware takes care of sending the
  42. * required DP aux message and could even retrain the link (that part isn't
  43. * enabled yet though). The hardware also keeps track of any frontbuffer
  44. * changes to know when to exit self-refresh mode again. Unfortunately that
  45. * part doesn't work too well, hence why the i915 PSR support uses the
  46. * software frontbuffer tracking to make sure it doesn't miss a screen
  47. * update. For this integration intel_psr_invalidate() and intel_psr_flush()
  48. * get called by the frontbuffer tracking code. Note that because of locking
  49. * issues the self-refresh re-enable code is done from a work queue, which
  50. * must be correctly synchronized/cancelled when shutting down the pipe."
  51. */
  52. #include <drm/drmP.h>
  53. #include "intel_drv.h"
  54. #include "i915_drv.h"
  55. static bool is_edp_psr(struct intel_dp *intel_dp)
  56. {
  57. return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
  58. }
  59. static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
  60. {
  61. struct drm_i915_private *dev_priv = dev->dev_private;
  62. uint32_t val;
  63. val = I915_READ(VLV_PSRSTAT(pipe)) &
  64. VLV_EDP_PSR_CURR_STATE_MASK;
  65. return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  66. (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
  67. }
  68. static void intel_psr_write_vsc(struct intel_dp *intel_dp,
  69. const struct edp_vsc_psr *vsc_psr)
  70. {
  71. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  72. struct drm_device *dev = dig_port->base.base.dev;
  73. struct drm_i915_private *dev_priv = dev->dev_private;
  74. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  75. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  76. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  77. uint32_t *data = (uint32_t *) vsc_psr;
  78. unsigned int i;
  79. /* As per BSPec (Pipe Video Data Island Packet), we need to disable
  80. the video DIP being updated before program video DIP data buffer
  81. registers for DIP being updated. */
  82. I915_WRITE(ctl_reg, 0);
  83. POSTING_READ(ctl_reg);
  84. for (i = 0; i < sizeof(*vsc_psr); i += 4) {
  85. I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
  86. i >> 2), *data);
  87. data++;
  88. }
  89. for (; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4)
  90. I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
  91. i >> 2), 0);
  92. I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
  93. POSTING_READ(ctl_reg);
  94. }
  95. static void vlv_psr_setup_vsc(struct intel_dp *intel_dp)
  96. {
  97. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  98. struct drm_device *dev = intel_dig_port->base.base.dev;
  99. struct drm_i915_private *dev_priv = dev->dev_private;
  100. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  101. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  102. uint32_t val;
  103. /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
  104. val = I915_READ(VLV_VSCSDP(pipe));
  105. val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
  106. val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
  107. I915_WRITE(VLV_VSCSDP(pipe), val);
  108. }
  109. static void skl_psr_setup_su_vsc(struct intel_dp *intel_dp)
  110. {
  111. struct edp_vsc_psr psr_vsc;
  112. /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
  113. memset(&psr_vsc, 0, sizeof(psr_vsc));
  114. psr_vsc.sdp_header.HB0 = 0;
  115. psr_vsc.sdp_header.HB1 = 0x7;
  116. psr_vsc.sdp_header.HB2 = 0x3;
  117. psr_vsc.sdp_header.HB3 = 0xb;
  118. intel_psr_write_vsc(intel_dp, &psr_vsc);
  119. }
  120. static void hsw_psr_setup_vsc(struct intel_dp *intel_dp)
  121. {
  122. struct edp_vsc_psr psr_vsc;
  123. /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
  124. memset(&psr_vsc, 0, sizeof(psr_vsc));
  125. psr_vsc.sdp_header.HB0 = 0;
  126. psr_vsc.sdp_header.HB1 = 0x7;
  127. psr_vsc.sdp_header.HB2 = 0x2;
  128. psr_vsc.sdp_header.HB3 = 0x8;
  129. intel_psr_write_vsc(intel_dp, &psr_vsc);
  130. }
  131. static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
  132. {
  133. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  134. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  135. }
  136. static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
  137. enum port port)
  138. {
  139. if (INTEL_INFO(dev_priv)->gen >= 9)
  140. return DP_AUX_CH_CTL(port);
  141. else
  142. return EDP_PSR_AUX_CTL;
  143. }
  144. static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
  145. enum port port, int index)
  146. {
  147. if (INTEL_INFO(dev_priv)->gen >= 9)
  148. return DP_AUX_CH_DATA(port, index);
  149. else
  150. return EDP_PSR_AUX_DATA(index);
  151. }
  152. static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
  153. {
  154. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  155. struct drm_device *dev = dig_port->base.base.dev;
  156. struct drm_i915_private *dev_priv = dev->dev_private;
  157. uint32_t aux_clock_divider;
  158. i915_reg_t aux_ctl_reg;
  159. int precharge = 0x3;
  160. static const uint8_t aux_msg[] = {
  161. [0] = DP_AUX_NATIVE_WRITE << 4,
  162. [1] = DP_SET_POWER >> 8,
  163. [2] = DP_SET_POWER & 0xff,
  164. [3] = 1 - 1,
  165. [4] = DP_SET_POWER_D0,
  166. };
  167. enum port port = dig_port->port;
  168. int i;
  169. BUILD_BUG_ON(sizeof(aux_msg) > 20);
  170. aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
  171. /* Enable AUX frame sync at sink */
  172. if (dev_priv->psr.aux_frame_sync)
  173. drm_dp_dpcd_writeb(&intel_dp->aux,
  174. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  175. DP_AUX_FRAME_SYNC_ENABLE);
  176. aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
  177. /* Setup AUX registers */
  178. for (i = 0; i < sizeof(aux_msg); i += 4)
  179. I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
  180. intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
  181. if (INTEL_INFO(dev)->gen >= 9) {
  182. uint32_t val;
  183. val = I915_READ(aux_ctl_reg);
  184. val &= ~DP_AUX_CH_CTL_TIME_OUT_MASK;
  185. val |= DP_AUX_CH_CTL_TIME_OUT_1600us;
  186. val &= ~DP_AUX_CH_CTL_MESSAGE_SIZE_MASK;
  187. val |= (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  188. /* Use hardcoded data values for PSR, frame sync and GTC */
  189. val &= ~DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL;
  190. val &= ~DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL;
  191. val &= ~DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL;
  192. I915_WRITE(aux_ctl_reg, val);
  193. } else {
  194. I915_WRITE(aux_ctl_reg,
  195. DP_AUX_CH_CTL_TIME_OUT_400us |
  196. (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  197. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  198. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
  199. }
  200. if (dev_priv->psr.link_standby)
  201. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  202. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  203. else
  204. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  205. DP_PSR_ENABLE);
  206. }
  207. static void vlv_psr_enable_source(struct intel_dp *intel_dp)
  208. {
  209. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  210. struct drm_device *dev = dig_port->base.base.dev;
  211. struct drm_i915_private *dev_priv = dev->dev_private;
  212. struct drm_crtc *crtc = dig_port->base.base.crtc;
  213. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  214. /* Transition from PSR_state 0 to PSR_state 1, i.e. PSR Inactive */
  215. I915_WRITE(VLV_PSRCTL(pipe),
  216. VLV_EDP_PSR_MODE_SW_TIMER |
  217. VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
  218. VLV_EDP_PSR_ENABLE);
  219. }
  220. static void vlv_psr_activate(struct intel_dp *intel_dp)
  221. {
  222. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  223. struct drm_device *dev = dig_port->base.base.dev;
  224. struct drm_i915_private *dev_priv = dev->dev_private;
  225. struct drm_crtc *crtc = dig_port->base.base.crtc;
  226. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  227. /* Let's do the transition from PSR_state 1 to PSR_state 2
  228. * that is PSR transition to active - static frame transmission.
  229. * Then Hardware is responsible for the transition to PSR_state 3
  230. * that is PSR active - no Remote Frame Buffer (RFB) update.
  231. */
  232. I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
  233. VLV_EDP_PSR_ACTIVE_ENTRY);
  234. }
  235. static void hsw_psr_enable_source(struct intel_dp *intel_dp)
  236. {
  237. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  238. struct drm_device *dev = dig_port->base.base.dev;
  239. struct drm_i915_private *dev_priv = dev->dev_private;
  240. uint32_t max_sleep_time = 0x1f;
  241. /*
  242. * Let's respect VBT in case VBT asks a higher idle_frame value.
  243. * Let's use 6 as the minimum to cover all known cases including
  244. * the off-by-one issue that HW has in some cases. Also there are
  245. * cases where sink should be able to train
  246. * with the 5 or 6 idle patterns.
  247. */
  248. uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
  249. uint32_t val = 0x0;
  250. if (IS_HASWELL(dev))
  251. val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
  252. if (dev_priv->psr.link_standby)
  253. val |= EDP_PSR_LINK_STANDBY;
  254. I915_WRITE(EDP_PSR_CTL, val |
  255. max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
  256. idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
  257. EDP_PSR_ENABLE);
  258. if (dev_priv->psr.psr2_support)
  259. I915_WRITE(EDP_PSR2_CTL, EDP_PSR2_ENABLE |
  260. EDP_SU_TRACK_ENABLE | EDP_PSR2_TP2_TIME_100);
  261. }
  262. static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
  263. {
  264. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  265. struct drm_device *dev = dig_port->base.base.dev;
  266. struct drm_i915_private *dev_priv = dev->dev_private;
  267. struct drm_crtc *crtc = dig_port->base.base.crtc;
  268. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  269. lockdep_assert_held(&dev_priv->psr.lock);
  270. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  271. WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
  272. dev_priv->psr.source_ok = false;
  273. /*
  274. * HSW spec explicitly says PSR is tied to port A.
  275. * BDW+ platforms with DDI implementation of PSR have different
  276. * PSR registers per transcoder and we only implement transcoder EDP
  277. * ones. Since by Display design transcoder EDP is tied to port A
  278. * we can safely escape based on the port A.
  279. */
  280. if (HAS_DDI(dev) && dig_port->port != PORT_A) {
  281. DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
  282. return false;
  283. }
  284. if (!i915.enable_psr) {
  285. DRM_DEBUG_KMS("PSR disable by flag\n");
  286. return false;
  287. }
  288. if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
  289. !dev_priv->psr.link_standby) {
  290. DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
  291. return false;
  292. }
  293. if (IS_HASWELL(dev) &&
  294. I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
  295. S3D_ENABLE) {
  296. DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
  297. return false;
  298. }
  299. if (IS_HASWELL(dev) &&
  300. intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
  301. DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
  302. return false;
  303. }
  304. dev_priv->psr.source_ok = true;
  305. return true;
  306. }
  307. static void intel_psr_activate(struct intel_dp *intel_dp)
  308. {
  309. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  310. struct drm_device *dev = intel_dig_port->base.base.dev;
  311. struct drm_i915_private *dev_priv = dev->dev_private;
  312. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  313. WARN_ON(dev_priv->psr.active);
  314. lockdep_assert_held(&dev_priv->psr.lock);
  315. /* Enable/Re-enable PSR on the host */
  316. if (HAS_DDI(dev))
  317. /* On HSW+ after we enable PSR on source it will activate it
  318. * as soon as it match configure idle_frame count. So
  319. * we just actually enable it here on activation time.
  320. */
  321. hsw_psr_enable_source(intel_dp);
  322. else
  323. vlv_psr_activate(intel_dp);
  324. dev_priv->psr.active = true;
  325. }
  326. /**
  327. * intel_psr_enable - Enable PSR
  328. * @intel_dp: Intel DP
  329. *
  330. * This function can only be called after the pipe is fully trained and enabled.
  331. */
  332. void intel_psr_enable(struct intel_dp *intel_dp)
  333. {
  334. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  335. struct drm_device *dev = intel_dig_port->base.base.dev;
  336. struct drm_i915_private *dev_priv = dev->dev_private;
  337. struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
  338. if (!HAS_PSR(dev)) {
  339. DRM_DEBUG_KMS("PSR not supported on this platform\n");
  340. return;
  341. }
  342. if (!is_edp_psr(intel_dp)) {
  343. DRM_DEBUG_KMS("PSR not supported by this panel\n");
  344. return;
  345. }
  346. mutex_lock(&dev_priv->psr.lock);
  347. if (dev_priv->psr.enabled) {
  348. DRM_DEBUG_KMS("PSR already in use\n");
  349. goto unlock;
  350. }
  351. if (!intel_psr_match_conditions(intel_dp))
  352. goto unlock;
  353. dev_priv->psr.busy_frontbuffer_bits = 0;
  354. if (HAS_DDI(dev)) {
  355. hsw_psr_setup_vsc(intel_dp);
  356. if (dev_priv->psr.psr2_support) {
  357. /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
  358. if (crtc->config->pipe_src_w > 3200 ||
  359. crtc->config->pipe_src_h > 2000)
  360. dev_priv->psr.psr2_support = false;
  361. else
  362. skl_psr_setup_su_vsc(intel_dp);
  363. }
  364. /*
  365. * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD.
  366. * Also mask LPSP to avoid dependency on other drivers that
  367. * might block runtime_pm besides preventing other hw tracking
  368. * issues now we can rely on frontbuffer tracking.
  369. */
  370. I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
  371. EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
  372. /* Enable PSR on the panel */
  373. hsw_psr_enable_sink(intel_dp);
  374. if (INTEL_INFO(dev)->gen >= 9)
  375. intel_psr_activate(intel_dp);
  376. } else {
  377. vlv_psr_setup_vsc(intel_dp);
  378. /* Enable PSR on the panel */
  379. vlv_psr_enable_sink(intel_dp);
  380. /* On HSW+ enable_source also means go to PSR entry/active
  381. * state as soon as idle_frame achieved and here would be
  382. * to soon. However on VLV enable_source just enable PSR
  383. * but let it on inactive state. So we might do this prior
  384. * to active transition, i.e. here.
  385. */
  386. vlv_psr_enable_source(intel_dp);
  387. }
  388. /*
  389. * FIXME: Activation should happen immediately since this function
  390. * is just called after pipe is fully trained and enabled.
  391. * However on every platform we face issues when first activation
  392. * follows a modeset so quickly.
  393. * - On VLV/CHV we get bank screen on first activation
  394. * - On HSW/BDW we get a recoverable frozen screen until next
  395. * exit-activate sequence.
  396. */
  397. if (INTEL_INFO(dev)->gen < 9)
  398. schedule_delayed_work(&dev_priv->psr.work,
  399. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  400. dev_priv->psr.enabled = intel_dp;
  401. unlock:
  402. mutex_unlock(&dev_priv->psr.lock);
  403. }
  404. static void vlv_psr_disable(struct intel_dp *intel_dp)
  405. {
  406. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  407. struct drm_device *dev = intel_dig_port->base.base.dev;
  408. struct drm_i915_private *dev_priv = dev->dev_private;
  409. struct intel_crtc *intel_crtc =
  410. to_intel_crtc(intel_dig_port->base.base.crtc);
  411. uint32_t val;
  412. if (dev_priv->psr.active) {
  413. /* Put VLV PSR back to PSR_state 0 that is PSR Disabled. */
  414. if (wait_for((I915_READ(VLV_PSRSTAT(intel_crtc->pipe)) &
  415. VLV_EDP_PSR_IN_TRANS) == 0, 1))
  416. WARN(1, "PSR transition took longer than expected\n");
  417. val = I915_READ(VLV_PSRCTL(intel_crtc->pipe));
  418. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  419. val &= ~VLV_EDP_PSR_ENABLE;
  420. val &= ~VLV_EDP_PSR_MODE_MASK;
  421. I915_WRITE(VLV_PSRCTL(intel_crtc->pipe), val);
  422. dev_priv->psr.active = false;
  423. } else {
  424. WARN_ON(vlv_is_psr_active_on_pipe(dev, intel_crtc->pipe));
  425. }
  426. }
  427. static void hsw_psr_disable(struct intel_dp *intel_dp)
  428. {
  429. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  430. struct drm_device *dev = intel_dig_port->base.base.dev;
  431. struct drm_i915_private *dev_priv = dev->dev_private;
  432. if (dev_priv->psr.active) {
  433. I915_WRITE(EDP_PSR_CTL,
  434. I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
  435. /* Wait till PSR is idle */
  436. if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
  437. EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
  438. DRM_ERROR("Timed out waiting for PSR Idle State\n");
  439. dev_priv->psr.active = false;
  440. } else {
  441. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  442. }
  443. }
  444. /**
  445. * intel_psr_disable - Disable PSR
  446. * @intel_dp: Intel DP
  447. *
  448. * This function needs to be called before disabling pipe.
  449. */
  450. void intel_psr_disable(struct intel_dp *intel_dp)
  451. {
  452. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  453. struct drm_device *dev = intel_dig_port->base.base.dev;
  454. struct drm_i915_private *dev_priv = dev->dev_private;
  455. mutex_lock(&dev_priv->psr.lock);
  456. if (!dev_priv->psr.enabled) {
  457. mutex_unlock(&dev_priv->psr.lock);
  458. return;
  459. }
  460. /* Disable PSR on Source */
  461. if (HAS_DDI(dev))
  462. hsw_psr_disable(intel_dp);
  463. else
  464. vlv_psr_disable(intel_dp);
  465. /* Disable PSR on Sink */
  466. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
  467. dev_priv->psr.enabled = NULL;
  468. mutex_unlock(&dev_priv->psr.lock);
  469. cancel_delayed_work_sync(&dev_priv->psr.work);
  470. }
  471. static void intel_psr_work(struct work_struct *work)
  472. {
  473. struct drm_i915_private *dev_priv =
  474. container_of(work, typeof(*dev_priv), psr.work.work);
  475. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  476. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  477. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  478. /* We have to make sure PSR is ready for re-enable
  479. * otherwise it keeps disabled until next full enable/disable cycle.
  480. * PSR might take some time to get fully disabled
  481. * and be ready for re-enable.
  482. */
  483. if (HAS_DDI(dev_priv->dev)) {
  484. if (wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
  485. EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
  486. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  487. return;
  488. }
  489. } else {
  490. if (wait_for((I915_READ(VLV_PSRSTAT(pipe)) &
  491. VLV_EDP_PSR_IN_TRANS) == 0, 1)) {
  492. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  493. return;
  494. }
  495. }
  496. mutex_lock(&dev_priv->psr.lock);
  497. intel_dp = dev_priv->psr.enabled;
  498. if (!intel_dp)
  499. goto unlock;
  500. /*
  501. * The delayed work can race with an invalidate hence we need to
  502. * recheck. Since psr_flush first clears this and then reschedules we
  503. * won't ever miss a flush when bailing out here.
  504. */
  505. if (dev_priv->psr.busy_frontbuffer_bits)
  506. goto unlock;
  507. intel_psr_activate(intel_dp);
  508. unlock:
  509. mutex_unlock(&dev_priv->psr.lock);
  510. }
  511. static void intel_psr_exit(struct drm_device *dev)
  512. {
  513. struct drm_i915_private *dev_priv = dev->dev_private;
  514. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  515. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  516. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  517. u32 val;
  518. if (!dev_priv->psr.active)
  519. return;
  520. if (HAS_DDI(dev)) {
  521. val = I915_READ(EDP_PSR_CTL);
  522. WARN_ON(!(val & EDP_PSR_ENABLE));
  523. I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
  524. } else {
  525. val = I915_READ(VLV_PSRCTL(pipe));
  526. /* Here we do the transition from PSR_state 3 to PSR_state 5
  527. * directly once PSR State 4 that is active with single frame
  528. * update can be skipped. PSR_state 5 that is PSR exit then
  529. * Hardware is responsible to transition back to PSR_state 1
  530. * that is PSR inactive. Same state after
  531. * vlv_edp_psr_enable_source.
  532. */
  533. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  534. I915_WRITE(VLV_PSRCTL(pipe), val);
  535. /* Send AUX wake up - Spec says after transitioning to PSR
  536. * active we have to send AUX wake up by writing 01h in DPCD
  537. * 600h of sink device.
  538. * XXX: This might slow down the transition, but without this
  539. * HW doesn't complete the transition to PSR_state 1 and we
  540. * never get the screen updated.
  541. */
  542. drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
  543. DP_SET_POWER_D0);
  544. }
  545. dev_priv->psr.active = false;
  546. }
  547. /**
  548. * intel_psr_single_frame_update - Single Frame Update
  549. * @dev: DRM device
  550. * @frontbuffer_bits: frontbuffer plane tracking bits
  551. *
  552. * Some platforms support a single frame update feature that is used to
  553. * send and update only one frame on Remote Frame Buffer.
  554. * So far it is only implemented for Valleyview and Cherryview because
  555. * hardware requires this to be done before a page flip.
  556. */
  557. void intel_psr_single_frame_update(struct drm_device *dev,
  558. unsigned frontbuffer_bits)
  559. {
  560. struct drm_i915_private *dev_priv = dev->dev_private;
  561. struct drm_crtc *crtc;
  562. enum pipe pipe;
  563. u32 val;
  564. /*
  565. * Single frame update is already supported on BDW+ but it requires
  566. * many W/A and it isn't really needed.
  567. */
  568. if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))
  569. return;
  570. mutex_lock(&dev_priv->psr.lock);
  571. if (!dev_priv->psr.enabled) {
  572. mutex_unlock(&dev_priv->psr.lock);
  573. return;
  574. }
  575. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  576. pipe = to_intel_crtc(crtc)->pipe;
  577. if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
  578. val = I915_READ(VLV_PSRCTL(pipe));
  579. /*
  580. * We need to set this bit before writing registers for a flip.
  581. * This bit will be self-clear when it gets to the PSR active state.
  582. */
  583. I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
  584. }
  585. mutex_unlock(&dev_priv->psr.lock);
  586. }
  587. /**
  588. * intel_psr_invalidate - Invalidade PSR
  589. * @dev: DRM device
  590. * @frontbuffer_bits: frontbuffer plane tracking bits
  591. *
  592. * Since the hardware frontbuffer tracking has gaps we need to integrate
  593. * with the software frontbuffer tracking. This function gets called every
  594. * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
  595. * disabled if the frontbuffer mask contains a buffer relevant to PSR.
  596. *
  597. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
  598. */
  599. void intel_psr_invalidate(struct drm_device *dev,
  600. unsigned frontbuffer_bits)
  601. {
  602. struct drm_i915_private *dev_priv = dev->dev_private;
  603. struct drm_crtc *crtc;
  604. enum pipe pipe;
  605. mutex_lock(&dev_priv->psr.lock);
  606. if (!dev_priv->psr.enabled) {
  607. mutex_unlock(&dev_priv->psr.lock);
  608. return;
  609. }
  610. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  611. pipe = to_intel_crtc(crtc)->pipe;
  612. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  613. dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
  614. if (frontbuffer_bits)
  615. intel_psr_exit(dev);
  616. mutex_unlock(&dev_priv->psr.lock);
  617. }
  618. /**
  619. * intel_psr_flush - Flush PSR
  620. * @dev: DRM device
  621. * @frontbuffer_bits: frontbuffer plane tracking bits
  622. * @origin: which operation caused the flush
  623. *
  624. * Since the hardware frontbuffer tracking has gaps we need to integrate
  625. * with the software frontbuffer tracking. This function gets called every
  626. * time frontbuffer rendering has completed and flushed out to memory. PSR
  627. * can be enabled again if no other frontbuffer relevant to PSR is dirty.
  628. *
  629. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
  630. */
  631. void intel_psr_flush(struct drm_device *dev,
  632. unsigned frontbuffer_bits, enum fb_op_origin origin)
  633. {
  634. struct drm_i915_private *dev_priv = dev->dev_private;
  635. struct drm_crtc *crtc;
  636. enum pipe pipe;
  637. mutex_lock(&dev_priv->psr.lock);
  638. if (!dev_priv->psr.enabled) {
  639. mutex_unlock(&dev_priv->psr.lock);
  640. return;
  641. }
  642. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  643. pipe = to_intel_crtc(crtc)->pipe;
  644. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  645. dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
  646. /* By definition flush = invalidate + flush */
  647. if (frontbuffer_bits)
  648. intel_psr_exit(dev);
  649. if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
  650. if (!work_busy(&dev_priv->psr.work.work))
  651. schedule_delayed_work(&dev_priv->psr.work,
  652. msecs_to_jiffies(100));
  653. mutex_unlock(&dev_priv->psr.lock);
  654. }
  655. /**
  656. * intel_psr_init - Init basic PSR work and mutex.
  657. * @dev: DRM device
  658. *
  659. * This function is called only once at driver load to initialize basic
  660. * PSR stuff.
  661. */
  662. void intel_psr_init(struct drm_device *dev)
  663. {
  664. struct drm_i915_private *dev_priv = dev->dev_private;
  665. dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
  666. HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
  667. /* Per platform default */
  668. if (i915.enable_psr == -1) {
  669. if (IS_HASWELL(dev) || IS_BROADWELL(dev) ||
  670. IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  671. i915.enable_psr = 1;
  672. else
  673. i915.enable_psr = 0;
  674. }
  675. /* Set link_standby x link_off defaults */
  676. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  677. /* HSW and BDW require workarounds that we don't implement. */
  678. dev_priv->psr.link_standby = false;
  679. else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  680. /* On VLV and CHV only standby mode is supported. */
  681. dev_priv->psr.link_standby = true;
  682. else
  683. /* For new platforms let's respect VBT back again */
  684. dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
  685. /* Override link_standby x link_off defaults */
  686. if (i915.enable_psr == 2 && !dev_priv->psr.link_standby) {
  687. DRM_DEBUG_KMS("PSR: Forcing link standby\n");
  688. dev_priv->psr.link_standby = true;
  689. }
  690. if (i915.enable_psr == 3 && dev_priv->psr.link_standby) {
  691. DRM_DEBUG_KMS("PSR: Forcing main link off\n");
  692. dev_priv->psr.link_standby = false;
  693. }
  694. INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
  695. mutex_init(&dev_priv->psr.lock);
  696. }