intel_crt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_atomic_helper.h>
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. /* Here's the desired hotplug mode */
  38. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  39. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  40. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  41. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  42. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  43. ADPA_CRT_HOTPLUG_ENABLE)
  44. struct intel_crt {
  45. struct intel_encoder base;
  46. /* DPMS state is stored in the connector, which we need in the
  47. * encoder's enable/disable callbacks */
  48. struct intel_connector *connector;
  49. bool force_hotplug_required;
  50. i915_reg_t adpa_reg;
  51. };
  52. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  53. {
  54. return container_of(encoder, struct intel_crt, base);
  55. }
  56. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  57. {
  58. return intel_encoder_to_crt(intel_attached_encoder(connector));
  59. }
  60. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  61. enum pipe *pipe)
  62. {
  63. struct drm_device *dev = encoder->base.dev;
  64. struct drm_i915_private *dev_priv = dev->dev_private;
  65. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  66. enum intel_display_power_domain power_domain;
  67. u32 tmp;
  68. bool ret;
  69. power_domain = intel_display_port_power_domain(encoder);
  70. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  71. return false;
  72. ret = false;
  73. tmp = I915_READ(crt->adpa_reg);
  74. if (!(tmp & ADPA_DAC_ENABLE))
  75. goto out;
  76. if (HAS_PCH_CPT(dev))
  77. *pipe = PORT_TO_PIPE_CPT(tmp);
  78. else
  79. *pipe = PORT_TO_PIPE(tmp);
  80. ret = true;
  81. out:
  82. intel_display_power_put(dev_priv, power_domain);
  83. return ret;
  84. }
  85. static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
  86. {
  87. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  88. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  89. u32 tmp, flags = 0;
  90. tmp = I915_READ(crt->adpa_reg);
  91. if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
  92. flags |= DRM_MODE_FLAG_PHSYNC;
  93. else
  94. flags |= DRM_MODE_FLAG_NHSYNC;
  95. if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
  96. flags |= DRM_MODE_FLAG_PVSYNC;
  97. else
  98. flags |= DRM_MODE_FLAG_NVSYNC;
  99. return flags;
  100. }
  101. static void intel_crt_get_config(struct intel_encoder *encoder,
  102. struct intel_crtc_state *pipe_config)
  103. {
  104. struct drm_device *dev = encoder->base.dev;
  105. int dotclock;
  106. pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
  107. dotclock = pipe_config->port_clock;
  108. if (HAS_PCH_SPLIT(dev))
  109. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  110. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  111. }
  112. static void hsw_crt_get_config(struct intel_encoder *encoder,
  113. struct intel_crtc_state *pipe_config)
  114. {
  115. intel_ddi_get_config(encoder, pipe_config);
  116. pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
  117. DRM_MODE_FLAG_NHSYNC |
  118. DRM_MODE_FLAG_PVSYNC |
  119. DRM_MODE_FLAG_NVSYNC);
  120. pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
  121. }
  122. /* Note: The caller is required to filter out dpms modes not supported by the
  123. * platform. */
  124. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  125. {
  126. struct drm_device *dev = encoder->base.dev;
  127. struct drm_i915_private *dev_priv = dev->dev_private;
  128. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  129. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  130. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  131. u32 adpa;
  132. if (INTEL_INFO(dev)->gen >= 5)
  133. adpa = ADPA_HOTPLUG_BITS;
  134. else
  135. adpa = 0;
  136. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  137. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  138. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  139. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  140. /* For CPT allow 3 pipe config, for others just use A or B */
  141. if (HAS_PCH_LPT(dev))
  142. ; /* Those bits don't exist here */
  143. else if (HAS_PCH_CPT(dev))
  144. adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
  145. else if (crtc->pipe == 0)
  146. adpa |= ADPA_PIPE_A_SELECT;
  147. else
  148. adpa |= ADPA_PIPE_B_SELECT;
  149. if (!HAS_PCH_SPLIT(dev))
  150. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  151. switch (mode) {
  152. case DRM_MODE_DPMS_ON:
  153. adpa |= ADPA_DAC_ENABLE;
  154. break;
  155. case DRM_MODE_DPMS_STANDBY:
  156. adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  157. break;
  158. case DRM_MODE_DPMS_SUSPEND:
  159. adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  160. break;
  161. case DRM_MODE_DPMS_OFF:
  162. adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  163. break;
  164. }
  165. I915_WRITE(crt->adpa_reg, adpa);
  166. }
  167. static void intel_disable_crt(struct intel_encoder *encoder)
  168. {
  169. intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
  170. }
  171. static void pch_disable_crt(struct intel_encoder *encoder)
  172. {
  173. }
  174. static void pch_post_disable_crt(struct intel_encoder *encoder)
  175. {
  176. intel_disable_crt(encoder);
  177. }
  178. static void intel_enable_crt(struct intel_encoder *encoder)
  179. {
  180. intel_crt_set_dpms(encoder, DRM_MODE_DPMS_ON);
  181. }
  182. static enum drm_mode_status
  183. intel_crt_mode_valid(struct drm_connector *connector,
  184. struct drm_display_mode *mode)
  185. {
  186. struct drm_device *dev = connector->dev;
  187. int max_dotclk = to_i915(dev)->max_dotclk_freq;
  188. int max_clock = 0;
  189. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  190. return MODE_NO_DBLESCAN;
  191. if (mode->clock < 25000)
  192. return MODE_CLOCK_LOW;
  193. if (IS_GEN2(dev))
  194. max_clock = 350000;
  195. else
  196. max_clock = 400000;
  197. if (mode->clock > max_clock)
  198. return MODE_CLOCK_HIGH;
  199. if (mode->clock > max_dotclk)
  200. return MODE_CLOCK_HIGH;
  201. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  202. if (HAS_PCH_LPT(dev) &&
  203. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  204. return MODE_CLOCK_HIGH;
  205. return MODE_OK;
  206. }
  207. static bool intel_crt_compute_config(struct intel_encoder *encoder,
  208. struct intel_crtc_state *pipe_config)
  209. {
  210. struct drm_device *dev = encoder->base.dev;
  211. if (HAS_PCH_SPLIT(dev))
  212. pipe_config->has_pch_encoder = true;
  213. /* LPT FDI RX only supports 8bpc. */
  214. if (HAS_PCH_LPT(dev))
  215. pipe_config->pipe_bpp = 24;
  216. /* FDI must always be 2.7 GHz */
  217. if (HAS_DDI(dev)) {
  218. pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
  219. pipe_config->port_clock = 135000 * 2;
  220. pipe_config->dpll_hw_state.wrpll = 0;
  221. pipe_config->dpll_hw_state.spll =
  222. SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
  223. }
  224. return true;
  225. }
  226. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  227. {
  228. struct drm_device *dev = connector->dev;
  229. struct intel_crt *crt = intel_attached_crt(connector);
  230. struct drm_i915_private *dev_priv = dev->dev_private;
  231. u32 adpa;
  232. bool ret;
  233. /* The first time through, trigger an explicit detection cycle */
  234. if (crt->force_hotplug_required) {
  235. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  236. u32 save_adpa;
  237. crt->force_hotplug_required = 0;
  238. save_adpa = adpa = I915_READ(crt->adpa_reg);
  239. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  240. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  241. if (turn_off_dac)
  242. adpa &= ~ADPA_DAC_ENABLE;
  243. I915_WRITE(crt->adpa_reg, adpa);
  244. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  245. 1000))
  246. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  247. if (turn_off_dac) {
  248. I915_WRITE(crt->adpa_reg, save_adpa);
  249. POSTING_READ(crt->adpa_reg);
  250. }
  251. }
  252. /* Check the status to see if both blue and green are on now */
  253. adpa = I915_READ(crt->adpa_reg);
  254. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  255. ret = true;
  256. else
  257. ret = false;
  258. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  259. return ret;
  260. }
  261. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  262. {
  263. struct drm_device *dev = connector->dev;
  264. struct intel_crt *crt = intel_attached_crt(connector);
  265. struct drm_i915_private *dev_priv = dev->dev_private;
  266. u32 adpa;
  267. bool ret;
  268. u32 save_adpa;
  269. save_adpa = adpa = I915_READ(crt->adpa_reg);
  270. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  271. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  272. I915_WRITE(crt->adpa_reg, adpa);
  273. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  274. 1000)) {
  275. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  276. I915_WRITE(crt->adpa_reg, save_adpa);
  277. }
  278. /* Check the status to see if both blue and green are on now */
  279. adpa = I915_READ(crt->adpa_reg);
  280. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  281. ret = true;
  282. else
  283. ret = false;
  284. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  285. return ret;
  286. }
  287. /**
  288. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  289. *
  290. * Not for i915G/i915GM
  291. *
  292. * \return true if CRT is connected.
  293. * \return false if CRT is disconnected.
  294. */
  295. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  296. {
  297. struct drm_device *dev = connector->dev;
  298. struct drm_i915_private *dev_priv = dev->dev_private;
  299. u32 stat;
  300. bool ret = false;
  301. int i, tries = 0;
  302. if (HAS_PCH_SPLIT(dev))
  303. return intel_ironlake_crt_detect_hotplug(connector);
  304. if (IS_VALLEYVIEW(dev))
  305. return valleyview_crt_detect_hotplug(connector);
  306. /*
  307. * On 4 series desktop, CRT detect sequence need to be done twice
  308. * to get a reliable result.
  309. */
  310. if (IS_G4X(dev) && !IS_GM45(dev))
  311. tries = 2;
  312. else
  313. tries = 1;
  314. for (i = 0; i < tries ; i++) {
  315. /* turn on the FORCE_DETECT */
  316. i915_hotplug_interrupt_update(dev_priv,
  317. CRT_HOTPLUG_FORCE_DETECT,
  318. CRT_HOTPLUG_FORCE_DETECT);
  319. /* wait for FORCE_DETECT to go off */
  320. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  321. CRT_HOTPLUG_FORCE_DETECT) == 0,
  322. 1000))
  323. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  324. }
  325. stat = I915_READ(PORT_HOTPLUG_STAT);
  326. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  327. ret = true;
  328. /* clear the interrupt we just generated, if any */
  329. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  330. i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
  331. return ret;
  332. }
  333. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  334. struct i2c_adapter *i2c)
  335. {
  336. struct edid *edid;
  337. edid = drm_get_edid(connector, i2c);
  338. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  339. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  340. intel_gmbus_force_bit(i2c, true);
  341. edid = drm_get_edid(connector, i2c);
  342. intel_gmbus_force_bit(i2c, false);
  343. }
  344. return edid;
  345. }
  346. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  347. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  348. struct i2c_adapter *adapter)
  349. {
  350. struct edid *edid;
  351. int ret;
  352. edid = intel_crt_get_edid(connector, adapter);
  353. if (!edid)
  354. return 0;
  355. ret = intel_connector_update_modes(connector, edid);
  356. kfree(edid);
  357. return ret;
  358. }
  359. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  360. {
  361. struct intel_crt *crt = intel_attached_crt(connector);
  362. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  363. struct edid *edid;
  364. struct i2c_adapter *i2c;
  365. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  366. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  367. edid = intel_crt_get_edid(connector, i2c);
  368. if (edid) {
  369. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  370. /*
  371. * This may be a DVI-I connector with a shared DDC
  372. * link between analog and digital outputs, so we
  373. * have to check the EDID input spec of the attached device.
  374. */
  375. if (!is_digital) {
  376. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  377. return true;
  378. }
  379. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  380. } else {
  381. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  382. }
  383. kfree(edid);
  384. return false;
  385. }
  386. static enum drm_connector_status
  387. intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
  388. {
  389. struct drm_device *dev = crt->base.base.dev;
  390. struct drm_i915_private *dev_priv = dev->dev_private;
  391. uint32_t save_bclrpat;
  392. uint32_t save_vtotal;
  393. uint32_t vtotal, vactive;
  394. uint32_t vsample;
  395. uint32_t vblank, vblank_start, vblank_end;
  396. uint32_t dsl;
  397. i915_reg_t bclrpat_reg, vtotal_reg,
  398. vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
  399. uint8_t st00;
  400. enum drm_connector_status status;
  401. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  402. bclrpat_reg = BCLRPAT(pipe);
  403. vtotal_reg = VTOTAL(pipe);
  404. vblank_reg = VBLANK(pipe);
  405. vsync_reg = VSYNC(pipe);
  406. pipeconf_reg = PIPECONF(pipe);
  407. pipe_dsl_reg = PIPEDSL(pipe);
  408. save_bclrpat = I915_READ(bclrpat_reg);
  409. save_vtotal = I915_READ(vtotal_reg);
  410. vblank = I915_READ(vblank_reg);
  411. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  412. vactive = (save_vtotal & 0x7ff) + 1;
  413. vblank_start = (vblank & 0xfff) + 1;
  414. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  415. /* Set the border color to purple. */
  416. I915_WRITE(bclrpat_reg, 0x500050);
  417. if (!IS_GEN2(dev)) {
  418. uint32_t pipeconf = I915_READ(pipeconf_reg);
  419. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  420. POSTING_READ(pipeconf_reg);
  421. /* Wait for next Vblank to substitue
  422. * border color for Color info */
  423. intel_wait_for_vblank(dev, pipe);
  424. st00 = I915_READ8(_VGA_MSR_WRITE);
  425. status = ((st00 & (1 << 4)) != 0) ?
  426. connector_status_connected :
  427. connector_status_disconnected;
  428. I915_WRITE(pipeconf_reg, pipeconf);
  429. } else {
  430. bool restore_vblank = false;
  431. int count, detect;
  432. /*
  433. * If there isn't any border, add some.
  434. * Yes, this will flicker
  435. */
  436. if (vblank_start <= vactive && vblank_end >= vtotal) {
  437. uint32_t vsync = I915_READ(vsync_reg);
  438. uint32_t vsync_start = (vsync & 0xffff) + 1;
  439. vblank_start = vsync_start;
  440. I915_WRITE(vblank_reg,
  441. (vblank_start - 1) |
  442. ((vblank_end - 1) << 16));
  443. restore_vblank = true;
  444. }
  445. /* sample in the vertical border, selecting the larger one */
  446. if (vblank_start - vactive >= vtotal - vblank_end)
  447. vsample = (vblank_start + vactive) >> 1;
  448. else
  449. vsample = (vtotal + vblank_end) >> 1;
  450. /*
  451. * Wait for the border to be displayed
  452. */
  453. while (I915_READ(pipe_dsl_reg) >= vactive)
  454. ;
  455. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  456. ;
  457. /*
  458. * Watch ST00 for an entire scanline
  459. */
  460. detect = 0;
  461. count = 0;
  462. do {
  463. count++;
  464. /* Read the ST00 VGA status register */
  465. st00 = I915_READ8(_VGA_MSR_WRITE);
  466. if (st00 & (1 << 4))
  467. detect++;
  468. } while ((I915_READ(pipe_dsl_reg) == dsl));
  469. /* restore vblank if necessary */
  470. if (restore_vblank)
  471. I915_WRITE(vblank_reg, vblank);
  472. /*
  473. * If more than 3/4 of the scanline detected a monitor,
  474. * then it is assumed to be present. This works even on i830,
  475. * where there isn't any way to force the border color across
  476. * the screen
  477. */
  478. status = detect * 4 > count * 3 ?
  479. connector_status_connected :
  480. connector_status_disconnected;
  481. }
  482. /* Restore previous settings */
  483. I915_WRITE(bclrpat_reg, save_bclrpat);
  484. return status;
  485. }
  486. static enum drm_connector_status
  487. intel_crt_detect(struct drm_connector *connector, bool force)
  488. {
  489. struct drm_device *dev = connector->dev;
  490. struct drm_i915_private *dev_priv = dev->dev_private;
  491. struct intel_crt *crt = intel_attached_crt(connector);
  492. struct intel_encoder *intel_encoder = &crt->base;
  493. enum intel_display_power_domain power_domain;
  494. enum drm_connector_status status;
  495. struct intel_load_detect_pipe tmp;
  496. struct drm_modeset_acquire_ctx ctx;
  497. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
  498. connector->base.id, connector->name,
  499. force);
  500. power_domain = intel_display_port_power_domain(intel_encoder);
  501. intel_display_power_get(dev_priv, power_domain);
  502. if (I915_HAS_HOTPLUG(dev)) {
  503. /* We can not rely on the HPD pin always being correctly wired
  504. * up, for example many KVM do not pass it through, and so
  505. * only trust an assertion that the monitor is connected.
  506. */
  507. if (intel_crt_detect_hotplug(connector)) {
  508. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  509. status = connector_status_connected;
  510. goto out;
  511. } else
  512. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  513. }
  514. if (intel_crt_detect_ddc(connector)) {
  515. status = connector_status_connected;
  516. goto out;
  517. }
  518. /* Load detection is broken on HPD capable machines. Whoever wants a
  519. * broken monitor (without edid) to work behind a broken kvm (that fails
  520. * to have the right resistors for HP detection) needs to fix this up.
  521. * For now just bail out. */
  522. if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
  523. status = connector_status_disconnected;
  524. goto out;
  525. }
  526. if (!force) {
  527. status = connector->status;
  528. goto out;
  529. }
  530. drm_modeset_acquire_init(&ctx, 0);
  531. /* for pre-945g platforms use load detect */
  532. if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
  533. if (intel_crt_detect_ddc(connector))
  534. status = connector_status_connected;
  535. else if (INTEL_INFO(dev)->gen < 4)
  536. status = intel_crt_load_detect(crt,
  537. to_intel_crtc(connector->state->crtc)->pipe);
  538. else
  539. status = connector_status_unknown;
  540. intel_release_load_detect_pipe(connector, &tmp, &ctx);
  541. } else
  542. status = connector_status_unknown;
  543. drm_modeset_drop_locks(&ctx);
  544. drm_modeset_acquire_fini(&ctx);
  545. out:
  546. intel_display_power_put(dev_priv, power_domain);
  547. return status;
  548. }
  549. static void intel_crt_destroy(struct drm_connector *connector)
  550. {
  551. drm_connector_cleanup(connector);
  552. kfree(connector);
  553. }
  554. static int intel_crt_get_modes(struct drm_connector *connector)
  555. {
  556. struct drm_device *dev = connector->dev;
  557. struct drm_i915_private *dev_priv = dev->dev_private;
  558. struct intel_crt *crt = intel_attached_crt(connector);
  559. struct intel_encoder *intel_encoder = &crt->base;
  560. enum intel_display_power_domain power_domain;
  561. int ret;
  562. struct i2c_adapter *i2c;
  563. power_domain = intel_display_port_power_domain(intel_encoder);
  564. intel_display_power_get(dev_priv, power_domain);
  565. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  566. ret = intel_crt_ddc_get_modes(connector, i2c);
  567. if (ret || !IS_G4X(dev))
  568. goto out;
  569. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  570. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
  571. ret = intel_crt_ddc_get_modes(connector, i2c);
  572. out:
  573. intel_display_power_put(dev_priv, power_domain);
  574. return ret;
  575. }
  576. static int intel_crt_set_property(struct drm_connector *connector,
  577. struct drm_property *property,
  578. uint64_t value)
  579. {
  580. return 0;
  581. }
  582. static void intel_crt_reset(struct drm_connector *connector)
  583. {
  584. struct drm_device *dev = connector->dev;
  585. struct drm_i915_private *dev_priv = dev->dev_private;
  586. struct intel_crt *crt = intel_attached_crt(connector);
  587. if (INTEL_INFO(dev)->gen >= 5) {
  588. u32 adpa;
  589. adpa = I915_READ(crt->adpa_reg);
  590. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  591. adpa |= ADPA_HOTPLUG_BITS;
  592. I915_WRITE(crt->adpa_reg, adpa);
  593. POSTING_READ(crt->adpa_reg);
  594. DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
  595. crt->force_hotplug_required = 1;
  596. }
  597. }
  598. /*
  599. * Routines for controlling stuff on the analog port
  600. */
  601. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  602. .reset = intel_crt_reset,
  603. .dpms = drm_atomic_helper_connector_dpms,
  604. .detect = intel_crt_detect,
  605. .fill_modes = drm_helper_probe_single_connector_modes,
  606. .destroy = intel_crt_destroy,
  607. .set_property = intel_crt_set_property,
  608. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  609. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  610. .atomic_get_property = intel_connector_atomic_get_property,
  611. };
  612. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  613. .mode_valid = intel_crt_mode_valid,
  614. .get_modes = intel_crt_get_modes,
  615. .best_encoder = intel_best_encoder,
  616. };
  617. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  618. .destroy = intel_encoder_destroy,
  619. };
  620. static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  621. {
  622. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  623. return 1;
  624. }
  625. static const struct dmi_system_id intel_no_crt[] = {
  626. {
  627. .callback = intel_no_crt_dmi_callback,
  628. .ident = "ACER ZGB",
  629. .matches = {
  630. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  631. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  632. },
  633. },
  634. {
  635. .callback = intel_no_crt_dmi_callback,
  636. .ident = "DELL XPS 8700",
  637. .matches = {
  638. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  639. DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
  640. },
  641. },
  642. { }
  643. };
  644. void intel_crt_init(struct drm_device *dev)
  645. {
  646. struct drm_connector *connector;
  647. struct intel_crt *crt;
  648. struct intel_connector *intel_connector;
  649. struct drm_i915_private *dev_priv = dev->dev_private;
  650. i915_reg_t adpa_reg;
  651. u32 adpa;
  652. /* Skip machines without VGA that falsely report hotplug events */
  653. if (dmi_check_system(intel_no_crt))
  654. return;
  655. if (HAS_PCH_SPLIT(dev))
  656. adpa_reg = PCH_ADPA;
  657. else if (IS_VALLEYVIEW(dev))
  658. adpa_reg = VLV_ADPA;
  659. else
  660. adpa_reg = ADPA;
  661. adpa = I915_READ(adpa_reg);
  662. if ((adpa & ADPA_DAC_ENABLE) == 0) {
  663. /*
  664. * On some machines (some IVB at least) CRT can be
  665. * fused off, but there's no known fuse bit to
  666. * indicate that. On these machine the ADPA register
  667. * works normally, except the DAC enable bit won't
  668. * take. So the only way to tell is attempt to enable
  669. * it and see what happens.
  670. */
  671. I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
  672. ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  673. if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
  674. return;
  675. I915_WRITE(adpa_reg, adpa);
  676. }
  677. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  678. if (!crt)
  679. return;
  680. intel_connector = intel_connector_alloc();
  681. if (!intel_connector) {
  682. kfree(crt);
  683. return;
  684. }
  685. connector = &intel_connector->base;
  686. crt->connector = intel_connector;
  687. drm_connector_init(dev, &intel_connector->base,
  688. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  689. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  690. DRM_MODE_ENCODER_DAC, NULL);
  691. intel_connector_attach_encoder(intel_connector, &crt->base);
  692. crt->base.type = INTEL_OUTPUT_ANALOG;
  693. crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
  694. if (IS_I830(dev))
  695. crt->base.crtc_mask = (1 << 0);
  696. else
  697. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  698. if (IS_GEN2(dev))
  699. connector->interlace_allowed = 0;
  700. else
  701. connector->interlace_allowed = 1;
  702. connector->doublescan_allowed = 0;
  703. crt->adpa_reg = adpa_reg;
  704. crt->base.compute_config = intel_crt_compute_config;
  705. if (HAS_PCH_SPLIT(dev)) {
  706. crt->base.disable = pch_disable_crt;
  707. crt->base.post_disable = pch_post_disable_crt;
  708. } else {
  709. crt->base.disable = intel_disable_crt;
  710. }
  711. crt->base.enable = intel_enable_crt;
  712. if (I915_HAS_HOTPLUG(dev))
  713. crt->base.hpd_pin = HPD_CRT;
  714. if (HAS_DDI(dev)) {
  715. crt->base.get_config = hsw_crt_get_config;
  716. crt->base.get_hw_state = intel_ddi_get_hw_state;
  717. } else {
  718. crt->base.get_config = intel_crt_get_config;
  719. crt->base.get_hw_state = intel_crt_get_hw_state;
  720. }
  721. intel_connector->get_hw_state = intel_connector_get_hw_state;
  722. intel_connector->unregister = intel_connector_unregister;
  723. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  724. drm_connector_register(connector);
  725. if (!I915_HAS_HOTPLUG(dev))
  726. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  727. /*
  728. * Configure the automatic hotplug detection stuff
  729. */
  730. crt->force_hotplug_required = 0;
  731. /*
  732. * TODO: find a proper way to discover whether we need to set the the
  733. * polarity and link reversal bits or not, instead of relying on the
  734. * BIOS.
  735. */
  736. if (HAS_PCH_LPT(dev)) {
  737. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  738. FDI_RX_LINK_REVERSAL_OVERRIDE;
  739. dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
  740. }
  741. intel_crt_reset(connector);
  742. }