exynos_drm_dsi.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000
  1. /*
  2. * Samsung SoC MIPI DSI Master driver.
  3. *
  4. * Copyright (c) 2014 Samsung Electronics Co., Ltd
  5. *
  6. * Contacts: Tomasz Figa <t.figa@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <asm/unaligned.h>
  13. #include <drm/drmP.h>
  14. #include <drm/drm_crtc_helper.h>
  15. #include <drm/drm_mipi_dsi.h>
  16. #include <drm/drm_panel.h>
  17. #include <drm/drm_atomic_helper.h>
  18. #include <linux/clk.h>
  19. #include <linux/gpio/consumer.h>
  20. #include <linux/irq.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/of_graph.h>
  24. #include <linux/phy/phy.h>
  25. #include <linux/regulator/consumer.h>
  26. #include <linux/component.h>
  27. #include <video/mipi_display.h>
  28. #include <video/videomode.h>
  29. #include "exynos_drm_crtc.h"
  30. #include "exynos_drm_drv.h"
  31. /* returns true iff both arguments logically differs */
  32. #define NEQV(a, b) (!(a) ^ !(b))
  33. /* DSIM_STATUS */
  34. #define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
  35. #define DSIM_STOP_STATE_CLK (1 << 8)
  36. #define DSIM_TX_READY_HS_CLK (1 << 10)
  37. #define DSIM_PLL_STABLE (1 << 31)
  38. /* DSIM_SWRST */
  39. #define DSIM_FUNCRST (1 << 16)
  40. #define DSIM_SWRST (1 << 0)
  41. /* DSIM_TIMEOUT */
  42. #define DSIM_LPDR_TIMEOUT(x) ((x) << 0)
  43. #define DSIM_BTA_TIMEOUT(x) ((x) << 16)
  44. /* DSIM_CLKCTRL */
  45. #define DSIM_ESC_PRESCALER(x) (((x) & 0xffff) << 0)
  46. #define DSIM_ESC_PRESCALER_MASK (0xffff << 0)
  47. #define DSIM_LANE_ESC_CLK_EN_CLK (1 << 19)
  48. #define DSIM_LANE_ESC_CLK_EN_DATA(x) (((x) & 0xf) << 20)
  49. #define DSIM_LANE_ESC_CLK_EN_DATA_MASK (0xf << 20)
  50. #define DSIM_BYTE_CLKEN (1 << 24)
  51. #define DSIM_BYTE_CLK_SRC(x) (((x) & 0x3) << 25)
  52. #define DSIM_BYTE_CLK_SRC_MASK (0x3 << 25)
  53. #define DSIM_PLL_BYPASS (1 << 27)
  54. #define DSIM_ESC_CLKEN (1 << 28)
  55. #define DSIM_TX_REQUEST_HSCLK (1 << 31)
  56. /* DSIM_CONFIG */
  57. #define DSIM_LANE_EN_CLK (1 << 0)
  58. #define DSIM_LANE_EN(x) (((x) & 0xf) << 1)
  59. #define DSIM_NUM_OF_DATA_LANE(x) (((x) & 0x3) << 5)
  60. #define DSIM_SUB_PIX_FORMAT(x) (((x) & 0x7) << 8)
  61. #define DSIM_MAIN_PIX_FORMAT_MASK (0x7 << 12)
  62. #define DSIM_MAIN_PIX_FORMAT_RGB888 (0x7 << 12)
  63. #define DSIM_MAIN_PIX_FORMAT_RGB666 (0x6 << 12)
  64. #define DSIM_MAIN_PIX_FORMAT_RGB666_P (0x5 << 12)
  65. #define DSIM_MAIN_PIX_FORMAT_RGB565 (0x4 << 12)
  66. #define DSIM_SUB_VC (((x) & 0x3) << 16)
  67. #define DSIM_MAIN_VC (((x) & 0x3) << 18)
  68. #define DSIM_HSA_MODE (1 << 20)
  69. #define DSIM_HBP_MODE (1 << 21)
  70. #define DSIM_HFP_MODE (1 << 22)
  71. #define DSIM_HSE_MODE (1 << 23)
  72. #define DSIM_AUTO_MODE (1 << 24)
  73. #define DSIM_VIDEO_MODE (1 << 25)
  74. #define DSIM_BURST_MODE (1 << 26)
  75. #define DSIM_SYNC_INFORM (1 << 27)
  76. #define DSIM_EOT_DISABLE (1 << 28)
  77. #define DSIM_MFLUSH_VS (1 << 29)
  78. /* This flag is valid only for exynos3250/3472/4415/5260/5430 */
  79. #define DSIM_CLKLANE_STOP (1 << 30)
  80. /* DSIM_ESCMODE */
  81. #define DSIM_TX_TRIGGER_RST (1 << 4)
  82. #define DSIM_TX_LPDT_LP (1 << 6)
  83. #define DSIM_CMD_LPDT_LP (1 << 7)
  84. #define DSIM_FORCE_BTA (1 << 16)
  85. #define DSIM_FORCE_STOP_STATE (1 << 20)
  86. #define DSIM_STOP_STATE_CNT(x) (((x) & 0x7ff) << 21)
  87. #define DSIM_STOP_STATE_CNT_MASK (0x7ff << 21)
  88. /* DSIM_MDRESOL */
  89. #define DSIM_MAIN_STAND_BY (1 << 31)
  90. #define DSIM_MAIN_VRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 16)
  91. #define DSIM_MAIN_HRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 0)
  92. /* DSIM_MVPORCH */
  93. #define DSIM_CMD_ALLOW(x) ((x) << 28)
  94. #define DSIM_STABLE_VFP(x) ((x) << 16)
  95. #define DSIM_MAIN_VBP(x) ((x) << 0)
  96. #define DSIM_CMD_ALLOW_MASK (0xf << 28)
  97. #define DSIM_STABLE_VFP_MASK (0x7ff << 16)
  98. #define DSIM_MAIN_VBP_MASK (0x7ff << 0)
  99. /* DSIM_MHPORCH */
  100. #define DSIM_MAIN_HFP(x) ((x) << 16)
  101. #define DSIM_MAIN_HBP(x) ((x) << 0)
  102. #define DSIM_MAIN_HFP_MASK ((0xffff) << 16)
  103. #define DSIM_MAIN_HBP_MASK ((0xffff) << 0)
  104. /* DSIM_MSYNC */
  105. #define DSIM_MAIN_VSA(x) ((x) << 22)
  106. #define DSIM_MAIN_HSA(x) ((x) << 0)
  107. #define DSIM_MAIN_VSA_MASK ((0x3ff) << 22)
  108. #define DSIM_MAIN_HSA_MASK ((0xffff) << 0)
  109. /* DSIM_SDRESOL */
  110. #define DSIM_SUB_STANDY(x) ((x) << 31)
  111. #define DSIM_SUB_VRESOL(x) ((x) << 16)
  112. #define DSIM_SUB_HRESOL(x) ((x) << 0)
  113. #define DSIM_SUB_STANDY_MASK ((0x1) << 31)
  114. #define DSIM_SUB_VRESOL_MASK ((0x7ff) << 16)
  115. #define DSIM_SUB_HRESOL_MASK ((0x7ff) << 0)
  116. /* DSIM_INTSRC */
  117. #define DSIM_INT_PLL_STABLE (1 << 31)
  118. #define DSIM_INT_SW_RST_RELEASE (1 << 30)
  119. #define DSIM_INT_SFR_FIFO_EMPTY (1 << 29)
  120. #define DSIM_INT_SFR_HDR_FIFO_EMPTY (1 << 28)
  121. #define DSIM_INT_BTA (1 << 25)
  122. #define DSIM_INT_FRAME_DONE (1 << 24)
  123. #define DSIM_INT_RX_TIMEOUT (1 << 21)
  124. #define DSIM_INT_BTA_TIMEOUT (1 << 20)
  125. #define DSIM_INT_RX_DONE (1 << 18)
  126. #define DSIM_INT_RX_TE (1 << 17)
  127. #define DSIM_INT_RX_ACK (1 << 16)
  128. #define DSIM_INT_RX_ECC_ERR (1 << 15)
  129. #define DSIM_INT_RX_CRC_ERR (1 << 14)
  130. /* DSIM_FIFOCTRL */
  131. #define DSIM_RX_DATA_FULL (1 << 25)
  132. #define DSIM_RX_DATA_EMPTY (1 << 24)
  133. #define DSIM_SFR_HEADER_FULL (1 << 23)
  134. #define DSIM_SFR_HEADER_EMPTY (1 << 22)
  135. #define DSIM_SFR_PAYLOAD_FULL (1 << 21)
  136. #define DSIM_SFR_PAYLOAD_EMPTY (1 << 20)
  137. #define DSIM_I80_HEADER_FULL (1 << 19)
  138. #define DSIM_I80_HEADER_EMPTY (1 << 18)
  139. #define DSIM_I80_PAYLOAD_FULL (1 << 17)
  140. #define DSIM_I80_PAYLOAD_EMPTY (1 << 16)
  141. #define DSIM_SD_HEADER_FULL (1 << 15)
  142. #define DSIM_SD_HEADER_EMPTY (1 << 14)
  143. #define DSIM_SD_PAYLOAD_FULL (1 << 13)
  144. #define DSIM_SD_PAYLOAD_EMPTY (1 << 12)
  145. #define DSIM_MD_HEADER_FULL (1 << 11)
  146. #define DSIM_MD_HEADER_EMPTY (1 << 10)
  147. #define DSIM_MD_PAYLOAD_FULL (1 << 9)
  148. #define DSIM_MD_PAYLOAD_EMPTY (1 << 8)
  149. #define DSIM_RX_FIFO (1 << 4)
  150. #define DSIM_SFR_FIFO (1 << 3)
  151. #define DSIM_I80_FIFO (1 << 2)
  152. #define DSIM_SD_FIFO (1 << 1)
  153. #define DSIM_MD_FIFO (1 << 0)
  154. /* DSIM_PHYACCHR */
  155. #define DSIM_AFC_EN (1 << 14)
  156. #define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
  157. /* DSIM_PLLCTRL */
  158. #define DSIM_FREQ_BAND(x) ((x) << 24)
  159. #define DSIM_PLL_EN (1 << 23)
  160. #define DSIM_PLL_P(x) ((x) << 13)
  161. #define DSIM_PLL_M(x) ((x) << 4)
  162. #define DSIM_PLL_S(x) ((x) << 1)
  163. /* DSIM_PHYCTRL */
  164. #define DSIM_PHYCTRL_ULPS_EXIT(x) (((x) & 0x1ff) << 0)
  165. #define DSIM_PHYCTRL_B_DPHYCTL_VREG_LP (1 << 30)
  166. #define DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP (1 << 14)
  167. /* DSIM_PHYTIMING */
  168. #define DSIM_PHYTIMING_LPX(x) ((x) << 8)
  169. #define DSIM_PHYTIMING_HS_EXIT(x) ((x) << 0)
  170. /* DSIM_PHYTIMING1 */
  171. #define DSIM_PHYTIMING1_CLK_PREPARE(x) ((x) << 24)
  172. #define DSIM_PHYTIMING1_CLK_ZERO(x) ((x) << 16)
  173. #define DSIM_PHYTIMING1_CLK_POST(x) ((x) << 8)
  174. #define DSIM_PHYTIMING1_CLK_TRAIL(x) ((x) << 0)
  175. /* DSIM_PHYTIMING2 */
  176. #define DSIM_PHYTIMING2_HS_PREPARE(x) ((x) << 16)
  177. #define DSIM_PHYTIMING2_HS_ZERO(x) ((x) << 8)
  178. #define DSIM_PHYTIMING2_HS_TRAIL(x) ((x) << 0)
  179. #define DSI_MAX_BUS_WIDTH 4
  180. #define DSI_NUM_VIRTUAL_CHANNELS 4
  181. #define DSI_TX_FIFO_SIZE 2048
  182. #define DSI_RX_FIFO_SIZE 256
  183. #define DSI_XFER_TIMEOUT_MS 100
  184. #define DSI_RX_FIFO_EMPTY 0x30800002
  185. #define OLD_SCLK_MIPI_CLK_NAME "pll_clk"
  186. static char *clk_names[5] = { "bus_clk", "sclk_mipi",
  187. "phyclk_mipidphy0_bitclkdiv8", "phyclk_mipidphy0_rxclkesc0",
  188. "sclk_rgb_vclk_to_dsim0" };
  189. enum exynos_dsi_transfer_type {
  190. EXYNOS_DSI_TX,
  191. EXYNOS_DSI_RX,
  192. };
  193. struct exynos_dsi_transfer {
  194. struct list_head list;
  195. struct completion completed;
  196. int result;
  197. struct mipi_dsi_packet packet;
  198. u16 flags;
  199. u16 tx_done;
  200. u8 *rx_payload;
  201. u16 rx_len;
  202. u16 rx_done;
  203. };
  204. #define DSIM_STATE_ENABLED BIT(0)
  205. #define DSIM_STATE_INITIALIZED BIT(1)
  206. #define DSIM_STATE_CMD_LPM BIT(2)
  207. #define DSIM_STATE_VIDOUT_AVAILABLE BIT(3)
  208. struct exynos_dsi_driver_data {
  209. const unsigned int *reg_ofs;
  210. unsigned int plltmr_reg;
  211. unsigned int has_freqband:1;
  212. unsigned int has_clklane_stop:1;
  213. unsigned int num_clks;
  214. unsigned int max_freq;
  215. unsigned int wait_for_reset;
  216. unsigned int num_bits_resol;
  217. const unsigned int *reg_values;
  218. };
  219. struct exynos_dsi {
  220. struct drm_encoder encoder;
  221. struct mipi_dsi_host dsi_host;
  222. struct drm_connector connector;
  223. struct device_node *panel_node;
  224. struct drm_panel *panel;
  225. struct device *dev;
  226. void __iomem *reg_base;
  227. struct phy *phy;
  228. struct clk **clks;
  229. struct regulator_bulk_data supplies[2];
  230. int irq;
  231. int te_gpio;
  232. u32 pll_clk_rate;
  233. u32 burst_clk_rate;
  234. u32 esc_clk_rate;
  235. u32 lanes;
  236. u32 mode_flags;
  237. u32 format;
  238. struct videomode vm;
  239. int state;
  240. struct drm_property *brightness;
  241. struct completion completed;
  242. spinlock_t transfer_lock; /* protects transfer_list */
  243. struct list_head transfer_list;
  244. struct exynos_dsi_driver_data *driver_data;
  245. struct device_node *bridge_node;
  246. };
  247. #define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
  248. #define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
  249. static inline struct exynos_dsi *encoder_to_dsi(struct drm_encoder *e)
  250. {
  251. return container_of(e, struct exynos_dsi, encoder);
  252. }
  253. enum reg_idx {
  254. DSIM_STATUS_REG, /* Status register */
  255. DSIM_SWRST_REG, /* Software reset register */
  256. DSIM_CLKCTRL_REG, /* Clock control register */
  257. DSIM_TIMEOUT_REG, /* Time out register */
  258. DSIM_CONFIG_REG, /* Configuration register */
  259. DSIM_ESCMODE_REG, /* Escape mode register */
  260. DSIM_MDRESOL_REG,
  261. DSIM_MVPORCH_REG, /* Main display Vporch register */
  262. DSIM_MHPORCH_REG, /* Main display Hporch register */
  263. DSIM_MSYNC_REG, /* Main display sync area register */
  264. DSIM_INTSRC_REG, /* Interrupt source register */
  265. DSIM_INTMSK_REG, /* Interrupt mask register */
  266. DSIM_PKTHDR_REG, /* Packet Header FIFO register */
  267. DSIM_PAYLOAD_REG, /* Payload FIFO register */
  268. DSIM_RXFIFO_REG, /* Read FIFO register */
  269. DSIM_FIFOCTRL_REG, /* FIFO status and control register */
  270. DSIM_PLLCTRL_REG, /* PLL control register */
  271. DSIM_PHYCTRL_REG,
  272. DSIM_PHYTIMING_REG,
  273. DSIM_PHYTIMING1_REG,
  274. DSIM_PHYTIMING2_REG,
  275. NUM_REGS
  276. };
  277. static inline void exynos_dsi_write(struct exynos_dsi *dsi, enum reg_idx idx,
  278. u32 val)
  279. {
  280. writel(val, dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
  281. }
  282. static inline u32 exynos_dsi_read(struct exynos_dsi *dsi, enum reg_idx idx)
  283. {
  284. return readl(dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
  285. }
  286. static const unsigned int exynos_reg_ofs[] = {
  287. [DSIM_STATUS_REG] = 0x00,
  288. [DSIM_SWRST_REG] = 0x04,
  289. [DSIM_CLKCTRL_REG] = 0x08,
  290. [DSIM_TIMEOUT_REG] = 0x0c,
  291. [DSIM_CONFIG_REG] = 0x10,
  292. [DSIM_ESCMODE_REG] = 0x14,
  293. [DSIM_MDRESOL_REG] = 0x18,
  294. [DSIM_MVPORCH_REG] = 0x1c,
  295. [DSIM_MHPORCH_REG] = 0x20,
  296. [DSIM_MSYNC_REG] = 0x24,
  297. [DSIM_INTSRC_REG] = 0x2c,
  298. [DSIM_INTMSK_REG] = 0x30,
  299. [DSIM_PKTHDR_REG] = 0x34,
  300. [DSIM_PAYLOAD_REG] = 0x38,
  301. [DSIM_RXFIFO_REG] = 0x3c,
  302. [DSIM_FIFOCTRL_REG] = 0x44,
  303. [DSIM_PLLCTRL_REG] = 0x4c,
  304. [DSIM_PHYCTRL_REG] = 0x5c,
  305. [DSIM_PHYTIMING_REG] = 0x64,
  306. [DSIM_PHYTIMING1_REG] = 0x68,
  307. [DSIM_PHYTIMING2_REG] = 0x6c,
  308. };
  309. static const unsigned int exynos5433_reg_ofs[] = {
  310. [DSIM_STATUS_REG] = 0x04,
  311. [DSIM_SWRST_REG] = 0x0C,
  312. [DSIM_CLKCTRL_REG] = 0x10,
  313. [DSIM_TIMEOUT_REG] = 0x14,
  314. [DSIM_CONFIG_REG] = 0x18,
  315. [DSIM_ESCMODE_REG] = 0x1C,
  316. [DSIM_MDRESOL_REG] = 0x20,
  317. [DSIM_MVPORCH_REG] = 0x24,
  318. [DSIM_MHPORCH_REG] = 0x28,
  319. [DSIM_MSYNC_REG] = 0x2C,
  320. [DSIM_INTSRC_REG] = 0x34,
  321. [DSIM_INTMSK_REG] = 0x38,
  322. [DSIM_PKTHDR_REG] = 0x3C,
  323. [DSIM_PAYLOAD_REG] = 0x40,
  324. [DSIM_RXFIFO_REG] = 0x44,
  325. [DSIM_FIFOCTRL_REG] = 0x4C,
  326. [DSIM_PLLCTRL_REG] = 0x94,
  327. [DSIM_PHYCTRL_REG] = 0xA4,
  328. [DSIM_PHYTIMING_REG] = 0xB4,
  329. [DSIM_PHYTIMING1_REG] = 0xB8,
  330. [DSIM_PHYTIMING2_REG] = 0xBC,
  331. };
  332. enum reg_value_idx {
  333. RESET_TYPE,
  334. PLL_TIMER,
  335. STOP_STATE_CNT,
  336. PHYCTRL_ULPS_EXIT,
  337. PHYCTRL_VREG_LP,
  338. PHYCTRL_SLEW_UP,
  339. PHYTIMING_LPX,
  340. PHYTIMING_HS_EXIT,
  341. PHYTIMING_CLK_PREPARE,
  342. PHYTIMING_CLK_ZERO,
  343. PHYTIMING_CLK_POST,
  344. PHYTIMING_CLK_TRAIL,
  345. PHYTIMING_HS_PREPARE,
  346. PHYTIMING_HS_ZERO,
  347. PHYTIMING_HS_TRAIL
  348. };
  349. static const unsigned int reg_values[] = {
  350. [RESET_TYPE] = DSIM_SWRST,
  351. [PLL_TIMER] = 500,
  352. [STOP_STATE_CNT] = 0xf,
  353. [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x0af),
  354. [PHYCTRL_VREG_LP] = 0,
  355. [PHYCTRL_SLEW_UP] = 0,
  356. [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x06),
  357. [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0b),
  358. [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x07),
  359. [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x27),
  360. [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0d),
  361. [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x08),
  362. [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x09),
  363. [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x0d),
  364. [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0b),
  365. };
  366. static const unsigned int exynos5422_reg_values[] = {
  367. [RESET_TYPE] = DSIM_SWRST,
  368. [PLL_TIMER] = 500,
  369. [STOP_STATE_CNT] = 0xf,
  370. [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0xaf),
  371. [PHYCTRL_VREG_LP] = 0,
  372. [PHYCTRL_SLEW_UP] = 0,
  373. [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x08),
  374. [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0d),
  375. [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
  376. [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x30),
  377. [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
  378. [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x0a),
  379. [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0c),
  380. [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x11),
  381. [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0d),
  382. };
  383. static const unsigned int exynos5433_reg_values[] = {
  384. [RESET_TYPE] = DSIM_FUNCRST,
  385. [PLL_TIMER] = 22200,
  386. [STOP_STATE_CNT] = 0xa,
  387. [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x190),
  388. [PHYCTRL_VREG_LP] = DSIM_PHYCTRL_B_DPHYCTL_VREG_LP,
  389. [PHYCTRL_SLEW_UP] = DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP,
  390. [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x07),
  391. [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0c),
  392. [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
  393. [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x2d),
  394. [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
  395. [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x09),
  396. [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0b),
  397. [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x10),
  398. [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0c),
  399. };
  400. static const struct exynos_dsi_driver_data exynos3_dsi_driver_data = {
  401. .reg_ofs = exynos_reg_ofs,
  402. .plltmr_reg = 0x50,
  403. .has_freqband = 1,
  404. .has_clklane_stop = 1,
  405. .num_clks = 2,
  406. .max_freq = 1000,
  407. .wait_for_reset = 1,
  408. .num_bits_resol = 11,
  409. .reg_values = reg_values,
  410. };
  411. static const struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
  412. .reg_ofs = exynos_reg_ofs,
  413. .plltmr_reg = 0x50,
  414. .has_freqband = 1,
  415. .has_clklane_stop = 1,
  416. .num_clks = 2,
  417. .max_freq = 1000,
  418. .wait_for_reset = 1,
  419. .num_bits_resol = 11,
  420. .reg_values = reg_values,
  421. };
  422. static const struct exynos_dsi_driver_data exynos4415_dsi_driver_data = {
  423. .reg_ofs = exynos_reg_ofs,
  424. .plltmr_reg = 0x58,
  425. .has_clklane_stop = 1,
  426. .num_clks = 2,
  427. .max_freq = 1000,
  428. .wait_for_reset = 1,
  429. .num_bits_resol = 11,
  430. .reg_values = reg_values,
  431. };
  432. static const struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
  433. .reg_ofs = exynos_reg_ofs,
  434. .plltmr_reg = 0x58,
  435. .num_clks = 2,
  436. .max_freq = 1000,
  437. .wait_for_reset = 1,
  438. .num_bits_resol = 11,
  439. .reg_values = reg_values,
  440. };
  441. static const struct exynos_dsi_driver_data exynos5433_dsi_driver_data = {
  442. .reg_ofs = exynos5433_reg_ofs,
  443. .plltmr_reg = 0xa0,
  444. .has_clklane_stop = 1,
  445. .num_clks = 5,
  446. .max_freq = 1500,
  447. .wait_for_reset = 0,
  448. .num_bits_resol = 12,
  449. .reg_values = exynos5433_reg_values,
  450. };
  451. static const struct exynos_dsi_driver_data exynos5422_dsi_driver_data = {
  452. .reg_ofs = exynos5433_reg_ofs,
  453. .plltmr_reg = 0xa0,
  454. .has_clklane_stop = 1,
  455. .num_clks = 2,
  456. .max_freq = 1500,
  457. .wait_for_reset = 1,
  458. .num_bits_resol = 12,
  459. .reg_values = exynos5422_reg_values,
  460. };
  461. static const struct of_device_id exynos_dsi_of_match[] = {
  462. { .compatible = "samsung,exynos3250-mipi-dsi",
  463. .data = &exynos3_dsi_driver_data },
  464. { .compatible = "samsung,exynos4210-mipi-dsi",
  465. .data = &exynos4_dsi_driver_data },
  466. { .compatible = "samsung,exynos4415-mipi-dsi",
  467. .data = &exynos4415_dsi_driver_data },
  468. { .compatible = "samsung,exynos5410-mipi-dsi",
  469. .data = &exynos5_dsi_driver_data },
  470. { .compatible = "samsung,exynos5422-mipi-dsi",
  471. .data = &exynos5422_dsi_driver_data },
  472. { .compatible = "samsung,exynos5433-mipi-dsi",
  473. .data = &exynos5433_dsi_driver_data },
  474. { }
  475. };
  476. static inline struct exynos_dsi_driver_data *exynos_dsi_get_driver_data(
  477. struct platform_device *pdev)
  478. {
  479. const struct of_device_id *of_id =
  480. of_match_device(exynos_dsi_of_match, &pdev->dev);
  481. return (struct exynos_dsi_driver_data *)of_id->data;
  482. }
  483. static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
  484. {
  485. if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
  486. return;
  487. dev_err(dsi->dev, "timeout waiting for reset\n");
  488. }
  489. static void exynos_dsi_reset(struct exynos_dsi *dsi)
  490. {
  491. u32 reset_val = dsi->driver_data->reg_values[RESET_TYPE];
  492. reinit_completion(&dsi->completed);
  493. exynos_dsi_write(dsi, DSIM_SWRST_REG, reset_val);
  494. }
  495. #ifndef MHZ
  496. #define MHZ (1000*1000)
  497. #endif
  498. static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
  499. unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
  500. {
  501. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  502. unsigned long best_freq = 0;
  503. u32 min_delta = 0xffffffff;
  504. u8 p_min, p_max;
  505. u8 _p, uninitialized_var(best_p);
  506. u16 _m, uninitialized_var(best_m);
  507. u8 _s, uninitialized_var(best_s);
  508. p_min = DIV_ROUND_UP(fin, (12 * MHZ));
  509. p_max = fin / (6 * MHZ);
  510. for (_p = p_min; _p <= p_max; ++_p) {
  511. for (_s = 0; _s <= 5; ++_s) {
  512. u64 tmp;
  513. u32 delta;
  514. tmp = (u64)fout * (_p << _s);
  515. do_div(tmp, fin);
  516. _m = tmp;
  517. if (_m < 41 || _m > 125)
  518. continue;
  519. tmp = (u64)_m * fin;
  520. do_div(tmp, _p);
  521. if (tmp < 500 * MHZ ||
  522. tmp > driver_data->max_freq * MHZ)
  523. continue;
  524. tmp = (u64)_m * fin;
  525. do_div(tmp, _p << _s);
  526. delta = abs(fout - tmp);
  527. if (delta < min_delta) {
  528. best_p = _p;
  529. best_m = _m;
  530. best_s = _s;
  531. min_delta = delta;
  532. best_freq = tmp;
  533. }
  534. }
  535. }
  536. if (best_freq) {
  537. *p = best_p;
  538. *m = best_m;
  539. *s = best_s;
  540. }
  541. return best_freq;
  542. }
  543. static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
  544. unsigned long freq)
  545. {
  546. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  547. unsigned long fin, fout;
  548. int timeout;
  549. u8 p, s;
  550. u16 m;
  551. u32 reg;
  552. fin = dsi->pll_clk_rate;
  553. fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
  554. if (!fout) {
  555. dev_err(dsi->dev,
  556. "failed to find PLL PMS for requested frequency\n");
  557. return 0;
  558. }
  559. dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
  560. writel(driver_data->reg_values[PLL_TIMER],
  561. dsi->reg_base + driver_data->plltmr_reg);
  562. reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
  563. if (driver_data->has_freqband) {
  564. static const unsigned long freq_bands[] = {
  565. 100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
  566. 270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
  567. 510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
  568. 770 * MHZ, 870 * MHZ, 950 * MHZ,
  569. };
  570. int band;
  571. for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
  572. if (fout < freq_bands[band])
  573. break;
  574. dev_dbg(dsi->dev, "band %d\n", band);
  575. reg |= DSIM_FREQ_BAND(band);
  576. }
  577. exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
  578. timeout = 1000;
  579. do {
  580. if (timeout-- == 0) {
  581. dev_err(dsi->dev, "PLL failed to stabilize\n");
  582. return 0;
  583. }
  584. reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
  585. } while ((reg & DSIM_PLL_STABLE) == 0);
  586. return fout;
  587. }
  588. static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
  589. {
  590. unsigned long hs_clk, byte_clk, esc_clk;
  591. unsigned long esc_div;
  592. u32 reg;
  593. hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
  594. if (!hs_clk) {
  595. dev_err(dsi->dev, "failed to configure DSI PLL\n");
  596. return -EFAULT;
  597. }
  598. byte_clk = hs_clk / 8;
  599. esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
  600. esc_clk = byte_clk / esc_div;
  601. if (esc_clk > 20 * MHZ) {
  602. ++esc_div;
  603. esc_clk = byte_clk / esc_div;
  604. }
  605. dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
  606. hs_clk, byte_clk, esc_clk);
  607. reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
  608. reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
  609. | DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
  610. | DSIM_BYTE_CLK_SRC_MASK);
  611. reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
  612. | DSIM_ESC_PRESCALER(esc_div)
  613. | DSIM_LANE_ESC_CLK_EN_CLK
  614. | DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
  615. | DSIM_BYTE_CLK_SRC(0)
  616. | DSIM_TX_REQUEST_HSCLK;
  617. exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
  618. return 0;
  619. }
  620. static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
  621. {
  622. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  623. const unsigned int *reg_values = driver_data->reg_values;
  624. u32 reg;
  625. if (driver_data->has_freqband)
  626. return;
  627. /* B D-PHY: D-PHY Master & Slave Analog Block control */
  628. reg = reg_values[PHYCTRL_ULPS_EXIT] | reg_values[PHYCTRL_VREG_LP] |
  629. reg_values[PHYCTRL_SLEW_UP];
  630. exynos_dsi_write(dsi, DSIM_PHYCTRL_REG, reg);
  631. /*
  632. * T LPX: Transmitted length of any Low-Power state period
  633. * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
  634. * burst
  635. */
  636. reg = reg_values[PHYTIMING_LPX] | reg_values[PHYTIMING_HS_EXIT];
  637. exynos_dsi_write(dsi, DSIM_PHYTIMING_REG, reg);
  638. /*
  639. * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
  640. * Line state immediately before the HS-0 Line state starting the
  641. * HS transmission
  642. * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
  643. * transmitting the Clock.
  644. * T CLK_POST: Time that the transmitter continues to send HS clock
  645. * after the last associated Data Lane has transitioned to LP Mode
  646. * Interval is defined as the period from the end of T HS-TRAIL to
  647. * the beginning of T CLK-TRAIL
  648. * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
  649. * the last payload clock bit of a HS transmission burst
  650. */
  651. reg = reg_values[PHYTIMING_CLK_PREPARE] |
  652. reg_values[PHYTIMING_CLK_ZERO] |
  653. reg_values[PHYTIMING_CLK_POST] |
  654. reg_values[PHYTIMING_CLK_TRAIL];
  655. exynos_dsi_write(dsi, DSIM_PHYTIMING1_REG, reg);
  656. /*
  657. * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
  658. * Line state immediately before the HS-0 Line state starting the
  659. * HS transmission
  660. * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
  661. * transmitting the Sync sequence.
  662. * T HS-TRAIL: Time that the transmitter drives the flipped differential
  663. * state after last payload data bit of a HS transmission burst
  664. */
  665. reg = reg_values[PHYTIMING_HS_PREPARE] | reg_values[PHYTIMING_HS_ZERO] |
  666. reg_values[PHYTIMING_HS_TRAIL];
  667. exynos_dsi_write(dsi, DSIM_PHYTIMING2_REG, reg);
  668. }
  669. static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
  670. {
  671. u32 reg;
  672. reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
  673. reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
  674. | DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
  675. exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
  676. reg = exynos_dsi_read(dsi, DSIM_PLLCTRL_REG);
  677. reg &= ~DSIM_PLL_EN;
  678. exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
  679. }
  680. static void exynos_dsi_enable_lane(struct exynos_dsi *dsi, u32 lane)
  681. {
  682. u32 reg = exynos_dsi_read(dsi, DSIM_CONFIG_REG);
  683. reg |= (DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1) | DSIM_LANE_EN_CLK |
  684. DSIM_LANE_EN(lane));
  685. exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
  686. }
  687. static int exynos_dsi_init_link(struct exynos_dsi *dsi)
  688. {
  689. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  690. int timeout;
  691. u32 reg;
  692. u32 lanes_mask;
  693. /* Initialize FIFO pointers */
  694. reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
  695. reg &= ~0x1f;
  696. exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
  697. usleep_range(9000, 11000);
  698. reg |= 0x1f;
  699. exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
  700. usleep_range(9000, 11000);
  701. /* DSI configuration */
  702. reg = 0;
  703. /*
  704. * The first bit of mode_flags specifies display configuration.
  705. * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
  706. * mode, otherwise it will support command mode.
  707. */
  708. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  709. reg |= DSIM_VIDEO_MODE;
  710. /*
  711. * The user manual describes that following bits are ignored in
  712. * command mode.
  713. */
  714. if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
  715. reg |= DSIM_MFLUSH_VS;
  716. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  717. reg |= DSIM_SYNC_INFORM;
  718. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  719. reg |= DSIM_BURST_MODE;
  720. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
  721. reg |= DSIM_AUTO_MODE;
  722. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
  723. reg |= DSIM_HSE_MODE;
  724. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
  725. reg |= DSIM_HFP_MODE;
  726. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
  727. reg |= DSIM_HBP_MODE;
  728. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
  729. reg |= DSIM_HSA_MODE;
  730. }
  731. if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
  732. reg |= DSIM_EOT_DISABLE;
  733. switch (dsi->format) {
  734. case MIPI_DSI_FMT_RGB888:
  735. reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
  736. break;
  737. case MIPI_DSI_FMT_RGB666:
  738. reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
  739. break;
  740. case MIPI_DSI_FMT_RGB666_PACKED:
  741. reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
  742. break;
  743. case MIPI_DSI_FMT_RGB565:
  744. reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
  745. break;
  746. default:
  747. dev_err(dsi->dev, "invalid pixel format\n");
  748. return -EINVAL;
  749. }
  750. /*
  751. * Use non-continuous clock mode if the periparal wants and
  752. * host controller supports
  753. *
  754. * In non-continous clock mode, host controller will turn off
  755. * the HS clock between high-speed transmissions to reduce
  756. * power consumption.
  757. */
  758. if (driver_data->has_clklane_stop &&
  759. dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
  760. reg |= DSIM_CLKLANE_STOP;
  761. }
  762. exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
  763. lanes_mask = BIT(dsi->lanes) - 1;
  764. exynos_dsi_enable_lane(dsi, lanes_mask);
  765. /* Check clock and data lane state are stop state */
  766. timeout = 100;
  767. do {
  768. if (timeout-- == 0) {
  769. dev_err(dsi->dev, "waiting for bus lanes timed out\n");
  770. return -EFAULT;
  771. }
  772. reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
  773. if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
  774. != DSIM_STOP_STATE_DAT(lanes_mask))
  775. continue;
  776. } while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
  777. reg = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
  778. reg &= ~DSIM_STOP_STATE_CNT_MASK;
  779. reg |= DSIM_STOP_STATE_CNT(driver_data->reg_values[STOP_STATE_CNT]);
  780. exynos_dsi_write(dsi, DSIM_ESCMODE_REG, reg);
  781. reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
  782. exynos_dsi_write(dsi, DSIM_TIMEOUT_REG, reg);
  783. return 0;
  784. }
  785. static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
  786. {
  787. struct videomode *vm = &dsi->vm;
  788. unsigned int num_bits_resol = dsi->driver_data->num_bits_resol;
  789. u32 reg;
  790. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  791. reg = DSIM_CMD_ALLOW(0xf)
  792. | DSIM_STABLE_VFP(vm->vfront_porch)
  793. | DSIM_MAIN_VBP(vm->vback_porch);
  794. exynos_dsi_write(dsi, DSIM_MVPORCH_REG, reg);
  795. reg = DSIM_MAIN_HFP(vm->hfront_porch)
  796. | DSIM_MAIN_HBP(vm->hback_porch);
  797. exynos_dsi_write(dsi, DSIM_MHPORCH_REG, reg);
  798. reg = DSIM_MAIN_VSA(vm->vsync_len)
  799. | DSIM_MAIN_HSA(vm->hsync_len);
  800. exynos_dsi_write(dsi, DSIM_MSYNC_REG, reg);
  801. }
  802. reg = DSIM_MAIN_HRESOL(vm->hactive, num_bits_resol) |
  803. DSIM_MAIN_VRESOL(vm->vactive, num_bits_resol);
  804. exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
  805. dev_dbg(dsi->dev, "LCD size = %dx%d\n", vm->hactive, vm->vactive);
  806. }
  807. static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
  808. {
  809. u32 reg;
  810. reg = exynos_dsi_read(dsi, DSIM_MDRESOL_REG);
  811. if (enable)
  812. reg |= DSIM_MAIN_STAND_BY;
  813. else
  814. reg &= ~DSIM_MAIN_STAND_BY;
  815. exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
  816. }
  817. static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
  818. {
  819. int timeout = 2000;
  820. do {
  821. u32 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
  822. if (!(reg & DSIM_SFR_HEADER_FULL))
  823. return 0;
  824. if (!cond_resched())
  825. usleep_range(950, 1050);
  826. } while (--timeout);
  827. return -ETIMEDOUT;
  828. }
  829. static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
  830. {
  831. u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
  832. if (lpm)
  833. v |= DSIM_CMD_LPDT_LP;
  834. else
  835. v &= ~DSIM_CMD_LPDT_LP;
  836. exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
  837. }
  838. static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
  839. {
  840. u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
  841. v |= DSIM_FORCE_BTA;
  842. exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
  843. }
  844. static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
  845. struct exynos_dsi_transfer *xfer)
  846. {
  847. struct device *dev = dsi->dev;
  848. struct mipi_dsi_packet *pkt = &xfer->packet;
  849. const u8 *payload = pkt->payload + xfer->tx_done;
  850. u16 length = pkt->payload_length - xfer->tx_done;
  851. bool first = !xfer->tx_done;
  852. u32 reg;
  853. dev_dbg(dev, "< xfer %p: tx len %u, done %u, rx len %u, done %u\n",
  854. xfer, length, xfer->tx_done, xfer->rx_len, xfer->rx_done);
  855. if (length > DSI_TX_FIFO_SIZE)
  856. length = DSI_TX_FIFO_SIZE;
  857. xfer->tx_done += length;
  858. /* Send payload */
  859. while (length >= 4) {
  860. reg = get_unaligned_le32(payload);
  861. exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
  862. payload += 4;
  863. length -= 4;
  864. }
  865. reg = 0;
  866. switch (length) {
  867. case 3:
  868. reg |= payload[2] << 16;
  869. /* Fall through */
  870. case 2:
  871. reg |= payload[1] << 8;
  872. /* Fall through */
  873. case 1:
  874. reg |= payload[0];
  875. exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
  876. break;
  877. }
  878. /* Send packet header */
  879. if (!first)
  880. return;
  881. reg = get_unaligned_le32(pkt->header);
  882. if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
  883. dev_err(dev, "waiting for header FIFO timed out\n");
  884. return;
  885. }
  886. if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
  887. dsi->state & DSIM_STATE_CMD_LPM)) {
  888. exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
  889. dsi->state ^= DSIM_STATE_CMD_LPM;
  890. }
  891. exynos_dsi_write(dsi, DSIM_PKTHDR_REG, reg);
  892. if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
  893. exynos_dsi_force_bta(dsi);
  894. }
  895. static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
  896. struct exynos_dsi_transfer *xfer)
  897. {
  898. u8 *payload = xfer->rx_payload + xfer->rx_done;
  899. bool first = !xfer->rx_done;
  900. struct device *dev = dsi->dev;
  901. u16 length;
  902. u32 reg;
  903. if (first) {
  904. reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
  905. switch (reg & 0x3f) {
  906. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  907. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  908. if (xfer->rx_len >= 2) {
  909. payload[1] = reg >> 16;
  910. ++xfer->rx_done;
  911. }
  912. /* Fall through */
  913. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  914. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  915. payload[0] = reg >> 8;
  916. ++xfer->rx_done;
  917. xfer->rx_len = xfer->rx_done;
  918. xfer->result = 0;
  919. goto clear_fifo;
  920. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  921. dev_err(dev, "DSI Error Report: 0x%04x\n",
  922. (reg >> 8) & 0xffff);
  923. xfer->result = 0;
  924. goto clear_fifo;
  925. }
  926. length = (reg >> 8) & 0xffff;
  927. if (length > xfer->rx_len) {
  928. dev_err(dev,
  929. "response too long (%u > %u bytes), stripping\n",
  930. xfer->rx_len, length);
  931. length = xfer->rx_len;
  932. } else if (length < xfer->rx_len)
  933. xfer->rx_len = length;
  934. }
  935. length = xfer->rx_len - xfer->rx_done;
  936. xfer->rx_done += length;
  937. /* Receive payload */
  938. while (length >= 4) {
  939. reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
  940. payload[0] = (reg >> 0) & 0xff;
  941. payload[1] = (reg >> 8) & 0xff;
  942. payload[2] = (reg >> 16) & 0xff;
  943. payload[3] = (reg >> 24) & 0xff;
  944. payload += 4;
  945. length -= 4;
  946. }
  947. if (length) {
  948. reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
  949. switch (length) {
  950. case 3:
  951. payload[2] = (reg >> 16) & 0xff;
  952. /* Fall through */
  953. case 2:
  954. payload[1] = (reg >> 8) & 0xff;
  955. /* Fall through */
  956. case 1:
  957. payload[0] = reg & 0xff;
  958. }
  959. }
  960. if (xfer->rx_done == xfer->rx_len)
  961. xfer->result = 0;
  962. clear_fifo:
  963. length = DSI_RX_FIFO_SIZE / 4;
  964. do {
  965. reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
  966. if (reg == DSI_RX_FIFO_EMPTY)
  967. break;
  968. } while (--length);
  969. }
  970. static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
  971. {
  972. unsigned long flags;
  973. struct exynos_dsi_transfer *xfer;
  974. bool start = false;
  975. again:
  976. spin_lock_irqsave(&dsi->transfer_lock, flags);
  977. if (list_empty(&dsi->transfer_list)) {
  978. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  979. return;
  980. }
  981. xfer = list_first_entry(&dsi->transfer_list,
  982. struct exynos_dsi_transfer, list);
  983. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  984. if (xfer->packet.payload_length &&
  985. xfer->tx_done == xfer->packet.payload_length)
  986. /* waiting for RX */
  987. return;
  988. exynos_dsi_send_to_fifo(dsi, xfer);
  989. if (xfer->packet.payload_length || xfer->rx_len)
  990. return;
  991. xfer->result = 0;
  992. complete(&xfer->completed);
  993. spin_lock_irqsave(&dsi->transfer_lock, flags);
  994. list_del_init(&xfer->list);
  995. start = !list_empty(&dsi->transfer_list);
  996. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  997. if (start)
  998. goto again;
  999. }
  1000. static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
  1001. {
  1002. struct exynos_dsi_transfer *xfer;
  1003. unsigned long flags;
  1004. bool start = true;
  1005. spin_lock_irqsave(&dsi->transfer_lock, flags);
  1006. if (list_empty(&dsi->transfer_list)) {
  1007. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1008. return false;
  1009. }
  1010. xfer = list_first_entry(&dsi->transfer_list,
  1011. struct exynos_dsi_transfer, list);
  1012. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1013. dev_dbg(dsi->dev,
  1014. "> xfer %p, tx_len %zu, tx_done %u, rx_len %u, rx_done %u\n",
  1015. xfer, xfer->packet.payload_length, xfer->tx_done, xfer->rx_len,
  1016. xfer->rx_done);
  1017. if (xfer->tx_done != xfer->packet.payload_length)
  1018. return true;
  1019. if (xfer->rx_done != xfer->rx_len)
  1020. exynos_dsi_read_from_fifo(dsi, xfer);
  1021. if (xfer->rx_done != xfer->rx_len)
  1022. return true;
  1023. spin_lock_irqsave(&dsi->transfer_lock, flags);
  1024. list_del_init(&xfer->list);
  1025. start = !list_empty(&dsi->transfer_list);
  1026. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1027. if (!xfer->rx_len)
  1028. xfer->result = 0;
  1029. complete(&xfer->completed);
  1030. return start;
  1031. }
  1032. static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
  1033. struct exynos_dsi_transfer *xfer)
  1034. {
  1035. unsigned long flags;
  1036. bool start;
  1037. spin_lock_irqsave(&dsi->transfer_lock, flags);
  1038. if (!list_empty(&dsi->transfer_list) &&
  1039. xfer == list_first_entry(&dsi->transfer_list,
  1040. struct exynos_dsi_transfer, list)) {
  1041. list_del_init(&xfer->list);
  1042. start = !list_empty(&dsi->transfer_list);
  1043. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1044. if (start)
  1045. exynos_dsi_transfer_start(dsi);
  1046. return;
  1047. }
  1048. list_del_init(&xfer->list);
  1049. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1050. }
  1051. static int exynos_dsi_transfer(struct exynos_dsi *dsi,
  1052. struct exynos_dsi_transfer *xfer)
  1053. {
  1054. unsigned long flags;
  1055. bool stopped;
  1056. xfer->tx_done = 0;
  1057. xfer->rx_done = 0;
  1058. xfer->result = -ETIMEDOUT;
  1059. init_completion(&xfer->completed);
  1060. spin_lock_irqsave(&dsi->transfer_lock, flags);
  1061. stopped = list_empty(&dsi->transfer_list);
  1062. list_add_tail(&xfer->list, &dsi->transfer_list);
  1063. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  1064. if (stopped)
  1065. exynos_dsi_transfer_start(dsi);
  1066. wait_for_completion_timeout(&xfer->completed,
  1067. msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
  1068. if (xfer->result == -ETIMEDOUT) {
  1069. struct mipi_dsi_packet *pkt = &xfer->packet;
  1070. exynos_dsi_remove_transfer(dsi, xfer);
  1071. dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 4, pkt->header,
  1072. (int)pkt->payload_length, pkt->payload);
  1073. return -ETIMEDOUT;
  1074. }
  1075. /* Also covers hardware timeout condition */
  1076. return xfer->result;
  1077. }
  1078. static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
  1079. {
  1080. struct exynos_dsi *dsi = dev_id;
  1081. u32 status;
  1082. status = exynos_dsi_read(dsi, DSIM_INTSRC_REG);
  1083. if (!status) {
  1084. static unsigned long int j;
  1085. if (printk_timed_ratelimit(&j, 500))
  1086. dev_warn(dsi->dev, "spurious interrupt\n");
  1087. return IRQ_HANDLED;
  1088. }
  1089. exynos_dsi_write(dsi, DSIM_INTSRC_REG, status);
  1090. if (status & DSIM_INT_SW_RST_RELEASE) {
  1091. u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
  1092. DSIM_INT_SFR_HDR_FIFO_EMPTY | DSIM_INT_FRAME_DONE |
  1093. DSIM_INT_RX_ECC_ERR | DSIM_INT_SW_RST_RELEASE);
  1094. exynos_dsi_write(dsi, DSIM_INTMSK_REG, mask);
  1095. complete(&dsi->completed);
  1096. return IRQ_HANDLED;
  1097. }
  1098. if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
  1099. DSIM_INT_FRAME_DONE | DSIM_INT_PLL_STABLE)))
  1100. return IRQ_HANDLED;
  1101. if (exynos_dsi_transfer_finish(dsi))
  1102. exynos_dsi_transfer_start(dsi);
  1103. return IRQ_HANDLED;
  1104. }
  1105. static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
  1106. {
  1107. struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
  1108. struct drm_encoder *encoder = &dsi->encoder;
  1109. if (dsi->state & DSIM_STATE_VIDOUT_AVAILABLE)
  1110. exynos_drm_crtc_te_handler(encoder->crtc);
  1111. return IRQ_HANDLED;
  1112. }
  1113. static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
  1114. {
  1115. enable_irq(dsi->irq);
  1116. if (gpio_is_valid(dsi->te_gpio))
  1117. enable_irq(gpio_to_irq(dsi->te_gpio));
  1118. }
  1119. static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
  1120. {
  1121. if (gpio_is_valid(dsi->te_gpio))
  1122. disable_irq(gpio_to_irq(dsi->te_gpio));
  1123. disable_irq(dsi->irq);
  1124. }
  1125. static int exynos_dsi_init(struct exynos_dsi *dsi)
  1126. {
  1127. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  1128. exynos_dsi_reset(dsi);
  1129. exynos_dsi_enable_irq(dsi);
  1130. if (driver_data->reg_values[RESET_TYPE] == DSIM_FUNCRST)
  1131. exynos_dsi_enable_lane(dsi, BIT(dsi->lanes) - 1);
  1132. exynos_dsi_enable_clock(dsi);
  1133. if (driver_data->wait_for_reset)
  1134. exynos_dsi_wait_for_reset(dsi);
  1135. exynos_dsi_set_phy_ctrl(dsi);
  1136. exynos_dsi_init_link(dsi);
  1137. return 0;
  1138. }
  1139. static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi)
  1140. {
  1141. int ret;
  1142. int te_gpio_irq;
  1143. dsi->te_gpio = of_get_named_gpio(dsi->panel_node, "te-gpios", 0);
  1144. if (!gpio_is_valid(dsi->te_gpio)) {
  1145. dev_err(dsi->dev, "no te-gpios specified\n");
  1146. ret = dsi->te_gpio;
  1147. goto out;
  1148. }
  1149. ret = gpio_request(dsi->te_gpio, "te_gpio");
  1150. if (ret) {
  1151. dev_err(dsi->dev, "gpio request failed with %d\n", ret);
  1152. goto out;
  1153. }
  1154. te_gpio_irq = gpio_to_irq(dsi->te_gpio);
  1155. irq_set_status_flags(te_gpio_irq, IRQ_NOAUTOEN);
  1156. ret = request_threaded_irq(te_gpio_irq, exynos_dsi_te_irq_handler, NULL,
  1157. IRQF_TRIGGER_RISING, "TE", dsi);
  1158. if (ret) {
  1159. dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
  1160. gpio_free(dsi->te_gpio);
  1161. goto out;
  1162. }
  1163. out:
  1164. return ret;
  1165. }
  1166. static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
  1167. {
  1168. if (gpio_is_valid(dsi->te_gpio)) {
  1169. free_irq(gpio_to_irq(dsi->te_gpio), dsi);
  1170. gpio_free(dsi->te_gpio);
  1171. dsi->te_gpio = -ENOENT;
  1172. }
  1173. }
  1174. static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
  1175. struct mipi_dsi_device *device)
  1176. {
  1177. struct exynos_dsi *dsi = host_to_dsi(host);
  1178. dsi->lanes = device->lanes;
  1179. dsi->format = device->format;
  1180. dsi->mode_flags = device->mode_flags;
  1181. dsi->panel_node = device->dev.of_node;
  1182. /*
  1183. * This is a temporary solution and should be made by more generic way.
  1184. *
  1185. * If attached panel device is for command mode one, dsi should register
  1186. * TE interrupt handler.
  1187. */
  1188. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO)) {
  1189. int ret = exynos_dsi_register_te_irq(dsi);
  1190. if (ret)
  1191. return ret;
  1192. }
  1193. if (dsi->connector.dev)
  1194. drm_helper_hpd_irq_event(dsi->connector.dev);
  1195. return 0;
  1196. }
  1197. static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
  1198. struct mipi_dsi_device *device)
  1199. {
  1200. struct exynos_dsi *dsi = host_to_dsi(host);
  1201. exynos_dsi_unregister_te_irq(dsi);
  1202. dsi->panel_node = NULL;
  1203. if (dsi->connector.dev)
  1204. drm_helper_hpd_irq_event(dsi->connector.dev);
  1205. return 0;
  1206. }
  1207. static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
  1208. const struct mipi_dsi_msg *msg)
  1209. {
  1210. struct exynos_dsi *dsi = host_to_dsi(host);
  1211. struct exynos_dsi_transfer xfer;
  1212. int ret;
  1213. if (!(dsi->state & DSIM_STATE_ENABLED))
  1214. return -EINVAL;
  1215. if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
  1216. ret = exynos_dsi_init(dsi);
  1217. if (ret)
  1218. return ret;
  1219. dsi->state |= DSIM_STATE_INITIALIZED;
  1220. }
  1221. ret = mipi_dsi_create_packet(&xfer.packet, msg);
  1222. if (ret < 0)
  1223. return ret;
  1224. xfer.rx_len = msg->rx_len;
  1225. xfer.rx_payload = msg->rx_buf;
  1226. xfer.flags = msg->flags;
  1227. ret = exynos_dsi_transfer(dsi, &xfer);
  1228. return (ret < 0) ? ret : xfer.rx_done;
  1229. }
  1230. static const struct mipi_dsi_host_ops exynos_dsi_ops = {
  1231. .attach = exynos_dsi_host_attach,
  1232. .detach = exynos_dsi_host_detach,
  1233. .transfer = exynos_dsi_host_transfer,
  1234. };
  1235. static void exynos_dsi_enable(struct drm_encoder *encoder)
  1236. {
  1237. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1238. int ret;
  1239. if (dsi->state & DSIM_STATE_ENABLED)
  1240. return;
  1241. pm_runtime_get_sync(dsi->dev);
  1242. dsi->state |= DSIM_STATE_ENABLED;
  1243. ret = drm_panel_prepare(dsi->panel);
  1244. if (ret < 0) {
  1245. dsi->state &= ~DSIM_STATE_ENABLED;
  1246. pm_runtime_put_sync(dsi->dev);
  1247. return;
  1248. }
  1249. exynos_dsi_set_display_mode(dsi);
  1250. exynos_dsi_set_display_enable(dsi, true);
  1251. ret = drm_panel_enable(dsi->panel);
  1252. if (ret < 0) {
  1253. dsi->state &= ~DSIM_STATE_ENABLED;
  1254. exynos_dsi_set_display_enable(dsi, false);
  1255. drm_panel_unprepare(dsi->panel);
  1256. pm_runtime_put_sync(dsi->dev);
  1257. return;
  1258. }
  1259. dsi->state |= DSIM_STATE_VIDOUT_AVAILABLE;
  1260. }
  1261. static void exynos_dsi_disable(struct drm_encoder *encoder)
  1262. {
  1263. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1264. if (!(dsi->state & DSIM_STATE_ENABLED))
  1265. return;
  1266. dsi->state &= ~DSIM_STATE_VIDOUT_AVAILABLE;
  1267. drm_panel_disable(dsi->panel);
  1268. exynos_dsi_set_display_enable(dsi, false);
  1269. drm_panel_unprepare(dsi->panel);
  1270. dsi->state &= ~DSIM_STATE_ENABLED;
  1271. pm_runtime_put_sync(dsi->dev);
  1272. }
  1273. static enum drm_connector_status
  1274. exynos_dsi_detect(struct drm_connector *connector, bool force)
  1275. {
  1276. struct exynos_dsi *dsi = connector_to_dsi(connector);
  1277. if (!dsi->panel) {
  1278. dsi->panel = of_drm_find_panel(dsi->panel_node);
  1279. if (dsi->panel)
  1280. drm_panel_attach(dsi->panel, &dsi->connector);
  1281. } else if (!dsi->panel_node) {
  1282. struct drm_encoder *encoder;
  1283. encoder = platform_get_drvdata(to_platform_device(dsi->dev));
  1284. exynos_dsi_disable(encoder);
  1285. drm_panel_detach(dsi->panel);
  1286. dsi->panel = NULL;
  1287. }
  1288. if (dsi->panel)
  1289. return connector_status_connected;
  1290. return connector_status_disconnected;
  1291. }
  1292. static void exynos_dsi_connector_destroy(struct drm_connector *connector)
  1293. {
  1294. drm_connector_unregister(connector);
  1295. drm_connector_cleanup(connector);
  1296. connector->dev = NULL;
  1297. }
  1298. static const struct drm_connector_funcs exynos_dsi_connector_funcs = {
  1299. .dpms = drm_atomic_helper_connector_dpms,
  1300. .detect = exynos_dsi_detect,
  1301. .fill_modes = drm_helper_probe_single_connector_modes,
  1302. .destroy = exynos_dsi_connector_destroy,
  1303. .reset = drm_atomic_helper_connector_reset,
  1304. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1305. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1306. };
  1307. static int exynos_dsi_get_modes(struct drm_connector *connector)
  1308. {
  1309. struct exynos_dsi *dsi = connector_to_dsi(connector);
  1310. if (dsi->panel)
  1311. return dsi->panel->funcs->get_modes(dsi->panel);
  1312. return 0;
  1313. }
  1314. static struct drm_encoder *
  1315. exynos_dsi_best_encoder(struct drm_connector *connector)
  1316. {
  1317. struct exynos_dsi *dsi = connector_to_dsi(connector);
  1318. return &dsi->encoder;
  1319. }
  1320. static const struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
  1321. .get_modes = exynos_dsi_get_modes,
  1322. .best_encoder = exynos_dsi_best_encoder,
  1323. };
  1324. static int exynos_dsi_create_connector(struct drm_encoder *encoder)
  1325. {
  1326. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1327. struct drm_connector *connector = &dsi->connector;
  1328. int ret;
  1329. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1330. ret = drm_connector_init(encoder->dev, connector,
  1331. &exynos_dsi_connector_funcs,
  1332. DRM_MODE_CONNECTOR_DSI);
  1333. if (ret) {
  1334. DRM_ERROR("Failed to initialize connector with drm\n");
  1335. return ret;
  1336. }
  1337. drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
  1338. drm_connector_register(connector);
  1339. drm_mode_connector_attach_encoder(connector, encoder);
  1340. return 0;
  1341. }
  1342. static void exynos_dsi_mode_set(struct drm_encoder *encoder,
  1343. struct drm_display_mode *mode,
  1344. struct drm_display_mode *adjusted_mode)
  1345. {
  1346. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1347. struct videomode *vm = &dsi->vm;
  1348. struct drm_display_mode *m = adjusted_mode;
  1349. vm->hactive = m->hdisplay;
  1350. vm->vactive = m->vdisplay;
  1351. vm->vfront_porch = m->vsync_start - m->vdisplay;
  1352. vm->vback_porch = m->vtotal - m->vsync_end;
  1353. vm->vsync_len = m->vsync_end - m->vsync_start;
  1354. vm->hfront_porch = m->hsync_start - m->hdisplay;
  1355. vm->hback_porch = m->htotal - m->hsync_end;
  1356. vm->hsync_len = m->hsync_end - m->hsync_start;
  1357. }
  1358. static const struct drm_encoder_helper_funcs exynos_dsi_encoder_helper_funcs = {
  1359. .mode_set = exynos_dsi_mode_set,
  1360. .enable = exynos_dsi_enable,
  1361. .disable = exynos_dsi_disable,
  1362. };
  1363. static const struct drm_encoder_funcs exynos_dsi_encoder_funcs = {
  1364. .destroy = drm_encoder_cleanup,
  1365. };
  1366. MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
  1367. /* of_* functions will be removed after merge of of_graph patches */
  1368. static struct device_node *
  1369. of_get_child_by_name_reg(struct device_node *parent, const char *name, u32 reg)
  1370. {
  1371. struct device_node *np;
  1372. for_each_child_of_node(parent, np) {
  1373. u32 r;
  1374. if (!np->name || of_node_cmp(np->name, name))
  1375. continue;
  1376. if (of_property_read_u32(np, "reg", &r) < 0)
  1377. r = 0;
  1378. if (reg == r)
  1379. break;
  1380. }
  1381. return np;
  1382. }
  1383. static struct device_node *of_graph_get_port_by_reg(struct device_node *parent,
  1384. u32 reg)
  1385. {
  1386. struct device_node *ports, *port;
  1387. ports = of_get_child_by_name(parent, "ports");
  1388. if (ports)
  1389. parent = ports;
  1390. port = of_get_child_by_name_reg(parent, "port", reg);
  1391. of_node_put(ports);
  1392. return port;
  1393. }
  1394. static struct device_node *
  1395. of_graph_get_endpoint_by_reg(struct device_node *port, u32 reg)
  1396. {
  1397. return of_get_child_by_name_reg(port, "endpoint", reg);
  1398. }
  1399. static int exynos_dsi_of_read_u32(const struct device_node *np,
  1400. const char *propname, u32 *out_value)
  1401. {
  1402. int ret = of_property_read_u32(np, propname, out_value);
  1403. if (ret < 0)
  1404. pr_err("%s: failed to get '%s' property\n", np->full_name,
  1405. propname);
  1406. return ret;
  1407. }
  1408. enum {
  1409. DSI_PORT_IN,
  1410. DSI_PORT_OUT
  1411. };
  1412. static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
  1413. {
  1414. struct device *dev = dsi->dev;
  1415. struct device_node *node = dev->of_node;
  1416. struct device_node *port, *ep;
  1417. int ret;
  1418. ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
  1419. &dsi->pll_clk_rate);
  1420. if (ret < 0)
  1421. return ret;
  1422. port = of_graph_get_port_by_reg(node, DSI_PORT_OUT);
  1423. if (!port) {
  1424. dev_err(dev, "no output port specified\n");
  1425. return -EINVAL;
  1426. }
  1427. ep = of_graph_get_endpoint_by_reg(port, 0);
  1428. of_node_put(port);
  1429. if (!ep) {
  1430. dev_err(dev, "no endpoint specified in output port\n");
  1431. return -EINVAL;
  1432. }
  1433. ret = exynos_dsi_of_read_u32(ep, "samsung,burst-clock-frequency",
  1434. &dsi->burst_clk_rate);
  1435. if (ret < 0)
  1436. goto end;
  1437. ret = exynos_dsi_of_read_u32(ep, "samsung,esc-clock-frequency",
  1438. &dsi->esc_clk_rate);
  1439. if (ret < 0)
  1440. goto end;
  1441. of_node_put(ep);
  1442. ep = of_graph_get_next_endpoint(node, NULL);
  1443. if (!ep) {
  1444. ret = -EINVAL;
  1445. goto end;
  1446. }
  1447. dsi->bridge_node = of_graph_get_remote_port_parent(ep);
  1448. if (!dsi->bridge_node) {
  1449. ret = -EINVAL;
  1450. goto end;
  1451. }
  1452. end:
  1453. of_node_put(ep);
  1454. return ret;
  1455. }
  1456. static int exynos_dsi_bind(struct device *dev, struct device *master,
  1457. void *data)
  1458. {
  1459. struct drm_encoder *encoder = dev_get_drvdata(dev);
  1460. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1461. struct drm_device *drm_dev = data;
  1462. struct drm_bridge *bridge;
  1463. int ret;
  1464. ret = exynos_drm_crtc_get_pipe_from_type(drm_dev,
  1465. EXYNOS_DISPLAY_TYPE_LCD);
  1466. if (ret < 0)
  1467. return ret;
  1468. encoder->possible_crtcs = 1 << ret;
  1469. DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
  1470. drm_encoder_init(drm_dev, encoder, &exynos_dsi_encoder_funcs,
  1471. DRM_MODE_ENCODER_TMDS, NULL);
  1472. drm_encoder_helper_add(encoder, &exynos_dsi_encoder_helper_funcs);
  1473. ret = exynos_dsi_create_connector(encoder);
  1474. if (ret) {
  1475. DRM_ERROR("failed to create connector ret = %d\n", ret);
  1476. drm_encoder_cleanup(encoder);
  1477. return ret;
  1478. }
  1479. bridge = of_drm_find_bridge(dsi->bridge_node);
  1480. if (bridge) {
  1481. encoder->bridge = bridge;
  1482. drm_bridge_attach(drm_dev, bridge);
  1483. }
  1484. return mipi_dsi_host_register(&dsi->dsi_host);
  1485. }
  1486. static void exynos_dsi_unbind(struct device *dev, struct device *master,
  1487. void *data)
  1488. {
  1489. struct drm_encoder *encoder = dev_get_drvdata(dev);
  1490. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1491. exynos_dsi_disable(encoder);
  1492. mipi_dsi_host_unregister(&dsi->dsi_host);
  1493. }
  1494. static const struct component_ops exynos_dsi_component_ops = {
  1495. .bind = exynos_dsi_bind,
  1496. .unbind = exynos_dsi_unbind,
  1497. };
  1498. static int exynos_dsi_probe(struct platform_device *pdev)
  1499. {
  1500. struct device *dev = &pdev->dev;
  1501. struct resource *res;
  1502. struct exynos_dsi *dsi;
  1503. int ret, i;
  1504. dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
  1505. if (!dsi)
  1506. return -ENOMEM;
  1507. /* To be checked as invalid one */
  1508. dsi->te_gpio = -ENOENT;
  1509. init_completion(&dsi->completed);
  1510. spin_lock_init(&dsi->transfer_lock);
  1511. INIT_LIST_HEAD(&dsi->transfer_list);
  1512. dsi->dsi_host.ops = &exynos_dsi_ops;
  1513. dsi->dsi_host.dev = dev;
  1514. dsi->dev = dev;
  1515. dsi->driver_data = exynos_dsi_get_driver_data(pdev);
  1516. ret = exynos_dsi_parse_dt(dsi);
  1517. if (ret)
  1518. return ret;
  1519. dsi->supplies[0].supply = "vddcore";
  1520. dsi->supplies[1].supply = "vddio";
  1521. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(dsi->supplies),
  1522. dsi->supplies);
  1523. if (ret) {
  1524. dev_info(dev, "failed to get regulators: %d\n", ret);
  1525. return -EPROBE_DEFER;
  1526. }
  1527. dsi->clks = devm_kzalloc(dev,
  1528. sizeof(*dsi->clks) * dsi->driver_data->num_clks,
  1529. GFP_KERNEL);
  1530. if (!dsi->clks)
  1531. return -ENOMEM;
  1532. for (i = 0; i < dsi->driver_data->num_clks; i++) {
  1533. dsi->clks[i] = devm_clk_get(dev, clk_names[i]);
  1534. if (IS_ERR(dsi->clks[i])) {
  1535. if (strcmp(clk_names[i], "sclk_mipi") == 0) {
  1536. strcpy(clk_names[i], OLD_SCLK_MIPI_CLK_NAME);
  1537. i--;
  1538. continue;
  1539. }
  1540. dev_info(dev, "failed to get the clock: %s\n",
  1541. clk_names[i]);
  1542. return PTR_ERR(dsi->clks[i]);
  1543. }
  1544. }
  1545. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1546. dsi->reg_base = devm_ioremap_resource(dev, res);
  1547. if (IS_ERR(dsi->reg_base)) {
  1548. dev_err(dev, "failed to remap io region\n");
  1549. return PTR_ERR(dsi->reg_base);
  1550. }
  1551. dsi->phy = devm_phy_get(dev, "dsim");
  1552. if (IS_ERR(dsi->phy)) {
  1553. dev_info(dev, "failed to get dsim phy\n");
  1554. return PTR_ERR(dsi->phy);
  1555. }
  1556. dsi->irq = platform_get_irq(pdev, 0);
  1557. if (dsi->irq < 0) {
  1558. dev_err(dev, "failed to request dsi irq resource\n");
  1559. return dsi->irq;
  1560. }
  1561. irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
  1562. ret = devm_request_threaded_irq(dev, dsi->irq, NULL,
  1563. exynos_dsi_irq, IRQF_ONESHOT,
  1564. dev_name(dev), dsi);
  1565. if (ret) {
  1566. dev_err(dev, "failed to request dsi irq\n");
  1567. return ret;
  1568. }
  1569. platform_set_drvdata(pdev, &dsi->encoder);
  1570. pm_runtime_enable(dev);
  1571. return component_add(dev, &exynos_dsi_component_ops);
  1572. }
  1573. static int exynos_dsi_remove(struct platform_device *pdev)
  1574. {
  1575. pm_runtime_disable(&pdev->dev);
  1576. component_del(&pdev->dev, &exynos_dsi_component_ops);
  1577. return 0;
  1578. }
  1579. static int __maybe_unused exynos_dsi_suspend(struct device *dev)
  1580. {
  1581. struct drm_encoder *encoder = dev_get_drvdata(dev);
  1582. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1583. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  1584. int ret, i;
  1585. usleep_range(10000, 20000);
  1586. if (dsi->state & DSIM_STATE_INITIALIZED) {
  1587. dsi->state &= ~DSIM_STATE_INITIALIZED;
  1588. exynos_dsi_disable_clock(dsi);
  1589. exynos_dsi_disable_irq(dsi);
  1590. }
  1591. dsi->state &= ~DSIM_STATE_CMD_LPM;
  1592. phy_power_off(dsi->phy);
  1593. for (i = driver_data->num_clks - 1; i > -1; i--)
  1594. clk_disable_unprepare(dsi->clks[i]);
  1595. ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1596. if (ret < 0)
  1597. dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
  1598. return 0;
  1599. }
  1600. static int __maybe_unused exynos_dsi_resume(struct device *dev)
  1601. {
  1602. struct drm_encoder *encoder = dev_get_drvdata(dev);
  1603. struct exynos_dsi *dsi = encoder_to_dsi(encoder);
  1604. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  1605. int ret, i;
  1606. ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1607. if (ret < 0) {
  1608. dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
  1609. return ret;
  1610. }
  1611. for (i = 0; i < driver_data->num_clks; i++) {
  1612. ret = clk_prepare_enable(dsi->clks[i]);
  1613. if (ret < 0)
  1614. goto err_clk;
  1615. }
  1616. ret = phy_power_on(dsi->phy);
  1617. if (ret < 0) {
  1618. dev_err(dsi->dev, "cannot enable phy %d\n", ret);
  1619. goto err_clk;
  1620. }
  1621. return 0;
  1622. err_clk:
  1623. while (--i > -1)
  1624. clk_disable_unprepare(dsi->clks[i]);
  1625. regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1626. return ret;
  1627. }
  1628. static const struct dev_pm_ops exynos_dsi_pm_ops = {
  1629. SET_RUNTIME_PM_OPS(exynos_dsi_suspend, exynos_dsi_resume, NULL)
  1630. };
  1631. struct platform_driver dsi_driver = {
  1632. .probe = exynos_dsi_probe,
  1633. .remove = exynos_dsi_remove,
  1634. .driver = {
  1635. .name = "exynos-dsi",
  1636. .owner = THIS_MODULE,
  1637. .pm = &exynos_dsi_pm_ops,
  1638. .of_match_table = exynos_dsi_of_match,
  1639. },
  1640. };
  1641. MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
  1642. MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
  1643. MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
  1644. MODULE_LICENSE("GPL v2");