drm_edid.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240
  1. /*
  2. * Copyright (c) 2006 Luc Verhaegen (quirks list)
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. * Copyright 2010 Red Hat, Inc.
  6. *
  7. * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
  8. * FB layer.
  9. * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the
  19. * next paragraph) shall be included in all copies or substantial portions
  20. * of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  27. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  28. * DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/hdmi.h>
  33. #include <linux/i2c.h>
  34. #include <linux/module.h>
  35. #include <linux/vga_switcheroo.h>
  36. #include <drm/drmP.h>
  37. #include <drm/drm_edid.h>
  38. #include <drm/drm_displayid.h>
  39. #define version_greater(edid, maj, min) \
  40. (((edid)->version > (maj)) || \
  41. ((edid)->version == (maj) && (edid)->revision > (min)))
  42. #define EDID_EST_TIMINGS 16
  43. #define EDID_STD_TIMINGS 8
  44. #define EDID_DETAILED_TIMINGS 4
  45. /*
  46. * EDID blocks out in the wild have a variety of bugs, try to collect
  47. * them here (note that userspace may work around broken monitors first,
  48. * but fixes should make their way here so that the kernel "just works"
  49. * on as many displays as possible).
  50. */
  51. /* First detailed mode wrong, use largest 60Hz mode */
  52. #define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
  53. /* Reported 135MHz pixel clock is too high, needs adjustment */
  54. #define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
  55. /* Prefer the largest mode at 75 Hz */
  56. #define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
  57. /* Detail timing is in cm not mm */
  58. #define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
  59. /* Detailed timing descriptors have bogus size values, so just take the
  60. * maximum size and use that.
  61. */
  62. #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
  63. /* Monitor forgot to set the first detailed is preferred bit. */
  64. #define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
  65. /* use +hsync +vsync for detailed mode */
  66. #define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
  67. /* Force reduced-blanking timings for detailed modes */
  68. #define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
  69. /* Force 8bpc */
  70. #define EDID_QUIRK_FORCE_8BPC (1 << 8)
  71. /* Force 12bpc */
  72. #define EDID_QUIRK_FORCE_12BPC (1 << 9)
  73. struct detailed_mode_closure {
  74. struct drm_connector *connector;
  75. struct edid *edid;
  76. bool preferred;
  77. u32 quirks;
  78. int modes;
  79. };
  80. #define LEVEL_DMT 0
  81. #define LEVEL_GTF 1
  82. #define LEVEL_GTF2 2
  83. #define LEVEL_CVT 3
  84. static struct edid_quirk {
  85. char vendor[4];
  86. int product_id;
  87. u32 quirks;
  88. } edid_quirk_list[] = {
  89. /* Acer AL1706 */
  90. { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  91. /* Acer F51 */
  92. { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
  93. /* Unknown Acer */
  94. { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  95. /* Belinea 10 15 55 */
  96. { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
  97. { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
  98. /* Envision Peripherals, Inc. EN-7100e */
  99. { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
  100. /* Envision EN2028 */
  101. { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
  102. /* Funai Electronics PM36B */
  103. { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
  104. EDID_QUIRK_DETAILED_IN_CM },
  105. /* LG Philips LCD LP154W01-A5 */
  106. { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  107. { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  108. /* Philips 107p5 CRT */
  109. { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  110. /* Proview AY765C */
  111. { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  112. /* Samsung SyncMaster 205BW. Note: irony */
  113. { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
  114. /* Samsung SyncMaster 22[5-6]BW */
  115. { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
  116. { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
  117. /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
  118. { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
  119. /* ViewSonic VA2026w */
  120. { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
  121. /* Medion MD 30217 PG */
  122. { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
  123. /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
  124. { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
  125. };
  126. /*
  127. * Autogenerated from the DMT spec.
  128. * This table is copied from xfree86/modes/xf86EdidModes.c.
  129. */
  130. static const struct drm_display_mode drm_dmt_modes[] = {
  131. /* 0x01 - 640x350@85Hz */
  132. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  133. 736, 832, 0, 350, 382, 385, 445, 0,
  134. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  135. /* 0x02 - 640x400@85Hz */
  136. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  137. 736, 832, 0, 400, 401, 404, 445, 0,
  138. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  139. /* 0x03 - 720x400@85Hz */
  140. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
  141. 828, 936, 0, 400, 401, 404, 446, 0,
  142. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  143. /* 0x04 - 640x480@60Hz */
  144. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  145. 752, 800, 0, 480, 490, 492, 525, 0,
  146. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  147. /* 0x05 - 640x480@72Hz */
  148. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  149. 704, 832, 0, 480, 489, 492, 520, 0,
  150. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  151. /* 0x06 - 640x480@75Hz */
  152. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  153. 720, 840, 0, 480, 481, 484, 500, 0,
  154. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  155. /* 0x07 - 640x480@85Hz */
  156. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
  157. 752, 832, 0, 480, 481, 484, 509, 0,
  158. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  159. /* 0x08 - 800x600@56Hz */
  160. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  161. 896, 1024, 0, 600, 601, 603, 625, 0,
  162. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  163. /* 0x09 - 800x600@60Hz */
  164. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  165. 968, 1056, 0, 600, 601, 605, 628, 0,
  166. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  167. /* 0x0a - 800x600@72Hz */
  168. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  169. 976, 1040, 0, 600, 637, 643, 666, 0,
  170. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  171. /* 0x0b - 800x600@75Hz */
  172. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  173. 896, 1056, 0, 600, 601, 604, 625, 0,
  174. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  175. /* 0x0c - 800x600@85Hz */
  176. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
  177. 896, 1048, 0, 600, 601, 604, 631, 0,
  178. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  179. /* 0x0d - 800x600@120Hz RB */
  180. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
  181. 880, 960, 0, 600, 603, 607, 636, 0,
  182. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  183. /* 0x0e - 848x480@60Hz */
  184. { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
  185. 976, 1088, 0, 480, 486, 494, 517, 0,
  186. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  187. /* 0x0f - 1024x768@43Hz, interlace */
  188. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
  189. 1208, 1264, 0, 768, 768, 772, 817, 0,
  190. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  191. DRM_MODE_FLAG_INTERLACE) },
  192. /* 0x10 - 1024x768@60Hz */
  193. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  194. 1184, 1344, 0, 768, 771, 777, 806, 0,
  195. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  196. /* 0x11 - 1024x768@70Hz */
  197. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  198. 1184, 1328, 0, 768, 771, 777, 806, 0,
  199. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  200. /* 0x12 - 1024x768@75Hz */
  201. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
  202. 1136, 1312, 0, 768, 769, 772, 800, 0,
  203. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  204. /* 0x13 - 1024x768@85Hz */
  205. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
  206. 1168, 1376, 0, 768, 769, 772, 808, 0,
  207. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  208. /* 0x14 - 1024x768@120Hz RB */
  209. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
  210. 1104, 1184, 0, 768, 771, 775, 813, 0,
  211. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  212. /* 0x15 - 1152x864@75Hz */
  213. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  214. 1344, 1600, 0, 864, 865, 868, 900, 0,
  215. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  216. /* 0x55 - 1280x720@60Hz */
  217. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
  218. 1430, 1650, 0, 720, 725, 730, 750, 0,
  219. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  220. /* 0x16 - 1280x768@60Hz RB */
  221. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
  222. 1360, 1440, 0, 768, 771, 778, 790, 0,
  223. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  224. /* 0x17 - 1280x768@60Hz */
  225. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
  226. 1472, 1664, 0, 768, 771, 778, 798, 0,
  227. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  228. /* 0x18 - 1280x768@75Hz */
  229. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
  230. 1488, 1696, 0, 768, 771, 778, 805, 0,
  231. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  232. /* 0x19 - 1280x768@85Hz */
  233. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
  234. 1496, 1712, 0, 768, 771, 778, 809, 0,
  235. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  236. /* 0x1a - 1280x768@120Hz RB */
  237. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
  238. 1360, 1440, 0, 768, 771, 778, 813, 0,
  239. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  240. /* 0x1b - 1280x800@60Hz RB */
  241. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
  242. 1360, 1440, 0, 800, 803, 809, 823, 0,
  243. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  244. /* 0x1c - 1280x800@60Hz */
  245. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
  246. 1480, 1680, 0, 800, 803, 809, 831, 0,
  247. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  248. /* 0x1d - 1280x800@75Hz */
  249. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
  250. 1488, 1696, 0, 800, 803, 809, 838, 0,
  251. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  252. /* 0x1e - 1280x800@85Hz */
  253. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
  254. 1496, 1712, 0, 800, 803, 809, 843, 0,
  255. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  256. /* 0x1f - 1280x800@120Hz RB */
  257. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
  258. 1360, 1440, 0, 800, 803, 809, 847, 0,
  259. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  260. /* 0x20 - 1280x960@60Hz */
  261. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
  262. 1488, 1800, 0, 960, 961, 964, 1000, 0,
  263. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  264. /* 0x21 - 1280x960@85Hz */
  265. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
  266. 1504, 1728, 0, 960, 961, 964, 1011, 0,
  267. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  268. /* 0x22 - 1280x960@120Hz RB */
  269. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
  270. 1360, 1440, 0, 960, 963, 967, 1017, 0,
  271. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  272. /* 0x23 - 1280x1024@60Hz */
  273. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
  274. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  275. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  276. /* 0x24 - 1280x1024@75Hz */
  277. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  278. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  279. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  280. /* 0x25 - 1280x1024@85Hz */
  281. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
  282. 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
  283. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  284. /* 0x26 - 1280x1024@120Hz RB */
  285. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
  286. 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
  287. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  288. /* 0x27 - 1360x768@60Hz */
  289. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
  290. 1536, 1792, 0, 768, 771, 777, 795, 0,
  291. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  292. /* 0x28 - 1360x768@120Hz RB */
  293. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
  294. 1440, 1520, 0, 768, 771, 776, 813, 0,
  295. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  296. /* 0x51 - 1366x768@60Hz */
  297. { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
  298. 1579, 1792, 0, 768, 771, 774, 798, 0,
  299. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  300. /* 0x56 - 1366x768@60Hz */
  301. { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
  302. 1436, 1500, 0, 768, 769, 772, 800, 0,
  303. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  304. /* 0x29 - 1400x1050@60Hz RB */
  305. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
  306. 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
  307. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  308. /* 0x2a - 1400x1050@60Hz */
  309. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
  310. 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
  311. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  312. /* 0x2b - 1400x1050@75Hz */
  313. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
  314. 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
  315. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  316. /* 0x2c - 1400x1050@85Hz */
  317. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
  318. 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
  319. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  320. /* 0x2d - 1400x1050@120Hz RB */
  321. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
  322. 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
  323. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  324. /* 0x2e - 1440x900@60Hz RB */
  325. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
  326. 1520, 1600, 0, 900, 903, 909, 926, 0,
  327. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  328. /* 0x2f - 1440x900@60Hz */
  329. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
  330. 1672, 1904, 0, 900, 903, 909, 934, 0,
  331. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  332. /* 0x30 - 1440x900@75Hz */
  333. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
  334. 1688, 1936, 0, 900, 903, 909, 942, 0,
  335. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  336. /* 0x31 - 1440x900@85Hz */
  337. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
  338. 1696, 1952, 0, 900, 903, 909, 948, 0,
  339. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  340. /* 0x32 - 1440x900@120Hz RB */
  341. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
  342. 1520, 1600, 0, 900, 903, 909, 953, 0,
  343. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  344. /* 0x53 - 1600x900@60Hz */
  345. { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
  346. 1704, 1800, 0, 900, 901, 904, 1000, 0,
  347. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  348. /* 0x33 - 1600x1200@60Hz */
  349. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
  350. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  351. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  352. /* 0x34 - 1600x1200@65Hz */
  353. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
  354. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  355. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  356. /* 0x35 - 1600x1200@70Hz */
  357. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
  358. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  359. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  360. /* 0x36 - 1600x1200@75Hz */
  361. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
  362. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  363. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  364. /* 0x37 - 1600x1200@85Hz */
  365. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
  366. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  367. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  368. /* 0x38 - 1600x1200@120Hz RB */
  369. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
  370. 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
  371. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  372. /* 0x39 - 1680x1050@60Hz RB */
  373. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
  374. 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
  375. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  376. /* 0x3a - 1680x1050@60Hz */
  377. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
  378. 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
  379. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  380. /* 0x3b - 1680x1050@75Hz */
  381. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
  382. 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
  383. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  384. /* 0x3c - 1680x1050@85Hz */
  385. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
  386. 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
  387. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  388. /* 0x3d - 1680x1050@120Hz RB */
  389. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
  390. 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
  391. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  392. /* 0x3e - 1792x1344@60Hz */
  393. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
  394. 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
  395. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  396. /* 0x3f - 1792x1344@75Hz */
  397. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
  398. 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
  399. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  400. /* 0x40 - 1792x1344@120Hz RB */
  401. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
  402. 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
  403. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  404. /* 0x41 - 1856x1392@60Hz */
  405. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
  406. 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
  407. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  408. /* 0x42 - 1856x1392@75Hz */
  409. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
  410. 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
  411. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  412. /* 0x43 - 1856x1392@120Hz RB */
  413. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
  414. 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
  415. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  416. /* 0x52 - 1920x1080@60Hz */
  417. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  418. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  419. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  420. /* 0x44 - 1920x1200@60Hz RB */
  421. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
  422. 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
  423. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  424. /* 0x45 - 1920x1200@60Hz */
  425. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
  426. 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
  427. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  428. /* 0x46 - 1920x1200@75Hz */
  429. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
  430. 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
  431. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  432. /* 0x47 - 1920x1200@85Hz */
  433. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
  434. 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
  435. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  436. /* 0x48 - 1920x1200@120Hz RB */
  437. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
  438. 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
  439. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  440. /* 0x49 - 1920x1440@60Hz */
  441. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
  442. 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
  443. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  444. /* 0x4a - 1920x1440@75Hz */
  445. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
  446. 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
  447. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  448. /* 0x4b - 1920x1440@120Hz RB */
  449. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
  450. 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
  451. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  452. /* 0x54 - 2048x1152@60Hz */
  453. { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
  454. 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
  455. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  456. /* 0x4c - 2560x1600@60Hz RB */
  457. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
  458. 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
  459. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  460. /* 0x4d - 2560x1600@60Hz */
  461. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
  462. 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
  463. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  464. /* 0x4e - 2560x1600@75Hz */
  465. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
  466. 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
  467. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  468. /* 0x4f - 2560x1600@85Hz */
  469. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
  470. 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
  471. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  472. /* 0x50 - 2560x1600@120Hz RB */
  473. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
  474. 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
  475. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  476. /* 0x57 - 4096x2160@60Hz RB */
  477. { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
  478. 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
  479. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  480. /* 0x58 - 4096x2160@59.94Hz RB */
  481. { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
  482. 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
  483. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  484. };
  485. /*
  486. * These more or less come from the DMT spec. The 720x400 modes are
  487. * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
  488. * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
  489. * should be 1152x870, again for the Mac, but instead we use the x864 DMT
  490. * mode.
  491. *
  492. * The DMT modes have been fact-checked; the rest are mild guesses.
  493. */
  494. static const struct drm_display_mode edid_est_modes[] = {
  495. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  496. 968, 1056, 0, 600, 601, 605, 628, 0,
  497. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
  498. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  499. 896, 1024, 0, 600, 601, 603, 625, 0,
  500. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
  501. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  502. 720, 840, 0, 480, 481, 484, 500, 0,
  503. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
  504. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  505. 704, 832, 0, 480, 489, 491, 520, 0,
  506. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
  507. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
  508. 768, 864, 0, 480, 483, 486, 525, 0,
  509. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
  510. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
  511. 752, 800, 0, 480, 490, 492, 525, 0,
  512. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
  513. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
  514. 846, 900, 0, 400, 421, 423, 449, 0,
  515. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
  516. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
  517. 846, 900, 0, 400, 412, 414, 449, 0,
  518. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
  519. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  520. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  521. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
  522. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
  523. 1136, 1312, 0, 768, 769, 772, 800, 0,
  524. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
  525. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  526. 1184, 1328, 0, 768, 771, 777, 806, 0,
  527. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
  528. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  529. 1184, 1344, 0, 768, 771, 777, 806, 0,
  530. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
  531. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
  532. 1208, 1264, 0, 768, 768, 776, 817, 0,
  533. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
  534. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
  535. 928, 1152, 0, 624, 625, 628, 667, 0,
  536. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
  537. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  538. 896, 1056, 0, 600, 601, 604, 625, 0,
  539. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
  540. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  541. 976, 1040, 0, 600, 637, 643, 666, 0,
  542. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
  543. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  544. 1344, 1600, 0, 864, 865, 868, 900, 0,
  545. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
  546. };
  547. struct minimode {
  548. short w;
  549. short h;
  550. short r;
  551. short rb;
  552. };
  553. static const struct minimode est3_modes[] = {
  554. /* byte 6 */
  555. { 640, 350, 85, 0 },
  556. { 640, 400, 85, 0 },
  557. { 720, 400, 85, 0 },
  558. { 640, 480, 85, 0 },
  559. { 848, 480, 60, 0 },
  560. { 800, 600, 85, 0 },
  561. { 1024, 768, 85, 0 },
  562. { 1152, 864, 75, 0 },
  563. /* byte 7 */
  564. { 1280, 768, 60, 1 },
  565. { 1280, 768, 60, 0 },
  566. { 1280, 768, 75, 0 },
  567. { 1280, 768, 85, 0 },
  568. { 1280, 960, 60, 0 },
  569. { 1280, 960, 85, 0 },
  570. { 1280, 1024, 60, 0 },
  571. { 1280, 1024, 85, 0 },
  572. /* byte 8 */
  573. { 1360, 768, 60, 0 },
  574. { 1440, 900, 60, 1 },
  575. { 1440, 900, 60, 0 },
  576. { 1440, 900, 75, 0 },
  577. { 1440, 900, 85, 0 },
  578. { 1400, 1050, 60, 1 },
  579. { 1400, 1050, 60, 0 },
  580. { 1400, 1050, 75, 0 },
  581. /* byte 9 */
  582. { 1400, 1050, 85, 0 },
  583. { 1680, 1050, 60, 1 },
  584. { 1680, 1050, 60, 0 },
  585. { 1680, 1050, 75, 0 },
  586. { 1680, 1050, 85, 0 },
  587. { 1600, 1200, 60, 0 },
  588. { 1600, 1200, 65, 0 },
  589. { 1600, 1200, 70, 0 },
  590. /* byte 10 */
  591. { 1600, 1200, 75, 0 },
  592. { 1600, 1200, 85, 0 },
  593. { 1792, 1344, 60, 0 },
  594. { 1792, 1344, 75, 0 },
  595. { 1856, 1392, 60, 0 },
  596. { 1856, 1392, 75, 0 },
  597. { 1920, 1200, 60, 1 },
  598. { 1920, 1200, 60, 0 },
  599. /* byte 11 */
  600. { 1920, 1200, 75, 0 },
  601. { 1920, 1200, 85, 0 },
  602. { 1920, 1440, 60, 0 },
  603. { 1920, 1440, 75, 0 },
  604. };
  605. static const struct minimode extra_modes[] = {
  606. { 1024, 576, 60, 0 },
  607. { 1366, 768, 60, 0 },
  608. { 1600, 900, 60, 0 },
  609. { 1680, 945, 60, 0 },
  610. { 1920, 1080, 60, 0 },
  611. { 2048, 1152, 60, 0 },
  612. { 2048, 1536, 60, 0 },
  613. };
  614. /*
  615. * Probably taken from CEA-861 spec.
  616. * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
  617. *
  618. * Index using the VIC.
  619. */
  620. static const struct drm_display_mode edid_cea_modes[] = {
  621. /* 0 - dummy, VICs start at 1 */
  622. { },
  623. /* 1 - 640x480@60Hz */
  624. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  625. 752, 800, 0, 480, 490, 492, 525, 0,
  626. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  627. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  628. /* 2 - 720x480@60Hz */
  629. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  630. 798, 858, 0, 480, 489, 495, 525, 0,
  631. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  632. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  633. /* 3 - 720x480@60Hz */
  634. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  635. 798, 858, 0, 480, 489, 495, 525, 0,
  636. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  637. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  638. /* 4 - 1280x720@60Hz */
  639. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
  640. 1430, 1650, 0, 720, 725, 730, 750, 0,
  641. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  642. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  643. /* 5 - 1920x1080i@60Hz */
  644. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  645. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  646. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  647. DRM_MODE_FLAG_INTERLACE),
  648. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  649. /* 6 - 720(1440)x480i@60Hz */
  650. { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
  651. 801, 858, 0, 480, 488, 494, 525, 0,
  652. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  653. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  654. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  655. /* 7 - 720(1440)x480i@60Hz */
  656. { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
  657. 801, 858, 0, 480, 488, 494, 525, 0,
  658. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  659. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  660. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  661. /* 8 - 720(1440)x240@60Hz */
  662. { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
  663. 801, 858, 0, 240, 244, 247, 262, 0,
  664. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  665. DRM_MODE_FLAG_DBLCLK),
  666. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  667. /* 9 - 720(1440)x240@60Hz */
  668. { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
  669. 801, 858, 0, 240, 244, 247, 262, 0,
  670. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  671. DRM_MODE_FLAG_DBLCLK),
  672. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  673. /* 10 - 2880x480i@60Hz */
  674. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  675. 3204, 3432, 0, 480, 488, 494, 525, 0,
  676. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  677. DRM_MODE_FLAG_INTERLACE),
  678. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  679. /* 11 - 2880x480i@60Hz */
  680. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  681. 3204, 3432, 0, 480, 488, 494, 525, 0,
  682. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  683. DRM_MODE_FLAG_INTERLACE),
  684. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  685. /* 12 - 2880x240@60Hz */
  686. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  687. 3204, 3432, 0, 240, 244, 247, 262, 0,
  688. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  689. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  690. /* 13 - 2880x240@60Hz */
  691. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  692. 3204, 3432, 0, 240, 244, 247, 262, 0,
  693. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  694. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  695. /* 14 - 1440x480@60Hz */
  696. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  697. 1596, 1716, 0, 480, 489, 495, 525, 0,
  698. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  699. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  700. /* 15 - 1440x480@60Hz */
  701. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  702. 1596, 1716, 0, 480, 489, 495, 525, 0,
  703. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  704. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  705. /* 16 - 1920x1080@60Hz */
  706. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  707. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  708. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  709. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  710. /* 17 - 720x576@50Hz */
  711. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  712. 796, 864, 0, 576, 581, 586, 625, 0,
  713. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  714. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  715. /* 18 - 720x576@50Hz */
  716. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  717. 796, 864, 0, 576, 581, 586, 625, 0,
  718. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  719. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  720. /* 19 - 1280x720@50Hz */
  721. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
  722. 1760, 1980, 0, 720, 725, 730, 750, 0,
  723. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  724. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  725. /* 20 - 1920x1080i@50Hz */
  726. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  727. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  728. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  729. DRM_MODE_FLAG_INTERLACE),
  730. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  731. /* 21 - 720(1440)x576i@50Hz */
  732. { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
  733. 795, 864, 0, 576, 580, 586, 625, 0,
  734. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  735. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  736. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  737. /* 22 - 720(1440)x576i@50Hz */
  738. { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
  739. 795, 864, 0, 576, 580, 586, 625, 0,
  740. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  741. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  742. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  743. /* 23 - 720(1440)x288@50Hz */
  744. { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
  745. 795, 864, 0, 288, 290, 293, 312, 0,
  746. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  747. DRM_MODE_FLAG_DBLCLK),
  748. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  749. /* 24 - 720(1440)x288@50Hz */
  750. { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
  751. 795, 864, 0, 288, 290, 293, 312, 0,
  752. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  753. DRM_MODE_FLAG_DBLCLK),
  754. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  755. /* 25 - 2880x576i@50Hz */
  756. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  757. 3180, 3456, 0, 576, 580, 586, 625, 0,
  758. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  759. DRM_MODE_FLAG_INTERLACE),
  760. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  761. /* 26 - 2880x576i@50Hz */
  762. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  763. 3180, 3456, 0, 576, 580, 586, 625, 0,
  764. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  765. DRM_MODE_FLAG_INTERLACE),
  766. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  767. /* 27 - 2880x288@50Hz */
  768. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  769. 3180, 3456, 0, 288, 290, 293, 312, 0,
  770. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  771. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  772. /* 28 - 2880x288@50Hz */
  773. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  774. 3180, 3456, 0, 288, 290, 293, 312, 0,
  775. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  776. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  777. /* 29 - 1440x576@50Hz */
  778. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  779. 1592, 1728, 0, 576, 581, 586, 625, 0,
  780. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  781. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  782. /* 30 - 1440x576@50Hz */
  783. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  784. 1592, 1728, 0, 576, 581, 586, 625, 0,
  785. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  786. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  787. /* 31 - 1920x1080@50Hz */
  788. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  789. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  790. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  791. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  792. /* 32 - 1920x1080@24Hz */
  793. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
  794. 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
  795. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  796. .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  797. /* 33 - 1920x1080@25Hz */
  798. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  799. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  800. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  801. .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  802. /* 34 - 1920x1080@30Hz */
  803. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  804. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  805. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  806. .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  807. /* 35 - 2880x480@60Hz */
  808. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  809. 3192, 3432, 0, 480, 489, 495, 525, 0,
  810. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  811. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  812. /* 36 - 2880x480@60Hz */
  813. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  814. 3192, 3432, 0, 480, 489, 495, 525, 0,
  815. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  816. .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  817. /* 37 - 2880x576@50Hz */
  818. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  819. 3184, 3456, 0, 576, 581, 586, 625, 0,
  820. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  821. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  822. /* 38 - 2880x576@50Hz */
  823. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  824. 3184, 3456, 0, 576, 581, 586, 625, 0,
  825. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  826. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  827. /* 39 - 1920x1080i@50Hz */
  828. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
  829. 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
  830. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
  831. DRM_MODE_FLAG_INTERLACE),
  832. .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  833. /* 40 - 1920x1080i@100Hz */
  834. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  835. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  836. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  837. DRM_MODE_FLAG_INTERLACE),
  838. .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  839. /* 41 - 1280x720@100Hz */
  840. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
  841. 1760, 1980, 0, 720, 725, 730, 750, 0,
  842. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  843. .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  844. /* 42 - 720x576@100Hz */
  845. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  846. 796, 864, 0, 576, 581, 586, 625, 0,
  847. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  848. .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  849. /* 43 - 720x576@100Hz */
  850. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  851. 796, 864, 0, 576, 581, 586, 625, 0,
  852. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  853. .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  854. /* 44 - 720(1440)x576i@100Hz */
  855. { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  856. 795, 864, 0, 576, 580, 586, 625, 0,
  857. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  858. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  859. .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  860. /* 45 - 720(1440)x576i@100Hz */
  861. { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  862. 795, 864, 0, 576, 580, 586, 625, 0,
  863. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  864. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  865. .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  866. /* 46 - 1920x1080i@120Hz */
  867. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  868. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  869. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  870. DRM_MODE_FLAG_INTERLACE),
  871. .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  872. /* 47 - 1280x720@120Hz */
  873. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
  874. 1430, 1650, 0, 720, 725, 730, 750, 0,
  875. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  876. .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  877. /* 48 - 720x480@120Hz */
  878. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  879. 798, 858, 0, 480, 489, 495, 525, 0,
  880. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  881. .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  882. /* 49 - 720x480@120Hz */
  883. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  884. 798, 858, 0, 480, 489, 495, 525, 0,
  885. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  886. .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  887. /* 50 - 720(1440)x480i@120Hz */
  888. { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
  889. 801, 858, 0, 480, 488, 494, 525, 0,
  890. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  891. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  892. .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  893. /* 51 - 720(1440)x480i@120Hz */
  894. { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
  895. 801, 858, 0, 480, 488, 494, 525, 0,
  896. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  897. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  898. .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  899. /* 52 - 720x576@200Hz */
  900. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  901. 796, 864, 0, 576, 581, 586, 625, 0,
  902. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  903. .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  904. /* 53 - 720x576@200Hz */
  905. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  906. 796, 864, 0, 576, 581, 586, 625, 0,
  907. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  908. .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  909. /* 54 - 720(1440)x576i@200Hz */
  910. { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  911. 795, 864, 0, 576, 580, 586, 625, 0,
  912. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  913. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  914. .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  915. /* 55 - 720(1440)x576i@200Hz */
  916. { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  917. 795, 864, 0, 576, 580, 586, 625, 0,
  918. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  919. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  920. .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  921. /* 56 - 720x480@240Hz */
  922. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  923. 798, 858, 0, 480, 489, 495, 525, 0,
  924. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  925. .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  926. /* 57 - 720x480@240Hz */
  927. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  928. 798, 858, 0, 480, 489, 495, 525, 0,
  929. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  930. .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  931. /* 58 - 720(1440)x480i@240 */
  932. { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
  933. 801, 858, 0, 480, 488, 494, 525, 0,
  934. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  935. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  936. .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
  937. /* 59 - 720(1440)x480i@240 */
  938. { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
  939. 801, 858, 0, 480, 488, 494, 525, 0,
  940. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  941. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  942. .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  943. /* 60 - 1280x720@24Hz */
  944. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
  945. 3080, 3300, 0, 720, 725, 730, 750, 0,
  946. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  947. .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  948. /* 61 - 1280x720@25Hz */
  949. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
  950. 3740, 3960, 0, 720, 725, 730, 750, 0,
  951. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  952. .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  953. /* 62 - 1280x720@30Hz */
  954. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
  955. 3080, 3300, 0, 720, 725, 730, 750, 0,
  956. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  957. .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  958. /* 63 - 1920x1080@120Hz */
  959. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
  960. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  961. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  962. .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  963. /* 64 - 1920x1080@100Hz */
  964. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
  965. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  966. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  967. .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
  968. };
  969. /*
  970. * HDMI 1.4 4k modes. Index using the VIC.
  971. */
  972. static const struct drm_display_mode edid_4k_modes[] = {
  973. /* 0 - dummy, VICs start at 1 */
  974. { },
  975. /* 1 - 3840x2160@30Hz */
  976. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  977. 3840, 4016, 4104, 4400, 0,
  978. 2160, 2168, 2178, 2250, 0,
  979. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  980. .vrefresh = 30, },
  981. /* 2 - 3840x2160@25Hz */
  982. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  983. 3840, 4896, 4984, 5280, 0,
  984. 2160, 2168, 2178, 2250, 0,
  985. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  986. .vrefresh = 25, },
  987. /* 3 - 3840x2160@24Hz */
  988. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  989. 3840, 5116, 5204, 5500, 0,
  990. 2160, 2168, 2178, 2250, 0,
  991. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  992. .vrefresh = 24, },
  993. /* 4 - 4096x2160@24Hz (SMPTE) */
  994. { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
  995. 4096, 5116, 5204, 5500, 0,
  996. 2160, 2168, 2178, 2250, 0,
  997. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  998. .vrefresh = 24, },
  999. };
  1000. /*** DDC fetch and block validation ***/
  1001. static const u8 edid_header[] = {
  1002. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
  1003. };
  1004. /**
  1005. * drm_edid_header_is_valid - sanity check the header of the base EDID block
  1006. * @raw_edid: pointer to raw base EDID block
  1007. *
  1008. * Sanity check the header of the base EDID block.
  1009. *
  1010. * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
  1011. */
  1012. int drm_edid_header_is_valid(const u8 *raw_edid)
  1013. {
  1014. int i, score = 0;
  1015. for (i = 0; i < sizeof(edid_header); i++)
  1016. if (raw_edid[i] == edid_header[i])
  1017. score++;
  1018. return score;
  1019. }
  1020. EXPORT_SYMBOL(drm_edid_header_is_valid);
  1021. static int edid_fixup __read_mostly = 6;
  1022. module_param_named(edid_fixup, edid_fixup, int, 0400);
  1023. MODULE_PARM_DESC(edid_fixup,
  1024. "Minimum number of valid EDID header bytes (0-8, default 6)");
  1025. static void drm_get_displayid(struct drm_connector *connector,
  1026. struct edid *edid);
  1027. static int drm_edid_block_checksum(const u8 *raw_edid)
  1028. {
  1029. int i;
  1030. u8 csum = 0;
  1031. for (i = 0; i < EDID_LENGTH; i++)
  1032. csum += raw_edid[i];
  1033. return csum;
  1034. }
  1035. static bool drm_edid_is_zero(const u8 *in_edid, int length)
  1036. {
  1037. if (memchr_inv(in_edid, 0, length))
  1038. return false;
  1039. return true;
  1040. }
  1041. /**
  1042. * drm_edid_block_valid - Sanity check the EDID block (base or extension)
  1043. * @raw_edid: pointer to raw EDID block
  1044. * @block: type of block to validate (0 for base, extension otherwise)
  1045. * @print_bad_edid: if true, dump bad EDID blocks to the console
  1046. * @edid_corrupt: if true, the header or checksum is invalid
  1047. *
  1048. * Validate a base or extension EDID block and optionally dump bad blocks to
  1049. * the console.
  1050. *
  1051. * Return: True if the block is valid, false otherwise.
  1052. */
  1053. bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
  1054. bool *edid_corrupt)
  1055. {
  1056. u8 csum;
  1057. struct edid *edid = (struct edid *)raw_edid;
  1058. if (WARN_ON(!raw_edid))
  1059. return false;
  1060. if (edid_fixup > 8 || edid_fixup < 0)
  1061. edid_fixup = 6;
  1062. if (block == 0) {
  1063. int score = drm_edid_header_is_valid(raw_edid);
  1064. if (score == 8) {
  1065. if (edid_corrupt)
  1066. *edid_corrupt = false;
  1067. } else if (score >= edid_fixup) {
  1068. /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
  1069. * The corrupt flag needs to be set here otherwise, the
  1070. * fix-up code here will correct the problem, the
  1071. * checksum is correct and the test fails
  1072. */
  1073. if (edid_corrupt)
  1074. *edid_corrupt = true;
  1075. DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
  1076. memcpy(raw_edid, edid_header, sizeof(edid_header));
  1077. } else {
  1078. if (edid_corrupt)
  1079. *edid_corrupt = true;
  1080. goto bad;
  1081. }
  1082. }
  1083. csum = drm_edid_block_checksum(raw_edid);
  1084. if (csum) {
  1085. if (print_bad_edid) {
  1086. DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
  1087. }
  1088. if (edid_corrupt)
  1089. *edid_corrupt = true;
  1090. /* allow CEA to slide through, switches mangle this */
  1091. if (raw_edid[0] != 0x02)
  1092. goto bad;
  1093. }
  1094. /* per-block-type checks */
  1095. switch (raw_edid[0]) {
  1096. case 0: /* base */
  1097. if (edid->version != 1) {
  1098. DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
  1099. goto bad;
  1100. }
  1101. if (edid->revision > 4)
  1102. DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
  1103. break;
  1104. default:
  1105. break;
  1106. }
  1107. return true;
  1108. bad:
  1109. if (print_bad_edid) {
  1110. if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
  1111. printk(KERN_ERR "EDID block is all zeroes\n");
  1112. } else {
  1113. printk(KERN_ERR "Raw EDID:\n");
  1114. print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
  1115. raw_edid, EDID_LENGTH, false);
  1116. }
  1117. }
  1118. return false;
  1119. }
  1120. EXPORT_SYMBOL(drm_edid_block_valid);
  1121. /**
  1122. * drm_edid_is_valid - sanity check EDID data
  1123. * @edid: EDID data
  1124. *
  1125. * Sanity-check an entire EDID record (including extensions)
  1126. *
  1127. * Return: True if the EDID data is valid, false otherwise.
  1128. */
  1129. bool drm_edid_is_valid(struct edid *edid)
  1130. {
  1131. int i;
  1132. u8 *raw = (u8 *)edid;
  1133. if (!edid)
  1134. return false;
  1135. for (i = 0; i <= edid->extensions; i++)
  1136. if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
  1137. return false;
  1138. return true;
  1139. }
  1140. EXPORT_SYMBOL(drm_edid_is_valid);
  1141. #define DDC_SEGMENT_ADDR 0x30
  1142. /**
  1143. * drm_do_probe_ddc_edid() - get EDID information via I2C
  1144. * @data: I2C device adapter
  1145. * @buf: EDID data buffer to be filled
  1146. * @block: 128 byte EDID block to start fetching from
  1147. * @len: EDID data buffer length to fetch
  1148. *
  1149. * Try to fetch EDID information by calling I2C driver functions.
  1150. *
  1151. * Return: 0 on success or -1 on failure.
  1152. */
  1153. static int
  1154. drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
  1155. {
  1156. struct i2c_adapter *adapter = data;
  1157. unsigned char start = block * EDID_LENGTH;
  1158. unsigned char segment = block >> 1;
  1159. unsigned char xfers = segment ? 3 : 2;
  1160. int ret, retries = 5;
  1161. /*
  1162. * The core I2C driver will automatically retry the transfer if the
  1163. * adapter reports EAGAIN. However, we find that bit-banging transfers
  1164. * are susceptible to errors under a heavily loaded machine and
  1165. * generate spurious NAKs and timeouts. Retrying the transfer
  1166. * of the individual block a few times seems to overcome this.
  1167. */
  1168. do {
  1169. struct i2c_msg msgs[] = {
  1170. {
  1171. .addr = DDC_SEGMENT_ADDR,
  1172. .flags = 0,
  1173. .len = 1,
  1174. .buf = &segment,
  1175. }, {
  1176. .addr = DDC_ADDR,
  1177. .flags = 0,
  1178. .len = 1,
  1179. .buf = &start,
  1180. }, {
  1181. .addr = DDC_ADDR,
  1182. .flags = I2C_M_RD,
  1183. .len = len,
  1184. .buf = buf,
  1185. }
  1186. };
  1187. /*
  1188. * Avoid sending the segment addr to not upset non-compliant
  1189. * DDC monitors.
  1190. */
  1191. ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
  1192. if (ret == -ENXIO) {
  1193. DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
  1194. adapter->name);
  1195. break;
  1196. }
  1197. } while (ret != xfers && --retries);
  1198. return ret == xfers ? 0 : -1;
  1199. }
  1200. /**
  1201. * drm_do_get_edid - get EDID data using a custom EDID block read function
  1202. * @connector: connector we're probing
  1203. * @get_edid_block: EDID block read function
  1204. * @data: private data passed to the block read function
  1205. *
  1206. * When the I2C adapter connected to the DDC bus is hidden behind a device that
  1207. * exposes a different interface to read EDID blocks this function can be used
  1208. * to get EDID data using a custom block read function.
  1209. *
  1210. * As in the general case the DDC bus is accessible by the kernel at the I2C
  1211. * level, drivers must make all reasonable efforts to expose it as an I2C
  1212. * adapter and use drm_get_edid() instead of abusing this function.
  1213. *
  1214. * Return: Pointer to valid EDID or NULL if we couldn't find any.
  1215. */
  1216. struct edid *drm_do_get_edid(struct drm_connector *connector,
  1217. int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
  1218. size_t len),
  1219. void *data)
  1220. {
  1221. int i, j = 0, valid_extensions = 0;
  1222. u8 *block, *new;
  1223. bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
  1224. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  1225. return NULL;
  1226. /* base block fetch */
  1227. for (i = 0; i < 4; i++) {
  1228. if (get_edid_block(data, block, 0, EDID_LENGTH))
  1229. goto out;
  1230. if (drm_edid_block_valid(block, 0, print_bad_edid,
  1231. &connector->edid_corrupt))
  1232. break;
  1233. if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
  1234. connector->null_edid_counter++;
  1235. goto carp;
  1236. }
  1237. }
  1238. if (i == 4)
  1239. goto carp;
  1240. /* if there's no extensions, we're done */
  1241. if (block[0x7e] == 0)
  1242. return (struct edid *)block;
  1243. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  1244. if (!new)
  1245. goto out;
  1246. block = new;
  1247. for (j = 1; j <= block[0x7e]; j++) {
  1248. for (i = 0; i < 4; i++) {
  1249. if (get_edid_block(data,
  1250. block + (valid_extensions + 1) * EDID_LENGTH,
  1251. j, EDID_LENGTH))
  1252. goto out;
  1253. if (drm_edid_block_valid(block + (valid_extensions + 1)
  1254. * EDID_LENGTH, j,
  1255. print_bad_edid,
  1256. NULL)) {
  1257. valid_extensions++;
  1258. break;
  1259. }
  1260. }
  1261. if (i == 4 && print_bad_edid) {
  1262. dev_warn(connector->dev->dev,
  1263. "%s: Ignoring invalid EDID block %d.\n",
  1264. connector->name, j);
  1265. connector->bad_edid_counter++;
  1266. }
  1267. }
  1268. if (valid_extensions != block[0x7e]) {
  1269. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  1270. block[0x7e] = valid_extensions;
  1271. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  1272. if (!new)
  1273. goto out;
  1274. block = new;
  1275. }
  1276. return (struct edid *)block;
  1277. carp:
  1278. if (print_bad_edid) {
  1279. dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
  1280. connector->name, j);
  1281. }
  1282. connector->bad_edid_counter++;
  1283. out:
  1284. kfree(block);
  1285. return NULL;
  1286. }
  1287. EXPORT_SYMBOL_GPL(drm_do_get_edid);
  1288. /**
  1289. * drm_probe_ddc() - probe DDC presence
  1290. * @adapter: I2C adapter to probe
  1291. *
  1292. * Return: True on success, false on failure.
  1293. */
  1294. bool
  1295. drm_probe_ddc(struct i2c_adapter *adapter)
  1296. {
  1297. unsigned char out;
  1298. return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
  1299. }
  1300. EXPORT_SYMBOL(drm_probe_ddc);
  1301. /**
  1302. * drm_get_edid - get EDID data, if available
  1303. * @connector: connector we're probing
  1304. * @adapter: I2C adapter to use for DDC
  1305. *
  1306. * Poke the given I2C channel to grab EDID data if possible. If found,
  1307. * attach it to the connector.
  1308. *
  1309. * Return: Pointer to valid EDID or NULL if we couldn't find any.
  1310. */
  1311. struct edid *drm_get_edid(struct drm_connector *connector,
  1312. struct i2c_adapter *adapter)
  1313. {
  1314. struct edid *edid;
  1315. if (!drm_probe_ddc(adapter))
  1316. return NULL;
  1317. edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
  1318. if (edid)
  1319. drm_get_displayid(connector, edid);
  1320. return edid;
  1321. }
  1322. EXPORT_SYMBOL(drm_get_edid);
  1323. /**
  1324. * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
  1325. * @connector: connector we're probing
  1326. * @adapter: I2C adapter to use for DDC
  1327. *
  1328. * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
  1329. * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
  1330. * switch DDC to the GPU which is retrieving EDID.
  1331. *
  1332. * Return: Pointer to valid EDID or %NULL if we couldn't find any.
  1333. */
  1334. struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
  1335. struct i2c_adapter *adapter)
  1336. {
  1337. struct pci_dev *pdev = connector->dev->pdev;
  1338. struct edid *edid;
  1339. vga_switcheroo_lock_ddc(pdev);
  1340. edid = drm_get_edid(connector, adapter);
  1341. vga_switcheroo_unlock_ddc(pdev);
  1342. return edid;
  1343. }
  1344. EXPORT_SYMBOL(drm_get_edid_switcheroo);
  1345. /**
  1346. * drm_edid_duplicate - duplicate an EDID and the extensions
  1347. * @edid: EDID to duplicate
  1348. *
  1349. * Return: Pointer to duplicated EDID or NULL on allocation failure.
  1350. */
  1351. struct edid *drm_edid_duplicate(const struct edid *edid)
  1352. {
  1353. return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  1354. }
  1355. EXPORT_SYMBOL(drm_edid_duplicate);
  1356. /*** EDID parsing ***/
  1357. /**
  1358. * edid_vendor - match a string against EDID's obfuscated vendor field
  1359. * @edid: EDID to match
  1360. * @vendor: vendor string
  1361. *
  1362. * Returns true if @vendor is in @edid, false otherwise
  1363. */
  1364. static bool edid_vendor(struct edid *edid, char *vendor)
  1365. {
  1366. char edid_vendor[3];
  1367. edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
  1368. edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
  1369. ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
  1370. edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
  1371. return !strncmp(edid_vendor, vendor, 3);
  1372. }
  1373. /**
  1374. * edid_get_quirks - return quirk flags for a given EDID
  1375. * @edid: EDID to process
  1376. *
  1377. * This tells subsequent routines what fixes they need to apply.
  1378. */
  1379. static u32 edid_get_quirks(struct edid *edid)
  1380. {
  1381. struct edid_quirk *quirk;
  1382. int i;
  1383. for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
  1384. quirk = &edid_quirk_list[i];
  1385. if (edid_vendor(edid, quirk->vendor) &&
  1386. (EDID_PRODUCT_ID(edid) == quirk->product_id))
  1387. return quirk->quirks;
  1388. }
  1389. return 0;
  1390. }
  1391. #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
  1392. #define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
  1393. /**
  1394. * edid_fixup_preferred - set preferred modes based on quirk list
  1395. * @connector: has mode list to fix up
  1396. * @quirks: quirks list
  1397. *
  1398. * Walk the mode list for @connector, clearing the preferred status
  1399. * on existing modes and setting it anew for the right mode ala @quirks.
  1400. */
  1401. static void edid_fixup_preferred(struct drm_connector *connector,
  1402. u32 quirks)
  1403. {
  1404. struct drm_display_mode *t, *cur_mode, *preferred_mode;
  1405. int target_refresh = 0;
  1406. int cur_vrefresh, preferred_vrefresh;
  1407. if (list_empty(&connector->probed_modes))
  1408. return;
  1409. if (quirks & EDID_QUIRK_PREFER_LARGE_60)
  1410. target_refresh = 60;
  1411. if (quirks & EDID_QUIRK_PREFER_LARGE_75)
  1412. target_refresh = 75;
  1413. preferred_mode = list_first_entry(&connector->probed_modes,
  1414. struct drm_display_mode, head);
  1415. list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
  1416. cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  1417. if (cur_mode == preferred_mode)
  1418. continue;
  1419. /* Largest mode is preferred */
  1420. if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
  1421. preferred_mode = cur_mode;
  1422. cur_vrefresh = cur_mode->vrefresh ?
  1423. cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
  1424. preferred_vrefresh = preferred_mode->vrefresh ?
  1425. preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
  1426. /* At a given size, try to get closest to target refresh */
  1427. if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
  1428. MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
  1429. MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
  1430. preferred_mode = cur_mode;
  1431. }
  1432. }
  1433. preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
  1434. }
  1435. static bool
  1436. mode_is_rb(const struct drm_display_mode *mode)
  1437. {
  1438. return (mode->htotal - mode->hdisplay == 160) &&
  1439. (mode->hsync_end - mode->hdisplay == 80) &&
  1440. (mode->hsync_end - mode->hsync_start == 32) &&
  1441. (mode->vsync_start - mode->vdisplay == 3);
  1442. }
  1443. /*
  1444. * drm_mode_find_dmt - Create a copy of a mode if present in DMT
  1445. * @dev: Device to duplicate against
  1446. * @hsize: Mode width
  1447. * @vsize: Mode height
  1448. * @fresh: Mode refresh rate
  1449. * @rb: Mode reduced-blanking-ness
  1450. *
  1451. * Walk the DMT mode list looking for a match for the given parameters.
  1452. *
  1453. * Return: A newly allocated copy of the mode, or NULL if not found.
  1454. */
  1455. struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
  1456. int hsize, int vsize, int fresh,
  1457. bool rb)
  1458. {
  1459. int i;
  1460. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1461. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  1462. if (hsize != ptr->hdisplay)
  1463. continue;
  1464. if (vsize != ptr->vdisplay)
  1465. continue;
  1466. if (fresh != drm_mode_vrefresh(ptr))
  1467. continue;
  1468. if (rb != mode_is_rb(ptr))
  1469. continue;
  1470. return drm_mode_duplicate(dev, ptr);
  1471. }
  1472. return NULL;
  1473. }
  1474. EXPORT_SYMBOL(drm_mode_find_dmt);
  1475. typedef void detailed_cb(struct detailed_timing *timing, void *closure);
  1476. static void
  1477. cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1478. {
  1479. int i, n = 0;
  1480. u8 d = ext[0x02];
  1481. u8 *det_base = ext + d;
  1482. n = (127 - d) / 18;
  1483. for (i = 0; i < n; i++)
  1484. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1485. }
  1486. static void
  1487. vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1488. {
  1489. unsigned int i, n = min((int)ext[0x02], 6);
  1490. u8 *det_base = ext + 5;
  1491. if (ext[0x01] != 1)
  1492. return; /* unknown version */
  1493. for (i = 0; i < n; i++)
  1494. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1495. }
  1496. static void
  1497. drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
  1498. {
  1499. int i;
  1500. struct edid *edid = (struct edid *)raw_edid;
  1501. if (edid == NULL)
  1502. return;
  1503. for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
  1504. cb(&(edid->detailed_timings[i]), closure);
  1505. for (i = 1; i <= raw_edid[0x7e]; i++) {
  1506. u8 *ext = raw_edid + (i * EDID_LENGTH);
  1507. switch (*ext) {
  1508. case CEA_EXT:
  1509. cea_for_each_detailed_block(ext, cb, closure);
  1510. break;
  1511. case VTB_EXT:
  1512. vtb_for_each_detailed_block(ext, cb, closure);
  1513. break;
  1514. default:
  1515. break;
  1516. }
  1517. }
  1518. }
  1519. static void
  1520. is_rb(struct detailed_timing *t, void *data)
  1521. {
  1522. u8 *r = (u8 *)t;
  1523. if (r[3] == EDID_DETAIL_MONITOR_RANGE)
  1524. if (r[15] & 0x10)
  1525. *(bool *)data = true;
  1526. }
  1527. /* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
  1528. static bool
  1529. drm_monitor_supports_rb(struct edid *edid)
  1530. {
  1531. if (edid->revision >= 4) {
  1532. bool ret = false;
  1533. drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
  1534. return ret;
  1535. }
  1536. return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
  1537. }
  1538. static void
  1539. find_gtf2(struct detailed_timing *t, void *data)
  1540. {
  1541. u8 *r = (u8 *)t;
  1542. if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
  1543. *(u8 **)data = r;
  1544. }
  1545. /* Secondary GTF curve kicks in above some break frequency */
  1546. static int
  1547. drm_gtf2_hbreak(struct edid *edid)
  1548. {
  1549. u8 *r = NULL;
  1550. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1551. return r ? (r[12] * 2) : 0;
  1552. }
  1553. static int
  1554. drm_gtf2_2c(struct edid *edid)
  1555. {
  1556. u8 *r = NULL;
  1557. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1558. return r ? r[13] : 0;
  1559. }
  1560. static int
  1561. drm_gtf2_m(struct edid *edid)
  1562. {
  1563. u8 *r = NULL;
  1564. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1565. return r ? (r[15] << 8) + r[14] : 0;
  1566. }
  1567. static int
  1568. drm_gtf2_k(struct edid *edid)
  1569. {
  1570. u8 *r = NULL;
  1571. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1572. return r ? r[16] : 0;
  1573. }
  1574. static int
  1575. drm_gtf2_2j(struct edid *edid)
  1576. {
  1577. u8 *r = NULL;
  1578. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1579. return r ? r[17] : 0;
  1580. }
  1581. /**
  1582. * standard_timing_level - get std. timing level(CVT/GTF/DMT)
  1583. * @edid: EDID block to scan
  1584. */
  1585. static int standard_timing_level(struct edid *edid)
  1586. {
  1587. if (edid->revision >= 2) {
  1588. if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
  1589. return LEVEL_CVT;
  1590. if (drm_gtf2_hbreak(edid))
  1591. return LEVEL_GTF2;
  1592. return LEVEL_GTF;
  1593. }
  1594. return LEVEL_DMT;
  1595. }
  1596. /*
  1597. * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
  1598. * monitors fill with ascii space (0x20) instead.
  1599. */
  1600. static int
  1601. bad_std_timing(u8 a, u8 b)
  1602. {
  1603. return (a == 0x00 && b == 0x00) ||
  1604. (a == 0x01 && b == 0x01) ||
  1605. (a == 0x20 && b == 0x20);
  1606. }
  1607. /**
  1608. * drm_mode_std - convert standard mode info (width, height, refresh) into mode
  1609. * @connector: connector of for the EDID block
  1610. * @edid: EDID block to scan
  1611. * @t: standard timing params
  1612. *
  1613. * Take the standard timing params (in this case width, aspect, and refresh)
  1614. * and convert them into a real mode using CVT/GTF/DMT.
  1615. */
  1616. static struct drm_display_mode *
  1617. drm_mode_std(struct drm_connector *connector, struct edid *edid,
  1618. struct std_timing *t)
  1619. {
  1620. struct drm_device *dev = connector->dev;
  1621. struct drm_display_mode *m, *mode = NULL;
  1622. int hsize, vsize;
  1623. int vrefresh_rate;
  1624. unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
  1625. >> EDID_TIMING_ASPECT_SHIFT;
  1626. unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
  1627. >> EDID_TIMING_VFREQ_SHIFT;
  1628. int timing_level = standard_timing_level(edid);
  1629. if (bad_std_timing(t->hsize, t->vfreq_aspect))
  1630. return NULL;
  1631. /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
  1632. hsize = t->hsize * 8 + 248;
  1633. /* vrefresh_rate = vfreq + 60 */
  1634. vrefresh_rate = vfreq + 60;
  1635. /* the vdisplay is calculated based on the aspect ratio */
  1636. if (aspect_ratio == 0) {
  1637. if (edid->revision < 3)
  1638. vsize = hsize;
  1639. else
  1640. vsize = (hsize * 10) / 16;
  1641. } else if (aspect_ratio == 1)
  1642. vsize = (hsize * 3) / 4;
  1643. else if (aspect_ratio == 2)
  1644. vsize = (hsize * 4) / 5;
  1645. else
  1646. vsize = (hsize * 9) / 16;
  1647. /* HDTV hack, part 1 */
  1648. if (vrefresh_rate == 60 &&
  1649. ((hsize == 1360 && vsize == 765) ||
  1650. (hsize == 1368 && vsize == 769))) {
  1651. hsize = 1366;
  1652. vsize = 768;
  1653. }
  1654. /*
  1655. * If this connector already has a mode for this size and refresh
  1656. * rate (because it came from detailed or CVT info), use that
  1657. * instead. This way we don't have to guess at interlace or
  1658. * reduced blanking.
  1659. */
  1660. list_for_each_entry(m, &connector->probed_modes, head)
  1661. if (m->hdisplay == hsize && m->vdisplay == vsize &&
  1662. drm_mode_vrefresh(m) == vrefresh_rate)
  1663. return NULL;
  1664. /* HDTV hack, part 2 */
  1665. if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
  1666. mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
  1667. false);
  1668. mode->hdisplay = 1366;
  1669. mode->hsync_start = mode->hsync_start - 1;
  1670. mode->hsync_end = mode->hsync_end - 1;
  1671. return mode;
  1672. }
  1673. /* check whether it can be found in default mode table */
  1674. if (drm_monitor_supports_rb(edid)) {
  1675. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
  1676. true);
  1677. if (mode)
  1678. return mode;
  1679. }
  1680. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
  1681. if (mode)
  1682. return mode;
  1683. /* okay, generate it */
  1684. switch (timing_level) {
  1685. case LEVEL_DMT:
  1686. break;
  1687. case LEVEL_GTF:
  1688. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1689. break;
  1690. case LEVEL_GTF2:
  1691. /*
  1692. * This is potentially wrong if there's ever a monitor with
  1693. * more than one ranges section, each claiming a different
  1694. * secondary GTF curve. Please don't do that.
  1695. */
  1696. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1697. if (!mode)
  1698. return NULL;
  1699. if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
  1700. drm_mode_destroy(dev, mode);
  1701. mode = drm_gtf_mode_complex(dev, hsize, vsize,
  1702. vrefresh_rate, 0, 0,
  1703. drm_gtf2_m(edid),
  1704. drm_gtf2_2c(edid),
  1705. drm_gtf2_k(edid),
  1706. drm_gtf2_2j(edid));
  1707. }
  1708. break;
  1709. case LEVEL_CVT:
  1710. mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
  1711. false);
  1712. break;
  1713. }
  1714. return mode;
  1715. }
  1716. /*
  1717. * EDID is delightfully ambiguous about how interlaced modes are to be
  1718. * encoded. Our internal representation is of frame height, but some
  1719. * HDTV detailed timings are encoded as field height.
  1720. *
  1721. * The format list here is from CEA, in frame size. Technically we
  1722. * should be checking refresh rate too. Whatever.
  1723. */
  1724. static void
  1725. drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
  1726. struct detailed_pixel_timing *pt)
  1727. {
  1728. int i;
  1729. static const struct {
  1730. int w, h;
  1731. } cea_interlaced[] = {
  1732. { 1920, 1080 },
  1733. { 720, 480 },
  1734. { 1440, 480 },
  1735. { 2880, 480 },
  1736. { 720, 576 },
  1737. { 1440, 576 },
  1738. { 2880, 576 },
  1739. };
  1740. if (!(pt->misc & DRM_EDID_PT_INTERLACED))
  1741. return;
  1742. for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
  1743. if ((mode->hdisplay == cea_interlaced[i].w) &&
  1744. (mode->vdisplay == cea_interlaced[i].h / 2)) {
  1745. mode->vdisplay *= 2;
  1746. mode->vsync_start *= 2;
  1747. mode->vsync_end *= 2;
  1748. mode->vtotal *= 2;
  1749. mode->vtotal |= 1;
  1750. }
  1751. }
  1752. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1753. }
  1754. /**
  1755. * drm_mode_detailed - create a new mode from an EDID detailed timing section
  1756. * @dev: DRM device (needed to create new mode)
  1757. * @edid: EDID block
  1758. * @timing: EDID detailed timing info
  1759. * @quirks: quirks to apply
  1760. *
  1761. * An EDID detailed timing block contains enough info for us to create and
  1762. * return a new struct drm_display_mode.
  1763. */
  1764. static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
  1765. struct edid *edid,
  1766. struct detailed_timing *timing,
  1767. u32 quirks)
  1768. {
  1769. struct drm_display_mode *mode;
  1770. struct detailed_pixel_timing *pt = &timing->data.pixel_data;
  1771. unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
  1772. unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
  1773. unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
  1774. unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
  1775. unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
  1776. unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
  1777. unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
  1778. unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
  1779. /* ignore tiny modes */
  1780. if (hactive < 64 || vactive < 64)
  1781. return NULL;
  1782. if (pt->misc & DRM_EDID_PT_STEREO) {
  1783. DRM_DEBUG_KMS("stereo mode not supported\n");
  1784. return NULL;
  1785. }
  1786. if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
  1787. DRM_DEBUG_KMS("composite sync not supported\n");
  1788. }
  1789. /* it is incorrect if hsync/vsync width is zero */
  1790. if (!hsync_pulse_width || !vsync_pulse_width) {
  1791. DRM_DEBUG_KMS("Incorrect Detailed timing. "
  1792. "Wrong Hsync/Vsync pulse width\n");
  1793. return NULL;
  1794. }
  1795. if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
  1796. mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
  1797. if (!mode)
  1798. return NULL;
  1799. goto set_size;
  1800. }
  1801. mode = drm_mode_create(dev);
  1802. if (!mode)
  1803. return NULL;
  1804. if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
  1805. timing->pixel_clock = cpu_to_le16(1088);
  1806. mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
  1807. mode->hdisplay = hactive;
  1808. mode->hsync_start = mode->hdisplay + hsync_offset;
  1809. mode->hsync_end = mode->hsync_start + hsync_pulse_width;
  1810. mode->htotal = mode->hdisplay + hblank;
  1811. mode->vdisplay = vactive;
  1812. mode->vsync_start = mode->vdisplay + vsync_offset;
  1813. mode->vsync_end = mode->vsync_start + vsync_pulse_width;
  1814. mode->vtotal = mode->vdisplay + vblank;
  1815. /* Some EDIDs have bogus h/vtotal values */
  1816. if (mode->hsync_end > mode->htotal)
  1817. mode->htotal = mode->hsync_end + 1;
  1818. if (mode->vsync_end > mode->vtotal)
  1819. mode->vtotal = mode->vsync_end + 1;
  1820. drm_mode_do_interlace_quirk(mode, pt);
  1821. if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
  1822. pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
  1823. }
  1824. mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
  1825. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  1826. mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
  1827. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  1828. set_size:
  1829. mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
  1830. mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
  1831. if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
  1832. mode->width_mm *= 10;
  1833. mode->height_mm *= 10;
  1834. }
  1835. if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
  1836. mode->width_mm = edid->width_cm * 10;
  1837. mode->height_mm = edid->height_cm * 10;
  1838. }
  1839. mode->type = DRM_MODE_TYPE_DRIVER;
  1840. mode->vrefresh = drm_mode_vrefresh(mode);
  1841. drm_mode_set_name(mode);
  1842. return mode;
  1843. }
  1844. static bool
  1845. mode_in_hsync_range(const struct drm_display_mode *mode,
  1846. struct edid *edid, u8 *t)
  1847. {
  1848. int hsync, hmin, hmax;
  1849. hmin = t[7];
  1850. if (edid->revision >= 4)
  1851. hmin += ((t[4] & 0x04) ? 255 : 0);
  1852. hmax = t[8];
  1853. if (edid->revision >= 4)
  1854. hmax += ((t[4] & 0x08) ? 255 : 0);
  1855. hsync = drm_mode_hsync(mode);
  1856. return (hsync <= hmax && hsync >= hmin);
  1857. }
  1858. static bool
  1859. mode_in_vsync_range(const struct drm_display_mode *mode,
  1860. struct edid *edid, u8 *t)
  1861. {
  1862. int vsync, vmin, vmax;
  1863. vmin = t[5];
  1864. if (edid->revision >= 4)
  1865. vmin += ((t[4] & 0x01) ? 255 : 0);
  1866. vmax = t[6];
  1867. if (edid->revision >= 4)
  1868. vmax += ((t[4] & 0x02) ? 255 : 0);
  1869. vsync = drm_mode_vrefresh(mode);
  1870. return (vsync <= vmax && vsync >= vmin);
  1871. }
  1872. static u32
  1873. range_pixel_clock(struct edid *edid, u8 *t)
  1874. {
  1875. /* unspecified */
  1876. if (t[9] == 0 || t[9] == 255)
  1877. return 0;
  1878. /* 1.4 with CVT support gives us real precision, yay */
  1879. if (edid->revision >= 4 && t[10] == 0x04)
  1880. return (t[9] * 10000) - ((t[12] >> 2) * 250);
  1881. /* 1.3 is pathetic, so fuzz up a bit */
  1882. return t[9] * 10000 + 5001;
  1883. }
  1884. static bool
  1885. mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
  1886. struct detailed_timing *timing)
  1887. {
  1888. u32 max_clock;
  1889. u8 *t = (u8 *)timing;
  1890. if (!mode_in_hsync_range(mode, edid, t))
  1891. return false;
  1892. if (!mode_in_vsync_range(mode, edid, t))
  1893. return false;
  1894. if ((max_clock = range_pixel_clock(edid, t)))
  1895. if (mode->clock > max_clock)
  1896. return false;
  1897. /* 1.4 max horizontal check */
  1898. if (edid->revision >= 4 && t[10] == 0x04)
  1899. if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
  1900. return false;
  1901. if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
  1902. return false;
  1903. return true;
  1904. }
  1905. static bool valid_inferred_mode(const struct drm_connector *connector,
  1906. const struct drm_display_mode *mode)
  1907. {
  1908. const struct drm_display_mode *m;
  1909. bool ok = false;
  1910. list_for_each_entry(m, &connector->probed_modes, head) {
  1911. if (mode->hdisplay == m->hdisplay &&
  1912. mode->vdisplay == m->vdisplay &&
  1913. drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
  1914. return false; /* duplicated */
  1915. if (mode->hdisplay <= m->hdisplay &&
  1916. mode->vdisplay <= m->vdisplay)
  1917. ok = true;
  1918. }
  1919. return ok;
  1920. }
  1921. static int
  1922. drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1923. struct detailed_timing *timing)
  1924. {
  1925. int i, modes = 0;
  1926. struct drm_display_mode *newmode;
  1927. struct drm_device *dev = connector->dev;
  1928. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1929. if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
  1930. valid_inferred_mode(connector, drm_dmt_modes + i)) {
  1931. newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
  1932. if (newmode) {
  1933. drm_mode_probed_add(connector, newmode);
  1934. modes++;
  1935. }
  1936. }
  1937. }
  1938. return modes;
  1939. }
  1940. /* fix up 1366x768 mode from 1368x768;
  1941. * GFT/CVT can't express 1366 width which isn't dividable by 8
  1942. */
  1943. static void fixup_mode_1366x768(struct drm_display_mode *mode)
  1944. {
  1945. if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
  1946. mode->hdisplay = 1366;
  1947. mode->hsync_start--;
  1948. mode->hsync_end--;
  1949. drm_mode_set_name(mode);
  1950. }
  1951. }
  1952. static int
  1953. drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1954. struct detailed_timing *timing)
  1955. {
  1956. int i, modes = 0;
  1957. struct drm_display_mode *newmode;
  1958. struct drm_device *dev = connector->dev;
  1959. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1960. const struct minimode *m = &extra_modes[i];
  1961. newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
  1962. if (!newmode)
  1963. return modes;
  1964. fixup_mode_1366x768(newmode);
  1965. if (!mode_in_range(newmode, edid, timing) ||
  1966. !valid_inferred_mode(connector, newmode)) {
  1967. drm_mode_destroy(dev, newmode);
  1968. continue;
  1969. }
  1970. drm_mode_probed_add(connector, newmode);
  1971. modes++;
  1972. }
  1973. return modes;
  1974. }
  1975. static int
  1976. drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1977. struct detailed_timing *timing)
  1978. {
  1979. int i, modes = 0;
  1980. struct drm_display_mode *newmode;
  1981. struct drm_device *dev = connector->dev;
  1982. bool rb = drm_monitor_supports_rb(edid);
  1983. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1984. const struct minimode *m = &extra_modes[i];
  1985. newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
  1986. if (!newmode)
  1987. return modes;
  1988. fixup_mode_1366x768(newmode);
  1989. if (!mode_in_range(newmode, edid, timing) ||
  1990. !valid_inferred_mode(connector, newmode)) {
  1991. drm_mode_destroy(dev, newmode);
  1992. continue;
  1993. }
  1994. drm_mode_probed_add(connector, newmode);
  1995. modes++;
  1996. }
  1997. return modes;
  1998. }
  1999. static void
  2000. do_inferred_modes(struct detailed_timing *timing, void *c)
  2001. {
  2002. struct detailed_mode_closure *closure = c;
  2003. struct detailed_non_pixel *data = &timing->data.other_data;
  2004. struct detailed_data_monitor_range *range = &data->data.range;
  2005. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  2006. return;
  2007. closure->modes += drm_dmt_modes_for_range(closure->connector,
  2008. closure->edid,
  2009. timing);
  2010. if (!version_greater(closure->edid, 1, 1))
  2011. return; /* GTF not defined yet */
  2012. switch (range->flags) {
  2013. case 0x02: /* secondary gtf, XXX could do more */
  2014. case 0x00: /* default gtf */
  2015. closure->modes += drm_gtf_modes_for_range(closure->connector,
  2016. closure->edid,
  2017. timing);
  2018. break;
  2019. case 0x04: /* cvt, only in 1.4+ */
  2020. if (!version_greater(closure->edid, 1, 3))
  2021. break;
  2022. closure->modes += drm_cvt_modes_for_range(closure->connector,
  2023. closure->edid,
  2024. timing);
  2025. break;
  2026. case 0x01: /* just the ranges, no formula */
  2027. default:
  2028. break;
  2029. }
  2030. }
  2031. static int
  2032. add_inferred_modes(struct drm_connector *connector, struct edid *edid)
  2033. {
  2034. struct detailed_mode_closure closure = {
  2035. .connector = connector,
  2036. .edid = edid,
  2037. };
  2038. if (version_greater(edid, 1, 0))
  2039. drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
  2040. &closure);
  2041. return closure.modes;
  2042. }
  2043. static int
  2044. drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
  2045. {
  2046. int i, j, m, modes = 0;
  2047. struct drm_display_mode *mode;
  2048. u8 *est = ((u8 *)timing) + 5;
  2049. for (i = 0; i < 6; i++) {
  2050. for (j = 7; j >= 0; j--) {
  2051. m = (i * 8) + (7 - j);
  2052. if (m >= ARRAY_SIZE(est3_modes))
  2053. break;
  2054. if (est[i] & (1 << j)) {
  2055. mode = drm_mode_find_dmt(connector->dev,
  2056. est3_modes[m].w,
  2057. est3_modes[m].h,
  2058. est3_modes[m].r,
  2059. est3_modes[m].rb);
  2060. if (mode) {
  2061. drm_mode_probed_add(connector, mode);
  2062. modes++;
  2063. }
  2064. }
  2065. }
  2066. }
  2067. return modes;
  2068. }
  2069. static void
  2070. do_established_modes(struct detailed_timing *timing, void *c)
  2071. {
  2072. struct detailed_mode_closure *closure = c;
  2073. struct detailed_non_pixel *data = &timing->data.other_data;
  2074. if (data->type == EDID_DETAIL_EST_TIMINGS)
  2075. closure->modes += drm_est3_modes(closure->connector, timing);
  2076. }
  2077. /**
  2078. * add_established_modes - get est. modes from EDID and add them
  2079. * @connector: connector to add mode(s) to
  2080. * @edid: EDID block to scan
  2081. *
  2082. * Each EDID block contains a bitmap of the supported "established modes" list
  2083. * (defined above). Tease them out and add them to the global modes list.
  2084. */
  2085. static int
  2086. add_established_modes(struct drm_connector *connector, struct edid *edid)
  2087. {
  2088. struct drm_device *dev = connector->dev;
  2089. unsigned long est_bits = edid->established_timings.t1 |
  2090. (edid->established_timings.t2 << 8) |
  2091. ((edid->established_timings.mfg_rsvd & 0x80) << 9);
  2092. int i, modes = 0;
  2093. struct detailed_mode_closure closure = {
  2094. .connector = connector,
  2095. .edid = edid,
  2096. };
  2097. for (i = 0; i <= EDID_EST_TIMINGS; i++) {
  2098. if (est_bits & (1<<i)) {
  2099. struct drm_display_mode *newmode;
  2100. newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
  2101. if (newmode) {
  2102. drm_mode_probed_add(connector, newmode);
  2103. modes++;
  2104. }
  2105. }
  2106. }
  2107. if (version_greater(edid, 1, 0))
  2108. drm_for_each_detailed_block((u8 *)edid,
  2109. do_established_modes, &closure);
  2110. return modes + closure.modes;
  2111. }
  2112. static void
  2113. do_standard_modes(struct detailed_timing *timing, void *c)
  2114. {
  2115. struct detailed_mode_closure *closure = c;
  2116. struct detailed_non_pixel *data = &timing->data.other_data;
  2117. struct drm_connector *connector = closure->connector;
  2118. struct edid *edid = closure->edid;
  2119. if (data->type == EDID_DETAIL_STD_MODES) {
  2120. int i;
  2121. for (i = 0; i < 6; i++) {
  2122. struct std_timing *std;
  2123. struct drm_display_mode *newmode;
  2124. std = &data->data.timings[i];
  2125. newmode = drm_mode_std(connector, edid, std);
  2126. if (newmode) {
  2127. drm_mode_probed_add(connector, newmode);
  2128. closure->modes++;
  2129. }
  2130. }
  2131. }
  2132. }
  2133. /**
  2134. * add_standard_modes - get std. modes from EDID and add them
  2135. * @connector: connector to add mode(s) to
  2136. * @edid: EDID block to scan
  2137. *
  2138. * Standard modes can be calculated using the appropriate standard (DMT,
  2139. * GTF or CVT. Grab them from @edid and add them to the list.
  2140. */
  2141. static int
  2142. add_standard_modes(struct drm_connector *connector, struct edid *edid)
  2143. {
  2144. int i, modes = 0;
  2145. struct detailed_mode_closure closure = {
  2146. .connector = connector,
  2147. .edid = edid,
  2148. };
  2149. for (i = 0; i < EDID_STD_TIMINGS; i++) {
  2150. struct drm_display_mode *newmode;
  2151. newmode = drm_mode_std(connector, edid,
  2152. &edid->standard_timings[i]);
  2153. if (newmode) {
  2154. drm_mode_probed_add(connector, newmode);
  2155. modes++;
  2156. }
  2157. }
  2158. if (version_greater(edid, 1, 0))
  2159. drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
  2160. &closure);
  2161. /* XXX should also look for standard codes in VTB blocks */
  2162. return modes + closure.modes;
  2163. }
  2164. static int drm_cvt_modes(struct drm_connector *connector,
  2165. struct detailed_timing *timing)
  2166. {
  2167. int i, j, modes = 0;
  2168. struct drm_display_mode *newmode;
  2169. struct drm_device *dev = connector->dev;
  2170. struct cvt_timing *cvt;
  2171. const int rates[] = { 60, 85, 75, 60, 50 };
  2172. const u8 empty[3] = { 0, 0, 0 };
  2173. for (i = 0; i < 4; i++) {
  2174. int uninitialized_var(width), height;
  2175. cvt = &(timing->data.other_data.data.cvt[i]);
  2176. if (!memcmp(cvt->code, empty, 3))
  2177. continue;
  2178. height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
  2179. switch (cvt->code[1] & 0x0c) {
  2180. case 0x00:
  2181. width = height * 4 / 3;
  2182. break;
  2183. case 0x04:
  2184. width = height * 16 / 9;
  2185. break;
  2186. case 0x08:
  2187. width = height * 16 / 10;
  2188. break;
  2189. case 0x0c:
  2190. width = height * 15 / 9;
  2191. break;
  2192. }
  2193. for (j = 1; j < 5; j++) {
  2194. if (cvt->code[2] & (1 << j)) {
  2195. newmode = drm_cvt_mode(dev, width, height,
  2196. rates[j], j == 0,
  2197. false, false);
  2198. if (newmode) {
  2199. drm_mode_probed_add(connector, newmode);
  2200. modes++;
  2201. }
  2202. }
  2203. }
  2204. }
  2205. return modes;
  2206. }
  2207. static void
  2208. do_cvt_mode(struct detailed_timing *timing, void *c)
  2209. {
  2210. struct detailed_mode_closure *closure = c;
  2211. struct detailed_non_pixel *data = &timing->data.other_data;
  2212. if (data->type == EDID_DETAIL_CVT_3BYTE)
  2213. closure->modes += drm_cvt_modes(closure->connector, timing);
  2214. }
  2215. static int
  2216. add_cvt_modes(struct drm_connector *connector, struct edid *edid)
  2217. {
  2218. struct detailed_mode_closure closure = {
  2219. .connector = connector,
  2220. .edid = edid,
  2221. };
  2222. if (version_greater(edid, 1, 2))
  2223. drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
  2224. /* XXX should also look for CVT codes in VTB blocks */
  2225. return closure.modes;
  2226. }
  2227. static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
  2228. static void
  2229. do_detailed_mode(struct detailed_timing *timing, void *c)
  2230. {
  2231. struct detailed_mode_closure *closure = c;
  2232. struct drm_display_mode *newmode;
  2233. if (timing->pixel_clock) {
  2234. newmode = drm_mode_detailed(closure->connector->dev,
  2235. closure->edid, timing,
  2236. closure->quirks);
  2237. if (!newmode)
  2238. return;
  2239. if (closure->preferred)
  2240. newmode->type |= DRM_MODE_TYPE_PREFERRED;
  2241. /*
  2242. * Detailed modes are limited to 10kHz pixel clock resolution,
  2243. * so fix up anything that looks like CEA/HDMI mode, but the clock
  2244. * is just slightly off.
  2245. */
  2246. fixup_detailed_cea_mode_clock(newmode);
  2247. drm_mode_probed_add(closure->connector, newmode);
  2248. closure->modes++;
  2249. closure->preferred = 0;
  2250. }
  2251. }
  2252. /*
  2253. * add_detailed_modes - Add modes from detailed timings
  2254. * @connector: attached connector
  2255. * @edid: EDID block to scan
  2256. * @quirks: quirks to apply
  2257. */
  2258. static int
  2259. add_detailed_modes(struct drm_connector *connector, struct edid *edid,
  2260. u32 quirks)
  2261. {
  2262. struct detailed_mode_closure closure = {
  2263. .connector = connector,
  2264. .edid = edid,
  2265. .preferred = 1,
  2266. .quirks = quirks,
  2267. };
  2268. if (closure.preferred && !version_greater(edid, 1, 3))
  2269. closure.preferred =
  2270. (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
  2271. drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
  2272. return closure.modes;
  2273. }
  2274. #define AUDIO_BLOCK 0x01
  2275. #define VIDEO_BLOCK 0x02
  2276. #define VENDOR_BLOCK 0x03
  2277. #define SPEAKER_BLOCK 0x04
  2278. #define VIDEO_CAPABILITY_BLOCK 0x07
  2279. #define EDID_BASIC_AUDIO (1 << 6)
  2280. #define EDID_CEA_YCRCB444 (1 << 5)
  2281. #define EDID_CEA_YCRCB422 (1 << 4)
  2282. #define EDID_CEA_VCDB_QS (1 << 6)
  2283. /*
  2284. * Search EDID for CEA extension block.
  2285. */
  2286. static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
  2287. {
  2288. u8 *edid_ext = NULL;
  2289. int i;
  2290. /* No EDID or EDID extensions */
  2291. if (edid == NULL || edid->extensions == 0)
  2292. return NULL;
  2293. /* Find CEA extension */
  2294. for (i = 0; i < edid->extensions; i++) {
  2295. edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
  2296. if (edid_ext[0] == ext_id)
  2297. break;
  2298. }
  2299. if (i == edid->extensions)
  2300. return NULL;
  2301. return edid_ext;
  2302. }
  2303. static u8 *drm_find_cea_extension(struct edid *edid)
  2304. {
  2305. return drm_find_edid_extension(edid, CEA_EXT);
  2306. }
  2307. static u8 *drm_find_displayid_extension(struct edid *edid)
  2308. {
  2309. return drm_find_edid_extension(edid, DISPLAYID_EXT);
  2310. }
  2311. /*
  2312. * Calculate the alternate clock for the CEA mode
  2313. * (60Hz vs. 59.94Hz etc.)
  2314. */
  2315. static unsigned int
  2316. cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
  2317. {
  2318. unsigned int clock = cea_mode->clock;
  2319. if (cea_mode->vrefresh % 6 != 0)
  2320. return clock;
  2321. /*
  2322. * edid_cea_modes contains the 59.94Hz
  2323. * variant for 240 and 480 line modes,
  2324. * and the 60Hz variant otherwise.
  2325. */
  2326. if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
  2327. clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
  2328. else
  2329. clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
  2330. return clock;
  2331. }
  2332. static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
  2333. unsigned int clock_tolerance)
  2334. {
  2335. u8 vic;
  2336. if (!to_match->clock)
  2337. return 0;
  2338. for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
  2339. const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
  2340. unsigned int clock1, clock2;
  2341. /* Check both 60Hz and 59.94Hz */
  2342. clock1 = cea_mode->clock;
  2343. clock2 = cea_mode_alternate_clock(cea_mode);
  2344. if (abs(to_match->clock - clock1) > clock_tolerance &&
  2345. abs(to_match->clock - clock2) > clock_tolerance)
  2346. continue;
  2347. if (drm_mode_equal_no_clocks(to_match, cea_mode))
  2348. return vic;
  2349. }
  2350. return 0;
  2351. }
  2352. /**
  2353. * drm_match_cea_mode - look for a CEA mode matching given mode
  2354. * @to_match: display mode
  2355. *
  2356. * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
  2357. * mode.
  2358. */
  2359. u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
  2360. {
  2361. u8 vic;
  2362. if (!to_match->clock)
  2363. return 0;
  2364. for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
  2365. const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
  2366. unsigned int clock1, clock2;
  2367. /* Check both 60Hz and 59.94Hz */
  2368. clock1 = cea_mode->clock;
  2369. clock2 = cea_mode_alternate_clock(cea_mode);
  2370. if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
  2371. KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
  2372. drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
  2373. return vic;
  2374. }
  2375. return 0;
  2376. }
  2377. EXPORT_SYMBOL(drm_match_cea_mode);
  2378. static bool drm_valid_cea_vic(u8 vic)
  2379. {
  2380. return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
  2381. }
  2382. /**
  2383. * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
  2384. * the input VIC from the CEA mode list
  2385. * @video_code: ID given to each of the CEA modes
  2386. *
  2387. * Returns picture aspect ratio
  2388. */
  2389. enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
  2390. {
  2391. return edid_cea_modes[video_code].picture_aspect_ratio;
  2392. }
  2393. EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
  2394. /*
  2395. * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
  2396. * specific block).
  2397. *
  2398. * It's almost like cea_mode_alternate_clock(), we just need to add an
  2399. * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
  2400. * one.
  2401. */
  2402. static unsigned int
  2403. hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
  2404. {
  2405. if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
  2406. return hdmi_mode->clock;
  2407. return cea_mode_alternate_clock(hdmi_mode);
  2408. }
  2409. static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
  2410. unsigned int clock_tolerance)
  2411. {
  2412. u8 vic;
  2413. if (!to_match->clock)
  2414. return 0;
  2415. for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
  2416. const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
  2417. unsigned int clock1, clock2;
  2418. /* Make sure to also match alternate clocks */
  2419. clock1 = hdmi_mode->clock;
  2420. clock2 = hdmi_mode_alternate_clock(hdmi_mode);
  2421. if (abs(to_match->clock - clock1) > clock_tolerance &&
  2422. abs(to_match->clock - clock2) > clock_tolerance)
  2423. continue;
  2424. if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
  2425. return vic;
  2426. }
  2427. return 0;
  2428. }
  2429. /*
  2430. * drm_match_hdmi_mode - look for a HDMI mode matching given mode
  2431. * @to_match: display mode
  2432. *
  2433. * An HDMI mode is one defined in the HDMI vendor specific block.
  2434. *
  2435. * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
  2436. */
  2437. static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
  2438. {
  2439. u8 vic;
  2440. if (!to_match->clock)
  2441. return 0;
  2442. for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
  2443. const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
  2444. unsigned int clock1, clock2;
  2445. /* Make sure to also match alternate clocks */
  2446. clock1 = hdmi_mode->clock;
  2447. clock2 = hdmi_mode_alternate_clock(hdmi_mode);
  2448. if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
  2449. KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
  2450. drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
  2451. return vic;
  2452. }
  2453. return 0;
  2454. }
  2455. static bool drm_valid_hdmi_vic(u8 vic)
  2456. {
  2457. return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
  2458. }
  2459. static int
  2460. add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
  2461. {
  2462. struct drm_device *dev = connector->dev;
  2463. struct drm_display_mode *mode, *tmp;
  2464. LIST_HEAD(list);
  2465. int modes = 0;
  2466. /* Don't add CEA modes if the CEA extension block is missing */
  2467. if (!drm_find_cea_extension(edid))
  2468. return 0;
  2469. /*
  2470. * Go through all probed modes and create a new mode
  2471. * with the alternate clock for certain CEA modes.
  2472. */
  2473. list_for_each_entry(mode, &connector->probed_modes, head) {
  2474. const struct drm_display_mode *cea_mode = NULL;
  2475. struct drm_display_mode *newmode;
  2476. u8 vic = drm_match_cea_mode(mode);
  2477. unsigned int clock1, clock2;
  2478. if (drm_valid_cea_vic(vic)) {
  2479. cea_mode = &edid_cea_modes[vic];
  2480. clock2 = cea_mode_alternate_clock(cea_mode);
  2481. } else {
  2482. vic = drm_match_hdmi_mode(mode);
  2483. if (drm_valid_hdmi_vic(vic)) {
  2484. cea_mode = &edid_4k_modes[vic];
  2485. clock2 = hdmi_mode_alternate_clock(cea_mode);
  2486. }
  2487. }
  2488. if (!cea_mode)
  2489. continue;
  2490. clock1 = cea_mode->clock;
  2491. if (clock1 == clock2)
  2492. continue;
  2493. if (mode->clock != clock1 && mode->clock != clock2)
  2494. continue;
  2495. newmode = drm_mode_duplicate(dev, cea_mode);
  2496. if (!newmode)
  2497. continue;
  2498. /* Carry over the stereo flags */
  2499. newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
  2500. /*
  2501. * The current mode could be either variant. Make
  2502. * sure to pick the "other" clock for the new mode.
  2503. */
  2504. if (mode->clock != clock1)
  2505. newmode->clock = clock1;
  2506. else
  2507. newmode->clock = clock2;
  2508. list_add_tail(&newmode->head, &list);
  2509. }
  2510. list_for_each_entry_safe(mode, tmp, &list, head) {
  2511. list_del(&mode->head);
  2512. drm_mode_probed_add(connector, mode);
  2513. modes++;
  2514. }
  2515. return modes;
  2516. }
  2517. static struct drm_display_mode *
  2518. drm_display_mode_from_vic_index(struct drm_connector *connector,
  2519. const u8 *video_db, u8 video_len,
  2520. u8 video_index)
  2521. {
  2522. struct drm_device *dev = connector->dev;
  2523. struct drm_display_mode *newmode;
  2524. u8 vic;
  2525. if (video_db == NULL || video_index >= video_len)
  2526. return NULL;
  2527. /* CEA modes are numbered 1..127 */
  2528. vic = (video_db[video_index] & 127);
  2529. if (!drm_valid_cea_vic(vic))
  2530. return NULL;
  2531. newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
  2532. if (!newmode)
  2533. return NULL;
  2534. newmode->vrefresh = 0;
  2535. return newmode;
  2536. }
  2537. static int
  2538. do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
  2539. {
  2540. int i, modes = 0;
  2541. for (i = 0; i < len; i++) {
  2542. struct drm_display_mode *mode;
  2543. mode = drm_display_mode_from_vic_index(connector, db, len, i);
  2544. if (mode) {
  2545. drm_mode_probed_add(connector, mode);
  2546. modes++;
  2547. }
  2548. }
  2549. return modes;
  2550. }
  2551. struct stereo_mandatory_mode {
  2552. int width, height, vrefresh;
  2553. unsigned int flags;
  2554. };
  2555. static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
  2556. { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2557. { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
  2558. { 1920, 1080, 50,
  2559. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
  2560. { 1920, 1080, 60,
  2561. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
  2562. { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2563. { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
  2564. { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2565. { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
  2566. };
  2567. static bool
  2568. stereo_match_mandatory(const struct drm_display_mode *mode,
  2569. const struct stereo_mandatory_mode *stereo_mode)
  2570. {
  2571. unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
  2572. return mode->hdisplay == stereo_mode->width &&
  2573. mode->vdisplay == stereo_mode->height &&
  2574. interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
  2575. drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
  2576. }
  2577. static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
  2578. {
  2579. struct drm_device *dev = connector->dev;
  2580. const struct drm_display_mode *mode;
  2581. struct list_head stereo_modes;
  2582. int modes = 0, i;
  2583. INIT_LIST_HEAD(&stereo_modes);
  2584. list_for_each_entry(mode, &connector->probed_modes, head) {
  2585. for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
  2586. const struct stereo_mandatory_mode *mandatory;
  2587. struct drm_display_mode *new_mode;
  2588. if (!stereo_match_mandatory(mode,
  2589. &stereo_mandatory_modes[i]))
  2590. continue;
  2591. mandatory = &stereo_mandatory_modes[i];
  2592. new_mode = drm_mode_duplicate(dev, mode);
  2593. if (!new_mode)
  2594. continue;
  2595. new_mode->flags |= mandatory->flags;
  2596. list_add_tail(&new_mode->head, &stereo_modes);
  2597. modes++;
  2598. }
  2599. }
  2600. list_splice_tail(&stereo_modes, &connector->probed_modes);
  2601. return modes;
  2602. }
  2603. static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
  2604. {
  2605. struct drm_device *dev = connector->dev;
  2606. struct drm_display_mode *newmode;
  2607. if (!drm_valid_hdmi_vic(vic)) {
  2608. DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
  2609. return 0;
  2610. }
  2611. newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
  2612. if (!newmode)
  2613. return 0;
  2614. drm_mode_probed_add(connector, newmode);
  2615. return 1;
  2616. }
  2617. static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
  2618. const u8 *video_db, u8 video_len, u8 video_index)
  2619. {
  2620. struct drm_display_mode *newmode;
  2621. int modes = 0;
  2622. if (structure & (1 << 0)) {
  2623. newmode = drm_display_mode_from_vic_index(connector, video_db,
  2624. video_len,
  2625. video_index);
  2626. if (newmode) {
  2627. newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
  2628. drm_mode_probed_add(connector, newmode);
  2629. modes++;
  2630. }
  2631. }
  2632. if (structure & (1 << 6)) {
  2633. newmode = drm_display_mode_from_vic_index(connector, video_db,
  2634. video_len,
  2635. video_index);
  2636. if (newmode) {
  2637. newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
  2638. drm_mode_probed_add(connector, newmode);
  2639. modes++;
  2640. }
  2641. }
  2642. if (structure & (1 << 8)) {
  2643. newmode = drm_display_mode_from_vic_index(connector, video_db,
  2644. video_len,
  2645. video_index);
  2646. if (newmode) {
  2647. newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
  2648. drm_mode_probed_add(connector, newmode);
  2649. modes++;
  2650. }
  2651. }
  2652. return modes;
  2653. }
  2654. /*
  2655. * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
  2656. * @connector: connector corresponding to the HDMI sink
  2657. * @db: start of the CEA vendor specific block
  2658. * @len: length of the CEA block payload, ie. one can access up to db[len]
  2659. *
  2660. * Parses the HDMI VSDB looking for modes to add to @connector. This function
  2661. * also adds the stereo 3d modes when applicable.
  2662. */
  2663. static int
  2664. do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
  2665. const u8 *video_db, u8 video_len)
  2666. {
  2667. int modes = 0, offset = 0, i, multi_present = 0, multi_len;
  2668. u8 vic_len, hdmi_3d_len = 0;
  2669. u16 mask;
  2670. u16 structure_all;
  2671. if (len < 8)
  2672. goto out;
  2673. /* no HDMI_Video_Present */
  2674. if (!(db[8] & (1 << 5)))
  2675. goto out;
  2676. /* Latency_Fields_Present */
  2677. if (db[8] & (1 << 7))
  2678. offset += 2;
  2679. /* I_Latency_Fields_Present */
  2680. if (db[8] & (1 << 6))
  2681. offset += 2;
  2682. /* the declared length is not long enough for the 2 first bytes
  2683. * of additional video format capabilities */
  2684. if (len < (8 + offset + 2))
  2685. goto out;
  2686. /* 3D_Present */
  2687. offset++;
  2688. if (db[8 + offset] & (1 << 7)) {
  2689. modes += add_hdmi_mandatory_stereo_modes(connector);
  2690. /* 3D_Multi_present */
  2691. multi_present = (db[8 + offset] & 0x60) >> 5;
  2692. }
  2693. offset++;
  2694. vic_len = db[8 + offset] >> 5;
  2695. hdmi_3d_len = db[8 + offset] & 0x1f;
  2696. for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
  2697. u8 vic;
  2698. vic = db[9 + offset + i];
  2699. modes += add_hdmi_mode(connector, vic);
  2700. }
  2701. offset += 1 + vic_len;
  2702. if (multi_present == 1)
  2703. multi_len = 2;
  2704. else if (multi_present == 2)
  2705. multi_len = 4;
  2706. else
  2707. multi_len = 0;
  2708. if (len < (8 + offset + hdmi_3d_len - 1))
  2709. goto out;
  2710. if (hdmi_3d_len < multi_len)
  2711. goto out;
  2712. if (multi_present == 1 || multi_present == 2) {
  2713. /* 3D_Structure_ALL */
  2714. structure_all = (db[8 + offset] << 8) | db[9 + offset];
  2715. /* check if 3D_MASK is present */
  2716. if (multi_present == 2)
  2717. mask = (db[10 + offset] << 8) | db[11 + offset];
  2718. else
  2719. mask = 0xffff;
  2720. for (i = 0; i < 16; i++) {
  2721. if (mask & (1 << i))
  2722. modes += add_3d_struct_modes(connector,
  2723. structure_all,
  2724. video_db,
  2725. video_len, i);
  2726. }
  2727. }
  2728. offset += multi_len;
  2729. for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
  2730. int vic_index;
  2731. struct drm_display_mode *newmode = NULL;
  2732. unsigned int newflag = 0;
  2733. bool detail_present;
  2734. detail_present = ((db[8 + offset + i] & 0x0f) > 7);
  2735. if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
  2736. break;
  2737. /* 2D_VIC_order_X */
  2738. vic_index = db[8 + offset + i] >> 4;
  2739. /* 3D_Structure_X */
  2740. switch (db[8 + offset + i] & 0x0f) {
  2741. case 0:
  2742. newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
  2743. break;
  2744. case 6:
  2745. newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
  2746. break;
  2747. case 8:
  2748. /* 3D_Detail_X */
  2749. if ((db[9 + offset + i] >> 4) == 1)
  2750. newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
  2751. break;
  2752. }
  2753. if (newflag != 0) {
  2754. newmode = drm_display_mode_from_vic_index(connector,
  2755. video_db,
  2756. video_len,
  2757. vic_index);
  2758. if (newmode) {
  2759. newmode->flags |= newflag;
  2760. drm_mode_probed_add(connector, newmode);
  2761. modes++;
  2762. }
  2763. }
  2764. if (detail_present)
  2765. i++;
  2766. }
  2767. out:
  2768. return modes;
  2769. }
  2770. static int
  2771. cea_db_payload_len(const u8 *db)
  2772. {
  2773. return db[0] & 0x1f;
  2774. }
  2775. static int
  2776. cea_db_tag(const u8 *db)
  2777. {
  2778. return db[0] >> 5;
  2779. }
  2780. static int
  2781. cea_revision(const u8 *cea)
  2782. {
  2783. return cea[1];
  2784. }
  2785. static int
  2786. cea_db_offsets(const u8 *cea, int *start, int *end)
  2787. {
  2788. /* Data block offset in CEA extension block */
  2789. *start = 4;
  2790. *end = cea[2];
  2791. if (*end == 0)
  2792. *end = 127;
  2793. if (*end < 4 || *end > 127)
  2794. return -ERANGE;
  2795. return 0;
  2796. }
  2797. static bool cea_db_is_hdmi_vsdb(const u8 *db)
  2798. {
  2799. int hdmi_id;
  2800. if (cea_db_tag(db) != VENDOR_BLOCK)
  2801. return false;
  2802. if (cea_db_payload_len(db) < 5)
  2803. return false;
  2804. hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
  2805. return hdmi_id == HDMI_IEEE_OUI;
  2806. }
  2807. #define for_each_cea_db(cea, i, start, end) \
  2808. for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
  2809. static int
  2810. add_cea_modes(struct drm_connector *connector, struct edid *edid)
  2811. {
  2812. const u8 *cea = drm_find_cea_extension(edid);
  2813. const u8 *db, *hdmi = NULL, *video = NULL;
  2814. u8 dbl, hdmi_len, video_len = 0;
  2815. int modes = 0;
  2816. if (cea && cea_revision(cea) >= 3) {
  2817. int i, start, end;
  2818. if (cea_db_offsets(cea, &start, &end))
  2819. return 0;
  2820. for_each_cea_db(cea, i, start, end) {
  2821. db = &cea[i];
  2822. dbl = cea_db_payload_len(db);
  2823. if (cea_db_tag(db) == VIDEO_BLOCK) {
  2824. video = db + 1;
  2825. video_len = dbl;
  2826. modes += do_cea_modes(connector, video, dbl);
  2827. }
  2828. else if (cea_db_is_hdmi_vsdb(db)) {
  2829. hdmi = db;
  2830. hdmi_len = dbl;
  2831. }
  2832. }
  2833. }
  2834. /*
  2835. * We parse the HDMI VSDB after having added the cea modes as we will
  2836. * be patching their flags when the sink supports stereo 3D.
  2837. */
  2838. if (hdmi)
  2839. modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
  2840. video_len);
  2841. return modes;
  2842. }
  2843. static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
  2844. {
  2845. const struct drm_display_mode *cea_mode;
  2846. int clock1, clock2, clock;
  2847. u8 vic;
  2848. const char *type;
  2849. /*
  2850. * allow 5kHz clock difference either way to account for
  2851. * the 10kHz clock resolution limit of detailed timings.
  2852. */
  2853. vic = drm_match_cea_mode_clock_tolerance(mode, 5);
  2854. if (drm_valid_cea_vic(vic)) {
  2855. type = "CEA";
  2856. cea_mode = &edid_cea_modes[vic];
  2857. clock1 = cea_mode->clock;
  2858. clock2 = cea_mode_alternate_clock(cea_mode);
  2859. } else {
  2860. vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
  2861. if (drm_valid_hdmi_vic(vic)) {
  2862. type = "HDMI";
  2863. cea_mode = &edid_4k_modes[vic];
  2864. clock1 = cea_mode->clock;
  2865. clock2 = hdmi_mode_alternate_clock(cea_mode);
  2866. } else {
  2867. return;
  2868. }
  2869. }
  2870. /* pick whichever is closest */
  2871. if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
  2872. clock = clock1;
  2873. else
  2874. clock = clock2;
  2875. if (mode->clock == clock)
  2876. return;
  2877. DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
  2878. type, vic, mode->clock, clock);
  2879. mode->clock = clock;
  2880. }
  2881. static void
  2882. parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
  2883. {
  2884. u8 len = cea_db_payload_len(db);
  2885. if (len >= 6) {
  2886. connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
  2887. connector->dvi_dual = db[6] & 1;
  2888. }
  2889. if (len >= 7)
  2890. connector->max_tmds_clock = db[7] * 5;
  2891. if (len >= 8) {
  2892. connector->latency_present[0] = db[8] >> 7;
  2893. connector->latency_present[1] = (db[8] >> 6) & 1;
  2894. }
  2895. if (len >= 9)
  2896. connector->video_latency[0] = db[9];
  2897. if (len >= 10)
  2898. connector->audio_latency[0] = db[10];
  2899. if (len >= 11)
  2900. connector->video_latency[1] = db[11];
  2901. if (len >= 12)
  2902. connector->audio_latency[1] = db[12];
  2903. DRM_DEBUG_KMS("HDMI: DVI dual %d, "
  2904. "max TMDS clock %d, "
  2905. "latency present %d %d, "
  2906. "video latency %d %d, "
  2907. "audio latency %d %d\n",
  2908. connector->dvi_dual,
  2909. connector->max_tmds_clock,
  2910. (int) connector->latency_present[0],
  2911. (int) connector->latency_present[1],
  2912. connector->video_latency[0],
  2913. connector->video_latency[1],
  2914. connector->audio_latency[0],
  2915. connector->audio_latency[1]);
  2916. }
  2917. static void
  2918. monitor_name(struct detailed_timing *t, void *data)
  2919. {
  2920. if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
  2921. *(u8 **)data = t->data.other_data.data.str.str;
  2922. }
  2923. /**
  2924. * drm_edid_to_eld - build ELD from EDID
  2925. * @connector: connector corresponding to the HDMI/DP sink
  2926. * @edid: EDID to parse
  2927. *
  2928. * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
  2929. * Conn_Type, HDCP and Port_ID ELD fields are left for the graphics driver to
  2930. * fill in.
  2931. */
  2932. void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
  2933. {
  2934. uint8_t *eld = connector->eld;
  2935. u8 *cea;
  2936. u8 *name;
  2937. u8 *db;
  2938. int total_sad_count = 0;
  2939. int mnl;
  2940. int dbl;
  2941. memset(eld, 0, sizeof(connector->eld));
  2942. cea = drm_find_cea_extension(edid);
  2943. if (!cea) {
  2944. DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
  2945. return;
  2946. }
  2947. name = NULL;
  2948. drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
  2949. /* max: 13 bytes EDID, 16 bytes ELD */
  2950. for (mnl = 0; name && mnl < 13; mnl++) {
  2951. if (name[mnl] == 0x0a)
  2952. break;
  2953. eld[20 + mnl] = name[mnl];
  2954. }
  2955. eld[4] = (cea[1] << 5) | mnl;
  2956. DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
  2957. eld[0] = 2 << 3; /* ELD version: 2 */
  2958. eld[16] = edid->mfg_id[0];
  2959. eld[17] = edid->mfg_id[1];
  2960. eld[18] = edid->prod_code[0];
  2961. eld[19] = edid->prod_code[1];
  2962. if (cea_revision(cea) >= 3) {
  2963. int i, start, end;
  2964. if (cea_db_offsets(cea, &start, &end)) {
  2965. start = 0;
  2966. end = 0;
  2967. }
  2968. for_each_cea_db(cea, i, start, end) {
  2969. db = &cea[i];
  2970. dbl = cea_db_payload_len(db);
  2971. switch (cea_db_tag(db)) {
  2972. int sad_count;
  2973. case AUDIO_BLOCK:
  2974. /* Audio Data Block, contains SADs */
  2975. sad_count = min(dbl / 3, 15 - total_sad_count);
  2976. if (sad_count >= 1)
  2977. memcpy(eld + 20 + mnl + total_sad_count * 3,
  2978. &db[1], sad_count * 3);
  2979. total_sad_count += sad_count;
  2980. break;
  2981. case SPEAKER_BLOCK:
  2982. /* Speaker Allocation Data Block */
  2983. if (dbl >= 1)
  2984. eld[7] = db[1];
  2985. break;
  2986. case VENDOR_BLOCK:
  2987. /* HDMI Vendor-Specific Data Block */
  2988. if (cea_db_is_hdmi_vsdb(db))
  2989. parse_hdmi_vsdb(connector, db);
  2990. break;
  2991. default:
  2992. break;
  2993. }
  2994. }
  2995. }
  2996. eld[5] |= total_sad_count << 4;
  2997. eld[DRM_ELD_BASELINE_ELD_LEN] =
  2998. DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
  2999. DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
  3000. drm_eld_size(eld), total_sad_count);
  3001. }
  3002. EXPORT_SYMBOL(drm_edid_to_eld);
  3003. /**
  3004. * drm_edid_to_sad - extracts SADs from EDID
  3005. * @edid: EDID to parse
  3006. * @sads: pointer that will be set to the extracted SADs
  3007. *
  3008. * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
  3009. *
  3010. * Note: The returned pointer needs to be freed using kfree().
  3011. *
  3012. * Return: The number of found SADs or negative number on error.
  3013. */
  3014. int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
  3015. {
  3016. int count = 0;
  3017. int i, start, end, dbl;
  3018. u8 *cea;
  3019. cea = drm_find_cea_extension(edid);
  3020. if (!cea) {
  3021. DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
  3022. return -ENOENT;
  3023. }
  3024. if (cea_revision(cea) < 3) {
  3025. DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
  3026. return -ENOTSUPP;
  3027. }
  3028. if (cea_db_offsets(cea, &start, &end)) {
  3029. DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
  3030. return -EPROTO;
  3031. }
  3032. for_each_cea_db(cea, i, start, end) {
  3033. u8 *db = &cea[i];
  3034. if (cea_db_tag(db) == AUDIO_BLOCK) {
  3035. int j;
  3036. dbl = cea_db_payload_len(db);
  3037. count = dbl / 3; /* SAD is 3B */
  3038. *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
  3039. if (!*sads)
  3040. return -ENOMEM;
  3041. for (j = 0; j < count; j++) {
  3042. u8 *sad = &db[1 + j * 3];
  3043. (*sads)[j].format = (sad[0] & 0x78) >> 3;
  3044. (*sads)[j].channels = sad[0] & 0x7;
  3045. (*sads)[j].freq = sad[1] & 0x7F;
  3046. (*sads)[j].byte2 = sad[2];
  3047. }
  3048. break;
  3049. }
  3050. }
  3051. return count;
  3052. }
  3053. EXPORT_SYMBOL(drm_edid_to_sad);
  3054. /**
  3055. * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
  3056. * @edid: EDID to parse
  3057. * @sadb: pointer to the speaker block
  3058. *
  3059. * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
  3060. *
  3061. * Note: The returned pointer needs to be freed using kfree().
  3062. *
  3063. * Return: The number of found Speaker Allocation Blocks or negative number on
  3064. * error.
  3065. */
  3066. int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
  3067. {
  3068. int count = 0;
  3069. int i, start, end, dbl;
  3070. const u8 *cea;
  3071. cea = drm_find_cea_extension(edid);
  3072. if (!cea) {
  3073. DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
  3074. return -ENOENT;
  3075. }
  3076. if (cea_revision(cea) < 3) {
  3077. DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
  3078. return -ENOTSUPP;
  3079. }
  3080. if (cea_db_offsets(cea, &start, &end)) {
  3081. DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
  3082. return -EPROTO;
  3083. }
  3084. for_each_cea_db(cea, i, start, end) {
  3085. const u8 *db = &cea[i];
  3086. if (cea_db_tag(db) == SPEAKER_BLOCK) {
  3087. dbl = cea_db_payload_len(db);
  3088. /* Speaker Allocation Data Block */
  3089. if (dbl == 3) {
  3090. *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
  3091. if (!*sadb)
  3092. return -ENOMEM;
  3093. count = dbl;
  3094. break;
  3095. }
  3096. }
  3097. }
  3098. return count;
  3099. }
  3100. EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
  3101. /**
  3102. * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
  3103. * @connector: connector associated with the HDMI/DP sink
  3104. * @mode: the display mode
  3105. *
  3106. * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
  3107. * the sink doesn't support audio or video.
  3108. */
  3109. int drm_av_sync_delay(struct drm_connector *connector,
  3110. const struct drm_display_mode *mode)
  3111. {
  3112. int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
  3113. int a, v;
  3114. if (!connector->latency_present[0])
  3115. return 0;
  3116. if (!connector->latency_present[1])
  3117. i = 0;
  3118. a = connector->audio_latency[i];
  3119. v = connector->video_latency[i];
  3120. /*
  3121. * HDMI/DP sink doesn't support audio or video?
  3122. */
  3123. if (a == 255 || v == 255)
  3124. return 0;
  3125. /*
  3126. * Convert raw EDID values to millisecond.
  3127. * Treat unknown latency as 0ms.
  3128. */
  3129. if (a)
  3130. a = min(2 * (a - 1), 500);
  3131. if (v)
  3132. v = min(2 * (v - 1), 500);
  3133. return max(v - a, 0);
  3134. }
  3135. EXPORT_SYMBOL(drm_av_sync_delay);
  3136. /**
  3137. * drm_select_eld - select one ELD from multiple HDMI/DP sinks
  3138. * @encoder: the encoder just changed display mode
  3139. *
  3140. * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
  3141. * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
  3142. *
  3143. * Return: The connector associated with the first HDMI/DP sink that has ELD
  3144. * attached to it.
  3145. */
  3146. struct drm_connector *drm_select_eld(struct drm_encoder *encoder)
  3147. {
  3148. struct drm_connector *connector;
  3149. struct drm_device *dev = encoder->dev;
  3150. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  3151. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  3152. drm_for_each_connector(connector, dev)
  3153. if (connector->encoder == encoder && connector->eld[0])
  3154. return connector;
  3155. return NULL;
  3156. }
  3157. EXPORT_SYMBOL(drm_select_eld);
  3158. /**
  3159. * drm_detect_hdmi_monitor - detect whether monitor is HDMI
  3160. * @edid: monitor EDID information
  3161. *
  3162. * Parse the CEA extension according to CEA-861-B.
  3163. *
  3164. * Return: True if the monitor is HDMI, false if not or unknown.
  3165. */
  3166. bool drm_detect_hdmi_monitor(struct edid *edid)
  3167. {
  3168. u8 *edid_ext;
  3169. int i;
  3170. int start_offset, end_offset;
  3171. edid_ext = drm_find_cea_extension(edid);
  3172. if (!edid_ext)
  3173. return false;
  3174. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  3175. return false;
  3176. /*
  3177. * Because HDMI identifier is in Vendor Specific Block,
  3178. * search it from all data blocks of CEA extension.
  3179. */
  3180. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  3181. if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
  3182. return true;
  3183. }
  3184. return false;
  3185. }
  3186. EXPORT_SYMBOL(drm_detect_hdmi_monitor);
  3187. /**
  3188. * drm_detect_monitor_audio - check monitor audio capability
  3189. * @edid: EDID block to scan
  3190. *
  3191. * Monitor should have CEA extension block.
  3192. * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
  3193. * audio' only. If there is any audio extension block and supported
  3194. * audio format, assume at least 'basic audio' support, even if 'basic
  3195. * audio' is not defined in EDID.
  3196. *
  3197. * Return: True if the monitor supports audio, false otherwise.
  3198. */
  3199. bool drm_detect_monitor_audio(struct edid *edid)
  3200. {
  3201. u8 *edid_ext;
  3202. int i, j;
  3203. bool has_audio = false;
  3204. int start_offset, end_offset;
  3205. edid_ext = drm_find_cea_extension(edid);
  3206. if (!edid_ext)
  3207. goto end;
  3208. has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
  3209. if (has_audio) {
  3210. DRM_DEBUG_KMS("Monitor has basic audio support\n");
  3211. goto end;
  3212. }
  3213. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  3214. goto end;
  3215. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  3216. if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
  3217. has_audio = true;
  3218. for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
  3219. DRM_DEBUG_KMS("CEA audio format %d\n",
  3220. (edid_ext[i + j] >> 3) & 0xf);
  3221. goto end;
  3222. }
  3223. }
  3224. end:
  3225. return has_audio;
  3226. }
  3227. EXPORT_SYMBOL(drm_detect_monitor_audio);
  3228. /**
  3229. * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
  3230. * @edid: EDID block to scan
  3231. *
  3232. * Check whether the monitor reports the RGB quantization range selection
  3233. * as supported. The AVI infoframe can then be used to inform the monitor
  3234. * which quantization range (full or limited) is used.
  3235. *
  3236. * Return: True if the RGB quantization range is selectable, false otherwise.
  3237. */
  3238. bool drm_rgb_quant_range_selectable(struct edid *edid)
  3239. {
  3240. u8 *edid_ext;
  3241. int i, start, end;
  3242. edid_ext = drm_find_cea_extension(edid);
  3243. if (!edid_ext)
  3244. return false;
  3245. if (cea_db_offsets(edid_ext, &start, &end))
  3246. return false;
  3247. for_each_cea_db(edid_ext, i, start, end) {
  3248. if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
  3249. cea_db_payload_len(&edid_ext[i]) == 2) {
  3250. DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
  3251. return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
  3252. }
  3253. }
  3254. return false;
  3255. }
  3256. EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
  3257. /**
  3258. * drm_assign_hdmi_deep_color_info - detect whether monitor supports
  3259. * hdmi deep color modes and update drm_display_info if so.
  3260. * @edid: monitor EDID information
  3261. * @info: Updated with maximum supported deep color bpc and color format
  3262. * if deep color supported.
  3263. * @connector: DRM connector, used only for debug output
  3264. *
  3265. * Parse the CEA extension according to CEA-861-B.
  3266. * Return true if HDMI deep color supported, false if not or unknown.
  3267. */
  3268. static bool drm_assign_hdmi_deep_color_info(struct edid *edid,
  3269. struct drm_display_info *info,
  3270. struct drm_connector *connector)
  3271. {
  3272. u8 *edid_ext, *hdmi;
  3273. int i;
  3274. int start_offset, end_offset;
  3275. unsigned int dc_bpc = 0;
  3276. edid_ext = drm_find_cea_extension(edid);
  3277. if (!edid_ext)
  3278. return false;
  3279. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  3280. return false;
  3281. /*
  3282. * Because HDMI identifier is in Vendor Specific Block,
  3283. * search it from all data blocks of CEA extension.
  3284. */
  3285. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  3286. if (cea_db_is_hdmi_vsdb(&edid_ext[i])) {
  3287. /* HDMI supports at least 8 bpc */
  3288. info->bpc = 8;
  3289. hdmi = &edid_ext[i];
  3290. if (cea_db_payload_len(hdmi) < 6)
  3291. return false;
  3292. if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
  3293. dc_bpc = 10;
  3294. info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
  3295. DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
  3296. connector->name);
  3297. }
  3298. if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
  3299. dc_bpc = 12;
  3300. info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
  3301. DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
  3302. connector->name);
  3303. }
  3304. if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
  3305. dc_bpc = 16;
  3306. info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
  3307. DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
  3308. connector->name);
  3309. }
  3310. if (dc_bpc > 0) {
  3311. DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
  3312. connector->name, dc_bpc);
  3313. info->bpc = dc_bpc;
  3314. /*
  3315. * Deep color support mandates RGB444 support for all video
  3316. * modes and forbids YCRCB422 support for all video modes per
  3317. * HDMI 1.3 spec.
  3318. */
  3319. info->color_formats = DRM_COLOR_FORMAT_RGB444;
  3320. /* YCRCB444 is optional according to spec. */
  3321. if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
  3322. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  3323. DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
  3324. connector->name);
  3325. }
  3326. /*
  3327. * Spec says that if any deep color mode is supported at all,
  3328. * then deep color 36 bit must be supported.
  3329. */
  3330. if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
  3331. DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
  3332. connector->name);
  3333. }
  3334. return true;
  3335. }
  3336. else {
  3337. DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
  3338. connector->name);
  3339. }
  3340. }
  3341. }
  3342. return false;
  3343. }
  3344. /**
  3345. * drm_add_display_info - pull display info out if present
  3346. * @edid: EDID data
  3347. * @info: display info (attached to connector)
  3348. * @connector: connector whose edid is used to build display info
  3349. *
  3350. * Grab any available display info and stuff it into the drm_display_info
  3351. * structure that's part of the connector. Useful for tracking bpp and
  3352. * color spaces.
  3353. */
  3354. static void drm_add_display_info(struct edid *edid,
  3355. struct drm_display_info *info,
  3356. struct drm_connector *connector)
  3357. {
  3358. u8 *edid_ext;
  3359. info->width_mm = edid->width_cm * 10;
  3360. info->height_mm = edid->height_cm * 10;
  3361. /* driver figures it out in this case */
  3362. info->bpc = 0;
  3363. info->color_formats = 0;
  3364. if (edid->revision < 3)
  3365. return;
  3366. if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
  3367. return;
  3368. /* Get data from CEA blocks if present */
  3369. edid_ext = drm_find_cea_extension(edid);
  3370. if (edid_ext) {
  3371. info->cea_rev = edid_ext[1];
  3372. /* The existence of a CEA block should imply RGB support */
  3373. info->color_formats = DRM_COLOR_FORMAT_RGB444;
  3374. if (edid_ext[3] & EDID_CEA_YCRCB444)
  3375. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  3376. if (edid_ext[3] & EDID_CEA_YCRCB422)
  3377. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  3378. }
  3379. /* HDMI deep color modes supported? Assign to info, if so */
  3380. drm_assign_hdmi_deep_color_info(edid, info, connector);
  3381. /* Only defined for 1.4 with digital displays */
  3382. if (edid->revision < 4)
  3383. return;
  3384. switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
  3385. case DRM_EDID_DIGITAL_DEPTH_6:
  3386. info->bpc = 6;
  3387. break;
  3388. case DRM_EDID_DIGITAL_DEPTH_8:
  3389. info->bpc = 8;
  3390. break;
  3391. case DRM_EDID_DIGITAL_DEPTH_10:
  3392. info->bpc = 10;
  3393. break;
  3394. case DRM_EDID_DIGITAL_DEPTH_12:
  3395. info->bpc = 12;
  3396. break;
  3397. case DRM_EDID_DIGITAL_DEPTH_14:
  3398. info->bpc = 14;
  3399. break;
  3400. case DRM_EDID_DIGITAL_DEPTH_16:
  3401. info->bpc = 16;
  3402. break;
  3403. case DRM_EDID_DIGITAL_DEPTH_UNDEF:
  3404. default:
  3405. info->bpc = 0;
  3406. break;
  3407. }
  3408. DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
  3409. connector->name, info->bpc);
  3410. info->color_formats |= DRM_COLOR_FORMAT_RGB444;
  3411. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
  3412. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  3413. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
  3414. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  3415. }
  3416. /**
  3417. * drm_add_edid_modes - add modes from EDID data, if available
  3418. * @connector: connector we're probing
  3419. * @edid: EDID data
  3420. *
  3421. * Add the specified modes to the connector's mode list.
  3422. *
  3423. * Return: The number of modes added or 0 if we couldn't find any.
  3424. */
  3425. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
  3426. {
  3427. int num_modes = 0;
  3428. u32 quirks;
  3429. if (edid == NULL) {
  3430. return 0;
  3431. }
  3432. if (!drm_edid_is_valid(edid)) {
  3433. dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
  3434. connector->name);
  3435. return 0;
  3436. }
  3437. quirks = edid_get_quirks(edid);
  3438. /*
  3439. * EDID spec says modes should be preferred in this order:
  3440. * - preferred detailed mode
  3441. * - other detailed modes from base block
  3442. * - detailed modes from extension blocks
  3443. * - CVT 3-byte code modes
  3444. * - standard timing codes
  3445. * - established timing codes
  3446. * - modes inferred from GTF or CVT range information
  3447. *
  3448. * We get this pretty much right.
  3449. *
  3450. * XXX order for additional mode types in extension blocks?
  3451. */
  3452. num_modes += add_detailed_modes(connector, edid, quirks);
  3453. num_modes += add_cvt_modes(connector, edid);
  3454. num_modes += add_standard_modes(connector, edid);
  3455. num_modes += add_established_modes(connector, edid);
  3456. num_modes += add_cea_modes(connector, edid);
  3457. num_modes += add_alternate_cea_modes(connector, edid);
  3458. if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
  3459. num_modes += add_inferred_modes(connector, edid);
  3460. if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
  3461. edid_fixup_preferred(connector, quirks);
  3462. drm_add_display_info(edid, &connector->display_info, connector);
  3463. if (quirks & EDID_QUIRK_FORCE_8BPC)
  3464. connector->display_info.bpc = 8;
  3465. if (quirks & EDID_QUIRK_FORCE_12BPC)
  3466. connector->display_info.bpc = 12;
  3467. return num_modes;
  3468. }
  3469. EXPORT_SYMBOL(drm_add_edid_modes);
  3470. /**
  3471. * drm_add_modes_noedid - add modes for the connectors without EDID
  3472. * @connector: connector we're probing
  3473. * @hdisplay: the horizontal display limit
  3474. * @vdisplay: the vertical display limit
  3475. *
  3476. * Add the specified modes to the connector's mode list. Only when the
  3477. * hdisplay/vdisplay is not beyond the given limit, it will be added.
  3478. *
  3479. * Return: The number of modes added or 0 if we couldn't find any.
  3480. */
  3481. int drm_add_modes_noedid(struct drm_connector *connector,
  3482. int hdisplay, int vdisplay)
  3483. {
  3484. int i, count, num_modes = 0;
  3485. struct drm_display_mode *mode;
  3486. struct drm_device *dev = connector->dev;
  3487. count = ARRAY_SIZE(drm_dmt_modes);
  3488. if (hdisplay < 0)
  3489. hdisplay = 0;
  3490. if (vdisplay < 0)
  3491. vdisplay = 0;
  3492. for (i = 0; i < count; i++) {
  3493. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  3494. if (hdisplay && vdisplay) {
  3495. /*
  3496. * Only when two are valid, they will be used to check
  3497. * whether the mode should be added to the mode list of
  3498. * the connector.
  3499. */
  3500. if (ptr->hdisplay > hdisplay ||
  3501. ptr->vdisplay > vdisplay)
  3502. continue;
  3503. }
  3504. if (drm_mode_vrefresh(ptr) > 61)
  3505. continue;
  3506. mode = drm_mode_duplicate(dev, ptr);
  3507. if (mode) {
  3508. drm_mode_probed_add(connector, mode);
  3509. num_modes++;
  3510. }
  3511. }
  3512. return num_modes;
  3513. }
  3514. EXPORT_SYMBOL(drm_add_modes_noedid);
  3515. /**
  3516. * drm_set_preferred_mode - Sets the preferred mode of a connector
  3517. * @connector: connector whose mode list should be processed
  3518. * @hpref: horizontal resolution of preferred mode
  3519. * @vpref: vertical resolution of preferred mode
  3520. *
  3521. * Marks a mode as preferred if it matches the resolution specified by @hpref
  3522. * and @vpref.
  3523. */
  3524. void drm_set_preferred_mode(struct drm_connector *connector,
  3525. int hpref, int vpref)
  3526. {
  3527. struct drm_display_mode *mode;
  3528. list_for_each_entry(mode, &connector->probed_modes, head) {
  3529. if (mode->hdisplay == hpref &&
  3530. mode->vdisplay == vpref)
  3531. mode->type |= DRM_MODE_TYPE_PREFERRED;
  3532. }
  3533. }
  3534. EXPORT_SYMBOL(drm_set_preferred_mode);
  3535. /**
  3536. * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
  3537. * data from a DRM display mode
  3538. * @frame: HDMI AVI infoframe
  3539. * @mode: DRM display mode
  3540. *
  3541. * Return: 0 on success or a negative error code on failure.
  3542. */
  3543. int
  3544. drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
  3545. const struct drm_display_mode *mode)
  3546. {
  3547. int err;
  3548. if (!frame || !mode)
  3549. return -EINVAL;
  3550. err = hdmi_avi_infoframe_init(frame);
  3551. if (err < 0)
  3552. return err;
  3553. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  3554. frame->pixel_repeat = 1;
  3555. frame->video_code = drm_match_cea_mode(mode);
  3556. frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
  3557. /*
  3558. * Populate picture aspect ratio from either
  3559. * user input (if specified) or from the CEA mode list.
  3560. */
  3561. if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
  3562. mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
  3563. frame->picture_aspect = mode->picture_aspect_ratio;
  3564. else if (frame->video_code > 0)
  3565. frame->picture_aspect = drm_get_cea_aspect_ratio(
  3566. frame->video_code);
  3567. frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
  3568. frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
  3569. return 0;
  3570. }
  3571. EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
  3572. static enum hdmi_3d_structure
  3573. s3d_structure_from_display_mode(const struct drm_display_mode *mode)
  3574. {
  3575. u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
  3576. switch (layout) {
  3577. case DRM_MODE_FLAG_3D_FRAME_PACKING:
  3578. return HDMI_3D_STRUCTURE_FRAME_PACKING;
  3579. case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
  3580. return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
  3581. case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
  3582. return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
  3583. case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
  3584. return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
  3585. case DRM_MODE_FLAG_3D_L_DEPTH:
  3586. return HDMI_3D_STRUCTURE_L_DEPTH;
  3587. case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
  3588. return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
  3589. case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
  3590. return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
  3591. case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
  3592. return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
  3593. default:
  3594. return HDMI_3D_STRUCTURE_INVALID;
  3595. }
  3596. }
  3597. /**
  3598. * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
  3599. * data from a DRM display mode
  3600. * @frame: HDMI vendor infoframe
  3601. * @mode: DRM display mode
  3602. *
  3603. * Note that there's is a need to send HDMI vendor infoframes only when using a
  3604. * 4k or stereoscopic 3D mode. So when giving any other mode as input this
  3605. * function will return -EINVAL, error that can be safely ignored.
  3606. *
  3607. * Return: 0 on success or a negative error code on failure.
  3608. */
  3609. int
  3610. drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
  3611. const struct drm_display_mode *mode)
  3612. {
  3613. int err;
  3614. u32 s3d_flags;
  3615. u8 vic;
  3616. if (!frame || !mode)
  3617. return -EINVAL;
  3618. vic = drm_match_hdmi_mode(mode);
  3619. s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
  3620. if (!vic && !s3d_flags)
  3621. return -EINVAL;
  3622. if (vic && s3d_flags)
  3623. return -EINVAL;
  3624. err = hdmi_vendor_infoframe_init(frame);
  3625. if (err < 0)
  3626. return err;
  3627. if (vic)
  3628. frame->vic = vic;
  3629. else
  3630. frame->s3d_struct = s3d_structure_from_display_mode(mode);
  3631. return 0;
  3632. }
  3633. EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
  3634. static int drm_parse_display_id(struct drm_connector *connector,
  3635. u8 *displayid, int length,
  3636. bool is_edid_extension)
  3637. {
  3638. /* if this is an EDID extension the first byte will be 0x70 */
  3639. int idx = 0;
  3640. struct displayid_hdr *base;
  3641. struct displayid_block *block;
  3642. u8 csum = 0;
  3643. int i;
  3644. if (is_edid_extension)
  3645. idx = 1;
  3646. base = (struct displayid_hdr *)&displayid[idx];
  3647. DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
  3648. base->rev, base->bytes, base->prod_id, base->ext_count);
  3649. if (base->bytes + 5 > length - idx)
  3650. return -EINVAL;
  3651. for (i = idx; i <= base->bytes + 5; i++) {
  3652. csum += displayid[i];
  3653. }
  3654. if (csum) {
  3655. DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
  3656. return -EINVAL;
  3657. }
  3658. block = (struct displayid_block *)&displayid[idx + 4];
  3659. DRM_DEBUG_KMS("block id %d, rev %d, len %d\n",
  3660. block->tag, block->rev, block->num_bytes);
  3661. switch (block->tag) {
  3662. case DATA_BLOCK_TILED_DISPLAY: {
  3663. struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
  3664. u16 w, h;
  3665. u8 tile_v_loc, tile_h_loc;
  3666. u8 num_v_tile, num_h_tile;
  3667. struct drm_tile_group *tg;
  3668. w = tile->tile_size[0] | tile->tile_size[1] << 8;
  3669. h = tile->tile_size[2] | tile->tile_size[3] << 8;
  3670. num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
  3671. num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
  3672. tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
  3673. tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
  3674. connector->has_tile = true;
  3675. if (tile->tile_cap & 0x80)
  3676. connector->tile_is_single_monitor = true;
  3677. connector->num_h_tile = num_h_tile + 1;
  3678. connector->num_v_tile = num_v_tile + 1;
  3679. connector->tile_h_loc = tile_h_loc;
  3680. connector->tile_v_loc = tile_v_loc;
  3681. connector->tile_h_size = w + 1;
  3682. connector->tile_v_size = h + 1;
  3683. DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
  3684. DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
  3685. DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
  3686. num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
  3687. DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
  3688. tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
  3689. if (!tg) {
  3690. tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
  3691. }
  3692. if (!tg)
  3693. return -ENOMEM;
  3694. if (connector->tile_group != tg) {
  3695. /* if we haven't got a pointer,
  3696. take the reference, drop ref to old tile group */
  3697. if (connector->tile_group) {
  3698. drm_mode_put_tile_group(connector->dev, connector->tile_group);
  3699. }
  3700. connector->tile_group = tg;
  3701. } else
  3702. /* if same tile group, then release the ref we just took. */
  3703. drm_mode_put_tile_group(connector->dev, tg);
  3704. }
  3705. break;
  3706. default:
  3707. printk("unknown displayid tag %d\n", block->tag);
  3708. break;
  3709. }
  3710. return 0;
  3711. }
  3712. static void drm_get_displayid(struct drm_connector *connector,
  3713. struct edid *edid)
  3714. {
  3715. void *displayid = NULL;
  3716. int ret;
  3717. connector->has_tile = false;
  3718. displayid = drm_find_displayid_extension(edid);
  3719. if (!displayid) {
  3720. /* drop reference to any tile group we had */
  3721. goto out_drop_ref;
  3722. }
  3723. ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
  3724. if (ret < 0)
  3725. goto out_drop_ref;
  3726. if (!connector->has_tile)
  3727. goto out_drop_ref;
  3728. return;
  3729. out_drop_ref:
  3730. if (connector->tile_group) {
  3731. drm_mode_put_tile_group(connector->dev, connector->tile_group);
  3732. connector->tile_group = NULL;
  3733. }
  3734. return;
  3735. }