drm_dp_helper.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Copyright © 2009 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/errno.h>
  27. #include <linux/sched.h>
  28. #include <linux/i2c.h>
  29. #include <drm/drm_dp_helper.h>
  30. #include <drm/drm_dp_aux_dev.h>
  31. #include <drm/drmP.h>
  32. /**
  33. * DOC: dp helpers
  34. *
  35. * These functions contain some common logic and helpers at various abstraction
  36. * levels to deal with Display Port sink devices and related things like DP aux
  37. * channel transfers, EDID reading over DP aux channels, decoding certain DPCD
  38. * blocks, ...
  39. */
  40. /* Helpers for DP link training */
  41. static u8 dp_link_status(const u8 link_status[DP_LINK_STATUS_SIZE], int r)
  42. {
  43. return link_status[r - DP_LANE0_1_STATUS];
  44. }
  45. static u8 dp_get_lane_status(const u8 link_status[DP_LINK_STATUS_SIZE],
  46. int lane)
  47. {
  48. int i = DP_LANE0_1_STATUS + (lane >> 1);
  49. int s = (lane & 1) * 4;
  50. u8 l = dp_link_status(link_status, i);
  51. return (l >> s) & 0xf;
  52. }
  53. bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  54. int lane_count)
  55. {
  56. u8 lane_align;
  57. u8 lane_status;
  58. int lane;
  59. lane_align = dp_link_status(link_status,
  60. DP_LANE_ALIGN_STATUS_UPDATED);
  61. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  62. return false;
  63. for (lane = 0; lane < lane_count; lane++) {
  64. lane_status = dp_get_lane_status(link_status, lane);
  65. if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
  66. return false;
  67. }
  68. return true;
  69. }
  70. EXPORT_SYMBOL(drm_dp_channel_eq_ok);
  71. bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  72. int lane_count)
  73. {
  74. int lane;
  75. u8 lane_status;
  76. for (lane = 0; lane < lane_count; lane++) {
  77. lane_status = dp_get_lane_status(link_status, lane);
  78. if ((lane_status & DP_LANE_CR_DONE) == 0)
  79. return false;
  80. }
  81. return true;
  82. }
  83. EXPORT_SYMBOL(drm_dp_clock_recovery_ok);
  84. u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
  85. int lane)
  86. {
  87. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  88. int s = ((lane & 1) ?
  89. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  90. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  91. u8 l = dp_link_status(link_status, i);
  92. return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  93. }
  94. EXPORT_SYMBOL(drm_dp_get_adjust_request_voltage);
  95. u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
  96. int lane)
  97. {
  98. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  99. int s = ((lane & 1) ?
  100. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  101. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  102. u8 l = dp_link_status(link_status, i);
  103. return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  104. }
  105. EXPORT_SYMBOL(drm_dp_get_adjust_request_pre_emphasis);
  106. void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
  107. if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
  108. udelay(100);
  109. else
  110. mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
  111. }
  112. EXPORT_SYMBOL(drm_dp_link_train_clock_recovery_delay);
  113. void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
  114. if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
  115. udelay(400);
  116. else
  117. mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
  118. }
  119. EXPORT_SYMBOL(drm_dp_link_train_channel_eq_delay);
  120. u8 drm_dp_link_rate_to_bw_code(int link_rate)
  121. {
  122. switch (link_rate) {
  123. case 162000:
  124. default:
  125. return DP_LINK_BW_1_62;
  126. case 270000:
  127. return DP_LINK_BW_2_7;
  128. case 540000:
  129. return DP_LINK_BW_5_4;
  130. }
  131. }
  132. EXPORT_SYMBOL(drm_dp_link_rate_to_bw_code);
  133. int drm_dp_bw_code_to_link_rate(u8 link_bw)
  134. {
  135. switch (link_bw) {
  136. case DP_LINK_BW_1_62:
  137. default:
  138. return 162000;
  139. case DP_LINK_BW_2_7:
  140. return 270000;
  141. case DP_LINK_BW_5_4:
  142. return 540000;
  143. }
  144. }
  145. EXPORT_SYMBOL(drm_dp_bw_code_to_link_rate);
  146. #define AUX_RETRY_INTERVAL 500 /* us */
  147. /**
  148. * DOC: dp helpers
  149. *
  150. * The DisplayPort AUX channel is an abstraction to allow generic, driver-
  151. * independent access to AUX functionality. Drivers can take advantage of
  152. * this by filling in the fields of the drm_dp_aux structure.
  153. *
  154. * Transactions are described using a hardware-independent drm_dp_aux_msg
  155. * structure, which is passed into a driver's .transfer() implementation.
  156. * Both native and I2C-over-AUX transactions are supported.
  157. */
  158. static int drm_dp_dpcd_access(struct drm_dp_aux *aux, u8 request,
  159. unsigned int offset, void *buffer, size_t size)
  160. {
  161. struct drm_dp_aux_msg msg;
  162. unsigned int retry;
  163. int err = 0;
  164. memset(&msg, 0, sizeof(msg));
  165. msg.address = offset;
  166. msg.request = request;
  167. msg.buffer = buffer;
  168. msg.size = size;
  169. mutex_lock(&aux->hw_mutex);
  170. /*
  171. * The specification doesn't give any recommendation on how often to
  172. * retry native transactions. We used to retry 7 times like for
  173. * aux i2c transactions but real world devices this wasn't
  174. * sufficient, bump to 32 which makes Dell 4k monitors happier.
  175. */
  176. for (retry = 0; retry < 32; retry++) {
  177. err = aux->transfer(aux, &msg);
  178. if (err < 0) {
  179. if (err == -EBUSY)
  180. continue;
  181. goto unlock;
  182. }
  183. switch (msg.reply & DP_AUX_NATIVE_REPLY_MASK) {
  184. case DP_AUX_NATIVE_REPLY_ACK:
  185. if (err < size)
  186. err = -EPROTO;
  187. goto unlock;
  188. case DP_AUX_NATIVE_REPLY_NACK:
  189. err = -EIO;
  190. goto unlock;
  191. case DP_AUX_NATIVE_REPLY_DEFER:
  192. usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
  193. break;
  194. }
  195. }
  196. DRM_DEBUG_KMS("too many retries, giving up\n");
  197. err = -EIO;
  198. unlock:
  199. mutex_unlock(&aux->hw_mutex);
  200. return err;
  201. }
  202. /**
  203. * drm_dp_dpcd_read() - read a series of bytes from the DPCD
  204. * @aux: DisplayPort AUX channel
  205. * @offset: address of the (first) register to read
  206. * @buffer: buffer to store the register values
  207. * @size: number of bytes in @buffer
  208. *
  209. * Returns the number of bytes transferred on success, or a negative error
  210. * code on failure. -EIO is returned if the request was NAKed by the sink or
  211. * if the retry count was exceeded. If not all bytes were transferred, this
  212. * function returns -EPROTO. Errors from the underlying AUX channel transfer
  213. * function, with the exception of -EBUSY (which causes the transaction to
  214. * be retried), are propagated to the caller.
  215. */
  216. ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
  217. void *buffer, size_t size)
  218. {
  219. return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, offset, buffer,
  220. size);
  221. }
  222. EXPORT_SYMBOL(drm_dp_dpcd_read);
  223. /**
  224. * drm_dp_dpcd_write() - write a series of bytes to the DPCD
  225. * @aux: DisplayPort AUX channel
  226. * @offset: address of the (first) register to write
  227. * @buffer: buffer containing the values to write
  228. * @size: number of bytes in @buffer
  229. *
  230. * Returns the number of bytes transferred on success, or a negative error
  231. * code on failure. -EIO is returned if the request was NAKed by the sink or
  232. * if the retry count was exceeded. If not all bytes were transferred, this
  233. * function returns -EPROTO. Errors from the underlying AUX channel transfer
  234. * function, with the exception of -EBUSY (which causes the transaction to
  235. * be retried), are propagated to the caller.
  236. */
  237. ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
  238. void *buffer, size_t size)
  239. {
  240. return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_WRITE, offset, buffer,
  241. size);
  242. }
  243. EXPORT_SYMBOL(drm_dp_dpcd_write);
  244. /**
  245. * drm_dp_dpcd_read_link_status() - read DPCD link status (bytes 0x202-0x207)
  246. * @aux: DisplayPort AUX channel
  247. * @status: buffer to store the link status in (must be at least 6 bytes)
  248. *
  249. * Returns the number of bytes transferred on success or a negative error
  250. * code on failure.
  251. */
  252. int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
  253. u8 status[DP_LINK_STATUS_SIZE])
  254. {
  255. return drm_dp_dpcd_read(aux, DP_LANE0_1_STATUS, status,
  256. DP_LINK_STATUS_SIZE);
  257. }
  258. EXPORT_SYMBOL(drm_dp_dpcd_read_link_status);
  259. /**
  260. * drm_dp_link_probe() - probe a DisplayPort link for capabilities
  261. * @aux: DisplayPort AUX channel
  262. * @link: pointer to structure in which to return link capabilities
  263. *
  264. * The structure filled in by this function can usually be passed directly
  265. * into drm_dp_link_power_up() and drm_dp_link_configure() to power up and
  266. * configure the link based on the link's capabilities.
  267. *
  268. * Returns 0 on success or a negative error code on failure.
  269. */
  270. int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link)
  271. {
  272. u8 values[3];
  273. int err;
  274. memset(link, 0, sizeof(*link));
  275. err = drm_dp_dpcd_read(aux, DP_DPCD_REV, values, sizeof(values));
  276. if (err < 0)
  277. return err;
  278. link->revision = values[0];
  279. link->rate = drm_dp_bw_code_to_link_rate(values[1]);
  280. link->num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK;
  281. if (values[2] & DP_ENHANCED_FRAME_CAP)
  282. link->capabilities |= DP_LINK_CAP_ENHANCED_FRAMING;
  283. return 0;
  284. }
  285. EXPORT_SYMBOL(drm_dp_link_probe);
  286. /**
  287. * drm_dp_link_power_up() - power up a DisplayPort link
  288. * @aux: DisplayPort AUX channel
  289. * @link: pointer to a structure containing the link configuration
  290. *
  291. * Returns 0 on success or a negative error code on failure.
  292. */
  293. int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link)
  294. {
  295. u8 value;
  296. int err;
  297. /* DP_SET_POWER register is only available on DPCD v1.1 and later */
  298. if (link->revision < 0x11)
  299. return 0;
  300. err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
  301. if (err < 0)
  302. return err;
  303. value &= ~DP_SET_POWER_MASK;
  304. value |= DP_SET_POWER_D0;
  305. err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
  306. if (err < 0)
  307. return err;
  308. /*
  309. * According to the DP 1.1 specification, a "Sink Device must exit the
  310. * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
  311. * Control Field" (register 0x600).
  312. */
  313. usleep_range(1000, 2000);
  314. return 0;
  315. }
  316. EXPORT_SYMBOL(drm_dp_link_power_up);
  317. /**
  318. * drm_dp_link_power_down() - power down a DisplayPort link
  319. * @aux: DisplayPort AUX channel
  320. * @link: pointer to a structure containing the link configuration
  321. *
  322. * Returns 0 on success or a negative error code on failure.
  323. */
  324. int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link)
  325. {
  326. u8 value;
  327. int err;
  328. /* DP_SET_POWER register is only available on DPCD v1.1 and later */
  329. if (link->revision < 0x11)
  330. return 0;
  331. err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
  332. if (err < 0)
  333. return err;
  334. value &= ~DP_SET_POWER_MASK;
  335. value |= DP_SET_POWER_D3;
  336. err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
  337. if (err < 0)
  338. return err;
  339. return 0;
  340. }
  341. EXPORT_SYMBOL(drm_dp_link_power_down);
  342. /**
  343. * drm_dp_link_configure() - configure a DisplayPort link
  344. * @aux: DisplayPort AUX channel
  345. * @link: pointer to a structure containing the link configuration
  346. *
  347. * Returns 0 on success or a negative error code on failure.
  348. */
  349. int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link)
  350. {
  351. u8 values[2];
  352. int err;
  353. values[0] = drm_dp_link_rate_to_bw_code(link->rate);
  354. values[1] = link->num_lanes;
  355. if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
  356. values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  357. err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
  358. if (err < 0)
  359. return err;
  360. return 0;
  361. }
  362. EXPORT_SYMBOL(drm_dp_link_configure);
  363. /*
  364. * I2C-over-AUX implementation
  365. */
  366. static u32 drm_dp_i2c_functionality(struct i2c_adapter *adapter)
  367. {
  368. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  369. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  370. I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
  371. I2C_FUNC_10BIT_ADDR;
  372. }
  373. static void drm_dp_i2c_msg_write_status_update(struct drm_dp_aux_msg *msg)
  374. {
  375. /*
  376. * In case of i2c defer or short i2c ack reply to a write,
  377. * we need to switch to WRITE_STATUS_UPDATE to drain the
  378. * rest of the message
  379. */
  380. if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE) {
  381. msg->request &= DP_AUX_I2C_MOT;
  382. msg->request |= DP_AUX_I2C_WRITE_STATUS_UPDATE;
  383. }
  384. }
  385. #define AUX_PRECHARGE_LEN 10 /* 10 to 16 */
  386. #define AUX_SYNC_LEN (16 + 4) /* preamble + AUX_SYNC_END */
  387. #define AUX_STOP_LEN 4
  388. #define AUX_CMD_LEN 4
  389. #define AUX_ADDRESS_LEN 20
  390. #define AUX_REPLY_PAD_LEN 4
  391. #define AUX_LENGTH_LEN 8
  392. /*
  393. * Calculate the duration of the AUX request/reply in usec. Gives the
  394. * "best" case estimate, ie. successful while as short as possible.
  395. */
  396. static int drm_dp_aux_req_duration(const struct drm_dp_aux_msg *msg)
  397. {
  398. int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
  399. AUX_CMD_LEN + AUX_ADDRESS_LEN + AUX_LENGTH_LEN;
  400. if ((msg->request & DP_AUX_I2C_READ) == 0)
  401. len += msg->size * 8;
  402. return len;
  403. }
  404. static int drm_dp_aux_reply_duration(const struct drm_dp_aux_msg *msg)
  405. {
  406. int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
  407. AUX_CMD_LEN + AUX_REPLY_PAD_LEN;
  408. /*
  409. * For read we expect what was asked. For writes there will
  410. * be 0 or 1 data bytes. Assume 0 for the "best" case.
  411. */
  412. if (msg->request & DP_AUX_I2C_READ)
  413. len += msg->size * 8;
  414. return len;
  415. }
  416. #define I2C_START_LEN 1
  417. #define I2C_STOP_LEN 1
  418. #define I2C_ADDR_LEN 9 /* ADDRESS + R/W + ACK/NACK */
  419. #define I2C_DATA_LEN 9 /* DATA + ACK/NACK */
  420. /*
  421. * Calculate the length of the i2c transfer in usec, assuming
  422. * the i2c bus speed is as specified. Gives the the "worst"
  423. * case estimate, ie. successful while as long as possible.
  424. * Doesn't account the the "MOT" bit, and instead assumes each
  425. * message includes a START, ADDRESS and STOP. Neither does it
  426. * account for additional random variables such as clock stretching.
  427. */
  428. static int drm_dp_i2c_msg_duration(const struct drm_dp_aux_msg *msg,
  429. int i2c_speed_khz)
  430. {
  431. /* AUX bitrate is 1MHz, i2c bitrate as specified */
  432. return DIV_ROUND_UP((I2C_START_LEN + I2C_ADDR_LEN +
  433. msg->size * I2C_DATA_LEN +
  434. I2C_STOP_LEN) * 1000, i2c_speed_khz);
  435. }
  436. /*
  437. * Deterine how many retries should be attempted to successfully transfer
  438. * the specified message, based on the estimated durations of the
  439. * i2c and AUX transfers.
  440. */
  441. static int drm_dp_i2c_retry_count(const struct drm_dp_aux_msg *msg,
  442. int i2c_speed_khz)
  443. {
  444. int aux_time_us = drm_dp_aux_req_duration(msg) +
  445. drm_dp_aux_reply_duration(msg);
  446. int i2c_time_us = drm_dp_i2c_msg_duration(msg, i2c_speed_khz);
  447. return DIV_ROUND_UP(i2c_time_us, aux_time_us + AUX_RETRY_INTERVAL);
  448. }
  449. /*
  450. * FIXME currently assumes 10 kHz as some real world devices seem
  451. * to require it. We should query/set the speed via DPCD if supported.
  452. */
  453. static int dp_aux_i2c_speed_khz __read_mostly = 10;
  454. module_param_unsafe(dp_aux_i2c_speed_khz, int, 0644);
  455. MODULE_PARM_DESC(dp_aux_i2c_speed_khz,
  456. "Assumed speed of the i2c bus in kHz, (1-400, default 10)");
  457. /*
  458. * Transfer a single I2C-over-AUX message and handle various error conditions,
  459. * retrying the transaction as appropriate. It is assumed that the
  460. * aux->transfer function does not modify anything in the msg other than the
  461. * reply field.
  462. *
  463. * Returns bytes transferred on success, or a negative error code on failure.
  464. */
  465. static int drm_dp_i2c_do_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
  466. {
  467. unsigned int retry, defer_i2c;
  468. int ret;
  469. /*
  470. * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device
  471. * is required to retry at least seven times upon receiving AUX_DEFER
  472. * before giving up the AUX transaction.
  473. *
  474. * We also try to account for the i2c bus speed.
  475. */
  476. int max_retries = max(7, drm_dp_i2c_retry_count(msg, dp_aux_i2c_speed_khz));
  477. for (retry = 0, defer_i2c = 0; retry < (max_retries + defer_i2c); retry++) {
  478. ret = aux->transfer(aux, msg);
  479. if (ret < 0) {
  480. if (ret == -EBUSY)
  481. continue;
  482. DRM_DEBUG_KMS("transaction failed: %d\n", ret);
  483. return ret;
  484. }
  485. switch (msg->reply & DP_AUX_NATIVE_REPLY_MASK) {
  486. case DP_AUX_NATIVE_REPLY_ACK:
  487. /*
  488. * For I2C-over-AUX transactions this isn't enough, we
  489. * need to check for the I2C ACK reply.
  490. */
  491. break;
  492. case DP_AUX_NATIVE_REPLY_NACK:
  493. DRM_DEBUG_KMS("native nack (result=%d, size=%zu)\n", ret, msg->size);
  494. return -EREMOTEIO;
  495. case DP_AUX_NATIVE_REPLY_DEFER:
  496. DRM_DEBUG_KMS("native defer\n");
  497. /*
  498. * We could check for I2C bit rate capabilities and if
  499. * available adjust this interval. We could also be
  500. * more careful with DP-to-legacy adapters where a
  501. * long legacy cable may force very low I2C bit rates.
  502. *
  503. * For now just defer for long enough to hopefully be
  504. * safe for all use-cases.
  505. */
  506. usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
  507. continue;
  508. default:
  509. DRM_ERROR("invalid native reply %#04x\n", msg->reply);
  510. return -EREMOTEIO;
  511. }
  512. switch (msg->reply & DP_AUX_I2C_REPLY_MASK) {
  513. case DP_AUX_I2C_REPLY_ACK:
  514. /*
  515. * Both native ACK and I2C ACK replies received. We
  516. * can assume the transfer was successful.
  517. */
  518. if (ret != msg->size)
  519. drm_dp_i2c_msg_write_status_update(msg);
  520. return ret;
  521. case DP_AUX_I2C_REPLY_NACK:
  522. DRM_DEBUG_KMS("I2C nack (result=%d, size=%zu\n", ret, msg->size);
  523. aux->i2c_nack_count++;
  524. return -EREMOTEIO;
  525. case DP_AUX_I2C_REPLY_DEFER:
  526. DRM_DEBUG_KMS("I2C defer\n");
  527. /* DP Compliance Test 4.2.2.5 Requirement:
  528. * Must have at least 7 retries for I2C defers on the
  529. * transaction to pass this test
  530. */
  531. aux->i2c_defer_count++;
  532. if (defer_i2c < 7)
  533. defer_i2c++;
  534. usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
  535. drm_dp_i2c_msg_write_status_update(msg);
  536. continue;
  537. default:
  538. DRM_ERROR("invalid I2C reply %#04x\n", msg->reply);
  539. return -EREMOTEIO;
  540. }
  541. }
  542. DRM_DEBUG_KMS("too many retries, giving up\n");
  543. return -EREMOTEIO;
  544. }
  545. static void drm_dp_i2c_msg_set_request(struct drm_dp_aux_msg *msg,
  546. const struct i2c_msg *i2c_msg)
  547. {
  548. msg->request = (i2c_msg->flags & I2C_M_RD) ?
  549. DP_AUX_I2C_READ : DP_AUX_I2C_WRITE;
  550. msg->request |= DP_AUX_I2C_MOT;
  551. }
  552. /*
  553. * Keep retrying drm_dp_i2c_do_msg until all data has been transferred.
  554. *
  555. * Returns an error code on failure, or a recommended transfer size on success.
  556. */
  557. static int drm_dp_i2c_drain_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *orig_msg)
  558. {
  559. int err, ret = orig_msg->size;
  560. struct drm_dp_aux_msg msg = *orig_msg;
  561. while (msg.size > 0) {
  562. err = drm_dp_i2c_do_msg(aux, &msg);
  563. if (err <= 0)
  564. return err == 0 ? -EPROTO : err;
  565. if (err < msg.size && err < ret) {
  566. DRM_DEBUG_KMS("Partial I2C reply: requested %zu bytes got %d bytes\n",
  567. msg.size, err);
  568. ret = err;
  569. }
  570. msg.size -= err;
  571. msg.buffer += err;
  572. }
  573. return ret;
  574. }
  575. /*
  576. * Bizlink designed DP->DVI-D Dual Link adapters require the I2C over AUX
  577. * packets to be as large as possible. If not, the I2C transactions never
  578. * succeed. Hence the default is maximum.
  579. */
  580. static int dp_aux_i2c_transfer_size __read_mostly = DP_AUX_MAX_PAYLOAD_BYTES;
  581. module_param_unsafe(dp_aux_i2c_transfer_size, int, 0644);
  582. MODULE_PARM_DESC(dp_aux_i2c_transfer_size,
  583. "Number of bytes to transfer in a single I2C over DP AUX CH message, (1-16, default 16)");
  584. static int drm_dp_i2c_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs,
  585. int num)
  586. {
  587. struct drm_dp_aux *aux = adapter->algo_data;
  588. unsigned int i, j;
  589. unsigned transfer_size;
  590. struct drm_dp_aux_msg msg;
  591. int err = 0;
  592. dp_aux_i2c_transfer_size = clamp(dp_aux_i2c_transfer_size, 1, DP_AUX_MAX_PAYLOAD_BYTES);
  593. memset(&msg, 0, sizeof(msg));
  594. mutex_lock(&aux->hw_mutex);
  595. for (i = 0; i < num; i++) {
  596. msg.address = msgs[i].addr;
  597. drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
  598. /* Send a bare address packet to start the transaction.
  599. * Zero sized messages specify an address only (bare
  600. * address) transaction.
  601. */
  602. msg.buffer = NULL;
  603. msg.size = 0;
  604. err = drm_dp_i2c_do_msg(aux, &msg);
  605. /*
  606. * Reset msg.request in case in case it got
  607. * changed into a WRITE_STATUS_UPDATE.
  608. */
  609. drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
  610. if (err < 0)
  611. break;
  612. /* We want each transaction to be as large as possible, but
  613. * we'll go to smaller sizes if the hardware gives us a
  614. * short reply.
  615. */
  616. transfer_size = dp_aux_i2c_transfer_size;
  617. for (j = 0; j < msgs[i].len; j += msg.size) {
  618. msg.buffer = msgs[i].buf + j;
  619. msg.size = min(transfer_size, msgs[i].len - j);
  620. err = drm_dp_i2c_drain_msg(aux, &msg);
  621. /*
  622. * Reset msg.request in case in case it got
  623. * changed into a WRITE_STATUS_UPDATE.
  624. */
  625. drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
  626. if (err < 0)
  627. break;
  628. transfer_size = err;
  629. }
  630. if (err < 0)
  631. break;
  632. }
  633. if (err >= 0)
  634. err = num;
  635. /* Send a bare address packet to close out the transaction.
  636. * Zero sized messages specify an address only (bare
  637. * address) transaction.
  638. */
  639. msg.request &= ~DP_AUX_I2C_MOT;
  640. msg.buffer = NULL;
  641. msg.size = 0;
  642. (void)drm_dp_i2c_do_msg(aux, &msg);
  643. mutex_unlock(&aux->hw_mutex);
  644. return err;
  645. }
  646. static const struct i2c_algorithm drm_dp_i2c_algo = {
  647. .functionality = drm_dp_i2c_functionality,
  648. .master_xfer = drm_dp_i2c_xfer,
  649. };
  650. /**
  651. * drm_dp_aux_register() - initialise and register aux channel
  652. * @aux: DisplayPort AUX channel
  653. *
  654. * Returns 0 on success or a negative error code on failure.
  655. */
  656. int drm_dp_aux_register(struct drm_dp_aux *aux)
  657. {
  658. int ret;
  659. mutex_init(&aux->hw_mutex);
  660. aux->ddc.algo = &drm_dp_i2c_algo;
  661. aux->ddc.algo_data = aux;
  662. aux->ddc.retries = 3;
  663. aux->ddc.class = I2C_CLASS_DDC;
  664. aux->ddc.owner = THIS_MODULE;
  665. aux->ddc.dev.parent = aux->dev;
  666. aux->ddc.dev.of_node = aux->dev->of_node;
  667. strlcpy(aux->ddc.name, aux->name ? aux->name : dev_name(aux->dev),
  668. sizeof(aux->ddc.name));
  669. ret = drm_dp_aux_register_devnode(aux);
  670. if (ret)
  671. return ret;
  672. ret = i2c_add_adapter(&aux->ddc);
  673. if (ret) {
  674. drm_dp_aux_unregister_devnode(aux);
  675. return ret;
  676. }
  677. return 0;
  678. }
  679. EXPORT_SYMBOL(drm_dp_aux_register);
  680. /**
  681. * drm_dp_aux_unregister() - unregister an AUX adapter
  682. * @aux: DisplayPort AUX channel
  683. */
  684. void drm_dp_aux_unregister(struct drm_dp_aux *aux)
  685. {
  686. drm_dp_aux_unregister_devnode(aux);
  687. i2c_del_adapter(&aux->ddc);
  688. }
  689. EXPORT_SYMBOL(drm_dp_aux_unregister);