dw-hdmi.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858
  1. /*
  2. * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * Designware High-Definition Multimedia Interface (HDMI) driver
  10. *
  11. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  12. */
  13. #include <linux/module.h>
  14. #include <linux/irq.h>
  15. #include <linux/delay.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/hdmi.h>
  19. #include <linux/mutex.h>
  20. #include <linux/of_device.h>
  21. #include <linux/spinlock.h>
  22. #include <drm/drm_of.h>
  23. #include <drm/drmP.h>
  24. #include <drm/drm_atomic_helper.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_edid.h>
  27. #include <drm/drm_encoder_slave.h>
  28. #include <drm/bridge/dw_hdmi.h>
  29. #include "dw-hdmi.h"
  30. #include "dw-hdmi-audio.h"
  31. #define HDMI_EDID_LEN 512
  32. #define RGB 0
  33. #define YCBCR444 1
  34. #define YCBCR422_16BITS 2
  35. #define YCBCR422_8BITS 3
  36. #define XVYCC444 4
  37. enum hdmi_datamap {
  38. RGB444_8B = 0x01,
  39. RGB444_10B = 0x03,
  40. RGB444_12B = 0x05,
  41. RGB444_16B = 0x07,
  42. YCbCr444_8B = 0x09,
  43. YCbCr444_10B = 0x0B,
  44. YCbCr444_12B = 0x0D,
  45. YCbCr444_16B = 0x0F,
  46. YCbCr422_8B = 0x16,
  47. YCbCr422_10B = 0x14,
  48. YCbCr422_12B = 0x12,
  49. };
  50. static const u16 csc_coeff_default[3][4] = {
  51. { 0x2000, 0x0000, 0x0000, 0x0000 },
  52. { 0x0000, 0x2000, 0x0000, 0x0000 },
  53. { 0x0000, 0x0000, 0x2000, 0x0000 }
  54. };
  55. static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
  56. { 0x2000, 0x6926, 0x74fd, 0x010e },
  57. { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
  58. { 0x2000, 0x0000, 0x38b4, 0x7e3b }
  59. };
  60. static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
  61. { 0x2000, 0x7106, 0x7a02, 0x00a7 },
  62. { 0x2000, 0x3264, 0x0000, 0x7e6d },
  63. { 0x2000, 0x0000, 0x3b61, 0x7e25 }
  64. };
  65. static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
  66. { 0x2591, 0x1322, 0x074b, 0x0000 },
  67. { 0x6535, 0x2000, 0x7acc, 0x0200 },
  68. { 0x6acd, 0x7534, 0x2000, 0x0200 }
  69. };
  70. static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
  71. { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
  72. { 0x62f0, 0x2000, 0x7d11, 0x0200 },
  73. { 0x6756, 0x78ab, 0x2000, 0x0200 }
  74. };
  75. struct hdmi_vmode {
  76. bool mdataenablepolarity;
  77. unsigned int mpixelclock;
  78. unsigned int mpixelrepetitioninput;
  79. unsigned int mpixelrepetitionoutput;
  80. };
  81. struct hdmi_data_info {
  82. unsigned int enc_in_format;
  83. unsigned int enc_out_format;
  84. unsigned int enc_color_depth;
  85. unsigned int colorimetry;
  86. unsigned int pix_repet_factor;
  87. unsigned int hdcp_enable;
  88. struct hdmi_vmode video_mode;
  89. };
  90. struct dw_hdmi {
  91. struct drm_connector connector;
  92. struct drm_encoder *encoder;
  93. struct drm_bridge *bridge;
  94. struct platform_device *audio;
  95. enum dw_hdmi_devtype dev_type;
  96. struct device *dev;
  97. struct clk *isfr_clk;
  98. struct clk *iahb_clk;
  99. struct hdmi_data_info hdmi_data;
  100. const struct dw_hdmi_plat_data *plat_data;
  101. int vic;
  102. u8 edid[HDMI_EDID_LEN];
  103. bool cable_plugin;
  104. bool phy_enabled;
  105. struct drm_display_mode previous_mode;
  106. struct i2c_adapter *ddc;
  107. void __iomem *regs;
  108. bool sink_is_hdmi;
  109. bool sink_has_audio;
  110. struct mutex mutex; /* for state below and previous_mode */
  111. enum drm_connector_force force; /* mutex-protected force state */
  112. bool disabled; /* DRM has disabled our bridge */
  113. bool bridge_is_on; /* indicates the bridge is on */
  114. bool rxsense; /* rxsense state */
  115. u8 phy_mask; /* desired phy int mask settings */
  116. spinlock_t audio_lock;
  117. struct mutex audio_mutex;
  118. unsigned int sample_rate;
  119. unsigned int audio_cts;
  120. unsigned int audio_n;
  121. bool audio_enable;
  122. void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
  123. u8 (*read)(struct dw_hdmi *hdmi, int offset);
  124. };
  125. #define HDMI_IH_PHY_STAT0_RX_SENSE \
  126. (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \
  127. HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3)
  128. #define HDMI_PHY_RX_SENSE \
  129. (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \
  130. HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3)
  131. static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
  132. {
  133. writel(val, hdmi->regs + (offset << 2));
  134. }
  135. static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
  136. {
  137. return readl(hdmi->regs + (offset << 2));
  138. }
  139. static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
  140. {
  141. writeb(val, hdmi->regs + offset);
  142. }
  143. static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
  144. {
  145. return readb(hdmi->regs + offset);
  146. }
  147. static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
  148. {
  149. hdmi->write(hdmi, val, offset);
  150. }
  151. static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
  152. {
  153. return hdmi->read(hdmi, offset);
  154. }
  155. static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
  156. {
  157. u8 val = hdmi_readb(hdmi, reg) & ~mask;
  158. val |= data & mask;
  159. hdmi_writeb(hdmi, val, reg);
  160. }
  161. static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
  162. u8 shift, u8 mask)
  163. {
  164. hdmi_modb(hdmi, data << shift, mask, reg);
  165. }
  166. static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
  167. unsigned int n)
  168. {
  169. /* Must be set/cleared first */
  170. hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
  171. /* nshift factor = 0 */
  172. hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
  173. hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
  174. HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
  175. hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
  176. hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
  177. hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
  178. hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
  179. hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
  180. }
  181. static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk)
  182. {
  183. unsigned int n = (128 * freq) / 1000;
  184. unsigned int mult = 1;
  185. while (freq > 48000) {
  186. mult *= 2;
  187. freq /= 2;
  188. }
  189. switch (freq) {
  190. case 32000:
  191. if (pixel_clk == 25175000)
  192. n = 4576;
  193. else if (pixel_clk == 27027000)
  194. n = 4096;
  195. else if (pixel_clk == 74176000 || pixel_clk == 148352000)
  196. n = 11648;
  197. else
  198. n = 4096;
  199. n *= mult;
  200. break;
  201. case 44100:
  202. if (pixel_clk == 25175000)
  203. n = 7007;
  204. else if (pixel_clk == 74176000)
  205. n = 17836;
  206. else if (pixel_clk == 148352000)
  207. n = 8918;
  208. else
  209. n = 6272;
  210. n *= mult;
  211. break;
  212. case 48000:
  213. if (pixel_clk == 25175000)
  214. n = 6864;
  215. else if (pixel_clk == 27027000)
  216. n = 6144;
  217. else if (pixel_clk == 74176000)
  218. n = 11648;
  219. else if (pixel_clk == 148352000)
  220. n = 5824;
  221. else
  222. n = 6144;
  223. n *= mult;
  224. break;
  225. default:
  226. break;
  227. }
  228. return n;
  229. }
  230. static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
  231. unsigned long pixel_clk, unsigned int sample_rate)
  232. {
  233. unsigned long ftdms = pixel_clk;
  234. unsigned int n, cts;
  235. u64 tmp;
  236. n = hdmi_compute_n(sample_rate, pixel_clk);
  237. /*
  238. * Compute the CTS value from the N value. Note that CTS and N
  239. * can be up to 20 bits in total, so we need 64-bit math. Also
  240. * note that our TDMS clock is not fully accurate; it is accurate
  241. * to kHz. This can introduce an unnecessary remainder in the
  242. * calculation below, so we don't try to warn about that.
  243. */
  244. tmp = (u64)ftdms * n;
  245. do_div(tmp, 128 * sample_rate);
  246. cts = tmp;
  247. dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n",
  248. __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000,
  249. n, cts);
  250. spin_lock_irq(&hdmi->audio_lock);
  251. hdmi->audio_n = n;
  252. hdmi->audio_cts = cts;
  253. hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
  254. spin_unlock_irq(&hdmi->audio_lock);
  255. }
  256. static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
  257. {
  258. mutex_lock(&hdmi->audio_mutex);
  259. hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate);
  260. mutex_unlock(&hdmi->audio_mutex);
  261. }
  262. static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
  263. {
  264. mutex_lock(&hdmi->audio_mutex);
  265. hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
  266. hdmi->sample_rate);
  267. mutex_unlock(&hdmi->audio_mutex);
  268. }
  269. void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
  270. {
  271. mutex_lock(&hdmi->audio_mutex);
  272. hdmi->sample_rate = rate;
  273. hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
  274. hdmi->sample_rate);
  275. mutex_unlock(&hdmi->audio_mutex);
  276. }
  277. EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
  278. void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
  279. {
  280. unsigned long flags;
  281. spin_lock_irqsave(&hdmi->audio_lock, flags);
  282. hdmi->audio_enable = true;
  283. hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
  284. spin_unlock_irqrestore(&hdmi->audio_lock, flags);
  285. }
  286. EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
  287. void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
  288. {
  289. unsigned long flags;
  290. spin_lock_irqsave(&hdmi->audio_lock, flags);
  291. hdmi->audio_enable = false;
  292. hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
  293. spin_unlock_irqrestore(&hdmi->audio_lock, flags);
  294. }
  295. EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
  296. /*
  297. * this submodule is responsible for the video data synchronization.
  298. * for example, for RGB 4:4:4 input, the data map is defined as
  299. * pin{47~40} <==> R[7:0]
  300. * pin{31~24} <==> G[7:0]
  301. * pin{15~8} <==> B[7:0]
  302. */
  303. static void hdmi_video_sample(struct dw_hdmi *hdmi)
  304. {
  305. int color_format = 0;
  306. u8 val;
  307. if (hdmi->hdmi_data.enc_in_format == RGB) {
  308. if (hdmi->hdmi_data.enc_color_depth == 8)
  309. color_format = 0x01;
  310. else if (hdmi->hdmi_data.enc_color_depth == 10)
  311. color_format = 0x03;
  312. else if (hdmi->hdmi_data.enc_color_depth == 12)
  313. color_format = 0x05;
  314. else if (hdmi->hdmi_data.enc_color_depth == 16)
  315. color_format = 0x07;
  316. else
  317. return;
  318. } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
  319. if (hdmi->hdmi_data.enc_color_depth == 8)
  320. color_format = 0x09;
  321. else if (hdmi->hdmi_data.enc_color_depth == 10)
  322. color_format = 0x0B;
  323. else if (hdmi->hdmi_data.enc_color_depth == 12)
  324. color_format = 0x0D;
  325. else if (hdmi->hdmi_data.enc_color_depth == 16)
  326. color_format = 0x0F;
  327. else
  328. return;
  329. } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
  330. if (hdmi->hdmi_data.enc_color_depth == 8)
  331. color_format = 0x16;
  332. else if (hdmi->hdmi_data.enc_color_depth == 10)
  333. color_format = 0x14;
  334. else if (hdmi->hdmi_data.enc_color_depth == 12)
  335. color_format = 0x12;
  336. else
  337. return;
  338. }
  339. val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
  340. ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
  341. HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
  342. hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
  343. /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
  344. val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
  345. HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
  346. HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
  347. hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
  348. hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
  349. hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
  350. hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
  351. hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
  352. hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
  353. hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
  354. }
  355. static int is_color_space_conversion(struct dw_hdmi *hdmi)
  356. {
  357. return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
  358. }
  359. static int is_color_space_decimation(struct dw_hdmi *hdmi)
  360. {
  361. if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
  362. return 0;
  363. if (hdmi->hdmi_data.enc_in_format == RGB ||
  364. hdmi->hdmi_data.enc_in_format == YCBCR444)
  365. return 1;
  366. return 0;
  367. }
  368. static int is_color_space_interpolation(struct dw_hdmi *hdmi)
  369. {
  370. if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
  371. return 0;
  372. if (hdmi->hdmi_data.enc_out_format == RGB ||
  373. hdmi->hdmi_data.enc_out_format == YCBCR444)
  374. return 1;
  375. return 0;
  376. }
  377. static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
  378. {
  379. const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
  380. unsigned i;
  381. u32 csc_scale = 1;
  382. if (is_color_space_conversion(hdmi)) {
  383. if (hdmi->hdmi_data.enc_out_format == RGB) {
  384. if (hdmi->hdmi_data.colorimetry ==
  385. HDMI_COLORIMETRY_ITU_601)
  386. csc_coeff = &csc_coeff_rgb_out_eitu601;
  387. else
  388. csc_coeff = &csc_coeff_rgb_out_eitu709;
  389. } else if (hdmi->hdmi_data.enc_in_format == RGB) {
  390. if (hdmi->hdmi_data.colorimetry ==
  391. HDMI_COLORIMETRY_ITU_601)
  392. csc_coeff = &csc_coeff_rgb_in_eitu601;
  393. else
  394. csc_coeff = &csc_coeff_rgb_in_eitu709;
  395. csc_scale = 0;
  396. }
  397. }
  398. /* The CSC registers are sequential, alternating MSB then LSB */
  399. for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
  400. u16 coeff_a = (*csc_coeff)[0][i];
  401. u16 coeff_b = (*csc_coeff)[1][i];
  402. u16 coeff_c = (*csc_coeff)[2][i];
  403. hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
  404. hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
  405. hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
  406. hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
  407. hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
  408. hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
  409. }
  410. hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
  411. HDMI_CSC_SCALE);
  412. }
  413. static void hdmi_video_csc(struct dw_hdmi *hdmi)
  414. {
  415. int color_depth = 0;
  416. int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
  417. int decimation = 0;
  418. /* YCC422 interpolation to 444 mode */
  419. if (is_color_space_interpolation(hdmi))
  420. interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
  421. else if (is_color_space_decimation(hdmi))
  422. decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
  423. if (hdmi->hdmi_data.enc_color_depth == 8)
  424. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
  425. else if (hdmi->hdmi_data.enc_color_depth == 10)
  426. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
  427. else if (hdmi->hdmi_data.enc_color_depth == 12)
  428. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
  429. else if (hdmi->hdmi_data.enc_color_depth == 16)
  430. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
  431. else
  432. return;
  433. /* Configure the CSC registers */
  434. hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
  435. hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
  436. HDMI_CSC_SCALE);
  437. dw_hdmi_update_csc_coeffs(hdmi);
  438. }
  439. /*
  440. * HDMI video packetizer is used to packetize the data.
  441. * for example, if input is YCC422 mode or repeater is used,
  442. * data should be repacked this module can be bypassed.
  443. */
  444. static void hdmi_video_packetize(struct dw_hdmi *hdmi)
  445. {
  446. unsigned int color_depth = 0;
  447. unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
  448. unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
  449. struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
  450. u8 val, vp_conf;
  451. if (hdmi_data->enc_out_format == RGB ||
  452. hdmi_data->enc_out_format == YCBCR444) {
  453. if (!hdmi_data->enc_color_depth) {
  454. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
  455. } else if (hdmi_data->enc_color_depth == 8) {
  456. color_depth = 4;
  457. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
  458. } else if (hdmi_data->enc_color_depth == 10) {
  459. color_depth = 5;
  460. } else if (hdmi_data->enc_color_depth == 12) {
  461. color_depth = 6;
  462. } else if (hdmi_data->enc_color_depth == 16) {
  463. color_depth = 7;
  464. } else {
  465. return;
  466. }
  467. } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
  468. if (!hdmi_data->enc_color_depth ||
  469. hdmi_data->enc_color_depth == 8)
  470. remap_size = HDMI_VP_REMAP_YCC422_16bit;
  471. else if (hdmi_data->enc_color_depth == 10)
  472. remap_size = HDMI_VP_REMAP_YCC422_20bit;
  473. else if (hdmi_data->enc_color_depth == 12)
  474. remap_size = HDMI_VP_REMAP_YCC422_24bit;
  475. else
  476. return;
  477. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
  478. } else {
  479. return;
  480. }
  481. /* set the packetizer registers */
  482. val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
  483. HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
  484. ((hdmi_data->pix_repet_factor <<
  485. HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
  486. HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
  487. hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
  488. hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
  489. HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
  490. /* Data from pixel repeater block */
  491. if (hdmi_data->pix_repet_factor > 1) {
  492. vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
  493. HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
  494. } else { /* data from packetizer block */
  495. vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
  496. HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
  497. }
  498. hdmi_modb(hdmi, vp_conf,
  499. HDMI_VP_CONF_PR_EN_MASK |
  500. HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
  501. hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
  502. HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
  503. hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
  504. if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
  505. vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
  506. HDMI_VP_CONF_PP_EN_ENABLE |
  507. HDMI_VP_CONF_YCC422_EN_DISABLE;
  508. } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
  509. vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
  510. HDMI_VP_CONF_PP_EN_DISABLE |
  511. HDMI_VP_CONF_YCC422_EN_ENABLE;
  512. } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
  513. vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
  514. HDMI_VP_CONF_PP_EN_DISABLE |
  515. HDMI_VP_CONF_YCC422_EN_DISABLE;
  516. } else {
  517. return;
  518. }
  519. hdmi_modb(hdmi, vp_conf,
  520. HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
  521. HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
  522. hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
  523. HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
  524. HDMI_VP_STUFF_PP_STUFFING_MASK |
  525. HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
  526. hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
  527. HDMI_VP_CONF);
  528. }
  529. static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
  530. unsigned char bit)
  531. {
  532. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
  533. HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
  534. }
  535. static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
  536. unsigned char bit)
  537. {
  538. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
  539. HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
  540. }
  541. static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
  542. unsigned char bit)
  543. {
  544. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
  545. HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
  546. }
  547. static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
  548. unsigned char bit)
  549. {
  550. hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
  551. }
  552. static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
  553. unsigned char bit)
  554. {
  555. hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
  556. }
  557. static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
  558. {
  559. u32 val;
  560. while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
  561. if (msec-- == 0)
  562. return false;
  563. udelay(1000);
  564. }
  565. hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
  566. return true;
  567. }
  568. static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
  569. unsigned char addr)
  570. {
  571. hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
  572. hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
  573. hdmi_writeb(hdmi, (unsigned char)(data >> 8),
  574. HDMI_PHY_I2CM_DATAO_1_ADDR);
  575. hdmi_writeb(hdmi, (unsigned char)(data >> 0),
  576. HDMI_PHY_I2CM_DATAO_0_ADDR);
  577. hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
  578. HDMI_PHY_I2CM_OPERATION_ADDR);
  579. hdmi_phy_wait_i2c_done(hdmi, 1000);
  580. }
  581. static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
  582. unsigned char addr)
  583. {
  584. __hdmi_phy_i2c_write(hdmi, data, addr);
  585. return 0;
  586. }
  587. static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
  588. {
  589. hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
  590. HDMI_PHY_CONF0_PDZ_OFFSET,
  591. HDMI_PHY_CONF0_PDZ_MASK);
  592. }
  593. static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
  594. {
  595. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  596. HDMI_PHY_CONF0_ENTMDS_OFFSET,
  597. HDMI_PHY_CONF0_ENTMDS_MASK);
  598. }
  599. static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
  600. {
  601. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  602. HDMI_PHY_CONF0_SPARECTRL_OFFSET,
  603. HDMI_PHY_CONF0_SPARECTRL_MASK);
  604. }
  605. static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
  606. {
  607. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  608. HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
  609. HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
  610. }
  611. static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
  612. {
  613. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  614. HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
  615. HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
  616. }
  617. static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
  618. {
  619. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  620. HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
  621. HDMI_PHY_CONF0_SELDATAENPOL_MASK);
  622. }
  623. static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
  624. {
  625. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  626. HDMI_PHY_CONF0_SELDIPIF_OFFSET,
  627. HDMI_PHY_CONF0_SELDIPIF_MASK);
  628. }
  629. static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
  630. unsigned char res, int cscon)
  631. {
  632. unsigned res_idx;
  633. u8 val, msec;
  634. const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
  635. const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
  636. const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
  637. const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
  638. if (prep)
  639. return -EINVAL;
  640. switch (res) {
  641. case 0: /* color resolution 0 is 8 bit colour depth */
  642. case 8:
  643. res_idx = DW_HDMI_RES_8;
  644. break;
  645. case 10:
  646. res_idx = DW_HDMI_RES_10;
  647. break;
  648. case 12:
  649. res_idx = DW_HDMI_RES_12;
  650. break;
  651. default:
  652. return -EINVAL;
  653. }
  654. /* PLL/MPLL Cfg - always match on final entry */
  655. for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
  656. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  657. mpll_config->mpixelclock)
  658. break;
  659. for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
  660. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  661. curr_ctrl->mpixelclock)
  662. break;
  663. for (; phy_config->mpixelclock != ~0UL; phy_config++)
  664. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  665. phy_config->mpixelclock)
  666. break;
  667. if (mpll_config->mpixelclock == ~0UL ||
  668. curr_ctrl->mpixelclock == ~0UL ||
  669. phy_config->mpixelclock == ~0UL) {
  670. dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
  671. hdmi->hdmi_data.video_mode.mpixelclock);
  672. return -EINVAL;
  673. }
  674. /* Enable csc path */
  675. if (cscon)
  676. val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
  677. else
  678. val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
  679. hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
  680. /* gen2 tx power off */
  681. dw_hdmi_phy_gen2_txpwron(hdmi, 0);
  682. /* gen2 pddq */
  683. dw_hdmi_phy_gen2_pddq(hdmi, 1);
  684. /* PHY reset */
  685. hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
  686. hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
  687. hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
  688. hdmi_phy_test_clear(hdmi, 1);
  689. hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
  690. HDMI_PHY_I2CM_SLAVE_ADDR);
  691. hdmi_phy_test_clear(hdmi, 0);
  692. hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
  693. hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
  694. /* CURRCTRL */
  695. hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
  696. hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
  697. hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
  698. hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
  699. hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
  700. hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
  701. /* REMOVE CLK TERM */
  702. hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
  703. dw_hdmi_phy_enable_powerdown(hdmi, false);
  704. /* toggle TMDS enable */
  705. dw_hdmi_phy_enable_tmds(hdmi, 0);
  706. dw_hdmi_phy_enable_tmds(hdmi, 1);
  707. /* gen2 tx power on */
  708. dw_hdmi_phy_gen2_txpwron(hdmi, 1);
  709. dw_hdmi_phy_gen2_pddq(hdmi, 0);
  710. if (hdmi->dev_type == RK3288_HDMI)
  711. dw_hdmi_phy_enable_spare(hdmi, 1);
  712. /*Wait for PHY PLL lock */
  713. msec = 5;
  714. do {
  715. val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
  716. if (!val)
  717. break;
  718. if (msec == 0) {
  719. dev_err(hdmi->dev, "PHY PLL not locked\n");
  720. return -ETIMEDOUT;
  721. }
  722. udelay(1000);
  723. msec--;
  724. } while (1);
  725. return 0;
  726. }
  727. static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
  728. {
  729. int i, ret;
  730. bool cscon;
  731. /*check csc whether needed activated in HDMI mode */
  732. cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
  733. /* HDMI Phy spec says to do the phy initialization sequence twice */
  734. for (i = 0; i < 2; i++) {
  735. dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
  736. dw_hdmi_phy_sel_interface_control(hdmi, 0);
  737. dw_hdmi_phy_enable_tmds(hdmi, 0);
  738. dw_hdmi_phy_enable_powerdown(hdmi, true);
  739. /* Enable CSC */
  740. ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
  741. if (ret)
  742. return ret;
  743. }
  744. hdmi->phy_enabled = true;
  745. return 0;
  746. }
  747. static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
  748. {
  749. u8 de;
  750. if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
  751. de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
  752. else
  753. de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
  754. /* disable rx detect */
  755. hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
  756. HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
  757. hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
  758. hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
  759. HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
  760. }
  761. static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
  762. {
  763. struct hdmi_avi_infoframe frame;
  764. u8 val;
  765. /* Initialise info frame from DRM mode */
  766. drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  767. if (hdmi->hdmi_data.enc_out_format == YCBCR444)
  768. frame.colorspace = HDMI_COLORSPACE_YUV444;
  769. else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
  770. frame.colorspace = HDMI_COLORSPACE_YUV422;
  771. else
  772. frame.colorspace = HDMI_COLORSPACE_RGB;
  773. /* Set up colorimetry */
  774. if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
  775. frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
  776. if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
  777. frame.extended_colorimetry =
  778. HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  779. else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
  780. frame.extended_colorimetry =
  781. HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
  782. } else if (hdmi->hdmi_data.enc_out_format != RGB) {
  783. frame.colorimetry = hdmi->hdmi_data.colorimetry;
  784. frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  785. } else { /* Carries no data */
  786. frame.colorimetry = HDMI_COLORIMETRY_NONE;
  787. frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  788. }
  789. frame.scan_mode = HDMI_SCAN_MODE_NONE;
  790. /*
  791. * The Designware IP uses a different byte format from standard
  792. * AVI info frames, though generally the bits are in the correct
  793. * bytes.
  794. */
  795. /*
  796. * AVI data byte 1 differences: Colorspace in bits 4,5 rather than 5,6,
  797. * active aspect present in bit 6 rather than 4.
  798. */
  799. val = (frame.colorspace & 3) << 4 | (frame.scan_mode & 0x3);
  800. if (frame.active_aspect & 15)
  801. val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
  802. if (frame.top_bar || frame.bottom_bar)
  803. val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
  804. if (frame.left_bar || frame.right_bar)
  805. val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
  806. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
  807. /* AVI data byte 2 differences: none */
  808. val = ((frame.colorimetry & 0x3) << 6) |
  809. ((frame.picture_aspect & 0x3) << 4) |
  810. (frame.active_aspect & 0xf);
  811. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
  812. /* AVI data byte 3 differences: none */
  813. val = ((frame.extended_colorimetry & 0x7) << 4) |
  814. ((frame.quantization_range & 0x3) << 2) |
  815. (frame.nups & 0x3);
  816. if (frame.itc)
  817. val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
  818. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
  819. /* AVI data byte 4 differences: none */
  820. val = frame.video_code & 0x7f;
  821. hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
  822. /* AVI Data Byte 5- set up input and output pixel repetition */
  823. val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
  824. HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
  825. HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
  826. ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
  827. HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
  828. HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
  829. hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
  830. /*
  831. * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
  832. * ycc range in bits 2,3 rather than 6,7
  833. */
  834. val = ((frame.ycc_quantization_range & 0x3) << 2) |
  835. (frame.content_type & 0x3);
  836. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
  837. /* AVI Data Bytes 6-13 */
  838. hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
  839. hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
  840. hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
  841. hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
  842. hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
  843. hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
  844. hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
  845. hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
  846. }
  847. static void hdmi_av_composer(struct dw_hdmi *hdmi,
  848. const struct drm_display_mode *mode)
  849. {
  850. u8 inv_val;
  851. struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
  852. int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
  853. unsigned int vdisplay;
  854. vmode->mpixelclock = mode->clock * 1000;
  855. dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
  856. /* Set up HDMI_FC_INVIDCONF */
  857. inv_val = (hdmi->hdmi_data.hdcp_enable ?
  858. HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
  859. HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
  860. inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
  861. HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
  862. HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
  863. inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
  864. HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
  865. HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
  866. inv_val |= (vmode->mdataenablepolarity ?
  867. HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
  868. HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
  869. if (hdmi->vic == 39)
  870. inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
  871. else
  872. inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
  873. HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
  874. HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
  875. inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
  876. HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
  877. HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
  878. inv_val |= hdmi->sink_is_hdmi ?
  879. HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
  880. HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
  881. hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
  882. vdisplay = mode->vdisplay;
  883. vblank = mode->vtotal - mode->vdisplay;
  884. v_de_vs = mode->vsync_start - mode->vdisplay;
  885. vsync_len = mode->vsync_end - mode->vsync_start;
  886. /*
  887. * When we're setting an interlaced mode, we need
  888. * to adjust the vertical timing to suit.
  889. */
  890. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  891. vdisplay /= 2;
  892. vblank /= 2;
  893. v_de_vs /= 2;
  894. vsync_len /= 2;
  895. }
  896. /* Set up horizontal active pixel width */
  897. hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
  898. hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
  899. /* Set up vertical active lines */
  900. hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1);
  901. hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0);
  902. /* Set up horizontal blanking pixel region width */
  903. hblank = mode->htotal - mode->hdisplay;
  904. hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
  905. hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
  906. /* Set up vertical blanking pixel region width */
  907. hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
  908. /* Set up HSYNC active edge delay width (in pixel clks) */
  909. h_de_hs = mode->hsync_start - mode->hdisplay;
  910. hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
  911. hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
  912. /* Set up VSYNC active edge delay (in lines) */
  913. hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
  914. /* Set up HSYNC active pulse width (in pixel clks) */
  915. hsync_len = mode->hsync_end - mode->hsync_start;
  916. hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
  917. hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
  918. /* Set up VSYNC active edge delay (in lines) */
  919. hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
  920. }
  921. static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
  922. {
  923. if (!hdmi->phy_enabled)
  924. return;
  925. dw_hdmi_phy_enable_tmds(hdmi, 0);
  926. dw_hdmi_phy_enable_powerdown(hdmi, true);
  927. hdmi->phy_enabled = false;
  928. }
  929. /* HDMI Initialization Step B.4 */
  930. static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
  931. {
  932. u8 clkdis;
  933. /* control period minimum duration */
  934. hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
  935. hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
  936. hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
  937. /* Set to fill TMDS data channels */
  938. hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
  939. hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
  940. hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
  941. /* Enable pixel clock and tmds data path */
  942. clkdis = 0x7F;
  943. clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
  944. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  945. clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
  946. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  947. /* Enable csc path */
  948. if (is_color_space_conversion(hdmi)) {
  949. clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
  950. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  951. }
  952. }
  953. static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
  954. {
  955. hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
  956. }
  957. /* Workaround to clear the overflow condition */
  958. static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
  959. {
  960. int count;
  961. u8 val;
  962. /* TMDS software reset */
  963. hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
  964. val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
  965. if (hdmi->dev_type == IMX6DL_HDMI) {
  966. hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
  967. return;
  968. }
  969. for (count = 0; count < 4; count++)
  970. hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
  971. }
  972. static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
  973. {
  974. hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
  975. hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
  976. }
  977. static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
  978. {
  979. hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
  980. HDMI_IH_MUTE_FC_STAT2);
  981. }
  982. static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
  983. {
  984. int ret;
  985. hdmi_disable_overflow_interrupts(hdmi);
  986. hdmi->vic = drm_match_cea_mode(mode);
  987. if (!hdmi->vic) {
  988. dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
  989. } else {
  990. dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
  991. }
  992. if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
  993. (hdmi->vic == 21) || (hdmi->vic == 22) ||
  994. (hdmi->vic == 2) || (hdmi->vic == 3) ||
  995. (hdmi->vic == 17) || (hdmi->vic == 18))
  996. hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
  997. else
  998. hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
  999. hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
  1000. hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
  1001. /* TODO: Get input format from IPU (via FB driver interface) */
  1002. hdmi->hdmi_data.enc_in_format = RGB;
  1003. hdmi->hdmi_data.enc_out_format = RGB;
  1004. hdmi->hdmi_data.enc_color_depth = 8;
  1005. hdmi->hdmi_data.pix_repet_factor = 0;
  1006. hdmi->hdmi_data.hdcp_enable = 0;
  1007. hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
  1008. /* HDMI Initialization Step B.1 */
  1009. hdmi_av_composer(hdmi, mode);
  1010. /* HDMI Initializateion Step B.2 */
  1011. ret = dw_hdmi_phy_init(hdmi);
  1012. if (ret)
  1013. return ret;
  1014. /* HDMI Initialization Step B.3 */
  1015. dw_hdmi_enable_video_path(hdmi);
  1016. if (hdmi->sink_has_audio) {
  1017. dev_dbg(hdmi->dev, "sink has audio support\n");
  1018. /* HDMI Initialization Step E - Configure audio */
  1019. hdmi_clk_regenerator_update_pixel_clock(hdmi);
  1020. hdmi_enable_audio_clk(hdmi);
  1021. }
  1022. /* not for DVI mode */
  1023. if (hdmi->sink_is_hdmi) {
  1024. dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
  1025. /* HDMI Initialization Step F - Configure AVI InfoFrame */
  1026. hdmi_config_AVI(hdmi, mode);
  1027. } else {
  1028. dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
  1029. }
  1030. hdmi_video_packetize(hdmi);
  1031. hdmi_video_csc(hdmi);
  1032. hdmi_video_sample(hdmi);
  1033. hdmi_tx_hdcp_config(hdmi);
  1034. dw_hdmi_clear_overflow(hdmi);
  1035. if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
  1036. hdmi_enable_overflow_interrupts(hdmi);
  1037. return 0;
  1038. }
  1039. /* Wait until we are registered to enable interrupts */
  1040. static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
  1041. {
  1042. hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
  1043. HDMI_PHY_I2CM_INT_ADDR);
  1044. hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
  1045. HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
  1046. HDMI_PHY_I2CM_CTLINT_ADDR);
  1047. /* enable cable hot plug irq */
  1048. hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
  1049. /* Clear Hotplug interrupts */
  1050. hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
  1051. HDMI_IH_PHY_STAT0);
  1052. return 0;
  1053. }
  1054. static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
  1055. {
  1056. u8 ih_mute;
  1057. /*
  1058. * Boot up defaults are:
  1059. * HDMI_IH_MUTE = 0x03 (disabled)
  1060. * HDMI_IH_MUTE_* = 0x00 (enabled)
  1061. *
  1062. * Disable top level interrupt bits in HDMI block
  1063. */
  1064. ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
  1065. HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
  1066. HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
  1067. hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
  1068. /* by default mask all interrupts */
  1069. hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
  1070. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
  1071. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
  1072. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
  1073. hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
  1074. hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
  1075. hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
  1076. hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
  1077. hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
  1078. hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
  1079. hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
  1080. hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
  1081. hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
  1082. hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
  1083. hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
  1084. /* Disable interrupts in the IH_MUTE_* registers */
  1085. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
  1086. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
  1087. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
  1088. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
  1089. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
  1090. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
  1091. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
  1092. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
  1093. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
  1094. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
  1095. /* Enable top level interrupt bits in HDMI block */
  1096. ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
  1097. HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
  1098. hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
  1099. }
  1100. static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
  1101. {
  1102. hdmi->bridge_is_on = true;
  1103. dw_hdmi_setup(hdmi, &hdmi->previous_mode);
  1104. }
  1105. static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
  1106. {
  1107. dw_hdmi_phy_disable(hdmi);
  1108. hdmi->bridge_is_on = false;
  1109. }
  1110. static void dw_hdmi_update_power(struct dw_hdmi *hdmi)
  1111. {
  1112. int force = hdmi->force;
  1113. if (hdmi->disabled) {
  1114. force = DRM_FORCE_OFF;
  1115. } else if (force == DRM_FORCE_UNSPECIFIED) {
  1116. if (hdmi->rxsense)
  1117. force = DRM_FORCE_ON;
  1118. else
  1119. force = DRM_FORCE_OFF;
  1120. }
  1121. if (force == DRM_FORCE_OFF) {
  1122. if (hdmi->bridge_is_on)
  1123. dw_hdmi_poweroff(hdmi);
  1124. } else {
  1125. if (!hdmi->bridge_is_on)
  1126. dw_hdmi_poweron(hdmi);
  1127. }
  1128. }
  1129. /*
  1130. * Adjust the detection of RXSENSE according to whether we have a forced
  1131. * connection mode enabled, or whether we have been disabled. There is
  1132. * no point processing RXSENSE interrupts if we have a forced connection
  1133. * state, or DRM has us disabled.
  1134. *
  1135. * We also disable rxsense interrupts when we think we're disconnected
  1136. * to avoid floating TDMS signals giving false rxsense interrupts.
  1137. *
  1138. * Note: we still need to listen for HPD interrupts even when DRM has us
  1139. * disabled so that we can detect a connect event.
  1140. */
  1141. static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi)
  1142. {
  1143. u8 old_mask = hdmi->phy_mask;
  1144. if (hdmi->force || hdmi->disabled || !hdmi->rxsense)
  1145. hdmi->phy_mask |= HDMI_PHY_RX_SENSE;
  1146. else
  1147. hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE;
  1148. if (old_mask != hdmi->phy_mask)
  1149. hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
  1150. }
  1151. static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
  1152. struct drm_display_mode *orig_mode,
  1153. struct drm_display_mode *mode)
  1154. {
  1155. struct dw_hdmi *hdmi = bridge->driver_private;
  1156. mutex_lock(&hdmi->mutex);
  1157. /* Store the display mode for plugin/DKMS poweron events */
  1158. memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
  1159. mutex_unlock(&hdmi->mutex);
  1160. }
  1161. static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
  1162. {
  1163. struct dw_hdmi *hdmi = bridge->driver_private;
  1164. mutex_lock(&hdmi->mutex);
  1165. hdmi->disabled = true;
  1166. dw_hdmi_update_power(hdmi);
  1167. dw_hdmi_update_phy_mask(hdmi);
  1168. mutex_unlock(&hdmi->mutex);
  1169. }
  1170. static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
  1171. {
  1172. struct dw_hdmi *hdmi = bridge->driver_private;
  1173. mutex_lock(&hdmi->mutex);
  1174. hdmi->disabled = false;
  1175. dw_hdmi_update_power(hdmi);
  1176. dw_hdmi_update_phy_mask(hdmi);
  1177. mutex_unlock(&hdmi->mutex);
  1178. }
  1179. static void dw_hdmi_bridge_nop(struct drm_bridge *bridge)
  1180. {
  1181. /* do nothing */
  1182. }
  1183. static enum drm_connector_status
  1184. dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
  1185. {
  1186. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1187. connector);
  1188. mutex_lock(&hdmi->mutex);
  1189. hdmi->force = DRM_FORCE_UNSPECIFIED;
  1190. dw_hdmi_update_power(hdmi);
  1191. dw_hdmi_update_phy_mask(hdmi);
  1192. mutex_unlock(&hdmi->mutex);
  1193. return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
  1194. connector_status_connected : connector_status_disconnected;
  1195. }
  1196. static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
  1197. {
  1198. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1199. connector);
  1200. struct edid *edid;
  1201. int ret = 0;
  1202. if (!hdmi->ddc)
  1203. return 0;
  1204. edid = drm_get_edid(connector, hdmi->ddc);
  1205. if (edid) {
  1206. dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
  1207. edid->width_cm, edid->height_cm);
  1208. hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
  1209. hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
  1210. drm_mode_connector_update_edid_property(connector, edid);
  1211. ret = drm_add_edid_modes(connector, edid);
  1212. /* Store the ELD */
  1213. drm_edid_to_eld(connector, edid);
  1214. kfree(edid);
  1215. } else {
  1216. dev_dbg(hdmi->dev, "failed to get edid\n");
  1217. }
  1218. return ret;
  1219. }
  1220. static enum drm_mode_status
  1221. dw_hdmi_connector_mode_valid(struct drm_connector *connector,
  1222. struct drm_display_mode *mode)
  1223. {
  1224. struct dw_hdmi *hdmi = container_of(connector,
  1225. struct dw_hdmi, connector);
  1226. enum drm_mode_status mode_status = MODE_OK;
  1227. /* We don't support double-clocked modes */
  1228. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1229. return MODE_BAD;
  1230. if (hdmi->plat_data->mode_valid)
  1231. mode_status = hdmi->plat_data->mode_valid(connector, mode);
  1232. return mode_status;
  1233. }
  1234. static struct drm_encoder *dw_hdmi_connector_best_encoder(struct drm_connector
  1235. *connector)
  1236. {
  1237. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1238. connector);
  1239. return hdmi->encoder;
  1240. }
  1241. static void dw_hdmi_connector_destroy(struct drm_connector *connector)
  1242. {
  1243. drm_connector_unregister(connector);
  1244. drm_connector_cleanup(connector);
  1245. }
  1246. static void dw_hdmi_connector_force(struct drm_connector *connector)
  1247. {
  1248. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1249. connector);
  1250. mutex_lock(&hdmi->mutex);
  1251. hdmi->force = connector->force;
  1252. dw_hdmi_update_power(hdmi);
  1253. dw_hdmi_update_phy_mask(hdmi);
  1254. mutex_unlock(&hdmi->mutex);
  1255. }
  1256. static const struct drm_connector_funcs dw_hdmi_connector_funcs = {
  1257. .dpms = drm_helper_connector_dpms,
  1258. .fill_modes = drm_helper_probe_single_connector_modes,
  1259. .detect = dw_hdmi_connector_detect,
  1260. .destroy = dw_hdmi_connector_destroy,
  1261. .force = dw_hdmi_connector_force,
  1262. };
  1263. static const struct drm_connector_funcs dw_hdmi_atomic_connector_funcs = {
  1264. .dpms = drm_atomic_helper_connector_dpms,
  1265. .fill_modes = drm_helper_probe_single_connector_modes,
  1266. .detect = dw_hdmi_connector_detect,
  1267. .destroy = dw_hdmi_connector_destroy,
  1268. .force = dw_hdmi_connector_force,
  1269. .reset = drm_atomic_helper_connector_reset,
  1270. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1271. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1272. };
  1273. static const struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
  1274. .get_modes = dw_hdmi_connector_get_modes,
  1275. .mode_valid = dw_hdmi_connector_mode_valid,
  1276. .best_encoder = dw_hdmi_connector_best_encoder,
  1277. };
  1278. static const struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
  1279. .enable = dw_hdmi_bridge_enable,
  1280. .disable = dw_hdmi_bridge_disable,
  1281. .pre_enable = dw_hdmi_bridge_nop,
  1282. .post_disable = dw_hdmi_bridge_nop,
  1283. .mode_set = dw_hdmi_bridge_mode_set,
  1284. };
  1285. static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
  1286. {
  1287. struct dw_hdmi *hdmi = dev_id;
  1288. u8 intr_stat;
  1289. intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
  1290. if (intr_stat)
  1291. hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
  1292. return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
  1293. }
  1294. static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
  1295. {
  1296. struct dw_hdmi *hdmi = dev_id;
  1297. u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat;
  1298. intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
  1299. phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
  1300. phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0);
  1301. phy_pol_mask = 0;
  1302. if (intr_stat & HDMI_IH_PHY_STAT0_HPD)
  1303. phy_pol_mask |= HDMI_PHY_HPD;
  1304. if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0)
  1305. phy_pol_mask |= HDMI_PHY_RX_SENSE0;
  1306. if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1)
  1307. phy_pol_mask |= HDMI_PHY_RX_SENSE1;
  1308. if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2)
  1309. phy_pol_mask |= HDMI_PHY_RX_SENSE2;
  1310. if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3)
  1311. phy_pol_mask |= HDMI_PHY_RX_SENSE3;
  1312. if (phy_pol_mask)
  1313. hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0);
  1314. /*
  1315. * RX sense tells us whether the TDMS transmitters are detecting
  1316. * load - in other words, there's something listening on the
  1317. * other end of the link. Use this to decide whether we should
  1318. * power on the phy as HPD may be toggled by the sink to merely
  1319. * ask the source to re-read the EDID.
  1320. */
  1321. if (intr_stat &
  1322. (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) {
  1323. mutex_lock(&hdmi->mutex);
  1324. if (!hdmi->disabled && !hdmi->force) {
  1325. /*
  1326. * If the RX sense status indicates we're disconnected,
  1327. * clear the software rxsense status.
  1328. */
  1329. if (!(phy_stat & HDMI_PHY_RX_SENSE))
  1330. hdmi->rxsense = false;
  1331. /*
  1332. * Only set the software rxsense status when both
  1333. * rxsense and hpd indicates we're connected.
  1334. * This avoids what seems to be bad behaviour in
  1335. * at least iMX6S versions of the phy.
  1336. */
  1337. if (phy_stat & HDMI_PHY_HPD)
  1338. hdmi->rxsense = true;
  1339. dw_hdmi_update_power(hdmi);
  1340. dw_hdmi_update_phy_mask(hdmi);
  1341. }
  1342. mutex_unlock(&hdmi->mutex);
  1343. }
  1344. if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
  1345. dev_dbg(hdmi->dev, "EVENT=%s\n",
  1346. phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout");
  1347. drm_helper_hpd_irq_event(hdmi->bridge->dev);
  1348. }
  1349. hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
  1350. hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
  1351. HDMI_IH_MUTE_PHY_STAT0);
  1352. return IRQ_HANDLED;
  1353. }
  1354. static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
  1355. {
  1356. struct drm_encoder *encoder = hdmi->encoder;
  1357. struct drm_bridge *bridge;
  1358. int ret;
  1359. bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
  1360. if (!bridge) {
  1361. DRM_ERROR("Failed to allocate drm bridge\n");
  1362. return -ENOMEM;
  1363. }
  1364. hdmi->bridge = bridge;
  1365. bridge->driver_private = hdmi;
  1366. bridge->funcs = &dw_hdmi_bridge_funcs;
  1367. ret = drm_bridge_attach(drm, bridge);
  1368. if (ret) {
  1369. DRM_ERROR("Failed to initialize bridge with drm\n");
  1370. return -EINVAL;
  1371. }
  1372. encoder->bridge = bridge;
  1373. hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
  1374. drm_connector_helper_add(&hdmi->connector,
  1375. &dw_hdmi_connector_helper_funcs);
  1376. if (drm_core_check_feature(drm, DRIVER_ATOMIC))
  1377. drm_connector_init(drm, &hdmi->connector,
  1378. &dw_hdmi_atomic_connector_funcs,
  1379. DRM_MODE_CONNECTOR_HDMIA);
  1380. else
  1381. drm_connector_init(drm, &hdmi->connector,
  1382. &dw_hdmi_connector_funcs,
  1383. DRM_MODE_CONNECTOR_HDMIA);
  1384. drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
  1385. return 0;
  1386. }
  1387. int dw_hdmi_bind(struct device *dev, struct device *master,
  1388. void *data, struct drm_encoder *encoder,
  1389. struct resource *iores, int irq,
  1390. const struct dw_hdmi_plat_data *plat_data)
  1391. {
  1392. struct drm_device *drm = data;
  1393. struct device_node *np = dev->of_node;
  1394. struct platform_device_info pdevinfo;
  1395. struct device_node *ddc_node;
  1396. struct dw_hdmi_audio_data audio;
  1397. struct dw_hdmi *hdmi;
  1398. int ret;
  1399. u32 val = 1;
  1400. hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
  1401. if (!hdmi)
  1402. return -ENOMEM;
  1403. hdmi->connector.interlace_allowed = 1;
  1404. hdmi->plat_data = plat_data;
  1405. hdmi->dev = dev;
  1406. hdmi->dev_type = plat_data->dev_type;
  1407. hdmi->sample_rate = 48000;
  1408. hdmi->encoder = encoder;
  1409. hdmi->disabled = true;
  1410. hdmi->rxsense = true;
  1411. hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE);
  1412. mutex_init(&hdmi->mutex);
  1413. mutex_init(&hdmi->audio_mutex);
  1414. spin_lock_init(&hdmi->audio_lock);
  1415. of_property_read_u32(np, "reg-io-width", &val);
  1416. switch (val) {
  1417. case 4:
  1418. hdmi->write = dw_hdmi_writel;
  1419. hdmi->read = dw_hdmi_readl;
  1420. break;
  1421. case 1:
  1422. hdmi->write = dw_hdmi_writeb;
  1423. hdmi->read = dw_hdmi_readb;
  1424. break;
  1425. default:
  1426. dev_err(dev, "reg-io-width must be 1 or 4\n");
  1427. return -EINVAL;
  1428. }
  1429. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  1430. if (ddc_node) {
  1431. hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
  1432. of_node_put(ddc_node);
  1433. if (!hdmi->ddc) {
  1434. dev_dbg(hdmi->dev, "failed to read ddc node\n");
  1435. return -EPROBE_DEFER;
  1436. }
  1437. } else {
  1438. dev_dbg(hdmi->dev, "no ddc property found\n");
  1439. }
  1440. hdmi->regs = devm_ioremap_resource(dev, iores);
  1441. if (IS_ERR(hdmi->regs))
  1442. return PTR_ERR(hdmi->regs);
  1443. hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
  1444. if (IS_ERR(hdmi->isfr_clk)) {
  1445. ret = PTR_ERR(hdmi->isfr_clk);
  1446. dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
  1447. return ret;
  1448. }
  1449. ret = clk_prepare_enable(hdmi->isfr_clk);
  1450. if (ret) {
  1451. dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
  1452. return ret;
  1453. }
  1454. hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
  1455. if (IS_ERR(hdmi->iahb_clk)) {
  1456. ret = PTR_ERR(hdmi->iahb_clk);
  1457. dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
  1458. goto err_isfr;
  1459. }
  1460. ret = clk_prepare_enable(hdmi->iahb_clk);
  1461. if (ret) {
  1462. dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
  1463. goto err_isfr;
  1464. }
  1465. /* Product and revision IDs */
  1466. dev_info(dev,
  1467. "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
  1468. hdmi_readb(hdmi, HDMI_DESIGN_ID),
  1469. hdmi_readb(hdmi, HDMI_REVISION_ID),
  1470. hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
  1471. hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
  1472. initialize_hdmi_ih_mutes(hdmi);
  1473. ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
  1474. dw_hdmi_irq, IRQF_SHARED,
  1475. dev_name(dev), hdmi);
  1476. if (ret)
  1477. goto err_iahb;
  1478. /*
  1479. * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
  1480. * N and cts values before enabling phy
  1481. */
  1482. hdmi_init_clk_regenerator(hdmi);
  1483. /*
  1484. * Configure registers related to HDMI interrupt
  1485. * generation before registering IRQ.
  1486. */
  1487. hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0);
  1488. /* Clear Hotplug interrupts */
  1489. hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
  1490. HDMI_IH_PHY_STAT0);
  1491. ret = dw_hdmi_fb_registered(hdmi);
  1492. if (ret)
  1493. goto err_iahb;
  1494. ret = dw_hdmi_register(drm, hdmi);
  1495. if (ret)
  1496. goto err_iahb;
  1497. /* Unmute interrupts */
  1498. hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
  1499. HDMI_IH_MUTE_PHY_STAT0);
  1500. memset(&pdevinfo, 0, sizeof(pdevinfo));
  1501. pdevinfo.parent = dev;
  1502. pdevinfo.id = PLATFORM_DEVID_AUTO;
  1503. if (hdmi_readb(hdmi, HDMI_CONFIG1_ID) & HDMI_CONFIG1_AHB) {
  1504. audio.phys = iores->start;
  1505. audio.base = hdmi->regs;
  1506. audio.irq = irq;
  1507. audio.hdmi = hdmi;
  1508. audio.eld = hdmi->connector.eld;
  1509. pdevinfo.name = "dw-hdmi-ahb-audio";
  1510. pdevinfo.data = &audio;
  1511. pdevinfo.size_data = sizeof(audio);
  1512. pdevinfo.dma_mask = DMA_BIT_MASK(32);
  1513. hdmi->audio = platform_device_register_full(&pdevinfo);
  1514. }
  1515. dev_set_drvdata(dev, hdmi);
  1516. return 0;
  1517. err_iahb:
  1518. clk_disable_unprepare(hdmi->iahb_clk);
  1519. err_isfr:
  1520. clk_disable_unprepare(hdmi->isfr_clk);
  1521. return ret;
  1522. }
  1523. EXPORT_SYMBOL_GPL(dw_hdmi_bind);
  1524. void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
  1525. {
  1526. struct dw_hdmi *hdmi = dev_get_drvdata(dev);
  1527. if (hdmi->audio && !IS_ERR(hdmi->audio))
  1528. platform_device_unregister(hdmi->audio);
  1529. /* Disable all interrupts */
  1530. hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
  1531. hdmi->connector.funcs->destroy(&hdmi->connector);
  1532. hdmi->encoder->funcs->destroy(hdmi->encoder);
  1533. clk_disable_unprepare(hdmi->iahb_clk);
  1534. clk_disable_unprepare(hdmi->isfr_clk);
  1535. i2c_put_adapter(hdmi->ddc);
  1536. }
  1537. EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
  1538. MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
  1539. MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
  1540. MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
  1541. MODULE_DESCRIPTION("DW HDMI transmitter driver");
  1542. MODULE_LICENSE("GPL");
  1543. MODULE_ALIAS("platform:dw-hdmi");