gpio-stmpe.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License Terms: GNU General Public License, version 2
  5. * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
  6. */
  7. #include <linux/module.h>
  8. #include <linux/init.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/gpio.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/of.h>
  14. #include <linux/mfd/stmpe.h>
  15. #include <linux/seq_file.h>
  16. /*
  17. * These registers are modified under the irq bus lock and cached to avoid
  18. * unnecessary writes in bus_sync_unlock.
  19. */
  20. enum { REG_RE, REG_FE, REG_IE };
  21. #define CACHE_NR_REGS 3
  22. /* No variant has more than 24 GPIOs */
  23. #define CACHE_NR_BANKS (24 / 8)
  24. struct stmpe_gpio {
  25. struct gpio_chip chip;
  26. struct stmpe *stmpe;
  27. struct device *dev;
  28. struct mutex irq_lock;
  29. u32 norequest_mask;
  30. /* Caches of interrupt control registers for bus_lock */
  31. u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS];
  32. u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS];
  33. };
  34. static int stmpe_gpio_get(struct gpio_chip *chip, unsigned offset)
  35. {
  36. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  37. struct stmpe *stmpe = stmpe_gpio->stmpe;
  38. u8 reg = stmpe->regs[STMPE_IDX_GPMR_LSB] - (offset / 8);
  39. u8 mask = 1 << (offset % 8);
  40. int ret;
  41. ret = stmpe_reg_read(stmpe, reg);
  42. if (ret < 0)
  43. return ret;
  44. return !!(ret & mask);
  45. }
  46. static void stmpe_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
  47. {
  48. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  49. struct stmpe *stmpe = stmpe_gpio->stmpe;
  50. int which = val ? STMPE_IDX_GPSR_LSB : STMPE_IDX_GPCR_LSB;
  51. u8 reg = stmpe->regs[which] - (offset / 8);
  52. u8 mask = 1 << (offset % 8);
  53. /*
  54. * Some variants have single register for gpio set/clear functionality.
  55. * For them we need to write 0 to clear and 1 to set.
  56. */
  57. if (stmpe->regs[STMPE_IDX_GPSR_LSB] == stmpe->regs[STMPE_IDX_GPCR_LSB])
  58. stmpe_set_bits(stmpe, reg, mask, val ? mask : 0);
  59. else
  60. stmpe_reg_write(stmpe, reg, mask);
  61. }
  62. static int stmpe_gpio_direction_output(struct gpio_chip *chip,
  63. unsigned offset, int val)
  64. {
  65. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  66. struct stmpe *stmpe = stmpe_gpio->stmpe;
  67. u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
  68. u8 mask = 1 << (offset % 8);
  69. stmpe_gpio_set(chip, offset, val);
  70. return stmpe_set_bits(stmpe, reg, mask, mask);
  71. }
  72. static int stmpe_gpio_direction_input(struct gpio_chip *chip,
  73. unsigned offset)
  74. {
  75. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  76. struct stmpe *stmpe = stmpe_gpio->stmpe;
  77. u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
  78. u8 mask = 1 << (offset % 8);
  79. return stmpe_set_bits(stmpe, reg, mask, 0);
  80. }
  81. static int stmpe_gpio_request(struct gpio_chip *chip, unsigned offset)
  82. {
  83. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  84. struct stmpe *stmpe = stmpe_gpio->stmpe;
  85. if (stmpe_gpio->norequest_mask & (1 << offset))
  86. return -EINVAL;
  87. return stmpe_set_altfunc(stmpe, 1 << offset, STMPE_BLOCK_GPIO);
  88. }
  89. static struct gpio_chip template_chip = {
  90. .label = "stmpe",
  91. .owner = THIS_MODULE,
  92. .direction_input = stmpe_gpio_direction_input,
  93. .get = stmpe_gpio_get,
  94. .direction_output = stmpe_gpio_direction_output,
  95. .set = stmpe_gpio_set,
  96. .request = stmpe_gpio_request,
  97. .can_sleep = true,
  98. };
  99. static int stmpe_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  100. {
  101. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  102. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  103. int offset = d->hwirq;
  104. int regoffset = offset / 8;
  105. int mask = 1 << (offset % 8);
  106. if (type & IRQ_TYPE_LEVEL_LOW || type & IRQ_TYPE_LEVEL_HIGH)
  107. return -EINVAL;
  108. /* STMPE801 doesn't have RE and FE registers */
  109. if (stmpe_gpio->stmpe->partnum == STMPE801)
  110. return 0;
  111. if (type & IRQ_TYPE_EDGE_RISING)
  112. stmpe_gpio->regs[REG_RE][regoffset] |= mask;
  113. else
  114. stmpe_gpio->regs[REG_RE][regoffset] &= ~mask;
  115. if (type & IRQ_TYPE_EDGE_FALLING)
  116. stmpe_gpio->regs[REG_FE][regoffset] |= mask;
  117. else
  118. stmpe_gpio->regs[REG_FE][regoffset] &= ~mask;
  119. return 0;
  120. }
  121. static void stmpe_gpio_irq_lock(struct irq_data *d)
  122. {
  123. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  124. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  125. mutex_lock(&stmpe_gpio->irq_lock);
  126. }
  127. static void stmpe_gpio_irq_sync_unlock(struct irq_data *d)
  128. {
  129. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  130. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  131. struct stmpe *stmpe = stmpe_gpio->stmpe;
  132. int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
  133. static const u8 regmap[] = {
  134. [REG_RE] = STMPE_IDX_GPRER_LSB,
  135. [REG_FE] = STMPE_IDX_GPFER_LSB,
  136. [REG_IE] = STMPE_IDX_IEGPIOR_LSB,
  137. };
  138. int i, j;
  139. for (i = 0; i < CACHE_NR_REGS; i++) {
  140. /* STMPE801 doesn't have RE and FE registers */
  141. if ((stmpe->partnum == STMPE801) &&
  142. (i != REG_IE))
  143. continue;
  144. for (j = 0; j < num_banks; j++) {
  145. u8 old = stmpe_gpio->oldregs[i][j];
  146. u8 new = stmpe_gpio->regs[i][j];
  147. if (new == old)
  148. continue;
  149. stmpe_gpio->oldregs[i][j] = new;
  150. stmpe_reg_write(stmpe, stmpe->regs[regmap[i]] - j, new);
  151. }
  152. }
  153. mutex_unlock(&stmpe_gpio->irq_lock);
  154. }
  155. static void stmpe_gpio_irq_mask(struct irq_data *d)
  156. {
  157. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  158. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  159. int offset = d->hwirq;
  160. int regoffset = offset / 8;
  161. int mask = 1 << (offset % 8);
  162. stmpe_gpio->regs[REG_IE][regoffset] &= ~mask;
  163. }
  164. static void stmpe_gpio_irq_unmask(struct irq_data *d)
  165. {
  166. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  167. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  168. int offset = d->hwirq;
  169. int regoffset = offset / 8;
  170. int mask = 1 << (offset % 8);
  171. stmpe_gpio->regs[REG_IE][regoffset] |= mask;
  172. }
  173. static void stmpe_dbg_show_one(struct seq_file *s,
  174. struct gpio_chip *gc,
  175. unsigned offset, unsigned gpio)
  176. {
  177. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  178. struct stmpe *stmpe = stmpe_gpio->stmpe;
  179. const char *label = gpiochip_is_requested(gc, offset);
  180. int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
  181. bool val = !!stmpe_gpio_get(gc, offset);
  182. u8 dir_reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
  183. u8 mask = 1 << (offset % 8);
  184. int ret;
  185. u8 dir;
  186. ret = stmpe_reg_read(stmpe, dir_reg);
  187. if (ret < 0)
  188. return;
  189. dir = !!(ret & mask);
  190. if (dir) {
  191. seq_printf(s, " gpio-%-3d (%-20.20s) out %s",
  192. gpio, label ?: "(none)",
  193. val ? "hi" : "lo");
  194. } else {
  195. u8 edge_det_reg = stmpe->regs[STMPE_IDX_GPEDR_MSB] + num_banks - 1 - (offset / 8);
  196. u8 rise_reg = stmpe->regs[STMPE_IDX_GPRER_LSB] - (offset / 8);
  197. u8 fall_reg = stmpe->regs[STMPE_IDX_GPFER_LSB] - (offset / 8);
  198. u8 irqen_reg = stmpe->regs[STMPE_IDX_IEGPIOR_LSB] - (offset / 8);
  199. bool edge_det;
  200. bool rise;
  201. bool fall;
  202. bool irqen;
  203. ret = stmpe_reg_read(stmpe, edge_det_reg);
  204. if (ret < 0)
  205. return;
  206. edge_det = !!(ret & mask);
  207. ret = stmpe_reg_read(stmpe, rise_reg);
  208. if (ret < 0)
  209. return;
  210. rise = !!(ret & mask);
  211. ret = stmpe_reg_read(stmpe, fall_reg);
  212. if (ret < 0)
  213. return;
  214. fall = !!(ret & mask);
  215. ret = stmpe_reg_read(stmpe, irqen_reg);
  216. if (ret < 0)
  217. return;
  218. irqen = !!(ret & mask);
  219. seq_printf(s, " gpio-%-3d (%-20.20s) in %s %s %s%s%s",
  220. gpio, label ?: "(none)",
  221. val ? "hi" : "lo",
  222. edge_det ? "edge-asserted" : "edge-inactive",
  223. irqen ? "IRQ-enabled" : "",
  224. rise ? " rising-edge-detection" : "",
  225. fall ? " falling-edge-detection" : "");
  226. }
  227. }
  228. static void stmpe_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  229. {
  230. unsigned i;
  231. unsigned gpio = gc->base;
  232. for (i = 0; i < gc->ngpio; i++, gpio++) {
  233. stmpe_dbg_show_one(s, gc, i, gpio);
  234. seq_printf(s, "\n");
  235. }
  236. }
  237. static struct irq_chip stmpe_gpio_irq_chip = {
  238. .name = "stmpe-gpio",
  239. .irq_bus_lock = stmpe_gpio_irq_lock,
  240. .irq_bus_sync_unlock = stmpe_gpio_irq_sync_unlock,
  241. .irq_mask = stmpe_gpio_irq_mask,
  242. .irq_unmask = stmpe_gpio_irq_unmask,
  243. .irq_set_type = stmpe_gpio_irq_set_type,
  244. };
  245. static irqreturn_t stmpe_gpio_irq(int irq, void *dev)
  246. {
  247. struct stmpe_gpio *stmpe_gpio = dev;
  248. struct stmpe *stmpe = stmpe_gpio->stmpe;
  249. u8 statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_MSB];
  250. int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
  251. u8 status[num_banks];
  252. int ret;
  253. int i;
  254. ret = stmpe_block_read(stmpe, statmsbreg, num_banks, status);
  255. if (ret < 0)
  256. return IRQ_NONE;
  257. for (i = 0; i < num_banks; i++) {
  258. int bank = num_banks - i - 1;
  259. unsigned int enabled = stmpe_gpio->regs[REG_IE][bank];
  260. unsigned int stat = status[i];
  261. stat &= enabled;
  262. if (!stat)
  263. continue;
  264. while (stat) {
  265. int bit = __ffs(stat);
  266. int line = bank * 8 + bit;
  267. int child_irq = irq_find_mapping(stmpe_gpio->chip.irqdomain,
  268. line);
  269. handle_nested_irq(child_irq);
  270. stat &= ~(1 << bit);
  271. }
  272. stmpe_reg_write(stmpe, statmsbreg + i, status[i]);
  273. /* Edge detect register is not present on 801 */
  274. if (stmpe->partnum != STMPE801)
  275. stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_GPEDR_MSB]
  276. + i, status[i]);
  277. }
  278. return IRQ_HANDLED;
  279. }
  280. static int stmpe_gpio_probe(struct platform_device *pdev)
  281. {
  282. struct stmpe *stmpe = dev_get_drvdata(pdev->dev.parent);
  283. struct device_node *np = pdev->dev.of_node;
  284. struct stmpe_gpio *stmpe_gpio;
  285. int ret;
  286. int irq = 0;
  287. irq = platform_get_irq(pdev, 0);
  288. stmpe_gpio = kzalloc(sizeof(struct stmpe_gpio), GFP_KERNEL);
  289. if (!stmpe_gpio)
  290. return -ENOMEM;
  291. mutex_init(&stmpe_gpio->irq_lock);
  292. stmpe_gpio->dev = &pdev->dev;
  293. stmpe_gpio->stmpe = stmpe;
  294. stmpe_gpio->chip = template_chip;
  295. stmpe_gpio->chip.ngpio = stmpe->num_gpios;
  296. stmpe_gpio->chip.parent = &pdev->dev;
  297. stmpe_gpio->chip.of_node = np;
  298. stmpe_gpio->chip.base = -1;
  299. if (IS_ENABLED(CONFIG_DEBUG_FS))
  300. stmpe_gpio->chip.dbg_show = stmpe_dbg_show;
  301. of_property_read_u32(np, "st,norequest-mask",
  302. &stmpe_gpio->norequest_mask);
  303. if (irq < 0)
  304. dev_info(&pdev->dev,
  305. "device configured in no-irq mode: "
  306. "irqs are not available\n");
  307. ret = stmpe_enable(stmpe, STMPE_BLOCK_GPIO);
  308. if (ret)
  309. goto out_free;
  310. ret = gpiochip_add_data(&stmpe_gpio->chip, stmpe_gpio);
  311. if (ret) {
  312. dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret);
  313. goto out_disable;
  314. }
  315. if (irq > 0) {
  316. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  317. stmpe_gpio_irq, IRQF_ONESHOT,
  318. "stmpe-gpio", stmpe_gpio);
  319. if (ret) {
  320. dev_err(&pdev->dev, "unable to get irq: %d\n", ret);
  321. goto out_disable;
  322. }
  323. ret = gpiochip_irqchip_add(&stmpe_gpio->chip,
  324. &stmpe_gpio_irq_chip,
  325. 0,
  326. handle_simple_irq,
  327. IRQ_TYPE_NONE);
  328. if (ret) {
  329. dev_err(&pdev->dev,
  330. "could not connect irqchip to gpiochip\n");
  331. goto out_disable;
  332. }
  333. gpiochip_set_chained_irqchip(&stmpe_gpio->chip,
  334. &stmpe_gpio_irq_chip,
  335. irq,
  336. NULL);
  337. }
  338. platform_set_drvdata(pdev, stmpe_gpio);
  339. return 0;
  340. out_disable:
  341. stmpe_disable(stmpe, STMPE_BLOCK_GPIO);
  342. gpiochip_remove(&stmpe_gpio->chip);
  343. out_free:
  344. kfree(stmpe_gpio);
  345. return ret;
  346. }
  347. static int stmpe_gpio_remove(struct platform_device *pdev)
  348. {
  349. struct stmpe_gpio *stmpe_gpio = platform_get_drvdata(pdev);
  350. struct stmpe *stmpe = stmpe_gpio->stmpe;
  351. gpiochip_remove(&stmpe_gpio->chip);
  352. stmpe_disable(stmpe, STMPE_BLOCK_GPIO);
  353. kfree(stmpe_gpio);
  354. return 0;
  355. }
  356. static struct platform_driver stmpe_gpio_driver = {
  357. .driver.name = "stmpe-gpio",
  358. .driver.owner = THIS_MODULE,
  359. .probe = stmpe_gpio_probe,
  360. .remove = stmpe_gpio_remove,
  361. };
  362. static int __init stmpe_gpio_init(void)
  363. {
  364. return platform_driver_register(&stmpe_gpio_driver);
  365. }
  366. subsys_initcall(stmpe_gpio_init);
  367. static void __exit stmpe_gpio_exit(void)
  368. {
  369. platform_driver_unregister(&stmpe_gpio_driver);
  370. }
  371. module_exit(stmpe_gpio_exit);
  372. MODULE_LICENSE("GPL v2");
  373. MODULE_DESCRIPTION("STMPExxxx GPIO driver");
  374. MODULE_AUTHOR("Rabin Vincent <rabin.vincent@stericsson.com>");