gpio-f7188x.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * GPIO driver for Fintek Super-I/O F71869, F71869A, F71882, F71889 and F81866
  3. *
  4. * Copyright (C) 2010-2013 LaCie
  5. *
  6. * Author: Simon Guinot <simon.guinot@sequanux.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include <linux/gpio.h>
  18. #define DRVNAME "gpio-f7188x"
  19. /*
  20. * Super-I/O registers
  21. */
  22. #define SIO_LDSEL 0x07 /* Logical device select */
  23. #define SIO_DEVID 0x20 /* Device ID (2 bytes) */
  24. #define SIO_DEVREV 0x22 /* Device revision */
  25. #define SIO_MANID 0x23 /* Fintek ID (2 bytes) */
  26. #define SIO_LD_GPIO 0x06 /* GPIO logical device */
  27. #define SIO_UNLOCK_KEY 0x87 /* Key to enable Super-I/O */
  28. #define SIO_LOCK_KEY 0xAA /* Key to disable Super-I/O */
  29. #define SIO_FINTEK_ID 0x1934 /* Manufacturer ID */
  30. #define SIO_F71869_ID 0x0814 /* F71869 chipset ID */
  31. #define SIO_F71869A_ID 0x1007 /* F71869A chipset ID */
  32. #define SIO_F71882_ID 0x0541 /* F71882 chipset ID */
  33. #define SIO_F71889_ID 0x0909 /* F71889 chipset ID */
  34. #define SIO_F81866_ID 0x1010 /* F81866 chipset ID */
  35. enum chips { f71869, f71869a, f71882fg, f71889f, f81866 };
  36. static const char * const f7188x_names[] = {
  37. "f71869",
  38. "f71869a",
  39. "f71882fg",
  40. "f71889f",
  41. "f81866",
  42. };
  43. struct f7188x_sio {
  44. int addr;
  45. enum chips type;
  46. };
  47. struct f7188x_gpio_bank {
  48. struct gpio_chip chip;
  49. unsigned int regbase;
  50. struct f7188x_gpio_data *data;
  51. };
  52. struct f7188x_gpio_data {
  53. struct f7188x_sio *sio;
  54. int nr_bank;
  55. struct f7188x_gpio_bank *bank;
  56. };
  57. /*
  58. * Super-I/O functions.
  59. */
  60. static inline int superio_inb(int base, int reg)
  61. {
  62. outb(reg, base);
  63. return inb(base + 1);
  64. }
  65. static int superio_inw(int base, int reg)
  66. {
  67. int val;
  68. outb(reg++, base);
  69. val = inb(base + 1) << 8;
  70. outb(reg, base);
  71. val |= inb(base + 1);
  72. return val;
  73. }
  74. static inline void superio_outb(int base, int reg, int val)
  75. {
  76. outb(reg, base);
  77. outb(val, base + 1);
  78. }
  79. static inline int superio_enter(int base)
  80. {
  81. /* Don't step on other drivers' I/O space by accident. */
  82. if (!request_muxed_region(base, 2, DRVNAME)) {
  83. pr_err(DRVNAME "I/O address 0x%04x already in use\n", base);
  84. return -EBUSY;
  85. }
  86. /* According to the datasheet the key must be send twice. */
  87. outb(SIO_UNLOCK_KEY, base);
  88. outb(SIO_UNLOCK_KEY, base);
  89. return 0;
  90. }
  91. static inline void superio_select(int base, int ld)
  92. {
  93. outb(SIO_LDSEL, base);
  94. outb(ld, base + 1);
  95. }
  96. static inline void superio_exit(int base)
  97. {
  98. outb(SIO_LOCK_KEY, base);
  99. release_region(base, 2);
  100. }
  101. /*
  102. * GPIO chip.
  103. */
  104. static int f7188x_gpio_direction_in(struct gpio_chip *chip, unsigned offset);
  105. static int f7188x_gpio_get(struct gpio_chip *chip, unsigned offset);
  106. static int f7188x_gpio_direction_out(struct gpio_chip *chip,
  107. unsigned offset, int value);
  108. static void f7188x_gpio_set(struct gpio_chip *chip, unsigned offset, int value);
  109. #define F7188X_GPIO_BANK(_base, _ngpio, _regbase) \
  110. { \
  111. .chip = { \
  112. .label = DRVNAME, \
  113. .owner = THIS_MODULE, \
  114. .direction_input = f7188x_gpio_direction_in, \
  115. .get = f7188x_gpio_get, \
  116. .direction_output = f7188x_gpio_direction_out, \
  117. .set = f7188x_gpio_set, \
  118. .base = _base, \
  119. .ngpio = _ngpio, \
  120. .can_sleep = true, \
  121. }, \
  122. .regbase = _regbase, \
  123. }
  124. #define gpio_dir(base) (base + 0)
  125. #define gpio_data_out(base) (base + 1)
  126. #define gpio_data_in(base) (base + 2)
  127. /* Output mode register (0:open drain 1:push-pull). */
  128. #define gpio_out_mode(base) (base + 3)
  129. static struct f7188x_gpio_bank f71869_gpio_bank[] = {
  130. F7188X_GPIO_BANK(0, 6, 0xF0),
  131. F7188X_GPIO_BANK(10, 8, 0xE0),
  132. F7188X_GPIO_BANK(20, 8, 0xD0),
  133. F7188X_GPIO_BANK(30, 8, 0xC0),
  134. F7188X_GPIO_BANK(40, 8, 0xB0),
  135. F7188X_GPIO_BANK(50, 5, 0xA0),
  136. F7188X_GPIO_BANK(60, 6, 0x90),
  137. };
  138. static struct f7188x_gpio_bank f71869a_gpio_bank[] = {
  139. F7188X_GPIO_BANK(0, 6, 0xF0),
  140. F7188X_GPIO_BANK(10, 8, 0xE0),
  141. F7188X_GPIO_BANK(20, 8, 0xD0),
  142. F7188X_GPIO_BANK(30, 8, 0xC0),
  143. F7188X_GPIO_BANK(40, 8, 0xB0),
  144. F7188X_GPIO_BANK(50, 5, 0xA0),
  145. F7188X_GPIO_BANK(60, 8, 0x90),
  146. F7188X_GPIO_BANK(70, 8, 0x80),
  147. };
  148. static struct f7188x_gpio_bank f71882_gpio_bank[] = {
  149. F7188X_GPIO_BANK(0, 8, 0xF0),
  150. F7188X_GPIO_BANK(10, 8, 0xE0),
  151. F7188X_GPIO_BANK(20, 8, 0xD0),
  152. F7188X_GPIO_BANK(30, 4, 0xC0),
  153. F7188X_GPIO_BANK(40, 4, 0xB0),
  154. };
  155. static struct f7188x_gpio_bank f71889_gpio_bank[] = {
  156. F7188X_GPIO_BANK(0, 7, 0xF0),
  157. F7188X_GPIO_BANK(10, 7, 0xE0),
  158. F7188X_GPIO_BANK(20, 8, 0xD0),
  159. F7188X_GPIO_BANK(30, 8, 0xC0),
  160. F7188X_GPIO_BANK(40, 8, 0xB0),
  161. F7188X_GPIO_BANK(50, 5, 0xA0),
  162. F7188X_GPIO_BANK(60, 8, 0x90),
  163. F7188X_GPIO_BANK(70, 8, 0x80),
  164. };
  165. static struct f7188x_gpio_bank f81866_gpio_bank[] = {
  166. F7188X_GPIO_BANK(0, 8, 0xF0),
  167. F7188X_GPIO_BANK(10, 8, 0xE0),
  168. F7188X_GPIO_BANK(20, 8, 0xD0),
  169. F7188X_GPIO_BANK(30, 8, 0xC0),
  170. F7188X_GPIO_BANK(40, 8, 0xB0),
  171. F7188X_GPIO_BANK(50, 8, 0xA0),
  172. F7188X_GPIO_BANK(60, 8, 0x90),
  173. F7188X_GPIO_BANK(70, 8, 0x80),
  174. F7188X_GPIO_BANK(80, 8, 0x88),
  175. };
  176. static int f7188x_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  177. {
  178. int err;
  179. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  180. struct f7188x_sio *sio = bank->data->sio;
  181. u8 dir;
  182. err = superio_enter(sio->addr);
  183. if (err)
  184. return err;
  185. superio_select(sio->addr, SIO_LD_GPIO);
  186. dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
  187. dir &= ~(1 << offset);
  188. superio_outb(sio->addr, gpio_dir(bank->regbase), dir);
  189. superio_exit(sio->addr);
  190. return 0;
  191. }
  192. static int f7188x_gpio_get(struct gpio_chip *chip, unsigned offset)
  193. {
  194. int err;
  195. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  196. struct f7188x_sio *sio = bank->data->sio;
  197. u8 dir, data;
  198. err = superio_enter(sio->addr);
  199. if (err)
  200. return err;
  201. superio_select(sio->addr, SIO_LD_GPIO);
  202. dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
  203. dir = !!(dir & (1 << offset));
  204. if (dir)
  205. data = superio_inb(sio->addr, gpio_data_out(bank->regbase));
  206. else
  207. data = superio_inb(sio->addr, gpio_data_in(bank->regbase));
  208. superio_exit(sio->addr);
  209. return !!(data & 1 << offset);
  210. }
  211. static int f7188x_gpio_direction_out(struct gpio_chip *chip,
  212. unsigned offset, int value)
  213. {
  214. int err;
  215. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  216. struct f7188x_sio *sio = bank->data->sio;
  217. u8 dir, data_out;
  218. err = superio_enter(sio->addr);
  219. if (err)
  220. return err;
  221. superio_select(sio->addr, SIO_LD_GPIO);
  222. data_out = superio_inb(sio->addr, gpio_data_out(bank->regbase));
  223. if (value)
  224. data_out |= (1 << offset);
  225. else
  226. data_out &= ~(1 << offset);
  227. superio_outb(sio->addr, gpio_data_out(bank->regbase), data_out);
  228. dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
  229. dir |= (1 << offset);
  230. superio_outb(sio->addr, gpio_dir(bank->regbase), dir);
  231. superio_exit(sio->addr);
  232. return 0;
  233. }
  234. static void f7188x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  235. {
  236. int err;
  237. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  238. struct f7188x_sio *sio = bank->data->sio;
  239. u8 data_out;
  240. err = superio_enter(sio->addr);
  241. if (err)
  242. return;
  243. superio_select(sio->addr, SIO_LD_GPIO);
  244. data_out = superio_inb(sio->addr, gpio_data_out(bank->regbase));
  245. if (value)
  246. data_out |= (1 << offset);
  247. else
  248. data_out &= ~(1 << offset);
  249. superio_outb(sio->addr, gpio_data_out(bank->regbase), data_out);
  250. superio_exit(sio->addr);
  251. }
  252. /*
  253. * Platform device and driver.
  254. */
  255. static int f7188x_gpio_probe(struct platform_device *pdev)
  256. {
  257. int err;
  258. int i;
  259. struct f7188x_sio *sio = dev_get_platdata(&pdev->dev);
  260. struct f7188x_gpio_data *data;
  261. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  262. if (!data)
  263. return -ENOMEM;
  264. switch (sio->type) {
  265. case f71869:
  266. data->nr_bank = ARRAY_SIZE(f71869_gpio_bank);
  267. data->bank = f71869_gpio_bank;
  268. break;
  269. case f71869a:
  270. data->nr_bank = ARRAY_SIZE(f71869a_gpio_bank);
  271. data->bank = f71869a_gpio_bank;
  272. break;
  273. case f71882fg:
  274. data->nr_bank = ARRAY_SIZE(f71882_gpio_bank);
  275. data->bank = f71882_gpio_bank;
  276. break;
  277. case f71889f:
  278. data->nr_bank = ARRAY_SIZE(f71889_gpio_bank);
  279. data->bank = f71889_gpio_bank;
  280. break;
  281. case f81866:
  282. data->nr_bank = ARRAY_SIZE(f81866_gpio_bank);
  283. data->bank = f81866_gpio_bank;
  284. break;
  285. default:
  286. return -ENODEV;
  287. }
  288. data->sio = sio;
  289. platform_set_drvdata(pdev, data);
  290. /* For each GPIO bank, register a GPIO chip. */
  291. for (i = 0; i < data->nr_bank; i++) {
  292. struct f7188x_gpio_bank *bank = &data->bank[i];
  293. bank->chip.parent = &pdev->dev;
  294. bank->data = data;
  295. err = devm_gpiochip_add_data(&pdev->dev, &bank->chip, bank);
  296. if (err) {
  297. dev_err(&pdev->dev,
  298. "Failed to register gpiochip %d: %d\n",
  299. i, err);
  300. return err;
  301. }
  302. }
  303. return 0;
  304. }
  305. static int __init f7188x_find(int addr, struct f7188x_sio *sio)
  306. {
  307. int err;
  308. u16 devid;
  309. err = superio_enter(addr);
  310. if (err)
  311. return err;
  312. err = -ENODEV;
  313. devid = superio_inw(addr, SIO_MANID);
  314. if (devid != SIO_FINTEK_ID) {
  315. pr_debug(DRVNAME ": Not a Fintek device at 0x%08x\n", addr);
  316. goto err;
  317. }
  318. devid = superio_inw(addr, SIO_DEVID);
  319. switch (devid) {
  320. case SIO_F71869_ID:
  321. sio->type = f71869;
  322. break;
  323. case SIO_F71869A_ID:
  324. sio->type = f71869a;
  325. break;
  326. case SIO_F71882_ID:
  327. sio->type = f71882fg;
  328. break;
  329. case SIO_F71889_ID:
  330. sio->type = f71889f;
  331. break;
  332. case SIO_F81866_ID:
  333. sio->type = f81866;
  334. break;
  335. default:
  336. pr_info(DRVNAME ": Unsupported Fintek device 0x%04x\n", devid);
  337. goto err;
  338. }
  339. sio->addr = addr;
  340. err = 0;
  341. pr_info(DRVNAME ": Found %s at %#x, revision %d\n",
  342. f7188x_names[sio->type],
  343. (unsigned int) addr,
  344. (int) superio_inb(addr, SIO_DEVREV));
  345. err:
  346. superio_exit(addr);
  347. return err;
  348. }
  349. static struct platform_device *f7188x_gpio_pdev;
  350. static int __init
  351. f7188x_gpio_device_add(const struct f7188x_sio *sio)
  352. {
  353. int err;
  354. f7188x_gpio_pdev = platform_device_alloc(DRVNAME, -1);
  355. if (!f7188x_gpio_pdev)
  356. return -ENOMEM;
  357. err = platform_device_add_data(f7188x_gpio_pdev,
  358. sio, sizeof(*sio));
  359. if (err) {
  360. pr_err(DRVNAME "Platform data allocation failed\n");
  361. goto err;
  362. }
  363. err = platform_device_add(f7188x_gpio_pdev);
  364. if (err) {
  365. pr_err(DRVNAME "Device addition failed\n");
  366. goto err;
  367. }
  368. return 0;
  369. err:
  370. platform_device_put(f7188x_gpio_pdev);
  371. return err;
  372. }
  373. /*
  374. * Try to match a supported Fintek device by reading the (hard-wired)
  375. * configuration I/O ports. If available, then register both the platform
  376. * device and driver to support the GPIOs.
  377. */
  378. static struct platform_driver f7188x_gpio_driver = {
  379. .driver = {
  380. .name = DRVNAME,
  381. },
  382. .probe = f7188x_gpio_probe,
  383. };
  384. static int __init f7188x_gpio_init(void)
  385. {
  386. int err;
  387. struct f7188x_sio sio;
  388. if (f7188x_find(0x2e, &sio) &&
  389. f7188x_find(0x4e, &sio))
  390. return -ENODEV;
  391. err = platform_driver_register(&f7188x_gpio_driver);
  392. if (!err) {
  393. err = f7188x_gpio_device_add(&sio);
  394. if (err)
  395. platform_driver_unregister(&f7188x_gpio_driver);
  396. }
  397. return err;
  398. }
  399. subsys_initcall(f7188x_gpio_init);
  400. static void __exit f7188x_gpio_exit(void)
  401. {
  402. platform_device_unregister(f7188x_gpio_pdev);
  403. platform_driver_unregister(&f7188x_gpio_driver);
  404. }
  405. module_exit(f7188x_gpio_exit);
  406. MODULE_DESCRIPTION("GPIO driver for Super-I/O chips F71869, F71869A, F71882FG, F71889F and F81866");
  407. MODULE_AUTHOR("Simon Guinot <simon.guinot@sequanux.org>");
  408. MODULE_LICENSE("GPL");