hidma_mgmt.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * Qualcomm Technologies HIDMA DMA engine Management interface
  3. *
  4. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 and
  8. * only version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/dmaengine.h>
  16. #include <linux/acpi.h>
  17. #include <linux/of.h>
  18. #include <linux/property.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/module.h>
  22. #include <linux/uaccess.h>
  23. #include <linux/slab.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/bitops.h>
  26. #include "hidma_mgmt.h"
  27. #define HIDMA_QOS_N_OFFSET 0x300
  28. #define HIDMA_CFG_OFFSET 0x400
  29. #define HIDMA_MAX_BUS_REQ_LEN_OFFSET 0x41C
  30. #define HIDMA_MAX_XACTIONS_OFFSET 0x420
  31. #define HIDMA_HW_VERSION_OFFSET 0x424
  32. #define HIDMA_CHRESET_TIMEOUT_OFFSET 0x418
  33. #define HIDMA_MAX_WR_XACTIONS_MASK GENMASK(4, 0)
  34. #define HIDMA_MAX_RD_XACTIONS_MASK GENMASK(4, 0)
  35. #define HIDMA_WEIGHT_MASK GENMASK(6, 0)
  36. #define HIDMA_MAX_BUS_REQ_LEN_MASK GENMASK(15, 0)
  37. #define HIDMA_CHRESET_TIMEOUT_MASK GENMASK(19, 0)
  38. #define HIDMA_MAX_WR_XACTIONS_BIT_POS 16
  39. #define HIDMA_MAX_BUS_WR_REQ_BIT_POS 16
  40. #define HIDMA_WRR_BIT_POS 8
  41. #define HIDMA_PRIORITY_BIT_POS 15
  42. #define HIDMA_AUTOSUSPEND_TIMEOUT 2000
  43. #define HIDMA_MAX_CHANNEL_WEIGHT 15
  44. int hidma_mgmt_setup(struct hidma_mgmt_dev *mgmtdev)
  45. {
  46. unsigned int i;
  47. u32 val;
  48. if (!is_power_of_2(mgmtdev->max_write_request) ||
  49. (mgmtdev->max_write_request < 128) ||
  50. (mgmtdev->max_write_request > 1024)) {
  51. dev_err(&mgmtdev->pdev->dev, "invalid write request %d\n",
  52. mgmtdev->max_write_request);
  53. return -EINVAL;
  54. }
  55. if (!is_power_of_2(mgmtdev->max_read_request) ||
  56. (mgmtdev->max_read_request < 128) ||
  57. (mgmtdev->max_read_request > 1024)) {
  58. dev_err(&mgmtdev->pdev->dev, "invalid read request %d\n",
  59. mgmtdev->max_read_request);
  60. return -EINVAL;
  61. }
  62. if (mgmtdev->max_wr_xactions > HIDMA_MAX_WR_XACTIONS_MASK) {
  63. dev_err(&mgmtdev->pdev->dev,
  64. "max_wr_xactions cannot be bigger than %ld\n",
  65. HIDMA_MAX_WR_XACTIONS_MASK);
  66. return -EINVAL;
  67. }
  68. if (mgmtdev->max_rd_xactions > HIDMA_MAX_RD_XACTIONS_MASK) {
  69. dev_err(&mgmtdev->pdev->dev,
  70. "max_rd_xactions cannot be bigger than %ld\n",
  71. HIDMA_MAX_RD_XACTIONS_MASK);
  72. return -EINVAL;
  73. }
  74. for (i = 0; i < mgmtdev->dma_channels; i++) {
  75. if (mgmtdev->priority[i] > 1) {
  76. dev_err(&mgmtdev->pdev->dev,
  77. "priority can be 0 or 1\n");
  78. return -EINVAL;
  79. }
  80. if (mgmtdev->weight[i] > HIDMA_MAX_CHANNEL_WEIGHT) {
  81. dev_err(&mgmtdev->pdev->dev,
  82. "max value of weight can be %d.\n",
  83. HIDMA_MAX_CHANNEL_WEIGHT);
  84. return -EINVAL;
  85. }
  86. /* weight needs to be at least one */
  87. if (mgmtdev->weight[i] == 0)
  88. mgmtdev->weight[i] = 1;
  89. }
  90. pm_runtime_get_sync(&mgmtdev->pdev->dev);
  91. val = readl(mgmtdev->virtaddr + HIDMA_MAX_BUS_REQ_LEN_OFFSET);
  92. val &= ~(HIDMA_MAX_BUS_REQ_LEN_MASK << HIDMA_MAX_BUS_WR_REQ_BIT_POS);
  93. val |= mgmtdev->max_write_request << HIDMA_MAX_BUS_WR_REQ_BIT_POS;
  94. val &= ~HIDMA_MAX_BUS_REQ_LEN_MASK;
  95. val |= mgmtdev->max_read_request;
  96. writel(val, mgmtdev->virtaddr + HIDMA_MAX_BUS_REQ_LEN_OFFSET);
  97. val = readl(mgmtdev->virtaddr + HIDMA_MAX_XACTIONS_OFFSET);
  98. val &= ~(HIDMA_MAX_WR_XACTIONS_MASK << HIDMA_MAX_WR_XACTIONS_BIT_POS);
  99. val |= mgmtdev->max_wr_xactions << HIDMA_MAX_WR_XACTIONS_BIT_POS;
  100. val &= ~HIDMA_MAX_RD_XACTIONS_MASK;
  101. val |= mgmtdev->max_rd_xactions;
  102. writel(val, mgmtdev->virtaddr + HIDMA_MAX_XACTIONS_OFFSET);
  103. mgmtdev->hw_version =
  104. readl(mgmtdev->virtaddr + HIDMA_HW_VERSION_OFFSET);
  105. mgmtdev->hw_version_major = (mgmtdev->hw_version >> 28) & 0xF;
  106. mgmtdev->hw_version_minor = (mgmtdev->hw_version >> 16) & 0xF;
  107. for (i = 0; i < mgmtdev->dma_channels; i++) {
  108. u32 weight = mgmtdev->weight[i];
  109. u32 priority = mgmtdev->priority[i];
  110. val = readl(mgmtdev->virtaddr + HIDMA_QOS_N_OFFSET + (4 * i));
  111. val &= ~(1 << HIDMA_PRIORITY_BIT_POS);
  112. val |= (priority & 0x1) << HIDMA_PRIORITY_BIT_POS;
  113. val &= ~(HIDMA_WEIGHT_MASK << HIDMA_WRR_BIT_POS);
  114. val |= (weight & HIDMA_WEIGHT_MASK) << HIDMA_WRR_BIT_POS;
  115. writel(val, mgmtdev->virtaddr + HIDMA_QOS_N_OFFSET + (4 * i));
  116. }
  117. val = readl(mgmtdev->virtaddr + HIDMA_CHRESET_TIMEOUT_OFFSET);
  118. val &= ~HIDMA_CHRESET_TIMEOUT_MASK;
  119. val |= mgmtdev->chreset_timeout_cycles & HIDMA_CHRESET_TIMEOUT_MASK;
  120. writel(val, mgmtdev->virtaddr + HIDMA_CHRESET_TIMEOUT_OFFSET);
  121. pm_runtime_mark_last_busy(&mgmtdev->pdev->dev);
  122. pm_runtime_put_autosuspend(&mgmtdev->pdev->dev);
  123. return 0;
  124. }
  125. EXPORT_SYMBOL_GPL(hidma_mgmt_setup);
  126. static int hidma_mgmt_probe(struct platform_device *pdev)
  127. {
  128. struct hidma_mgmt_dev *mgmtdev;
  129. struct resource *res;
  130. void __iomem *virtaddr;
  131. int irq;
  132. int rc;
  133. u32 val;
  134. pm_runtime_set_autosuspend_delay(&pdev->dev, HIDMA_AUTOSUSPEND_TIMEOUT);
  135. pm_runtime_use_autosuspend(&pdev->dev);
  136. pm_runtime_set_active(&pdev->dev);
  137. pm_runtime_enable(&pdev->dev);
  138. pm_runtime_get_sync(&pdev->dev);
  139. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  140. virtaddr = devm_ioremap_resource(&pdev->dev, res);
  141. if (IS_ERR(virtaddr)) {
  142. rc = -ENOMEM;
  143. goto out;
  144. }
  145. irq = platform_get_irq(pdev, 0);
  146. if (irq < 0) {
  147. dev_err(&pdev->dev, "irq resources not found\n");
  148. rc = irq;
  149. goto out;
  150. }
  151. mgmtdev = devm_kzalloc(&pdev->dev, sizeof(*mgmtdev), GFP_KERNEL);
  152. if (!mgmtdev) {
  153. rc = -ENOMEM;
  154. goto out;
  155. }
  156. mgmtdev->pdev = pdev;
  157. mgmtdev->addrsize = resource_size(res);
  158. mgmtdev->virtaddr = virtaddr;
  159. rc = device_property_read_u32(&pdev->dev, "dma-channels",
  160. &mgmtdev->dma_channels);
  161. if (rc) {
  162. dev_err(&pdev->dev, "number of channels missing\n");
  163. goto out;
  164. }
  165. rc = device_property_read_u32(&pdev->dev,
  166. "channel-reset-timeout-cycles",
  167. &mgmtdev->chreset_timeout_cycles);
  168. if (rc) {
  169. dev_err(&pdev->dev, "channel reset timeout missing\n");
  170. goto out;
  171. }
  172. rc = device_property_read_u32(&pdev->dev, "max-write-burst-bytes",
  173. &mgmtdev->max_write_request);
  174. if (rc) {
  175. dev_err(&pdev->dev, "max-write-burst-bytes missing\n");
  176. goto out;
  177. }
  178. rc = device_property_read_u32(&pdev->dev, "max-read-burst-bytes",
  179. &mgmtdev->max_read_request);
  180. if (rc) {
  181. dev_err(&pdev->dev, "max-read-burst-bytes missing\n");
  182. goto out;
  183. }
  184. rc = device_property_read_u32(&pdev->dev, "max-write-transactions",
  185. &mgmtdev->max_wr_xactions);
  186. if (rc) {
  187. dev_err(&pdev->dev, "max-write-transactions missing\n");
  188. goto out;
  189. }
  190. rc = device_property_read_u32(&pdev->dev, "max-read-transactions",
  191. &mgmtdev->max_rd_xactions);
  192. if (rc) {
  193. dev_err(&pdev->dev, "max-read-transactions missing\n");
  194. goto out;
  195. }
  196. mgmtdev->priority = devm_kcalloc(&pdev->dev,
  197. mgmtdev->dma_channels,
  198. sizeof(*mgmtdev->priority),
  199. GFP_KERNEL);
  200. if (!mgmtdev->priority) {
  201. rc = -ENOMEM;
  202. goto out;
  203. }
  204. mgmtdev->weight = devm_kcalloc(&pdev->dev,
  205. mgmtdev->dma_channels,
  206. sizeof(*mgmtdev->weight), GFP_KERNEL);
  207. if (!mgmtdev->weight) {
  208. rc = -ENOMEM;
  209. goto out;
  210. }
  211. rc = hidma_mgmt_setup(mgmtdev);
  212. if (rc) {
  213. dev_err(&pdev->dev, "setup failed\n");
  214. goto out;
  215. }
  216. /* start the HW */
  217. val = readl(mgmtdev->virtaddr + HIDMA_CFG_OFFSET);
  218. val |= 1;
  219. writel(val, mgmtdev->virtaddr + HIDMA_CFG_OFFSET);
  220. rc = hidma_mgmt_init_sys(mgmtdev);
  221. if (rc) {
  222. dev_err(&pdev->dev, "sysfs setup failed\n");
  223. goto out;
  224. }
  225. dev_info(&pdev->dev,
  226. "HW rev: %d.%d @ %pa with %d physical channels\n",
  227. mgmtdev->hw_version_major, mgmtdev->hw_version_minor,
  228. &res->start, mgmtdev->dma_channels);
  229. platform_set_drvdata(pdev, mgmtdev);
  230. pm_runtime_mark_last_busy(&pdev->dev);
  231. pm_runtime_put_autosuspend(&pdev->dev);
  232. return 0;
  233. out:
  234. pm_runtime_put_sync_suspend(&pdev->dev);
  235. pm_runtime_disable(&pdev->dev);
  236. return rc;
  237. }
  238. #if IS_ENABLED(CONFIG_ACPI)
  239. static const struct acpi_device_id hidma_mgmt_acpi_ids[] = {
  240. {"QCOM8060"},
  241. {},
  242. };
  243. #endif
  244. static const struct of_device_id hidma_mgmt_match[] = {
  245. {.compatible = "qcom,hidma-mgmt-1.0",},
  246. {},
  247. };
  248. MODULE_DEVICE_TABLE(of, hidma_mgmt_match);
  249. static struct platform_driver hidma_mgmt_driver = {
  250. .probe = hidma_mgmt_probe,
  251. .driver = {
  252. .name = "hidma-mgmt",
  253. .of_match_table = hidma_mgmt_match,
  254. .acpi_match_table = ACPI_PTR(hidma_mgmt_acpi_ids),
  255. },
  256. };
  257. module_platform_driver(hidma_mgmt_driver);
  258. MODULE_LICENSE("GPL v2");