omap-dma.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263
  1. /*
  2. * OMAP DMAengine support
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/delay.h>
  9. #include <linux/dmaengine.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/err.h>
  12. #include <linux/init.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/list.h>
  15. #include <linux/module.h>
  16. #include <linux/omap-dma.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/slab.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/of_dma.h>
  21. #include <linux/of_device.h>
  22. #include "virt-dma.h"
  23. #define OMAP_SDMA_REQUESTS 127
  24. #define OMAP_SDMA_CHANNELS 32
  25. struct omap_dmadev {
  26. struct dma_device ddev;
  27. spinlock_t lock;
  28. void __iomem *base;
  29. const struct omap_dma_reg *reg_map;
  30. struct omap_system_dma_plat_info *plat;
  31. bool legacy;
  32. unsigned dma_requests;
  33. spinlock_t irq_lock;
  34. uint32_t irq_enable_mask;
  35. struct omap_chan *lch_map[OMAP_SDMA_CHANNELS];
  36. };
  37. struct omap_chan {
  38. struct virt_dma_chan vc;
  39. void __iomem *channel_base;
  40. const struct omap_dma_reg *reg_map;
  41. uint32_t ccr;
  42. struct dma_slave_config cfg;
  43. unsigned dma_sig;
  44. bool cyclic;
  45. bool paused;
  46. int dma_ch;
  47. struct omap_desc *desc;
  48. unsigned sgidx;
  49. };
  50. struct omap_sg {
  51. dma_addr_t addr;
  52. uint32_t en; /* number of elements (24-bit) */
  53. uint32_t fn; /* number of frames (16-bit) */
  54. };
  55. struct omap_desc {
  56. struct virt_dma_desc vd;
  57. enum dma_transfer_direction dir;
  58. dma_addr_t dev_addr;
  59. int16_t fi; /* for OMAP_DMA_SYNC_PACKET */
  60. uint8_t es; /* CSDP_DATA_TYPE_xxx */
  61. uint32_t ccr; /* CCR value */
  62. uint16_t clnk_ctrl; /* CLNK_CTRL value */
  63. uint16_t cicr; /* CICR value */
  64. uint32_t csdp; /* CSDP value */
  65. unsigned sglen;
  66. struct omap_sg sg[0];
  67. };
  68. enum {
  69. CCR_FS = BIT(5),
  70. CCR_READ_PRIORITY = BIT(6),
  71. CCR_ENABLE = BIT(7),
  72. CCR_AUTO_INIT = BIT(8), /* OMAP1 only */
  73. CCR_REPEAT = BIT(9), /* OMAP1 only */
  74. CCR_OMAP31_DISABLE = BIT(10), /* OMAP1 only */
  75. CCR_SUSPEND_SENSITIVE = BIT(8), /* OMAP2+ only */
  76. CCR_RD_ACTIVE = BIT(9), /* OMAP2+ only */
  77. CCR_WR_ACTIVE = BIT(10), /* OMAP2+ only */
  78. CCR_SRC_AMODE_CONSTANT = 0 << 12,
  79. CCR_SRC_AMODE_POSTINC = 1 << 12,
  80. CCR_SRC_AMODE_SGLIDX = 2 << 12,
  81. CCR_SRC_AMODE_DBLIDX = 3 << 12,
  82. CCR_DST_AMODE_CONSTANT = 0 << 14,
  83. CCR_DST_AMODE_POSTINC = 1 << 14,
  84. CCR_DST_AMODE_SGLIDX = 2 << 14,
  85. CCR_DST_AMODE_DBLIDX = 3 << 14,
  86. CCR_CONSTANT_FILL = BIT(16),
  87. CCR_TRANSPARENT_COPY = BIT(17),
  88. CCR_BS = BIT(18),
  89. CCR_SUPERVISOR = BIT(22),
  90. CCR_PREFETCH = BIT(23),
  91. CCR_TRIGGER_SRC = BIT(24),
  92. CCR_BUFFERING_DISABLE = BIT(25),
  93. CCR_WRITE_PRIORITY = BIT(26),
  94. CCR_SYNC_ELEMENT = 0,
  95. CCR_SYNC_FRAME = CCR_FS,
  96. CCR_SYNC_BLOCK = CCR_BS,
  97. CCR_SYNC_PACKET = CCR_BS | CCR_FS,
  98. CSDP_DATA_TYPE_8 = 0,
  99. CSDP_DATA_TYPE_16 = 1,
  100. CSDP_DATA_TYPE_32 = 2,
  101. CSDP_SRC_PORT_EMIFF = 0 << 2, /* OMAP1 only */
  102. CSDP_SRC_PORT_EMIFS = 1 << 2, /* OMAP1 only */
  103. CSDP_SRC_PORT_OCP_T1 = 2 << 2, /* OMAP1 only */
  104. CSDP_SRC_PORT_TIPB = 3 << 2, /* OMAP1 only */
  105. CSDP_SRC_PORT_OCP_T2 = 4 << 2, /* OMAP1 only */
  106. CSDP_SRC_PORT_MPUI = 5 << 2, /* OMAP1 only */
  107. CSDP_SRC_PACKED = BIT(6),
  108. CSDP_SRC_BURST_1 = 0 << 7,
  109. CSDP_SRC_BURST_16 = 1 << 7,
  110. CSDP_SRC_BURST_32 = 2 << 7,
  111. CSDP_SRC_BURST_64 = 3 << 7,
  112. CSDP_DST_PORT_EMIFF = 0 << 9, /* OMAP1 only */
  113. CSDP_DST_PORT_EMIFS = 1 << 9, /* OMAP1 only */
  114. CSDP_DST_PORT_OCP_T1 = 2 << 9, /* OMAP1 only */
  115. CSDP_DST_PORT_TIPB = 3 << 9, /* OMAP1 only */
  116. CSDP_DST_PORT_OCP_T2 = 4 << 9, /* OMAP1 only */
  117. CSDP_DST_PORT_MPUI = 5 << 9, /* OMAP1 only */
  118. CSDP_DST_PACKED = BIT(13),
  119. CSDP_DST_BURST_1 = 0 << 14,
  120. CSDP_DST_BURST_16 = 1 << 14,
  121. CSDP_DST_BURST_32 = 2 << 14,
  122. CSDP_DST_BURST_64 = 3 << 14,
  123. CICR_TOUT_IE = BIT(0), /* OMAP1 only */
  124. CICR_DROP_IE = BIT(1),
  125. CICR_HALF_IE = BIT(2),
  126. CICR_FRAME_IE = BIT(3),
  127. CICR_LAST_IE = BIT(4),
  128. CICR_BLOCK_IE = BIT(5),
  129. CICR_PKT_IE = BIT(7), /* OMAP2+ only */
  130. CICR_TRANS_ERR_IE = BIT(8), /* OMAP2+ only */
  131. CICR_SUPERVISOR_ERR_IE = BIT(10), /* OMAP2+ only */
  132. CICR_MISALIGNED_ERR_IE = BIT(11), /* OMAP2+ only */
  133. CICR_DRAIN_IE = BIT(12), /* OMAP2+ only */
  134. CICR_SUPER_BLOCK_IE = BIT(14), /* OMAP2+ only */
  135. CLNK_CTRL_ENABLE_LNK = BIT(15),
  136. };
  137. static const unsigned es_bytes[] = {
  138. [CSDP_DATA_TYPE_8] = 1,
  139. [CSDP_DATA_TYPE_16] = 2,
  140. [CSDP_DATA_TYPE_32] = 4,
  141. };
  142. static struct of_dma_filter_info omap_dma_info = {
  143. .filter_fn = omap_dma_filter_fn,
  144. };
  145. static inline struct omap_dmadev *to_omap_dma_dev(struct dma_device *d)
  146. {
  147. return container_of(d, struct omap_dmadev, ddev);
  148. }
  149. static inline struct omap_chan *to_omap_dma_chan(struct dma_chan *c)
  150. {
  151. return container_of(c, struct omap_chan, vc.chan);
  152. }
  153. static inline struct omap_desc *to_omap_dma_desc(struct dma_async_tx_descriptor *t)
  154. {
  155. return container_of(t, struct omap_desc, vd.tx);
  156. }
  157. static void omap_dma_desc_free(struct virt_dma_desc *vd)
  158. {
  159. kfree(container_of(vd, struct omap_desc, vd));
  160. }
  161. static void omap_dma_write(uint32_t val, unsigned type, void __iomem *addr)
  162. {
  163. switch (type) {
  164. case OMAP_DMA_REG_16BIT:
  165. writew_relaxed(val, addr);
  166. break;
  167. case OMAP_DMA_REG_2X16BIT:
  168. writew_relaxed(val, addr);
  169. writew_relaxed(val >> 16, addr + 2);
  170. break;
  171. case OMAP_DMA_REG_32BIT:
  172. writel_relaxed(val, addr);
  173. break;
  174. default:
  175. WARN_ON(1);
  176. }
  177. }
  178. static unsigned omap_dma_read(unsigned type, void __iomem *addr)
  179. {
  180. unsigned val;
  181. switch (type) {
  182. case OMAP_DMA_REG_16BIT:
  183. val = readw_relaxed(addr);
  184. break;
  185. case OMAP_DMA_REG_2X16BIT:
  186. val = readw_relaxed(addr);
  187. val |= readw_relaxed(addr + 2) << 16;
  188. break;
  189. case OMAP_DMA_REG_32BIT:
  190. val = readl_relaxed(addr);
  191. break;
  192. default:
  193. WARN_ON(1);
  194. val = 0;
  195. }
  196. return val;
  197. }
  198. static void omap_dma_glbl_write(struct omap_dmadev *od, unsigned reg, unsigned val)
  199. {
  200. const struct omap_dma_reg *r = od->reg_map + reg;
  201. WARN_ON(r->stride);
  202. omap_dma_write(val, r->type, od->base + r->offset);
  203. }
  204. static unsigned omap_dma_glbl_read(struct omap_dmadev *od, unsigned reg)
  205. {
  206. const struct omap_dma_reg *r = od->reg_map + reg;
  207. WARN_ON(r->stride);
  208. return omap_dma_read(r->type, od->base + r->offset);
  209. }
  210. static void omap_dma_chan_write(struct omap_chan *c, unsigned reg, unsigned val)
  211. {
  212. const struct omap_dma_reg *r = c->reg_map + reg;
  213. omap_dma_write(val, r->type, c->channel_base + r->offset);
  214. }
  215. static unsigned omap_dma_chan_read(struct omap_chan *c, unsigned reg)
  216. {
  217. const struct omap_dma_reg *r = c->reg_map + reg;
  218. return omap_dma_read(r->type, c->channel_base + r->offset);
  219. }
  220. static void omap_dma_clear_csr(struct omap_chan *c)
  221. {
  222. if (dma_omap1())
  223. omap_dma_chan_read(c, CSR);
  224. else
  225. omap_dma_chan_write(c, CSR, ~0);
  226. }
  227. static unsigned omap_dma_get_csr(struct omap_chan *c)
  228. {
  229. unsigned val = omap_dma_chan_read(c, CSR);
  230. if (!dma_omap1())
  231. omap_dma_chan_write(c, CSR, val);
  232. return val;
  233. }
  234. static void omap_dma_assign(struct omap_dmadev *od, struct omap_chan *c,
  235. unsigned lch)
  236. {
  237. c->channel_base = od->base + od->plat->channel_stride * lch;
  238. od->lch_map[lch] = c;
  239. }
  240. static void omap_dma_start(struct omap_chan *c, struct omap_desc *d)
  241. {
  242. struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
  243. if (__dma_omap15xx(od->plat->dma_attr))
  244. omap_dma_chan_write(c, CPC, 0);
  245. else
  246. omap_dma_chan_write(c, CDAC, 0);
  247. omap_dma_clear_csr(c);
  248. /* Enable interrupts */
  249. omap_dma_chan_write(c, CICR, d->cicr);
  250. /* Enable channel */
  251. omap_dma_chan_write(c, CCR, d->ccr | CCR_ENABLE);
  252. }
  253. static void omap_dma_stop(struct omap_chan *c)
  254. {
  255. struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
  256. uint32_t val;
  257. /* disable irq */
  258. omap_dma_chan_write(c, CICR, 0);
  259. omap_dma_clear_csr(c);
  260. val = omap_dma_chan_read(c, CCR);
  261. if (od->plat->errata & DMA_ERRATA_i541 && val & CCR_TRIGGER_SRC) {
  262. uint32_t sysconfig;
  263. unsigned i;
  264. sysconfig = omap_dma_glbl_read(od, OCP_SYSCONFIG);
  265. val = sysconfig & ~DMA_SYSCONFIG_MIDLEMODE_MASK;
  266. val |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
  267. omap_dma_glbl_write(od, OCP_SYSCONFIG, val);
  268. val = omap_dma_chan_read(c, CCR);
  269. val &= ~CCR_ENABLE;
  270. omap_dma_chan_write(c, CCR, val);
  271. /* Wait for sDMA FIFO to drain */
  272. for (i = 0; ; i++) {
  273. val = omap_dma_chan_read(c, CCR);
  274. if (!(val & (CCR_RD_ACTIVE | CCR_WR_ACTIVE)))
  275. break;
  276. if (i > 100)
  277. break;
  278. udelay(5);
  279. }
  280. if (val & (CCR_RD_ACTIVE | CCR_WR_ACTIVE))
  281. dev_err(c->vc.chan.device->dev,
  282. "DMA drain did not complete on lch %d\n",
  283. c->dma_ch);
  284. omap_dma_glbl_write(od, OCP_SYSCONFIG, sysconfig);
  285. } else {
  286. val &= ~CCR_ENABLE;
  287. omap_dma_chan_write(c, CCR, val);
  288. }
  289. mb();
  290. if (!__dma_omap15xx(od->plat->dma_attr) && c->cyclic) {
  291. val = omap_dma_chan_read(c, CLNK_CTRL);
  292. if (dma_omap1())
  293. val |= 1 << 14; /* set the STOP_LNK bit */
  294. else
  295. val &= ~CLNK_CTRL_ENABLE_LNK;
  296. omap_dma_chan_write(c, CLNK_CTRL, val);
  297. }
  298. }
  299. static void omap_dma_start_sg(struct omap_chan *c, struct omap_desc *d,
  300. unsigned idx)
  301. {
  302. struct omap_sg *sg = d->sg + idx;
  303. unsigned cxsa, cxei, cxfi;
  304. if (d->dir == DMA_DEV_TO_MEM || d->dir == DMA_MEM_TO_MEM) {
  305. cxsa = CDSA;
  306. cxei = CDEI;
  307. cxfi = CDFI;
  308. } else {
  309. cxsa = CSSA;
  310. cxei = CSEI;
  311. cxfi = CSFI;
  312. }
  313. omap_dma_chan_write(c, cxsa, sg->addr);
  314. omap_dma_chan_write(c, cxei, 0);
  315. omap_dma_chan_write(c, cxfi, 0);
  316. omap_dma_chan_write(c, CEN, sg->en);
  317. omap_dma_chan_write(c, CFN, sg->fn);
  318. omap_dma_start(c, d);
  319. }
  320. static void omap_dma_start_desc(struct omap_chan *c)
  321. {
  322. struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
  323. struct omap_desc *d;
  324. unsigned cxsa, cxei, cxfi;
  325. if (!vd) {
  326. c->desc = NULL;
  327. return;
  328. }
  329. list_del(&vd->node);
  330. c->desc = d = to_omap_dma_desc(&vd->tx);
  331. c->sgidx = 0;
  332. /*
  333. * This provides the necessary barrier to ensure data held in
  334. * DMA coherent memory is visible to the DMA engine prior to
  335. * the transfer starting.
  336. */
  337. mb();
  338. omap_dma_chan_write(c, CCR, d->ccr);
  339. if (dma_omap1())
  340. omap_dma_chan_write(c, CCR2, d->ccr >> 16);
  341. if (d->dir == DMA_DEV_TO_MEM || d->dir == DMA_MEM_TO_MEM) {
  342. cxsa = CSSA;
  343. cxei = CSEI;
  344. cxfi = CSFI;
  345. } else {
  346. cxsa = CDSA;
  347. cxei = CDEI;
  348. cxfi = CDFI;
  349. }
  350. omap_dma_chan_write(c, cxsa, d->dev_addr);
  351. omap_dma_chan_write(c, cxei, 0);
  352. omap_dma_chan_write(c, cxfi, d->fi);
  353. omap_dma_chan_write(c, CSDP, d->csdp);
  354. omap_dma_chan_write(c, CLNK_CTRL, d->clnk_ctrl);
  355. omap_dma_start_sg(c, d, 0);
  356. }
  357. static void omap_dma_callback(int ch, u16 status, void *data)
  358. {
  359. struct omap_chan *c = data;
  360. struct omap_desc *d;
  361. unsigned long flags;
  362. spin_lock_irqsave(&c->vc.lock, flags);
  363. d = c->desc;
  364. if (d) {
  365. if (!c->cyclic) {
  366. if (++c->sgidx < d->sglen) {
  367. omap_dma_start_sg(c, d, c->sgidx);
  368. } else {
  369. omap_dma_start_desc(c);
  370. vchan_cookie_complete(&d->vd);
  371. }
  372. } else {
  373. vchan_cyclic_callback(&d->vd);
  374. }
  375. }
  376. spin_unlock_irqrestore(&c->vc.lock, flags);
  377. }
  378. static irqreturn_t omap_dma_irq(int irq, void *devid)
  379. {
  380. struct omap_dmadev *od = devid;
  381. unsigned status, channel;
  382. spin_lock(&od->irq_lock);
  383. status = omap_dma_glbl_read(od, IRQSTATUS_L1);
  384. status &= od->irq_enable_mask;
  385. if (status == 0) {
  386. spin_unlock(&od->irq_lock);
  387. return IRQ_NONE;
  388. }
  389. while ((channel = ffs(status)) != 0) {
  390. unsigned mask, csr;
  391. struct omap_chan *c;
  392. channel -= 1;
  393. mask = BIT(channel);
  394. status &= ~mask;
  395. c = od->lch_map[channel];
  396. if (c == NULL) {
  397. /* This should never happen */
  398. dev_err(od->ddev.dev, "invalid channel %u\n", channel);
  399. continue;
  400. }
  401. csr = omap_dma_get_csr(c);
  402. omap_dma_glbl_write(od, IRQSTATUS_L1, mask);
  403. omap_dma_callback(channel, csr, c);
  404. }
  405. spin_unlock(&od->irq_lock);
  406. return IRQ_HANDLED;
  407. }
  408. static int omap_dma_alloc_chan_resources(struct dma_chan *chan)
  409. {
  410. struct omap_dmadev *od = to_omap_dma_dev(chan->device);
  411. struct omap_chan *c = to_omap_dma_chan(chan);
  412. int ret;
  413. if (od->legacy) {
  414. ret = omap_request_dma(c->dma_sig, "DMA engine",
  415. omap_dma_callback, c, &c->dma_ch);
  416. } else {
  417. ret = omap_request_dma(c->dma_sig, "DMA engine", NULL, NULL,
  418. &c->dma_ch);
  419. }
  420. dev_dbg(od->ddev.dev, "allocating channel %u for %u\n",
  421. c->dma_ch, c->dma_sig);
  422. if (ret >= 0) {
  423. omap_dma_assign(od, c, c->dma_ch);
  424. if (!od->legacy) {
  425. unsigned val;
  426. spin_lock_irq(&od->irq_lock);
  427. val = BIT(c->dma_ch);
  428. omap_dma_glbl_write(od, IRQSTATUS_L1, val);
  429. od->irq_enable_mask |= val;
  430. omap_dma_glbl_write(od, IRQENABLE_L1, od->irq_enable_mask);
  431. val = omap_dma_glbl_read(od, IRQENABLE_L0);
  432. val &= ~BIT(c->dma_ch);
  433. omap_dma_glbl_write(od, IRQENABLE_L0, val);
  434. spin_unlock_irq(&od->irq_lock);
  435. }
  436. }
  437. if (dma_omap1()) {
  438. if (__dma_omap16xx(od->plat->dma_attr)) {
  439. c->ccr = CCR_OMAP31_DISABLE;
  440. /* Duplicate what plat-omap/dma.c does */
  441. c->ccr |= c->dma_ch + 1;
  442. } else {
  443. c->ccr = c->dma_sig & 0x1f;
  444. }
  445. } else {
  446. c->ccr = c->dma_sig & 0x1f;
  447. c->ccr |= (c->dma_sig & ~0x1f) << 14;
  448. }
  449. if (od->plat->errata & DMA_ERRATA_IFRAME_BUFFERING)
  450. c->ccr |= CCR_BUFFERING_DISABLE;
  451. return ret;
  452. }
  453. static void omap_dma_free_chan_resources(struct dma_chan *chan)
  454. {
  455. struct omap_dmadev *od = to_omap_dma_dev(chan->device);
  456. struct omap_chan *c = to_omap_dma_chan(chan);
  457. if (!od->legacy) {
  458. spin_lock_irq(&od->irq_lock);
  459. od->irq_enable_mask &= ~BIT(c->dma_ch);
  460. omap_dma_glbl_write(od, IRQENABLE_L1, od->irq_enable_mask);
  461. spin_unlock_irq(&od->irq_lock);
  462. }
  463. c->channel_base = NULL;
  464. od->lch_map[c->dma_ch] = NULL;
  465. vchan_free_chan_resources(&c->vc);
  466. omap_free_dma(c->dma_ch);
  467. dev_dbg(od->ddev.dev, "freeing channel for %u\n", c->dma_sig);
  468. c->dma_sig = 0;
  469. }
  470. static size_t omap_dma_sg_size(struct omap_sg *sg)
  471. {
  472. return sg->en * sg->fn;
  473. }
  474. static size_t omap_dma_desc_size(struct omap_desc *d)
  475. {
  476. unsigned i;
  477. size_t size;
  478. for (size = i = 0; i < d->sglen; i++)
  479. size += omap_dma_sg_size(&d->sg[i]);
  480. return size * es_bytes[d->es];
  481. }
  482. static size_t omap_dma_desc_size_pos(struct omap_desc *d, dma_addr_t addr)
  483. {
  484. unsigned i;
  485. size_t size, es_size = es_bytes[d->es];
  486. for (size = i = 0; i < d->sglen; i++) {
  487. size_t this_size = omap_dma_sg_size(&d->sg[i]) * es_size;
  488. if (size)
  489. size += this_size;
  490. else if (addr >= d->sg[i].addr &&
  491. addr < d->sg[i].addr + this_size)
  492. size += d->sg[i].addr + this_size - addr;
  493. }
  494. return size;
  495. }
  496. /*
  497. * OMAP 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
  498. * read before the DMA controller finished disabling the channel.
  499. */
  500. static uint32_t omap_dma_chan_read_3_3(struct omap_chan *c, unsigned reg)
  501. {
  502. struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
  503. uint32_t val;
  504. val = omap_dma_chan_read(c, reg);
  505. if (val == 0 && od->plat->errata & DMA_ERRATA_3_3)
  506. val = omap_dma_chan_read(c, reg);
  507. return val;
  508. }
  509. static dma_addr_t omap_dma_get_src_pos(struct omap_chan *c)
  510. {
  511. struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
  512. dma_addr_t addr, cdac;
  513. if (__dma_omap15xx(od->plat->dma_attr)) {
  514. addr = omap_dma_chan_read(c, CPC);
  515. } else {
  516. addr = omap_dma_chan_read_3_3(c, CSAC);
  517. cdac = omap_dma_chan_read_3_3(c, CDAC);
  518. /*
  519. * CDAC == 0 indicates that the DMA transfer on the channel has
  520. * not been started (no data has been transferred so far).
  521. * Return the programmed source start address in this case.
  522. */
  523. if (cdac == 0)
  524. addr = omap_dma_chan_read(c, CSSA);
  525. }
  526. if (dma_omap1())
  527. addr |= omap_dma_chan_read(c, CSSA) & 0xffff0000;
  528. return addr;
  529. }
  530. static dma_addr_t omap_dma_get_dst_pos(struct omap_chan *c)
  531. {
  532. struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
  533. dma_addr_t addr;
  534. if (__dma_omap15xx(od->plat->dma_attr)) {
  535. addr = omap_dma_chan_read(c, CPC);
  536. } else {
  537. addr = omap_dma_chan_read_3_3(c, CDAC);
  538. /*
  539. * CDAC == 0 indicates that the DMA transfer on the channel
  540. * has not been started (no data has been transferred so
  541. * far). Return the programmed destination start address in
  542. * this case.
  543. */
  544. if (addr == 0)
  545. addr = omap_dma_chan_read(c, CDSA);
  546. }
  547. if (dma_omap1())
  548. addr |= omap_dma_chan_read(c, CDSA) & 0xffff0000;
  549. return addr;
  550. }
  551. static enum dma_status omap_dma_tx_status(struct dma_chan *chan,
  552. dma_cookie_t cookie, struct dma_tx_state *txstate)
  553. {
  554. struct omap_chan *c = to_omap_dma_chan(chan);
  555. struct virt_dma_desc *vd;
  556. enum dma_status ret;
  557. uint32_t ccr;
  558. unsigned long flags;
  559. ccr = omap_dma_chan_read(c, CCR);
  560. /* The channel is no longer active, handle the completion right away */
  561. if (!(ccr & CCR_ENABLE))
  562. omap_dma_callback(c->dma_ch, 0, c);
  563. ret = dma_cookie_status(chan, cookie, txstate);
  564. if (ret == DMA_COMPLETE || !txstate)
  565. return ret;
  566. spin_lock_irqsave(&c->vc.lock, flags);
  567. vd = vchan_find_desc(&c->vc, cookie);
  568. if (vd) {
  569. txstate->residue = omap_dma_desc_size(to_omap_dma_desc(&vd->tx));
  570. } else if (c->desc && c->desc->vd.tx.cookie == cookie) {
  571. struct omap_desc *d = c->desc;
  572. dma_addr_t pos;
  573. if (d->dir == DMA_MEM_TO_DEV)
  574. pos = omap_dma_get_src_pos(c);
  575. else if (d->dir == DMA_DEV_TO_MEM || d->dir == DMA_MEM_TO_MEM)
  576. pos = omap_dma_get_dst_pos(c);
  577. else
  578. pos = 0;
  579. txstate->residue = omap_dma_desc_size_pos(d, pos);
  580. } else {
  581. txstate->residue = 0;
  582. }
  583. spin_unlock_irqrestore(&c->vc.lock, flags);
  584. return ret;
  585. }
  586. static void omap_dma_issue_pending(struct dma_chan *chan)
  587. {
  588. struct omap_chan *c = to_omap_dma_chan(chan);
  589. unsigned long flags;
  590. spin_lock_irqsave(&c->vc.lock, flags);
  591. if (vchan_issue_pending(&c->vc) && !c->desc)
  592. omap_dma_start_desc(c);
  593. spin_unlock_irqrestore(&c->vc.lock, flags);
  594. }
  595. static struct dma_async_tx_descriptor *omap_dma_prep_slave_sg(
  596. struct dma_chan *chan, struct scatterlist *sgl, unsigned sglen,
  597. enum dma_transfer_direction dir, unsigned long tx_flags, void *context)
  598. {
  599. struct omap_dmadev *od = to_omap_dma_dev(chan->device);
  600. struct omap_chan *c = to_omap_dma_chan(chan);
  601. enum dma_slave_buswidth dev_width;
  602. struct scatterlist *sgent;
  603. struct omap_desc *d;
  604. dma_addr_t dev_addr;
  605. unsigned i, es, en, frame_bytes;
  606. u32 burst;
  607. if (dir == DMA_DEV_TO_MEM) {
  608. dev_addr = c->cfg.src_addr;
  609. dev_width = c->cfg.src_addr_width;
  610. burst = c->cfg.src_maxburst;
  611. } else if (dir == DMA_MEM_TO_DEV) {
  612. dev_addr = c->cfg.dst_addr;
  613. dev_width = c->cfg.dst_addr_width;
  614. burst = c->cfg.dst_maxburst;
  615. } else {
  616. dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
  617. return NULL;
  618. }
  619. /* Bus width translates to the element size (ES) */
  620. switch (dev_width) {
  621. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  622. es = CSDP_DATA_TYPE_8;
  623. break;
  624. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  625. es = CSDP_DATA_TYPE_16;
  626. break;
  627. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  628. es = CSDP_DATA_TYPE_32;
  629. break;
  630. default: /* not reached */
  631. return NULL;
  632. }
  633. /* Now allocate and setup the descriptor. */
  634. d = kzalloc(sizeof(*d) + sglen * sizeof(d->sg[0]), GFP_ATOMIC);
  635. if (!d)
  636. return NULL;
  637. d->dir = dir;
  638. d->dev_addr = dev_addr;
  639. d->es = es;
  640. d->ccr = c->ccr | CCR_SYNC_FRAME;
  641. if (dir == DMA_DEV_TO_MEM)
  642. d->ccr |= CCR_DST_AMODE_POSTINC | CCR_SRC_AMODE_CONSTANT;
  643. else
  644. d->ccr |= CCR_DST_AMODE_CONSTANT | CCR_SRC_AMODE_POSTINC;
  645. d->cicr = CICR_DROP_IE | CICR_BLOCK_IE;
  646. d->csdp = es;
  647. if (dma_omap1()) {
  648. d->cicr |= CICR_TOUT_IE;
  649. if (dir == DMA_DEV_TO_MEM)
  650. d->csdp |= CSDP_DST_PORT_EMIFF | CSDP_SRC_PORT_TIPB;
  651. else
  652. d->csdp |= CSDP_DST_PORT_TIPB | CSDP_SRC_PORT_EMIFF;
  653. } else {
  654. if (dir == DMA_DEV_TO_MEM)
  655. d->ccr |= CCR_TRIGGER_SRC;
  656. d->cicr |= CICR_MISALIGNED_ERR_IE | CICR_TRANS_ERR_IE;
  657. }
  658. if (od->plat->errata & DMA_ERRATA_PARALLEL_CHANNELS)
  659. d->clnk_ctrl = c->dma_ch;
  660. /*
  661. * Build our scatterlist entries: each contains the address,
  662. * the number of elements (EN) in each frame, and the number of
  663. * frames (FN). Number of bytes for this entry = ES * EN * FN.
  664. *
  665. * Burst size translates to number of elements with frame sync.
  666. * Note: DMA engine defines burst to be the number of dev-width
  667. * transfers.
  668. */
  669. en = burst;
  670. frame_bytes = es_bytes[es] * en;
  671. for_each_sg(sgl, sgent, sglen, i) {
  672. d->sg[i].addr = sg_dma_address(sgent);
  673. d->sg[i].en = en;
  674. d->sg[i].fn = sg_dma_len(sgent) / frame_bytes;
  675. }
  676. d->sglen = sglen;
  677. return vchan_tx_prep(&c->vc, &d->vd, tx_flags);
  678. }
  679. static struct dma_async_tx_descriptor *omap_dma_prep_dma_cyclic(
  680. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  681. size_t period_len, enum dma_transfer_direction dir, unsigned long flags)
  682. {
  683. struct omap_dmadev *od = to_omap_dma_dev(chan->device);
  684. struct omap_chan *c = to_omap_dma_chan(chan);
  685. enum dma_slave_buswidth dev_width;
  686. struct omap_desc *d;
  687. dma_addr_t dev_addr;
  688. unsigned es;
  689. u32 burst;
  690. if (dir == DMA_DEV_TO_MEM) {
  691. dev_addr = c->cfg.src_addr;
  692. dev_width = c->cfg.src_addr_width;
  693. burst = c->cfg.src_maxburst;
  694. } else if (dir == DMA_MEM_TO_DEV) {
  695. dev_addr = c->cfg.dst_addr;
  696. dev_width = c->cfg.dst_addr_width;
  697. burst = c->cfg.dst_maxburst;
  698. } else {
  699. dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
  700. return NULL;
  701. }
  702. /* Bus width translates to the element size (ES) */
  703. switch (dev_width) {
  704. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  705. es = CSDP_DATA_TYPE_8;
  706. break;
  707. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  708. es = CSDP_DATA_TYPE_16;
  709. break;
  710. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  711. es = CSDP_DATA_TYPE_32;
  712. break;
  713. default: /* not reached */
  714. return NULL;
  715. }
  716. /* Now allocate and setup the descriptor. */
  717. d = kzalloc(sizeof(*d) + sizeof(d->sg[0]), GFP_ATOMIC);
  718. if (!d)
  719. return NULL;
  720. d->dir = dir;
  721. d->dev_addr = dev_addr;
  722. d->fi = burst;
  723. d->es = es;
  724. d->sg[0].addr = buf_addr;
  725. d->sg[0].en = period_len / es_bytes[es];
  726. d->sg[0].fn = buf_len / period_len;
  727. d->sglen = 1;
  728. d->ccr = c->ccr;
  729. if (dir == DMA_DEV_TO_MEM)
  730. d->ccr |= CCR_DST_AMODE_POSTINC | CCR_SRC_AMODE_CONSTANT;
  731. else
  732. d->ccr |= CCR_DST_AMODE_CONSTANT | CCR_SRC_AMODE_POSTINC;
  733. d->cicr = CICR_DROP_IE;
  734. if (flags & DMA_PREP_INTERRUPT)
  735. d->cicr |= CICR_FRAME_IE;
  736. d->csdp = es;
  737. if (dma_omap1()) {
  738. d->cicr |= CICR_TOUT_IE;
  739. if (dir == DMA_DEV_TO_MEM)
  740. d->csdp |= CSDP_DST_PORT_EMIFF | CSDP_SRC_PORT_MPUI;
  741. else
  742. d->csdp |= CSDP_DST_PORT_MPUI | CSDP_SRC_PORT_EMIFF;
  743. } else {
  744. if (burst)
  745. d->ccr |= CCR_SYNC_PACKET;
  746. else
  747. d->ccr |= CCR_SYNC_ELEMENT;
  748. if (dir == DMA_DEV_TO_MEM) {
  749. d->ccr |= CCR_TRIGGER_SRC;
  750. d->csdp |= CSDP_DST_PACKED;
  751. } else {
  752. d->csdp |= CSDP_SRC_PACKED;
  753. }
  754. d->cicr |= CICR_MISALIGNED_ERR_IE | CICR_TRANS_ERR_IE;
  755. d->csdp |= CSDP_DST_BURST_64 | CSDP_SRC_BURST_64;
  756. }
  757. if (__dma_omap15xx(od->plat->dma_attr))
  758. d->ccr |= CCR_AUTO_INIT | CCR_REPEAT;
  759. else
  760. d->clnk_ctrl = c->dma_ch | CLNK_CTRL_ENABLE_LNK;
  761. c->cyclic = true;
  762. return vchan_tx_prep(&c->vc, &d->vd, flags);
  763. }
  764. static struct dma_async_tx_descriptor *omap_dma_prep_dma_memcpy(
  765. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  766. size_t len, unsigned long tx_flags)
  767. {
  768. struct omap_chan *c = to_omap_dma_chan(chan);
  769. struct omap_desc *d;
  770. uint8_t data_type;
  771. d = kzalloc(sizeof(*d) + sizeof(d->sg[0]), GFP_ATOMIC);
  772. if (!d)
  773. return NULL;
  774. data_type = __ffs((src | dest | len));
  775. if (data_type > CSDP_DATA_TYPE_32)
  776. data_type = CSDP_DATA_TYPE_32;
  777. d->dir = DMA_MEM_TO_MEM;
  778. d->dev_addr = src;
  779. d->fi = 0;
  780. d->es = data_type;
  781. d->sg[0].en = len / BIT(data_type);
  782. d->sg[0].fn = 1;
  783. d->sg[0].addr = dest;
  784. d->sglen = 1;
  785. d->ccr = c->ccr;
  786. d->ccr |= CCR_DST_AMODE_POSTINC | CCR_SRC_AMODE_POSTINC;
  787. d->cicr = CICR_DROP_IE;
  788. if (tx_flags & DMA_PREP_INTERRUPT)
  789. d->cicr |= CICR_FRAME_IE;
  790. d->csdp = data_type;
  791. if (dma_omap1()) {
  792. d->cicr |= CICR_TOUT_IE;
  793. d->csdp |= CSDP_DST_PORT_EMIFF | CSDP_SRC_PORT_EMIFF;
  794. } else {
  795. d->csdp |= CSDP_DST_PACKED | CSDP_SRC_PACKED;
  796. d->cicr |= CICR_MISALIGNED_ERR_IE | CICR_TRANS_ERR_IE;
  797. d->csdp |= CSDP_DST_BURST_64 | CSDP_SRC_BURST_64;
  798. }
  799. return vchan_tx_prep(&c->vc, &d->vd, tx_flags);
  800. }
  801. static int omap_dma_slave_config(struct dma_chan *chan, struct dma_slave_config *cfg)
  802. {
  803. struct omap_chan *c = to_omap_dma_chan(chan);
  804. if (cfg->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
  805. cfg->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
  806. return -EINVAL;
  807. memcpy(&c->cfg, cfg, sizeof(c->cfg));
  808. return 0;
  809. }
  810. static int omap_dma_terminate_all(struct dma_chan *chan)
  811. {
  812. struct omap_chan *c = to_omap_dma_chan(chan);
  813. unsigned long flags;
  814. LIST_HEAD(head);
  815. spin_lock_irqsave(&c->vc.lock, flags);
  816. /*
  817. * Stop DMA activity: we assume the callback will not be called
  818. * after omap_dma_stop() returns (even if it does, it will see
  819. * c->desc is NULL and exit.)
  820. */
  821. if (c->desc) {
  822. omap_dma_desc_free(&c->desc->vd);
  823. c->desc = NULL;
  824. /* Avoid stopping the dma twice */
  825. if (!c->paused)
  826. omap_dma_stop(c);
  827. }
  828. if (c->cyclic) {
  829. c->cyclic = false;
  830. c->paused = false;
  831. }
  832. vchan_get_all_descriptors(&c->vc, &head);
  833. spin_unlock_irqrestore(&c->vc.lock, flags);
  834. vchan_dma_desc_free_list(&c->vc, &head);
  835. return 0;
  836. }
  837. static void omap_dma_synchronize(struct dma_chan *chan)
  838. {
  839. struct omap_chan *c = to_omap_dma_chan(chan);
  840. vchan_synchronize(&c->vc);
  841. }
  842. static int omap_dma_pause(struct dma_chan *chan)
  843. {
  844. struct omap_chan *c = to_omap_dma_chan(chan);
  845. /* Pause/Resume only allowed with cyclic mode */
  846. if (!c->cyclic)
  847. return -EINVAL;
  848. if (!c->paused) {
  849. omap_dma_stop(c);
  850. c->paused = true;
  851. }
  852. return 0;
  853. }
  854. static int omap_dma_resume(struct dma_chan *chan)
  855. {
  856. struct omap_chan *c = to_omap_dma_chan(chan);
  857. /* Pause/Resume only allowed with cyclic mode */
  858. if (!c->cyclic)
  859. return -EINVAL;
  860. if (c->paused) {
  861. mb();
  862. /* Restore channel link register */
  863. omap_dma_chan_write(c, CLNK_CTRL, c->desc->clnk_ctrl);
  864. omap_dma_start(c, c->desc);
  865. c->paused = false;
  866. }
  867. return 0;
  868. }
  869. static int omap_dma_chan_init(struct omap_dmadev *od)
  870. {
  871. struct omap_chan *c;
  872. c = kzalloc(sizeof(*c), GFP_KERNEL);
  873. if (!c)
  874. return -ENOMEM;
  875. c->reg_map = od->reg_map;
  876. c->vc.desc_free = omap_dma_desc_free;
  877. vchan_init(&c->vc, &od->ddev);
  878. return 0;
  879. }
  880. static void omap_dma_free(struct omap_dmadev *od)
  881. {
  882. while (!list_empty(&od->ddev.channels)) {
  883. struct omap_chan *c = list_first_entry(&od->ddev.channels,
  884. struct omap_chan, vc.chan.device_node);
  885. list_del(&c->vc.chan.device_node);
  886. tasklet_kill(&c->vc.task);
  887. kfree(c);
  888. }
  889. }
  890. #define OMAP_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
  891. BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
  892. BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
  893. static int omap_dma_probe(struct platform_device *pdev)
  894. {
  895. struct omap_dmadev *od;
  896. struct resource *res;
  897. int rc, i, irq;
  898. od = devm_kzalloc(&pdev->dev, sizeof(*od), GFP_KERNEL);
  899. if (!od)
  900. return -ENOMEM;
  901. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  902. od->base = devm_ioremap_resource(&pdev->dev, res);
  903. if (IS_ERR(od->base))
  904. return PTR_ERR(od->base);
  905. od->plat = omap_get_plat_info();
  906. if (!od->plat)
  907. return -EPROBE_DEFER;
  908. od->reg_map = od->plat->reg_map;
  909. dma_cap_set(DMA_SLAVE, od->ddev.cap_mask);
  910. dma_cap_set(DMA_CYCLIC, od->ddev.cap_mask);
  911. dma_cap_set(DMA_MEMCPY, od->ddev.cap_mask);
  912. od->ddev.device_alloc_chan_resources = omap_dma_alloc_chan_resources;
  913. od->ddev.device_free_chan_resources = omap_dma_free_chan_resources;
  914. od->ddev.device_tx_status = omap_dma_tx_status;
  915. od->ddev.device_issue_pending = omap_dma_issue_pending;
  916. od->ddev.device_prep_slave_sg = omap_dma_prep_slave_sg;
  917. od->ddev.device_prep_dma_cyclic = omap_dma_prep_dma_cyclic;
  918. od->ddev.device_prep_dma_memcpy = omap_dma_prep_dma_memcpy;
  919. od->ddev.device_config = omap_dma_slave_config;
  920. od->ddev.device_pause = omap_dma_pause;
  921. od->ddev.device_resume = omap_dma_resume;
  922. od->ddev.device_terminate_all = omap_dma_terminate_all;
  923. od->ddev.device_synchronize = omap_dma_synchronize;
  924. od->ddev.src_addr_widths = OMAP_DMA_BUSWIDTHS;
  925. od->ddev.dst_addr_widths = OMAP_DMA_BUSWIDTHS;
  926. od->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
  927. od->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
  928. od->ddev.dev = &pdev->dev;
  929. INIT_LIST_HEAD(&od->ddev.channels);
  930. spin_lock_init(&od->lock);
  931. spin_lock_init(&od->irq_lock);
  932. od->dma_requests = OMAP_SDMA_REQUESTS;
  933. if (pdev->dev.of_node && of_property_read_u32(pdev->dev.of_node,
  934. "dma-requests",
  935. &od->dma_requests)) {
  936. dev_info(&pdev->dev,
  937. "Missing dma-requests property, using %u.\n",
  938. OMAP_SDMA_REQUESTS);
  939. }
  940. for (i = 0; i < OMAP_SDMA_CHANNELS; i++) {
  941. rc = omap_dma_chan_init(od);
  942. if (rc) {
  943. omap_dma_free(od);
  944. return rc;
  945. }
  946. }
  947. irq = platform_get_irq(pdev, 1);
  948. if (irq <= 0) {
  949. dev_info(&pdev->dev, "failed to get L1 IRQ: %d\n", irq);
  950. od->legacy = true;
  951. } else {
  952. /* Disable all interrupts */
  953. od->irq_enable_mask = 0;
  954. omap_dma_glbl_write(od, IRQENABLE_L1, 0);
  955. rc = devm_request_irq(&pdev->dev, irq, omap_dma_irq,
  956. IRQF_SHARED, "omap-dma-engine", od);
  957. if (rc)
  958. return rc;
  959. }
  960. od->ddev.filter.map = od->plat->slave_map;
  961. od->ddev.filter.mapcnt = od->plat->slavecnt;
  962. od->ddev.filter.fn = omap_dma_filter_fn;
  963. rc = dma_async_device_register(&od->ddev);
  964. if (rc) {
  965. pr_warn("OMAP-DMA: failed to register slave DMA engine device: %d\n",
  966. rc);
  967. omap_dma_free(od);
  968. return rc;
  969. }
  970. platform_set_drvdata(pdev, od);
  971. if (pdev->dev.of_node) {
  972. omap_dma_info.dma_cap = od->ddev.cap_mask;
  973. /* Device-tree DMA controller registration */
  974. rc = of_dma_controller_register(pdev->dev.of_node,
  975. of_dma_simple_xlate, &omap_dma_info);
  976. if (rc) {
  977. pr_warn("OMAP-DMA: failed to register DMA controller\n");
  978. dma_async_device_unregister(&od->ddev);
  979. omap_dma_free(od);
  980. }
  981. }
  982. dev_info(&pdev->dev, "OMAP DMA engine driver\n");
  983. return rc;
  984. }
  985. static int omap_dma_remove(struct platform_device *pdev)
  986. {
  987. struct omap_dmadev *od = platform_get_drvdata(pdev);
  988. if (pdev->dev.of_node)
  989. of_dma_controller_free(pdev->dev.of_node);
  990. dma_async_device_unregister(&od->ddev);
  991. if (!od->legacy) {
  992. /* Disable all interrupts */
  993. omap_dma_glbl_write(od, IRQENABLE_L0, 0);
  994. }
  995. omap_dma_free(od);
  996. return 0;
  997. }
  998. static const struct of_device_id omap_dma_match[] = {
  999. { .compatible = "ti,omap2420-sdma", },
  1000. { .compatible = "ti,omap2430-sdma", },
  1001. { .compatible = "ti,omap3430-sdma", },
  1002. { .compatible = "ti,omap3630-sdma", },
  1003. { .compatible = "ti,omap4430-sdma", },
  1004. {},
  1005. };
  1006. MODULE_DEVICE_TABLE(of, omap_dma_match);
  1007. static struct platform_driver omap_dma_driver = {
  1008. .probe = omap_dma_probe,
  1009. .remove = omap_dma_remove,
  1010. .driver = {
  1011. .name = "omap-dma-engine",
  1012. .of_match_table = of_match_ptr(omap_dma_match),
  1013. },
  1014. };
  1015. bool omap_dma_filter_fn(struct dma_chan *chan, void *param)
  1016. {
  1017. if (chan->device->dev->driver == &omap_dma_driver.driver) {
  1018. struct omap_dmadev *od = to_omap_dma_dev(chan->device);
  1019. struct omap_chan *c = to_omap_dma_chan(chan);
  1020. unsigned req = *(unsigned *)param;
  1021. if (req <= od->dma_requests) {
  1022. c->dma_sig = req;
  1023. return true;
  1024. }
  1025. }
  1026. return false;
  1027. }
  1028. EXPORT_SYMBOL_GPL(omap_dma_filter_fn);
  1029. static int omap_dma_init(void)
  1030. {
  1031. return platform_driver_register(&omap_dma_driver);
  1032. }
  1033. subsys_initcall(omap_dma_init);
  1034. static void __exit omap_dma_exit(void)
  1035. {
  1036. platform_driver_unregister(&omap_dma_driver);
  1037. }
  1038. module_exit(omap_dma_exit);
  1039. MODULE_AUTHOR("Russell King");
  1040. MODULE_LICENSE("GPL");