talitos.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/internal/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
  55. bool is_sec1)
  56. {
  57. ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  58. if (!is_sec1)
  59. ptr->eptr = upper_32_bits(dma_addr);
  60. }
  61. static void to_talitos_ptr_len(struct talitos_ptr *ptr, unsigned int len,
  62. bool is_sec1)
  63. {
  64. if (is_sec1) {
  65. ptr->res = 0;
  66. ptr->len1 = cpu_to_be16(len);
  67. } else {
  68. ptr->len = cpu_to_be16(len);
  69. }
  70. }
  71. static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
  72. bool is_sec1)
  73. {
  74. if (is_sec1)
  75. return be16_to_cpu(ptr->len1);
  76. else
  77. return be16_to_cpu(ptr->len);
  78. }
  79. static void to_talitos_ptr_extent_clear(struct talitos_ptr *ptr, bool is_sec1)
  80. {
  81. if (!is_sec1)
  82. ptr->j_extent = 0;
  83. }
  84. /*
  85. * map virtual single (contiguous) pointer to h/w descriptor pointer
  86. */
  87. static void map_single_talitos_ptr(struct device *dev,
  88. struct talitos_ptr *ptr,
  89. unsigned int len, void *data,
  90. enum dma_data_direction dir)
  91. {
  92. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  93. struct talitos_private *priv = dev_get_drvdata(dev);
  94. bool is_sec1 = has_ftr_sec1(priv);
  95. to_talitos_ptr_len(ptr, len, is_sec1);
  96. to_talitos_ptr(ptr, dma_addr, is_sec1);
  97. to_talitos_ptr_extent_clear(ptr, is_sec1);
  98. }
  99. /*
  100. * unmap bus single (contiguous) h/w descriptor pointer
  101. */
  102. static void unmap_single_talitos_ptr(struct device *dev,
  103. struct talitos_ptr *ptr,
  104. enum dma_data_direction dir)
  105. {
  106. struct talitos_private *priv = dev_get_drvdata(dev);
  107. bool is_sec1 = has_ftr_sec1(priv);
  108. dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
  109. from_talitos_ptr_len(ptr, is_sec1), dir);
  110. }
  111. static int reset_channel(struct device *dev, int ch)
  112. {
  113. struct talitos_private *priv = dev_get_drvdata(dev);
  114. unsigned int timeout = TALITOS_TIMEOUT;
  115. bool is_sec1 = has_ftr_sec1(priv);
  116. if (is_sec1) {
  117. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  118. TALITOS1_CCCR_LO_RESET);
  119. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
  120. TALITOS1_CCCR_LO_RESET) && --timeout)
  121. cpu_relax();
  122. } else {
  123. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  124. TALITOS2_CCCR_RESET);
  125. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  126. TALITOS2_CCCR_RESET) && --timeout)
  127. cpu_relax();
  128. }
  129. if (timeout == 0) {
  130. dev_err(dev, "failed to reset channel %d\n", ch);
  131. return -EIO;
  132. }
  133. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  134. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  135. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  136. /* and ICCR writeback, if available */
  137. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  138. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  139. TALITOS_CCCR_LO_IWSE);
  140. return 0;
  141. }
  142. static int reset_device(struct device *dev)
  143. {
  144. struct talitos_private *priv = dev_get_drvdata(dev);
  145. unsigned int timeout = TALITOS_TIMEOUT;
  146. bool is_sec1 = has_ftr_sec1(priv);
  147. u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
  148. setbits32(priv->reg + TALITOS_MCR, mcr);
  149. while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
  150. && --timeout)
  151. cpu_relax();
  152. if (priv->irq[1]) {
  153. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  154. setbits32(priv->reg + TALITOS_MCR, mcr);
  155. }
  156. if (timeout == 0) {
  157. dev_err(dev, "failed to reset device\n");
  158. return -EIO;
  159. }
  160. return 0;
  161. }
  162. /*
  163. * Reset and initialize the device
  164. */
  165. static int init_device(struct device *dev)
  166. {
  167. struct talitos_private *priv = dev_get_drvdata(dev);
  168. int ch, err;
  169. bool is_sec1 = has_ftr_sec1(priv);
  170. /*
  171. * Master reset
  172. * errata documentation: warning: certain SEC interrupts
  173. * are not fully cleared by writing the MCR:SWR bit,
  174. * set bit twice to completely reset
  175. */
  176. err = reset_device(dev);
  177. if (err)
  178. return err;
  179. err = reset_device(dev);
  180. if (err)
  181. return err;
  182. /* reset channels */
  183. for (ch = 0; ch < priv->num_channels; ch++) {
  184. err = reset_channel(dev, ch);
  185. if (err)
  186. return err;
  187. }
  188. /* enable channel done and error interrupts */
  189. if (is_sec1) {
  190. clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
  191. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
  192. /* disable parity error check in DEU (erroneous? test vect.) */
  193. setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
  194. } else {
  195. setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
  196. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
  197. }
  198. /* disable integrity check error interrupts (use writeback instead) */
  199. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  200. setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
  201. TALITOS_MDEUICR_LO_ICE);
  202. return 0;
  203. }
  204. /**
  205. * talitos_submit - submits a descriptor to the device for processing
  206. * @dev: the SEC device to be used
  207. * @ch: the SEC device channel to be used
  208. * @desc: the descriptor to be processed by the device
  209. * @callback: whom to call when processing is complete
  210. * @context: a handle for use by caller (optional)
  211. *
  212. * desc must contain valid dma-mapped (bus physical) address pointers.
  213. * callback must check err and feedback in descriptor header
  214. * for device processing status.
  215. */
  216. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  217. void (*callback)(struct device *dev,
  218. struct talitos_desc *desc,
  219. void *context, int error),
  220. void *context)
  221. {
  222. struct talitos_private *priv = dev_get_drvdata(dev);
  223. struct talitos_request *request;
  224. unsigned long flags;
  225. int head;
  226. bool is_sec1 = has_ftr_sec1(priv);
  227. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  228. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  229. /* h/w fifo is full */
  230. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  231. return -EAGAIN;
  232. }
  233. head = priv->chan[ch].head;
  234. request = &priv->chan[ch].fifo[head];
  235. /* map descriptor and save caller data */
  236. if (is_sec1) {
  237. desc->hdr1 = desc->hdr;
  238. desc->next_desc = 0;
  239. request->dma_desc = dma_map_single(dev, &desc->hdr1,
  240. TALITOS_DESC_SIZE,
  241. DMA_BIDIRECTIONAL);
  242. } else {
  243. request->dma_desc = dma_map_single(dev, desc,
  244. TALITOS_DESC_SIZE,
  245. DMA_BIDIRECTIONAL);
  246. }
  247. request->callback = callback;
  248. request->context = context;
  249. /* increment fifo head */
  250. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  251. smp_wmb();
  252. request->desc = desc;
  253. /* GO! */
  254. wmb();
  255. out_be32(priv->chan[ch].reg + TALITOS_FF,
  256. upper_32_bits(request->dma_desc));
  257. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  258. lower_32_bits(request->dma_desc));
  259. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  260. return -EINPROGRESS;
  261. }
  262. EXPORT_SYMBOL(talitos_submit);
  263. /*
  264. * process what was done, notify callback of error if not
  265. */
  266. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  267. {
  268. struct talitos_private *priv = dev_get_drvdata(dev);
  269. struct talitos_request *request, saved_req;
  270. unsigned long flags;
  271. int tail, status;
  272. bool is_sec1 = has_ftr_sec1(priv);
  273. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  274. tail = priv->chan[ch].tail;
  275. while (priv->chan[ch].fifo[tail].desc) {
  276. __be32 hdr;
  277. request = &priv->chan[ch].fifo[tail];
  278. /* descriptors with their done bits set don't get the error */
  279. rmb();
  280. hdr = is_sec1 ? request->desc->hdr1 : request->desc->hdr;
  281. if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  282. status = 0;
  283. else
  284. if (!error)
  285. break;
  286. else
  287. status = error;
  288. dma_unmap_single(dev, request->dma_desc,
  289. TALITOS_DESC_SIZE,
  290. DMA_BIDIRECTIONAL);
  291. /* copy entries so we can call callback outside lock */
  292. saved_req.desc = request->desc;
  293. saved_req.callback = request->callback;
  294. saved_req.context = request->context;
  295. /* release request entry in fifo */
  296. smp_wmb();
  297. request->desc = NULL;
  298. /* increment fifo tail */
  299. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  300. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  301. atomic_dec(&priv->chan[ch].submit_count);
  302. saved_req.callback(dev, saved_req.desc, saved_req.context,
  303. status);
  304. /* channel may resume processing in single desc error case */
  305. if (error && !reset_ch && status == error)
  306. return;
  307. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  308. tail = priv->chan[ch].tail;
  309. }
  310. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  311. }
  312. /*
  313. * process completed requests for channels that have done status
  314. */
  315. #define DEF_TALITOS1_DONE(name, ch_done_mask) \
  316. static void talitos1_done_##name(unsigned long data) \
  317. { \
  318. struct device *dev = (struct device *)data; \
  319. struct talitos_private *priv = dev_get_drvdata(dev); \
  320. unsigned long flags; \
  321. \
  322. if (ch_done_mask & 0x10000000) \
  323. flush_channel(dev, 0, 0, 0); \
  324. if (priv->num_channels == 1) \
  325. goto out; \
  326. if (ch_done_mask & 0x40000000) \
  327. flush_channel(dev, 1, 0, 0); \
  328. if (ch_done_mask & 0x00010000) \
  329. flush_channel(dev, 2, 0, 0); \
  330. if (ch_done_mask & 0x00040000) \
  331. flush_channel(dev, 3, 0, 0); \
  332. \
  333. out: \
  334. /* At this point, all completed channels have been processed */ \
  335. /* Unmask done interrupts for channels completed later on. */ \
  336. spin_lock_irqsave(&priv->reg_lock, flags); \
  337. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  338. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT); \
  339. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  340. }
  341. DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
  342. #define DEF_TALITOS2_DONE(name, ch_done_mask) \
  343. static void talitos2_done_##name(unsigned long data) \
  344. { \
  345. struct device *dev = (struct device *)data; \
  346. struct talitos_private *priv = dev_get_drvdata(dev); \
  347. unsigned long flags; \
  348. \
  349. if (ch_done_mask & 1) \
  350. flush_channel(dev, 0, 0, 0); \
  351. if (priv->num_channels == 1) \
  352. goto out; \
  353. if (ch_done_mask & (1 << 2)) \
  354. flush_channel(dev, 1, 0, 0); \
  355. if (ch_done_mask & (1 << 4)) \
  356. flush_channel(dev, 2, 0, 0); \
  357. if (ch_done_mask & (1 << 6)) \
  358. flush_channel(dev, 3, 0, 0); \
  359. \
  360. out: \
  361. /* At this point, all completed channels have been processed */ \
  362. /* Unmask done interrupts for channels completed later on. */ \
  363. spin_lock_irqsave(&priv->reg_lock, flags); \
  364. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  365. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT); \
  366. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  367. }
  368. DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
  369. DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
  370. DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
  371. /*
  372. * locate current (offending) descriptor
  373. */
  374. static u32 current_desc_hdr(struct device *dev, int ch)
  375. {
  376. struct talitos_private *priv = dev_get_drvdata(dev);
  377. int tail, iter;
  378. dma_addr_t cur_desc;
  379. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  380. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  381. if (!cur_desc) {
  382. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  383. return 0;
  384. }
  385. tail = priv->chan[ch].tail;
  386. iter = tail;
  387. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc) {
  388. iter = (iter + 1) & (priv->fifo_len - 1);
  389. if (iter == tail) {
  390. dev_err(dev, "couldn't locate current descriptor\n");
  391. return 0;
  392. }
  393. }
  394. return priv->chan[ch].fifo[iter].desc->hdr;
  395. }
  396. /*
  397. * user diagnostics; report root cause of error based on execution unit status
  398. */
  399. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  400. {
  401. struct talitos_private *priv = dev_get_drvdata(dev);
  402. int i;
  403. if (!desc_hdr)
  404. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  405. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  406. case DESC_HDR_SEL0_AFEU:
  407. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  408. in_be32(priv->reg_afeu + TALITOS_EUISR),
  409. in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
  410. break;
  411. case DESC_HDR_SEL0_DEU:
  412. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  413. in_be32(priv->reg_deu + TALITOS_EUISR),
  414. in_be32(priv->reg_deu + TALITOS_EUISR_LO));
  415. break;
  416. case DESC_HDR_SEL0_MDEUA:
  417. case DESC_HDR_SEL0_MDEUB:
  418. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  419. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  420. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  421. break;
  422. case DESC_HDR_SEL0_RNG:
  423. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  424. in_be32(priv->reg_rngu + TALITOS_ISR),
  425. in_be32(priv->reg_rngu + TALITOS_ISR_LO));
  426. break;
  427. case DESC_HDR_SEL0_PKEU:
  428. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  429. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  430. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  431. break;
  432. case DESC_HDR_SEL0_AESU:
  433. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  434. in_be32(priv->reg_aesu + TALITOS_EUISR),
  435. in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
  436. break;
  437. case DESC_HDR_SEL0_CRCU:
  438. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  439. in_be32(priv->reg_crcu + TALITOS_EUISR),
  440. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  441. break;
  442. case DESC_HDR_SEL0_KEU:
  443. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  444. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  445. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  446. break;
  447. }
  448. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  449. case DESC_HDR_SEL1_MDEUA:
  450. case DESC_HDR_SEL1_MDEUB:
  451. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  452. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  453. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  454. break;
  455. case DESC_HDR_SEL1_CRCU:
  456. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  457. in_be32(priv->reg_crcu + TALITOS_EUISR),
  458. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  459. break;
  460. }
  461. for (i = 0; i < 8; i++)
  462. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  463. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  464. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  465. }
  466. /*
  467. * recover from error interrupts
  468. */
  469. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  470. {
  471. struct talitos_private *priv = dev_get_drvdata(dev);
  472. unsigned int timeout = TALITOS_TIMEOUT;
  473. int ch, error, reset_dev = 0;
  474. u32 v_lo;
  475. bool is_sec1 = has_ftr_sec1(priv);
  476. int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
  477. for (ch = 0; ch < priv->num_channels; ch++) {
  478. /* skip channels without errors */
  479. if (is_sec1) {
  480. /* bits 29, 31, 17, 19 */
  481. if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
  482. continue;
  483. } else {
  484. if (!(isr & (1 << (ch * 2 + 1))))
  485. continue;
  486. }
  487. error = -EINVAL;
  488. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  489. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  490. dev_err(dev, "double fetch fifo overflow error\n");
  491. error = -EAGAIN;
  492. reset_ch = 1;
  493. }
  494. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  495. /* h/w dropped descriptor */
  496. dev_err(dev, "single fetch fifo overflow error\n");
  497. error = -EAGAIN;
  498. }
  499. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  500. dev_err(dev, "master data transfer error\n");
  501. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  502. dev_err(dev, is_sec1 ? "pointeur not complete error\n"
  503. : "s/g data length zero error\n");
  504. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  505. dev_err(dev, is_sec1 ? "parity error\n"
  506. : "fetch pointer zero error\n");
  507. if (v_lo & TALITOS_CCPSR_LO_IDH)
  508. dev_err(dev, "illegal descriptor header error\n");
  509. if (v_lo & TALITOS_CCPSR_LO_IEU)
  510. dev_err(dev, is_sec1 ? "static assignment error\n"
  511. : "invalid exec unit error\n");
  512. if (v_lo & TALITOS_CCPSR_LO_EU)
  513. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  514. if (!is_sec1) {
  515. if (v_lo & TALITOS_CCPSR_LO_GB)
  516. dev_err(dev, "gather boundary error\n");
  517. if (v_lo & TALITOS_CCPSR_LO_GRL)
  518. dev_err(dev, "gather return/length error\n");
  519. if (v_lo & TALITOS_CCPSR_LO_SB)
  520. dev_err(dev, "scatter boundary error\n");
  521. if (v_lo & TALITOS_CCPSR_LO_SRL)
  522. dev_err(dev, "scatter return/length error\n");
  523. }
  524. flush_channel(dev, ch, error, reset_ch);
  525. if (reset_ch) {
  526. reset_channel(dev, ch);
  527. } else {
  528. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  529. TALITOS2_CCCR_CONT);
  530. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  531. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  532. TALITOS2_CCCR_CONT) && --timeout)
  533. cpu_relax();
  534. if (timeout == 0) {
  535. dev_err(dev, "failed to restart channel %d\n",
  536. ch);
  537. reset_dev = 1;
  538. }
  539. }
  540. }
  541. if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
  542. (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
  543. if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
  544. dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
  545. isr, isr_lo);
  546. else
  547. dev_err(dev, "done overflow, internal time out, or "
  548. "rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
  549. /* purge request queues */
  550. for (ch = 0; ch < priv->num_channels; ch++)
  551. flush_channel(dev, ch, -EIO, 1);
  552. /* reset and reinitialize the device */
  553. init_device(dev);
  554. }
  555. }
  556. #define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  557. static irqreturn_t talitos1_interrupt_##name(int irq, void *data) \
  558. { \
  559. struct device *dev = data; \
  560. struct talitos_private *priv = dev_get_drvdata(dev); \
  561. u32 isr, isr_lo; \
  562. unsigned long flags; \
  563. \
  564. spin_lock_irqsave(&priv->reg_lock, flags); \
  565. isr = in_be32(priv->reg + TALITOS_ISR); \
  566. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  567. /* Acknowledge interrupt */ \
  568. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  569. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  570. \
  571. if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) { \
  572. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  573. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  574. } \
  575. else { \
  576. if (likely(isr & ch_done_mask)) { \
  577. /* mask further done interrupts. */ \
  578. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  579. /* done_task will unmask done interrupts at exit */ \
  580. tasklet_schedule(&priv->done_task[tlet]); \
  581. } \
  582. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  583. } \
  584. \
  585. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  586. IRQ_NONE; \
  587. }
  588. DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)
  589. #define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  590. static irqreturn_t talitos2_interrupt_##name(int irq, void *data) \
  591. { \
  592. struct device *dev = data; \
  593. struct talitos_private *priv = dev_get_drvdata(dev); \
  594. u32 isr, isr_lo; \
  595. unsigned long flags; \
  596. \
  597. spin_lock_irqsave(&priv->reg_lock, flags); \
  598. isr = in_be32(priv->reg + TALITOS_ISR); \
  599. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  600. /* Acknowledge interrupt */ \
  601. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  602. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  603. \
  604. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  605. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  606. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  607. } \
  608. else { \
  609. if (likely(isr & ch_done_mask)) { \
  610. /* mask further done interrupts. */ \
  611. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  612. /* done_task will unmask done interrupts at exit */ \
  613. tasklet_schedule(&priv->done_task[tlet]); \
  614. } \
  615. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  616. } \
  617. \
  618. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  619. IRQ_NONE; \
  620. }
  621. DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
  622. DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
  623. 0)
  624. DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
  625. 1)
  626. /*
  627. * hwrng
  628. */
  629. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  630. {
  631. struct device *dev = (struct device *)rng->priv;
  632. struct talitos_private *priv = dev_get_drvdata(dev);
  633. u32 ofl;
  634. int i;
  635. for (i = 0; i < 20; i++) {
  636. ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
  637. TALITOS_RNGUSR_LO_OFL;
  638. if (ofl || !wait)
  639. break;
  640. udelay(10);
  641. }
  642. return !!ofl;
  643. }
  644. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  645. {
  646. struct device *dev = (struct device *)rng->priv;
  647. struct talitos_private *priv = dev_get_drvdata(dev);
  648. /* rng fifo requires 64-bit accesses */
  649. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
  650. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
  651. return sizeof(u32);
  652. }
  653. static int talitos_rng_init(struct hwrng *rng)
  654. {
  655. struct device *dev = (struct device *)rng->priv;
  656. struct talitos_private *priv = dev_get_drvdata(dev);
  657. unsigned int timeout = TALITOS_TIMEOUT;
  658. setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
  659. while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
  660. & TALITOS_RNGUSR_LO_RD)
  661. && --timeout)
  662. cpu_relax();
  663. if (timeout == 0) {
  664. dev_err(dev, "failed to reset rng hw\n");
  665. return -ENODEV;
  666. }
  667. /* start generating */
  668. setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
  669. return 0;
  670. }
  671. static int talitos_register_rng(struct device *dev)
  672. {
  673. struct talitos_private *priv = dev_get_drvdata(dev);
  674. int err;
  675. priv->rng.name = dev_driver_string(dev),
  676. priv->rng.init = talitos_rng_init,
  677. priv->rng.data_present = talitos_rng_data_present,
  678. priv->rng.data_read = talitos_rng_data_read,
  679. priv->rng.priv = (unsigned long)dev;
  680. err = hwrng_register(&priv->rng);
  681. if (!err)
  682. priv->rng_registered = true;
  683. return err;
  684. }
  685. static void talitos_unregister_rng(struct device *dev)
  686. {
  687. struct talitos_private *priv = dev_get_drvdata(dev);
  688. if (!priv->rng_registered)
  689. return;
  690. hwrng_unregister(&priv->rng);
  691. priv->rng_registered = false;
  692. }
  693. /*
  694. * crypto alg
  695. */
  696. #define TALITOS_CRA_PRIORITY 3000
  697. #define TALITOS_MAX_KEY_SIZE 96
  698. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  699. struct talitos_ctx {
  700. struct device *dev;
  701. int ch;
  702. __be32 desc_hdr_template;
  703. u8 key[TALITOS_MAX_KEY_SIZE];
  704. u8 iv[TALITOS_MAX_IV_LENGTH];
  705. unsigned int keylen;
  706. unsigned int enckeylen;
  707. unsigned int authkeylen;
  708. };
  709. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  710. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  711. struct talitos_ahash_req_ctx {
  712. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  713. unsigned int hw_context_size;
  714. u8 buf[HASH_MAX_BLOCK_SIZE];
  715. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  716. unsigned int swinit;
  717. unsigned int first;
  718. unsigned int last;
  719. unsigned int to_hash_later;
  720. unsigned int nbuf;
  721. struct scatterlist bufsl[2];
  722. struct scatterlist *psrc;
  723. };
  724. static int aead_setkey(struct crypto_aead *authenc,
  725. const u8 *key, unsigned int keylen)
  726. {
  727. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  728. struct crypto_authenc_keys keys;
  729. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  730. goto badkey;
  731. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  732. goto badkey;
  733. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  734. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  735. ctx->keylen = keys.authkeylen + keys.enckeylen;
  736. ctx->enckeylen = keys.enckeylen;
  737. ctx->authkeylen = keys.authkeylen;
  738. return 0;
  739. badkey:
  740. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  741. return -EINVAL;
  742. }
  743. /*
  744. * talitos_edesc - s/w-extended descriptor
  745. * @src_nents: number of segments in input scatterlist
  746. * @dst_nents: number of segments in output scatterlist
  747. * @icv_ool: whether ICV is out-of-line
  748. * @iv_dma: dma address of iv for checking continuity and link table
  749. * @dma_len: length of dma mapped link_tbl space
  750. * @dma_link_tbl: bus physical address of link_tbl/buf
  751. * @desc: h/w descriptor
  752. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
  753. * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
  754. *
  755. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  756. * is greater than 1, an integrity check value is concatenated to the end
  757. * of link_tbl data
  758. */
  759. struct talitos_edesc {
  760. int src_nents;
  761. int dst_nents;
  762. bool icv_ool;
  763. dma_addr_t iv_dma;
  764. int dma_len;
  765. dma_addr_t dma_link_tbl;
  766. struct talitos_desc desc;
  767. union {
  768. struct talitos_ptr link_tbl[0];
  769. u8 buf[0];
  770. };
  771. };
  772. static void talitos_sg_unmap(struct device *dev,
  773. struct talitos_edesc *edesc,
  774. struct scatterlist *src,
  775. struct scatterlist *dst)
  776. {
  777. unsigned int src_nents = edesc->src_nents ? : 1;
  778. unsigned int dst_nents = edesc->dst_nents ? : 1;
  779. if (src != dst) {
  780. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  781. if (dst) {
  782. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  783. }
  784. } else
  785. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  786. }
  787. static void ipsec_esp_unmap(struct device *dev,
  788. struct talitos_edesc *edesc,
  789. struct aead_request *areq)
  790. {
  791. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  792. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  793. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  794. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  795. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  796. if (edesc->dma_len)
  797. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  798. DMA_BIDIRECTIONAL);
  799. }
  800. /*
  801. * ipsec_esp descriptor callbacks
  802. */
  803. static void ipsec_esp_encrypt_done(struct device *dev,
  804. struct talitos_desc *desc, void *context,
  805. int err)
  806. {
  807. struct aead_request *areq = context;
  808. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  809. unsigned int authsize = crypto_aead_authsize(authenc);
  810. struct talitos_edesc *edesc;
  811. struct scatterlist *sg;
  812. void *icvdata;
  813. edesc = container_of(desc, struct talitos_edesc, desc);
  814. ipsec_esp_unmap(dev, edesc, areq);
  815. /* copy the generated ICV to dst */
  816. if (edesc->icv_ool) {
  817. icvdata = &edesc->link_tbl[edesc->src_nents +
  818. edesc->dst_nents + 2];
  819. sg = sg_last(areq->dst, edesc->dst_nents);
  820. memcpy((char *)sg_virt(sg) + sg->length - authsize,
  821. icvdata, authsize);
  822. }
  823. kfree(edesc);
  824. aead_request_complete(areq, err);
  825. }
  826. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  827. struct talitos_desc *desc,
  828. void *context, int err)
  829. {
  830. struct aead_request *req = context;
  831. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  832. unsigned int authsize = crypto_aead_authsize(authenc);
  833. struct talitos_edesc *edesc;
  834. struct scatterlist *sg;
  835. char *oicv, *icv;
  836. edesc = container_of(desc, struct talitos_edesc, desc);
  837. ipsec_esp_unmap(dev, edesc, req);
  838. if (!err) {
  839. /* auth check */
  840. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  841. icv = (char *)sg_virt(sg) + sg->length - authsize;
  842. if (edesc->dma_len) {
  843. oicv = (char *)&edesc->link_tbl[edesc->src_nents +
  844. edesc->dst_nents + 2];
  845. if (edesc->icv_ool)
  846. icv = oicv + authsize;
  847. } else
  848. oicv = (char *)&edesc->link_tbl[0];
  849. err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
  850. }
  851. kfree(edesc);
  852. aead_request_complete(req, err);
  853. }
  854. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  855. struct talitos_desc *desc,
  856. void *context, int err)
  857. {
  858. struct aead_request *req = context;
  859. struct talitos_edesc *edesc;
  860. edesc = container_of(desc, struct talitos_edesc, desc);
  861. ipsec_esp_unmap(dev, edesc, req);
  862. /* check ICV auth status */
  863. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  864. DESC_HDR_LO_ICCR1_PASS))
  865. err = -EBADMSG;
  866. kfree(edesc);
  867. aead_request_complete(req, err);
  868. }
  869. /*
  870. * convert scatterlist to SEC h/w link table format
  871. * stop at cryptlen bytes
  872. */
  873. static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
  874. unsigned int offset, int cryptlen,
  875. struct talitos_ptr *link_tbl_ptr)
  876. {
  877. int n_sg = sg_count;
  878. int count = 0;
  879. while (cryptlen && sg && n_sg--) {
  880. unsigned int len = sg_dma_len(sg);
  881. if (offset >= len) {
  882. offset -= len;
  883. goto next;
  884. }
  885. len -= offset;
  886. if (len > cryptlen)
  887. len = cryptlen;
  888. to_talitos_ptr(link_tbl_ptr + count,
  889. sg_dma_address(sg) + offset, 0);
  890. link_tbl_ptr[count].len = cpu_to_be16(len);
  891. link_tbl_ptr[count].j_extent = 0;
  892. count++;
  893. cryptlen -= len;
  894. offset = 0;
  895. next:
  896. sg = sg_next(sg);
  897. }
  898. /* tag end of link table */
  899. if (count > 0)
  900. link_tbl_ptr[count - 1].j_extent = DESC_PTR_LNKTBL_RETURN;
  901. return count;
  902. }
  903. static inline int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  904. int cryptlen,
  905. struct talitos_ptr *link_tbl_ptr)
  906. {
  907. return sg_to_link_tbl_offset(sg, sg_count, 0, cryptlen,
  908. link_tbl_ptr);
  909. }
  910. /*
  911. * fill in and submit ipsec_esp descriptor
  912. */
  913. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  914. void (*callback)(struct device *dev,
  915. struct talitos_desc *desc,
  916. void *context, int error))
  917. {
  918. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  919. unsigned int authsize = crypto_aead_authsize(aead);
  920. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  921. struct device *dev = ctx->dev;
  922. struct talitos_desc *desc = &edesc->desc;
  923. unsigned int cryptlen = areq->cryptlen;
  924. unsigned int ivsize = crypto_aead_ivsize(aead);
  925. int tbl_off = 0;
  926. int sg_count, ret;
  927. int sg_link_tbl_len;
  928. /* hmac key */
  929. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  930. DMA_TO_DEVICE);
  931. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ?: 1,
  932. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  933. : DMA_TO_DEVICE);
  934. /* hmac data */
  935. desc->ptr[1].len = cpu_to_be16(areq->assoclen);
  936. if (sg_count > 1 &&
  937. (ret = sg_to_link_tbl_offset(areq->src, sg_count, 0,
  938. areq->assoclen,
  939. &edesc->link_tbl[tbl_off])) > 1) {
  940. tbl_off += ret;
  941. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  942. sizeof(struct talitos_ptr), 0);
  943. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  944. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  945. edesc->dma_len, DMA_BIDIRECTIONAL);
  946. } else {
  947. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->src), 0);
  948. desc->ptr[1].j_extent = 0;
  949. }
  950. /* cipher iv */
  951. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma, 0);
  952. desc->ptr[2].len = cpu_to_be16(ivsize);
  953. desc->ptr[2].j_extent = 0;
  954. /* cipher key */
  955. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  956. (char *)&ctx->key + ctx->authkeylen,
  957. DMA_TO_DEVICE);
  958. /*
  959. * cipher in
  960. * map and adjust cipher len to aead request cryptlen.
  961. * extent is bytes of HMAC postpended to ciphertext,
  962. * typically 12 for ipsec
  963. */
  964. desc->ptr[4].len = cpu_to_be16(cryptlen);
  965. desc->ptr[4].j_extent = authsize;
  966. sg_link_tbl_len = cryptlen;
  967. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  968. sg_link_tbl_len += authsize;
  969. if (sg_count > 1 &&
  970. (ret = sg_to_link_tbl_offset(areq->src, sg_count, areq->assoclen,
  971. sg_link_tbl_len,
  972. &edesc->link_tbl[tbl_off])) > 1) {
  973. tbl_off += ret;
  974. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  975. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  976. tbl_off *
  977. sizeof(struct talitos_ptr), 0);
  978. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  979. edesc->dma_len,
  980. DMA_BIDIRECTIONAL);
  981. } else
  982. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src), 0);
  983. /* cipher out */
  984. desc->ptr[5].len = cpu_to_be16(cryptlen);
  985. desc->ptr[5].j_extent = authsize;
  986. if (areq->src != areq->dst)
  987. sg_count = dma_map_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  988. DMA_FROM_DEVICE);
  989. edesc->icv_ool = false;
  990. if (sg_count > 1 &&
  991. (sg_count = sg_to_link_tbl_offset(areq->dst, sg_count,
  992. areq->assoclen, cryptlen,
  993. &edesc->link_tbl[tbl_off])) >
  994. 1) {
  995. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  996. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  997. tbl_off * sizeof(struct talitos_ptr), 0);
  998. /* Add an entry to the link table for ICV data */
  999. tbl_ptr += sg_count - 1;
  1000. tbl_ptr->j_extent = 0;
  1001. tbl_ptr++;
  1002. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  1003. tbl_ptr->len = cpu_to_be16(authsize);
  1004. /* icv data follows link tables */
  1005. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  1006. (edesc->src_nents + edesc->dst_nents +
  1007. 2) * sizeof(struct talitos_ptr) +
  1008. authsize, 0);
  1009. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1010. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1011. edesc->dma_len, DMA_BIDIRECTIONAL);
  1012. edesc->icv_ool = true;
  1013. } else
  1014. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst), 0);
  1015. /* iv out */
  1016. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
  1017. DMA_FROM_DEVICE);
  1018. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1019. if (ret != -EINPROGRESS) {
  1020. ipsec_esp_unmap(dev, edesc, areq);
  1021. kfree(edesc);
  1022. }
  1023. return ret;
  1024. }
  1025. /*
  1026. * allocate and map the extended descriptor
  1027. */
  1028. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1029. struct scatterlist *src,
  1030. struct scatterlist *dst,
  1031. u8 *iv,
  1032. unsigned int assoclen,
  1033. unsigned int cryptlen,
  1034. unsigned int authsize,
  1035. unsigned int ivsize,
  1036. int icv_stashing,
  1037. u32 cryptoflags,
  1038. bool encrypt)
  1039. {
  1040. struct talitos_edesc *edesc;
  1041. int src_nents, dst_nents, alloc_len, dma_len;
  1042. dma_addr_t iv_dma = 0;
  1043. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1044. GFP_ATOMIC;
  1045. struct talitos_private *priv = dev_get_drvdata(dev);
  1046. bool is_sec1 = has_ftr_sec1(priv);
  1047. int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
  1048. void *err;
  1049. if (cryptlen + authsize > max_len) {
  1050. dev_err(dev, "length exceeds h/w max limit\n");
  1051. return ERR_PTR(-EINVAL);
  1052. }
  1053. if (ivsize)
  1054. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1055. if (!dst || dst == src) {
  1056. src_nents = sg_nents_for_len(src,
  1057. assoclen + cryptlen + authsize);
  1058. if (src_nents < 0) {
  1059. dev_err(dev, "Invalid number of src SG.\n");
  1060. err = ERR_PTR(-EINVAL);
  1061. goto error_sg;
  1062. }
  1063. src_nents = (src_nents == 1) ? 0 : src_nents;
  1064. dst_nents = dst ? src_nents : 0;
  1065. } else { /* dst && dst != src*/
  1066. src_nents = sg_nents_for_len(src, assoclen + cryptlen +
  1067. (encrypt ? 0 : authsize));
  1068. if (src_nents < 0) {
  1069. dev_err(dev, "Invalid number of src SG.\n");
  1070. err = ERR_PTR(-EINVAL);
  1071. goto error_sg;
  1072. }
  1073. src_nents = (src_nents == 1) ? 0 : src_nents;
  1074. dst_nents = sg_nents_for_len(dst, assoclen + cryptlen +
  1075. (encrypt ? authsize : 0));
  1076. if (dst_nents < 0) {
  1077. dev_err(dev, "Invalid number of dst SG.\n");
  1078. err = ERR_PTR(-EINVAL);
  1079. goto error_sg;
  1080. }
  1081. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1082. }
  1083. /*
  1084. * allocate space for base edesc plus the link tables,
  1085. * allowing for two separate entries for AD and generated ICV (+ 2),
  1086. * and space for two sets of ICVs (stashed and generated)
  1087. */
  1088. alloc_len = sizeof(struct talitos_edesc);
  1089. if (src_nents || dst_nents) {
  1090. if (is_sec1)
  1091. dma_len = (src_nents ? cryptlen : 0) +
  1092. (dst_nents ? cryptlen : 0);
  1093. else
  1094. dma_len = (src_nents + dst_nents + 2) *
  1095. sizeof(struct talitos_ptr) + authsize * 2;
  1096. alloc_len += dma_len;
  1097. } else {
  1098. dma_len = 0;
  1099. alloc_len += icv_stashing ? authsize : 0;
  1100. }
  1101. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1102. if (!edesc) {
  1103. dev_err(dev, "could not allocate edescriptor\n");
  1104. err = ERR_PTR(-ENOMEM);
  1105. goto error_sg;
  1106. }
  1107. edesc->src_nents = src_nents;
  1108. edesc->dst_nents = dst_nents;
  1109. edesc->iv_dma = iv_dma;
  1110. edesc->dma_len = dma_len;
  1111. if (dma_len)
  1112. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1113. edesc->dma_len,
  1114. DMA_BIDIRECTIONAL);
  1115. return edesc;
  1116. error_sg:
  1117. if (iv_dma)
  1118. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1119. return err;
  1120. }
  1121. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1122. int icv_stashing, bool encrypt)
  1123. {
  1124. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1125. unsigned int authsize = crypto_aead_authsize(authenc);
  1126. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1127. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1128. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1129. iv, areq->assoclen, areq->cryptlen,
  1130. authsize, ivsize, icv_stashing,
  1131. areq->base.flags, encrypt);
  1132. }
  1133. static int aead_encrypt(struct aead_request *req)
  1134. {
  1135. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1136. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1137. struct talitos_edesc *edesc;
  1138. /* allocate extended descriptor */
  1139. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1140. if (IS_ERR(edesc))
  1141. return PTR_ERR(edesc);
  1142. /* set encrypt */
  1143. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1144. return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
  1145. }
  1146. static int aead_decrypt(struct aead_request *req)
  1147. {
  1148. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1149. unsigned int authsize = crypto_aead_authsize(authenc);
  1150. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1151. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1152. struct talitos_edesc *edesc;
  1153. struct scatterlist *sg;
  1154. void *icvdata;
  1155. req->cryptlen -= authsize;
  1156. /* allocate extended descriptor */
  1157. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1158. if (IS_ERR(edesc))
  1159. return PTR_ERR(edesc);
  1160. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1161. ((!edesc->src_nents && !edesc->dst_nents) ||
  1162. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1163. /* decrypt and check the ICV */
  1164. edesc->desc.hdr = ctx->desc_hdr_template |
  1165. DESC_HDR_DIR_INBOUND |
  1166. DESC_HDR_MODE1_MDEU_CICV;
  1167. /* reset integrity check result bits */
  1168. edesc->desc.hdr_lo = 0;
  1169. return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
  1170. }
  1171. /* Have to check the ICV with software */
  1172. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1173. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1174. if (edesc->dma_len)
  1175. icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
  1176. edesc->dst_nents + 2];
  1177. else
  1178. icvdata = &edesc->link_tbl[0];
  1179. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1180. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - authsize, authsize);
  1181. return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
  1182. }
  1183. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1184. const u8 *key, unsigned int keylen)
  1185. {
  1186. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1187. memcpy(&ctx->key, key, keylen);
  1188. ctx->keylen = keylen;
  1189. return 0;
  1190. }
  1191. static void unmap_sg_talitos_ptr(struct device *dev, struct scatterlist *src,
  1192. struct scatterlist *dst, unsigned int len,
  1193. struct talitos_edesc *edesc)
  1194. {
  1195. struct talitos_private *priv = dev_get_drvdata(dev);
  1196. bool is_sec1 = has_ftr_sec1(priv);
  1197. if (is_sec1) {
  1198. if (!edesc->src_nents) {
  1199. dma_unmap_sg(dev, src, 1,
  1200. dst != src ? DMA_TO_DEVICE
  1201. : DMA_BIDIRECTIONAL);
  1202. }
  1203. if (dst && edesc->dst_nents) {
  1204. dma_sync_single_for_device(dev,
  1205. edesc->dma_link_tbl + len,
  1206. len, DMA_FROM_DEVICE);
  1207. sg_copy_from_buffer(dst, edesc->dst_nents ? : 1,
  1208. edesc->buf + len, len);
  1209. } else if (dst && dst != src) {
  1210. dma_unmap_sg(dev, dst, 1, DMA_FROM_DEVICE);
  1211. }
  1212. } else {
  1213. talitos_sg_unmap(dev, edesc, src, dst);
  1214. }
  1215. }
  1216. static void common_nonsnoop_unmap(struct device *dev,
  1217. struct talitos_edesc *edesc,
  1218. struct ablkcipher_request *areq)
  1219. {
  1220. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1221. unmap_sg_talitos_ptr(dev, areq->src, areq->dst, areq->nbytes, edesc);
  1222. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1223. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1224. if (edesc->dma_len)
  1225. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1226. DMA_BIDIRECTIONAL);
  1227. }
  1228. static void ablkcipher_done(struct device *dev,
  1229. struct talitos_desc *desc, void *context,
  1230. int err)
  1231. {
  1232. struct ablkcipher_request *areq = context;
  1233. struct talitos_edesc *edesc;
  1234. edesc = container_of(desc, struct talitos_edesc, desc);
  1235. common_nonsnoop_unmap(dev, edesc, areq);
  1236. kfree(edesc);
  1237. areq->base.complete(&areq->base, err);
  1238. }
  1239. int map_sg_in_talitos_ptr(struct device *dev, struct scatterlist *src,
  1240. unsigned int len, struct talitos_edesc *edesc,
  1241. enum dma_data_direction dir, struct talitos_ptr *ptr)
  1242. {
  1243. int sg_count;
  1244. struct talitos_private *priv = dev_get_drvdata(dev);
  1245. bool is_sec1 = has_ftr_sec1(priv);
  1246. to_talitos_ptr_len(ptr, len, is_sec1);
  1247. if (is_sec1) {
  1248. sg_count = edesc->src_nents ? : 1;
  1249. if (sg_count == 1) {
  1250. dma_map_sg(dev, src, 1, dir);
  1251. to_talitos_ptr(ptr, sg_dma_address(src), is_sec1);
  1252. } else {
  1253. sg_copy_to_buffer(src, sg_count, edesc->buf, len);
  1254. to_talitos_ptr(ptr, edesc->dma_link_tbl, is_sec1);
  1255. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1256. len, DMA_TO_DEVICE);
  1257. }
  1258. } else {
  1259. to_talitos_ptr_extent_clear(ptr, is_sec1);
  1260. sg_count = dma_map_sg(dev, src, edesc->src_nents ? : 1, dir);
  1261. if (sg_count == 1) {
  1262. to_talitos_ptr(ptr, sg_dma_address(src), is_sec1);
  1263. } else {
  1264. sg_count = sg_to_link_tbl(src, sg_count, len,
  1265. &edesc->link_tbl[0]);
  1266. if (sg_count > 1) {
  1267. to_talitos_ptr(ptr, edesc->dma_link_tbl, 0);
  1268. ptr->j_extent |= DESC_PTR_LNKTBL_JUMP;
  1269. dma_sync_single_for_device(dev,
  1270. edesc->dma_link_tbl,
  1271. edesc->dma_len,
  1272. DMA_BIDIRECTIONAL);
  1273. } else {
  1274. /* Only one segment now, so no link tbl needed*/
  1275. to_talitos_ptr(ptr, sg_dma_address(src),
  1276. is_sec1);
  1277. }
  1278. }
  1279. }
  1280. return sg_count;
  1281. }
  1282. void map_sg_out_talitos_ptr(struct device *dev, struct scatterlist *dst,
  1283. unsigned int len, struct talitos_edesc *edesc,
  1284. enum dma_data_direction dir,
  1285. struct talitos_ptr *ptr, int sg_count)
  1286. {
  1287. struct talitos_private *priv = dev_get_drvdata(dev);
  1288. bool is_sec1 = has_ftr_sec1(priv);
  1289. if (dir != DMA_NONE)
  1290. sg_count = dma_map_sg(dev, dst, edesc->dst_nents ? : 1, dir);
  1291. to_talitos_ptr_len(ptr, len, is_sec1);
  1292. if (is_sec1) {
  1293. if (sg_count == 1) {
  1294. if (dir != DMA_NONE)
  1295. dma_map_sg(dev, dst, 1, dir);
  1296. to_talitos_ptr(ptr, sg_dma_address(dst), is_sec1);
  1297. } else {
  1298. to_talitos_ptr(ptr, edesc->dma_link_tbl + len, is_sec1);
  1299. dma_sync_single_for_device(dev,
  1300. edesc->dma_link_tbl + len,
  1301. len, DMA_FROM_DEVICE);
  1302. }
  1303. } else {
  1304. to_talitos_ptr_extent_clear(ptr, is_sec1);
  1305. if (sg_count == 1) {
  1306. to_talitos_ptr(ptr, sg_dma_address(dst), is_sec1);
  1307. } else {
  1308. struct talitos_ptr *link_tbl_ptr =
  1309. &edesc->link_tbl[edesc->src_nents + 1];
  1310. to_talitos_ptr(ptr, edesc->dma_link_tbl +
  1311. (edesc->src_nents + 1) *
  1312. sizeof(struct talitos_ptr), 0);
  1313. ptr->j_extent |= DESC_PTR_LNKTBL_JUMP;
  1314. sg_to_link_tbl(dst, sg_count, len, link_tbl_ptr);
  1315. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1316. edesc->dma_len,
  1317. DMA_BIDIRECTIONAL);
  1318. }
  1319. }
  1320. }
  1321. static int common_nonsnoop(struct talitos_edesc *edesc,
  1322. struct ablkcipher_request *areq,
  1323. void (*callback) (struct device *dev,
  1324. struct talitos_desc *desc,
  1325. void *context, int error))
  1326. {
  1327. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1328. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1329. struct device *dev = ctx->dev;
  1330. struct talitos_desc *desc = &edesc->desc;
  1331. unsigned int cryptlen = areq->nbytes;
  1332. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1333. int sg_count, ret;
  1334. struct talitos_private *priv = dev_get_drvdata(dev);
  1335. bool is_sec1 = has_ftr_sec1(priv);
  1336. /* first DWORD empty */
  1337. desc->ptr[0] = zero_entry;
  1338. /* cipher iv */
  1339. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, is_sec1);
  1340. to_talitos_ptr_len(&desc->ptr[1], ivsize, is_sec1);
  1341. to_talitos_ptr_extent_clear(&desc->ptr[1], is_sec1);
  1342. /* cipher key */
  1343. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1344. (char *)&ctx->key, DMA_TO_DEVICE);
  1345. /*
  1346. * cipher in
  1347. */
  1348. sg_count = map_sg_in_talitos_ptr(dev, areq->src, cryptlen, edesc,
  1349. (areq->src == areq->dst) ?
  1350. DMA_BIDIRECTIONAL : DMA_TO_DEVICE,
  1351. &desc->ptr[3]);
  1352. /* cipher out */
  1353. map_sg_out_talitos_ptr(dev, areq->dst, cryptlen, edesc,
  1354. (areq->src == areq->dst) ? DMA_NONE
  1355. : DMA_FROM_DEVICE,
  1356. &desc->ptr[4], sg_count);
  1357. /* iv out */
  1358. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
  1359. DMA_FROM_DEVICE);
  1360. /* last DWORD empty */
  1361. desc->ptr[6] = zero_entry;
  1362. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1363. if (ret != -EINPROGRESS) {
  1364. common_nonsnoop_unmap(dev, edesc, areq);
  1365. kfree(edesc);
  1366. }
  1367. return ret;
  1368. }
  1369. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1370. areq, bool encrypt)
  1371. {
  1372. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1373. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1374. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1375. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1376. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1377. areq->base.flags, encrypt);
  1378. }
  1379. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1380. {
  1381. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1382. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1383. struct talitos_edesc *edesc;
  1384. /* allocate extended descriptor */
  1385. edesc = ablkcipher_edesc_alloc(areq, true);
  1386. if (IS_ERR(edesc))
  1387. return PTR_ERR(edesc);
  1388. /* set encrypt */
  1389. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1390. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1391. }
  1392. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1393. {
  1394. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1395. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1396. struct talitos_edesc *edesc;
  1397. /* allocate extended descriptor */
  1398. edesc = ablkcipher_edesc_alloc(areq, false);
  1399. if (IS_ERR(edesc))
  1400. return PTR_ERR(edesc);
  1401. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1402. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1403. }
  1404. static void common_nonsnoop_hash_unmap(struct device *dev,
  1405. struct talitos_edesc *edesc,
  1406. struct ahash_request *areq)
  1407. {
  1408. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1409. struct talitos_private *priv = dev_get_drvdata(dev);
  1410. bool is_sec1 = has_ftr_sec1(priv);
  1411. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1412. unmap_sg_talitos_ptr(dev, req_ctx->psrc, NULL, 0, edesc);
  1413. /* When using hashctx-in, must unmap it. */
  1414. if (from_talitos_ptr_len(&edesc->desc.ptr[1], is_sec1))
  1415. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1416. DMA_TO_DEVICE);
  1417. if (from_talitos_ptr_len(&edesc->desc.ptr[2], is_sec1))
  1418. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1419. DMA_TO_DEVICE);
  1420. if (edesc->dma_len)
  1421. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1422. DMA_BIDIRECTIONAL);
  1423. }
  1424. static void ahash_done(struct device *dev,
  1425. struct talitos_desc *desc, void *context,
  1426. int err)
  1427. {
  1428. struct ahash_request *areq = context;
  1429. struct talitos_edesc *edesc =
  1430. container_of(desc, struct talitos_edesc, desc);
  1431. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1432. if (!req_ctx->last && req_ctx->to_hash_later) {
  1433. /* Position any partial block for next update/final/finup */
  1434. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1435. req_ctx->nbuf = req_ctx->to_hash_later;
  1436. }
  1437. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1438. kfree(edesc);
  1439. areq->base.complete(&areq->base, err);
  1440. }
  1441. /*
  1442. * SEC1 doesn't like hashing of 0 sized message, so we do the padding
  1443. * ourself and submit a padded block
  1444. */
  1445. void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
  1446. struct talitos_edesc *edesc,
  1447. struct talitos_ptr *ptr)
  1448. {
  1449. static u8 padded_hash[64] = {
  1450. 0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1451. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1452. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1453. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1454. };
  1455. pr_err_once("Bug in SEC1, padding ourself\n");
  1456. edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1457. map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
  1458. (char *)padded_hash, DMA_TO_DEVICE);
  1459. }
  1460. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1461. struct ahash_request *areq, unsigned int length,
  1462. void (*callback) (struct device *dev,
  1463. struct talitos_desc *desc,
  1464. void *context, int error))
  1465. {
  1466. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1467. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1468. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1469. struct device *dev = ctx->dev;
  1470. struct talitos_desc *desc = &edesc->desc;
  1471. int ret;
  1472. struct talitos_private *priv = dev_get_drvdata(dev);
  1473. bool is_sec1 = has_ftr_sec1(priv);
  1474. /* first DWORD empty */
  1475. desc->ptr[0] = zero_entry;
  1476. /* hash context in */
  1477. if (!req_ctx->first || req_ctx->swinit) {
  1478. map_single_talitos_ptr(dev, &desc->ptr[1],
  1479. req_ctx->hw_context_size,
  1480. (char *)req_ctx->hw_context,
  1481. DMA_TO_DEVICE);
  1482. req_ctx->swinit = 0;
  1483. } else {
  1484. desc->ptr[1] = zero_entry;
  1485. /* Indicate next op is not the first. */
  1486. req_ctx->first = 0;
  1487. }
  1488. /* HMAC key */
  1489. if (ctx->keylen)
  1490. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1491. (char *)&ctx->key, DMA_TO_DEVICE);
  1492. else
  1493. desc->ptr[2] = zero_entry;
  1494. /*
  1495. * data in
  1496. */
  1497. map_sg_in_talitos_ptr(dev, req_ctx->psrc, length, edesc,
  1498. DMA_TO_DEVICE, &desc->ptr[3]);
  1499. /* fifth DWORD empty */
  1500. desc->ptr[4] = zero_entry;
  1501. /* hash/HMAC out -or- hash context out */
  1502. if (req_ctx->last)
  1503. map_single_talitos_ptr(dev, &desc->ptr[5],
  1504. crypto_ahash_digestsize(tfm),
  1505. areq->result, DMA_FROM_DEVICE);
  1506. else
  1507. map_single_talitos_ptr(dev, &desc->ptr[5],
  1508. req_ctx->hw_context_size,
  1509. req_ctx->hw_context, DMA_FROM_DEVICE);
  1510. /* last DWORD empty */
  1511. desc->ptr[6] = zero_entry;
  1512. if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
  1513. talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);
  1514. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1515. if (ret != -EINPROGRESS) {
  1516. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1517. kfree(edesc);
  1518. }
  1519. return ret;
  1520. }
  1521. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1522. unsigned int nbytes)
  1523. {
  1524. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1525. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1526. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1527. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
  1528. nbytes, 0, 0, 0, areq->base.flags, false);
  1529. }
  1530. static int ahash_init(struct ahash_request *areq)
  1531. {
  1532. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1533. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1534. /* Initialize the context */
  1535. req_ctx->nbuf = 0;
  1536. req_ctx->first = 1; /* first indicates h/w must init its context */
  1537. req_ctx->swinit = 0; /* assume h/w init of context */
  1538. req_ctx->hw_context_size =
  1539. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1540. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1541. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1542. return 0;
  1543. }
  1544. /*
  1545. * on h/w without explicit sha224 support, we initialize h/w context
  1546. * manually with sha224 constants, and tell it to run sha256.
  1547. */
  1548. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1549. {
  1550. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1551. ahash_init(areq);
  1552. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1553. req_ctx->hw_context[0] = SHA224_H0;
  1554. req_ctx->hw_context[1] = SHA224_H1;
  1555. req_ctx->hw_context[2] = SHA224_H2;
  1556. req_ctx->hw_context[3] = SHA224_H3;
  1557. req_ctx->hw_context[4] = SHA224_H4;
  1558. req_ctx->hw_context[5] = SHA224_H5;
  1559. req_ctx->hw_context[6] = SHA224_H6;
  1560. req_ctx->hw_context[7] = SHA224_H7;
  1561. /* init 64-bit count */
  1562. req_ctx->hw_context[8] = 0;
  1563. req_ctx->hw_context[9] = 0;
  1564. return 0;
  1565. }
  1566. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1567. {
  1568. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1569. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1570. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1571. struct talitos_edesc *edesc;
  1572. unsigned int blocksize =
  1573. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1574. unsigned int nbytes_to_hash;
  1575. unsigned int to_hash_later;
  1576. unsigned int nsg;
  1577. int nents;
  1578. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1579. /* Buffer up to one whole block */
  1580. nents = sg_nents_for_len(areq->src, nbytes);
  1581. if (nents < 0) {
  1582. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1583. return nents;
  1584. }
  1585. sg_copy_to_buffer(areq->src, nents,
  1586. req_ctx->buf + req_ctx->nbuf, nbytes);
  1587. req_ctx->nbuf += nbytes;
  1588. return 0;
  1589. }
  1590. /* At least (blocksize + 1) bytes are available to hash */
  1591. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1592. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1593. if (req_ctx->last)
  1594. to_hash_later = 0;
  1595. else if (to_hash_later)
  1596. /* There is a partial block. Hash the full block(s) now */
  1597. nbytes_to_hash -= to_hash_later;
  1598. else {
  1599. /* Keep one block buffered */
  1600. nbytes_to_hash -= blocksize;
  1601. to_hash_later = blocksize;
  1602. }
  1603. /* Chain in any previously buffered data */
  1604. if (req_ctx->nbuf) {
  1605. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1606. sg_init_table(req_ctx->bufsl, nsg);
  1607. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1608. if (nsg > 1)
  1609. sg_chain(req_ctx->bufsl, 2, areq->src);
  1610. req_ctx->psrc = req_ctx->bufsl;
  1611. } else
  1612. req_ctx->psrc = areq->src;
  1613. if (to_hash_later) {
  1614. nents = sg_nents_for_len(areq->src, nbytes);
  1615. if (nents < 0) {
  1616. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1617. return nents;
  1618. }
  1619. sg_pcopy_to_buffer(areq->src, nents,
  1620. req_ctx->bufnext,
  1621. to_hash_later,
  1622. nbytes - to_hash_later);
  1623. }
  1624. req_ctx->to_hash_later = to_hash_later;
  1625. /* Allocate extended descriptor */
  1626. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1627. if (IS_ERR(edesc))
  1628. return PTR_ERR(edesc);
  1629. edesc->desc.hdr = ctx->desc_hdr_template;
  1630. /* On last one, request SEC to pad; otherwise continue */
  1631. if (req_ctx->last)
  1632. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1633. else
  1634. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1635. /* request SEC to INIT hash. */
  1636. if (req_ctx->first && !req_ctx->swinit)
  1637. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1638. /* When the tfm context has a keylen, it's an HMAC.
  1639. * A first or last (ie. not middle) descriptor must request HMAC.
  1640. */
  1641. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1642. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1643. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1644. ahash_done);
  1645. }
  1646. static int ahash_update(struct ahash_request *areq)
  1647. {
  1648. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1649. req_ctx->last = 0;
  1650. return ahash_process_req(areq, areq->nbytes);
  1651. }
  1652. static int ahash_final(struct ahash_request *areq)
  1653. {
  1654. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1655. req_ctx->last = 1;
  1656. return ahash_process_req(areq, 0);
  1657. }
  1658. static int ahash_finup(struct ahash_request *areq)
  1659. {
  1660. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1661. req_ctx->last = 1;
  1662. return ahash_process_req(areq, areq->nbytes);
  1663. }
  1664. static int ahash_digest(struct ahash_request *areq)
  1665. {
  1666. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1667. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1668. ahash->init(areq);
  1669. req_ctx->last = 1;
  1670. return ahash_process_req(areq, areq->nbytes);
  1671. }
  1672. struct keyhash_result {
  1673. struct completion completion;
  1674. int err;
  1675. };
  1676. static void keyhash_complete(struct crypto_async_request *req, int err)
  1677. {
  1678. struct keyhash_result *res = req->data;
  1679. if (err == -EINPROGRESS)
  1680. return;
  1681. res->err = err;
  1682. complete(&res->completion);
  1683. }
  1684. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1685. u8 *hash)
  1686. {
  1687. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1688. struct scatterlist sg[1];
  1689. struct ahash_request *req;
  1690. struct keyhash_result hresult;
  1691. int ret;
  1692. init_completion(&hresult.completion);
  1693. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1694. if (!req)
  1695. return -ENOMEM;
  1696. /* Keep tfm keylen == 0 during hash of the long key */
  1697. ctx->keylen = 0;
  1698. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1699. keyhash_complete, &hresult);
  1700. sg_init_one(&sg[0], key, keylen);
  1701. ahash_request_set_crypt(req, sg, hash, keylen);
  1702. ret = crypto_ahash_digest(req);
  1703. switch (ret) {
  1704. case 0:
  1705. break;
  1706. case -EINPROGRESS:
  1707. case -EBUSY:
  1708. ret = wait_for_completion_interruptible(
  1709. &hresult.completion);
  1710. if (!ret)
  1711. ret = hresult.err;
  1712. break;
  1713. default:
  1714. break;
  1715. }
  1716. ahash_request_free(req);
  1717. return ret;
  1718. }
  1719. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1720. unsigned int keylen)
  1721. {
  1722. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1723. unsigned int blocksize =
  1724. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1725. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1726. unsigned int keysize = keylen;
  1727. u8 hash[SHA512_DIGEST_SIZE];
  1728. int ret;
  1729. if (keylen <= blocksize)
  1730. memcpy(ctx->key, key, keysize);
  1731. else {
  1732. /* Must get the hash of the long key */
  1733. ret = keyhash(tfm, key, keylen, hash);
  1734. if (ret) {
  1735. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1736. return -EINVAL;
  1737. }
  1738. keysize = digestsize;
  1739. memcpy(ctx->key, hash, digestsize);
  1740. }
  1741. ctx->keylen = keysize;
  1742. return 0;
  1743. }
  1744. struct talitos_alg_template {
  1745. u32 type;
  1746. union {
  1747. struct crypto_alg crypto;
  1748. struct ahash_alg hash;
  1749. struct aead_alg aead;
  1750. } alg;
  1751. __be32 desc_hdr_template;
  1752. };
  1753. static struct talitos_alg_template driver_algs[] = {
  1754. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1755. { .type = CRYPTO_ALG_TYPE_AEAD,
  1756. .alg.aead = {
  1757. .base = {
  1758. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1759. .cra_driver_name = "authenc-hmac-sha1-"
  1760. "cbc-aes-talitos",
  1761. .cra_blocksize = AES_BLOCK_SIZE,
  1762. .cra_flags = CRYPTO_ALG_ASYNC,
  1763. },
  1764. .ivsize = AES_BLOCK_SIZE,
  1765. .maxauthsize = SHA1_DIGEST_SIZE,
  1766. },
  1767. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1768. DESC_HDR_SEL0_AESU |
  1769. DESC_HDR_MODE0_AESU_CBC |
  1770. DESC_HDR_SEL1_MDEUA |
  1771. DESC_HDR_MODE1_MDEU_INIT |
  1772. DESC_HDR_MODE1_MDEU_PAD |
  1773. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1774. },
  1775. { .type = CRYPTO_ALG_TYPE_AEAD,
  1776. .alg.aead = {
  1777. .base = {
  1778. .cra_name = "authenc(hmac(sha1),"
  1779. "cbc(des3_ede))",
  1780. .cra_driver_name = "authenc-hmac-sha1-"
  1781. "cbc-3des-talitos",
  1782. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1783. .cra_flags = CRYPTO_ALG_ASYNC,
  1784. },
  1785. .ivsize = DES3_EDE_BLOCK_SIZE,
  1786. .maxauthsize = SHA1_DIGEST_SIZE,
  1787. },
  1788. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1789. DESC_HDR_SEL0_DEU |
  1790. DESC_HDR_MODE0_DEU_CBC |
  1791. DESC_HDR_MODE0_DEU_3DES |
  1792. DESC_HDR_SEL1_MDEUA |
  1793. DESC_HDR_MODE1_MDEU_INIT |
  1794. DESC_HDR_MODE1_MDEU_PAD |
  1795. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1796. },
  1797. { .type = CRYPTO_ALG_TYPE_AEAD,
  1798. .alg.aead = {
  1799. .base = {
  1800. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1801. .cra_driver_name = "authenc-hmac-sha224-"
  1802. "cbc-aes-talitos",
  1803. .cra_blocksize = AES_BLOCK_SIZE,
  1804. .cra_flags = CRYPTO_ALG_ASYNC,
  1805. },
  1806. .ivsize = AES_BLOCK_SIZE,
  1807. .maxauthsize = SHA224_DIGEST_SIZE,
  1808. },
  1809. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1810. DESC_HDR_SEL0_AESU |
  1811. DESC_HDR_MODE0_AESU_CBC |
  1812. DESC_HDR_SEL1_MDEUA |
  1813. DESC_HDR_MODE1_MDEU_INIT |
  1814. DESC_HDR_MODE1_MDEU_PAD |
  1815. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1816. },
  1817. { .type = CRYPTO_ALG_TYPE_AEAD,
  1818. .alg.aead = {
  1819. .base = {
  1820. .cra_name = "authenc(hmac(sha224),"
  1821. "cbc(des3_ede))",
  1822. .cra_driver_name = "authenc-hmac-sha224-"
  1823. "cbc-3des-talitos",
  1824. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1825. .cra_flags = CRYPTO_ALG_ASYNC,
  1826. },
  1827. .ivsize = DES3_EDE_BLOCK_SIZE,
  1828. .maxauthsize = SHA224_DIGEST_SIZE,
  1829. },
  1830. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1831. DESC_HDR_SEL0_DEU |
  1832. DESC_HDR_MODE0_DEU_CBC |
  1833. DESC_HDR_MODE0_DEU_3DES |
  1834. DESC_HDR_SEL1_MDEUA |
  1835. DESC_HDR_MODE1_MDEU_INIT |
  1836. DESC_HDR_MODE1_MDEU_PAD |
  1837. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1838. },
  1839. { .type = CRYPTO_ALG_TYPE_AEAD,
  1840. .alg.aead = {
  1841. .base = {
  1842. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1843. .cra_driver_name = "authenc-hmac-sha256-"
  1844. "cbc-aes-talitos",
  1845. .cra_blocksize = AES_BLOCK_SIZE,
  1846. .cra_flags = CRYPTO_ALG_ASYNC,
  1847. },
  1848. .ivsize = AES_BLOCK_SIZE,
  1849. .maxauthsize = SHA256_DIGEST_SIZE,
  1850. },
  1851. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1852. DESC_HDR_SEL0_AESU |
  1853. DESC_HDR_MODE0_AESU_CBC |
  1854. DESC_HDR_SEL1_MDEUA |
  1855. DESC_HDR_MODE1_MDEU_INIT |
  1856. DESC_HDR_MODE1_MDEU_PAD |
  1857. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1858. },
  1859. { .type = CRYPTO_ALG_TYPE_AEAD,
  1860. .alg.aead = {
  1861. .base = {
  1862. .cra_name = "authenc(hmac(sha256),"
  1863. "cbc(des3_ede))",
  1864. .cra_driver_name = "authenc-hmac-sha256-"
  1865. "cbc-3des-talitos",
  1866. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1867. .cra_flags = CRYPTO_ALG_ASYNC,
  1868. },
  1869. .ivsize = DES3_EDE_BLOCK_SIZE,
  1870. .maxauthsize = SHA256_DIGEST_SIZE,
  1871. },
  1872. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1873. DESC_HDR_SEL0_DEU |
  1874. DESC_HDR_MODE0_DEU_CBC |
  1875. DESC_HDR_MODE0_DEU_3DES |
  1876. DESC_HDR_SEL1_MDEUA |
  1877. DESC_HDR_MODE1_MDEU_INIT |
  1878. DESC_HDR_MODE1_MDEU_PAD |
  1879. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1880. },
  1881. { .type = CRYPTO_ALG_TYPE_AEAD,
  1882. .alg.aead = {
  1883. .base = {
  1884. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1885. .cra_driver_name = "authenc-hmac-sha384-"
  1886. "cbc-aes-talitos",
  1887. .cra_blocksize = AES_BLOCK_SIZE,
  1888. .cra_flags = CRYPTO_ALG_ASYNC,
  1889. },
  1890. .ivsize = AES_BLOCK_SIZE,
  1891. .maxauthsize = SHA384_DIGEST_SIZE,
  1892. },
  1893. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1894. DESC_HDR_SEL0_AESU |
  1895. DESC_HDR_MODE0_AESU_CBC |
  1896. DESC_HDR_SEL1_MDEUB |
  1897. DESC_HDR_MODE1_MDEU_INIT |
  1898. DESC_HDR_MODE1_MDEU_PAD |
  1899. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1900. },
  1901. { .type = CRYPTO_ALG_TYPE_AEAD,
  1902. .alg.aead = {
  1903. .base = {
  1904. .cra_name = "authenc(hmac(sha384),"
  1905. "cbc(des3_ede))",
  1906. .cra_driver_name = "authenc-hmac-sha384-"
  1907. "cbc-3des-talitos",
  1908. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1909. .cra_flags = CRYPTO_ALG_ASYNC,
  1910. },
  1911. .ivsize = DES3_EDE_BLOCK_SIZE,
  1912. .maxauthsize = SHA384_DIGEST_SIZE,
  1913. },
  1914. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1915. DESC_HDR_SEL0_DEU |
  1916. DESC_HDR_MODE0_DEU_CBC |
  1917. DESC_HDR_MODE0_DEU_3DES |
  1918. DESC_HDR_SEL1_MDEUB |
  1919. DESC_HDR_MODE1_MDEU_INIT |
  1920. DESC_HDR_MODE1_MDEU_PAD |
  1921. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1922. },
  1923. { .type = CRYPTO_ALG_TYPE_AEAD,
  1924. .alg.aead = {
  1925. .base = {
  1926. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1927. .cra_driver_name = "authenc-hmac-sha512-"
  1928. "cbc-aes-talitos",
  1929. .cra_blocksize = AES_BLOCK_SIZE,
  1930. .cra_flags = CRYPTO_ALG_ASYNC,
  1931. },
  1932. .ivsize = AES_BLOCK_SIZE,
  1933. .maxauthsize = SHA512_DIGEST_SIZE,
  1934. },
  1935. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1936. DESC_HDR_SEL0_AESU |
  1937. DESC_HDR_MODE0_AESU_CBC |
  1938. DESC_HDR_SEL1_MDEUB |
  1939. DESC_HDR_MODE1_MDEU_INIT |
  1940. DESC_HDR_MODE1_MDEU_PAD |
  1941. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1942. },
  1943. { .type = CRYPTO_ALG_TYPE_AEAD,
  1944. .alg.aead = {
  1945. .base = {
  1946. .cra_name = "authenc(hmac(sha512),"
  1947. "cbc(des3_ede))",
  1948. .cra_driver_name = "authenc-hmac-sha512-"
  1949. "cbc-3des-talitos",
  1950. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1951. .cra_flags = CRYPTO_ALG_ASYNC,
  1952. },
  1953. .ivsize = DES3_EDE_BLOCK_SIZE,
  1954. .maxauthsize = SHA512_DIGEST_SIZE,
  1955. },
  1956. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1957. DESC_HDR_SEL0_DEU |
  1958. DESC_HDR_MODE0_DEU_CBC |
  1959. DESC_HDR_MODE0_DEU_3DES |
  1960. DESC_HDR_SEL1_MDEUB |
  1961. DESC_HDR_MODE1_MDEU_INIT |
  1962. DESC_HDR_MODE1_MDEU_PAD |
  1963. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1964. },
  1965. { .type = CRYPTO_ALG_TYPE_AEAD,
  1966. .alg.aead = {
  1967. .base = {
  1968. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1969. .cra_driver_name = "authenc-hmac-md5-"
  1970. "cbc-aes-talitos",
  1971. .cra_blocksize = AES_BLOCK_SIZE,
  1972. .cra_flags = CRYPTO_ALG_ASYNC,
  1973. },
  1974. .ivsize = AES_BLOCK_SIZE,
  1975. .maxauthsize = MD5_DIGEST_SIZE,
  1976. },
  1977. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1978. DESC_HDR_SEL0_AESU |
  1979. DESC_HDR_MODE0_AESU_CBC |
  1980. DESC_HDR_SEL1_MDEUA |
  1981. DESC_HDR_MODE1_MDEU_INIT |
  1982. DESC_HDR_MODE1_MDEU_PAD |
  1983. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1984. },
  1985. { .type = CRYPTO_ALG_TYPE_AEAD,
  1986. .alg.aead = {
  1987. .base = {
  1988. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1989. .cra_driver_name = "authenc-hmac-md5-"
  1990. "cbc-3des-talitos",
  1991. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1992. .cra_flags = CRYPTO_ALG_ASYNC,
  1993. },
  1994. .ivsize = DES3_EDE_BLOCK_SIZE,
  1995. .maxauthsize = MD5_DIGEST_SIZE,
  1996. },
  1997. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1998. DESC_HDR_SEL0_DEU |
  1999. DESC_HDR_MODE0_DEU_CBC |
  2000. DESC_HDR_MODE0_DEU_3DES |
  2001. DESC_HDR_SEL1_MDEUA |
  2002. DESC_HDR_MODE1_MDEU_INIT |
  2003. DESC_HDR_MODE1_MDEU_PAD |
  2004. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2005. },
  2006. /* ABLKCIPHER algorithms. */
  2007. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2008. .alg.crypto = {
  2009. .cra_name = "ecb(aes)",
  2010. .cra_driver_name = "ecb-aes-talitos",
  2011. .cra_blocksize = AES_BLOCK_SIZE,
  2012. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2013. CRYPTO_ALG_ASYNC,
  2014. .cra_ablkcipher = {
  2015. .min_keysize = AES_MIN_KEY_SIZE,
  2016. .max_keysize = AES_MAX_KEY_SIZE,
  2017. .ivsize = AES_BLOCK_SIZE,
  2018. }
  2019. },
  2020. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2021. DESC_HDR_SEL0_AESU,
  2022. },
  2023. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2024. .alg.crypto = {
  2025. .cra_name = "cbc(aes)",
  2026. .cra_driver_name = "cbc-aes-talitos",
  2027. .cra_blocksize = AES_BLOCK_SIZE,
  2028. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2029. CRYPTO_ALG_ASYNC,
  2030. .cra_ablkcipher = {
  2031. .min_keysize = AES_MIN_KEY_SIZE,
  2032. .max_keysize = AES_MAX_KEY_SIZE,
  2033. .ivsize = AES_BLOCK_SIZE,
  2034. }
  2035. },
  2036. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2037. DESC_HDR_SEL0_AESU |
  2038. DESC_HDR_MODE0_AESU_CBC,
  2039. },
  2040. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2041. .alg.crypto = {
  2042. .cra_name = "ctr(aes)",
  2043. .cra_driver_name = "ctr-aes-talitos",
  2044. .cra_blocksize = AES_BLOCK_SIZE,
  2045. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2046. CRYPTO_ALG_ASYNC,
  2047. .cra_ablkcipher = {
  2048. .min_keysize = AES_MIN_KEY_SIZE,
  2049. .max_keysize = AES_MAX_KEY_SIZE,
  2050. .ivsize = AES_BLOCK_SIZE,
  2051. }
  2052. },
  2053. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2054. DESC_HDR_SEL0_AESU |
  2055. DESC_HDR_MODE0_AESU_CTR,
  2056. },
  2057. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2058. .alg.crypto = {
  2059. .cra_name = "ecb(des)",
  2060. .cra_driver_name = "ecb-des-talitos",
  2061. .cra_blocksize = DES_BLOCK_SIZE,
  2062. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2063. CRYPTO_ALG_ASYNC,
  2064. .cra_ablkcipher = {
  2065. .min_keysize = DES_KEY_SIZE,
  2066. .max_keysize = DES_KEY_SIZE,
  2067. .ivsize = DES_BLOCK_SIZE,
  2068. }
  2069. },
  2070. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2071. DESC_HDR_SEL0_DEU,
  2072. },
  2073. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2074. .alg.crypto = {
  2075. .cra_name = "cbc(des)",
  2076. .cra_driver_name = "cbc-des-talitos",
  2077. .cra_blocksize = DES_BLOCK_SIZE,
  2078. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2079. CRYPTO_ALG_ASYNC,
  2080. .cra_ablkcipher = {
  2081. .min_keysize = DES_KEY_SIZE,
  2082. .max_keysize = DES_KEY_SIZE,
  2083. .ivsize = DES_BLOCK_SIZE,
  2084. }
  2085. },
  2086. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2087. DESC_HDR_SEL0_DEU |
  2088. DESC_HDR_MODE0_DEU_CBC,
  2089. },
  2090. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2091. .alg.crypto = {
  2092. .cra_name = "ecb(des3_ede)",
  2093. .cra_driver_name = "ecb-3des-talitos",
  2094. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2095. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2096. CRYPTO_ALG_ASYNC,
  2097. .cra_ablkcipher = {
  2098. .min_keysize = DES3_EDE_KEY_SIZE,
  2099. .max_keysize = DES3_EDE_KEY_SIZE,
  2100. .ivsize = DES3_EDE_BLOCK_SIZE,
  2101. }
  2102. },
  2103. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2104. DESC_HDR_SEL0_DEU |
  2105. DESC_HDR_MODE0_DEU_3DES,
  2106. },
  2107. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2108. .alg.crypto = {
  2109. .cra_name = "cbc(des3_ede)",
  2110. .cra_driver_name = "cbc-3des-talitos",
  2111. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2112. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2113. CRYPTO_ALG_ASYNC,
  2114. .cra_ablkcipher = {
  2115. .min_keysize = DES3_EDE_KEY_SIZE,
  2116. .max_keysize = DES3_EDE_KEY_SIZE,
  2117. .ivsize = DES3_EDE_BLOCK_SIZE,
  2118. }
  2119. },
  2120. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2121. DESC_HDR_SEL0_DEU |
  2122. DESC_HDR_MODE0_DEU_CBC |
  2123. DESC_HDR_MODE0_DEU_3DES,
  2124. },
  2125. /* AHASH algorithms. */
  2126. { .type = CRYPTO_ALG_TYPE_AHASH,
  2127. .alg.hash = {
  2128. .halg.digestsize = MD5_DIGEST_SIZE,
  2129. .halg.base = {
  2130. .cra_name = "md5",
  2131. .cra_driver_name = "md5-talitos",
  2132. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2133. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2134. CRYPTO_ALG_ASYNC,
  2135. }
  2136. },
  2137. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2138. DESC_HDR_SEL0_MDEUA |
  2139. DESC_HDR_MODE0_MDEU_MD5,
  2140. },
  2141. { .type = CRYPTO_ALG_TYPE_AHASH,
  2142. .alg.hash = {
  2143. .halg.digestsize = SHA1_DIGEST_SIZE,
  2144. .halg.base = {
  2145. .cra_name = "sha1",
  2146. .cra_driver_name = "sha1-talitos",
  2147. .cra_blocksize = SHA1_BLOCK_SIZE,
  2148. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2149. CRYPTO_ALG_ASYNC,
  2150. }
  2151. },
  2152. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2153. DESC_HDR_SEL0_MDEUA |
  2154. DESC_HDR_MODE0_MDEU_SHA1,
  2155. },
  2156. { .type = CRYPTO_ALG_TYPE_AHASH,
  2157. .alg.hash = {
  2158. .halg.digestsize = SHA224_DIGEST_SIZE,
  2159. .halg.base = {
  2160. .cra_name = "sha224",
  2161. .cra_driver_name = "sha224-talitos",
  2162. .cra_blocksize = SHA224_BLOCK_SIZE,
  2163. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2164. CRYPTO_ALG_ASYNC,
  2165. }
  2166. },
  2167. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2168. DESC_HDR_SEL0_MDEUA |
  2169. DESC_HDR_MODE0_MDEU_SHA224,
  2170. },
  2171. { .type = CRYPTO_ALG_TYPE_AHASH,
  2172. .alg.hash = {
  2173. .halg.digestsize = SHA256_DIGEST_SIZE,
  2174. .halg.base = {
  2175. .cra_name = "sha256",
  2176. .cra_driver_name = "sha256-talitos",
  2177. .cra_blocksize = SHA256_BLOCK_SIZE,
  2178. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2179. CRYPTO_ALG_ASYNC,
  2180. }
  2181. },
  2182. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2183. DESC_HDR_SEL0_MDEUA |
  2184. DESC_HDR_MODE0_MDEU_SHA256,
  2185. },
  2186. { .type = CRYPTO_ALG_TYPE_AHASH,
  2187. .alg.hash = {
  2188. .halg.digestsize = SHA384_DIGEST_SIZE,
  2189. .halg.base = {
  2190. .cra_name = "sha384",
  2191. .cra_driver_name = "sha384-talitos",
  2192. .cra_blocksize = SHA384_BLOCK_SIZE,
  2193. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2194. CRYPTO_ALG_ASYNC,
  2195. }
  2196. },
  2197. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2198. DESC_HDR_SEL0_MDEUB |
  2199. DESC_HDR_MODE0_MDEUB_SHA384,
  2200. },
  2201. { .type = CRYPTO_ALG_TYPE_AHASH,
  2202. .alg.hash = {
  2203. .halg.digestsize = SHA512_DIGEST_SIZE,
  2204. .halg.base = {
  2205. .cra_name = "sha512",
  2206. .cra_driver_name = "sha512-talitos",
  2207. .cra_blocksize = SHA512_BLOCK_SIZE,
  2208. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2209. CRYPTO_ALG_ASYNC,
  2210. }
  2211. },
  2212. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2213. DESC_HDR_SEL0_MDEUB |
  2214. DESC_HDR_MODE0_MDEUB_SHA512,
  2215. },
  2216. { .type = CRYPTO_ALG_TYPE_AHASH,
  2217. .alg.hash = {
  2218. .halg.digestsize = MD5_DIGEST_SIZE,
  2219. .halg.base = {
  2220. .cra_name = "hmac(md5)",
  2221. .cra_driver_name = "hmac-md5-talitos",
  2222. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2223. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2224. CRYPTO_ALG_ASYNC,
  2225. }
  2226. },
  2227. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2228. DESC_HDR_SEL0_MDEUA |
  2229. DESC_HDR_MODE0_MDEU_MD5,
  2230. },
  2231. { .type = CRYPTO_ALG_TYPE_AHASH,
  2232. .alg.hash = {
  2233. .halg.digestsize = SHA1_DIGEST_SIZE,
  2234. .halg.base = {
  2235. .cra_name = "hmac(sha1)",
  2236. .cra_driver_name = "hmac-sha1-talitos",
  2237. .cra_blocksize = SHA1_BLOCK_SIZE,
  2238. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2239. CRYPTO_ALG_ASYNC,
  2240. }
  2241. },
  2242. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2243. DESC_HDR_SEL0_MDEUA |
  2244. DESC_HDR_MODE0_MDEU_SHA1,
  2245. },
  2246. { .type = CRYPTO_ALG_TYPE_AHASH,
  2247. .alg.hash = {
  2248. .halg.digestsize = SHA224_DIGEST_SIZE,
  2249. .halg.base = {
  2250. .cra_name = "hmac(sha224)",
  2251. .cra_driver_name = "hmac-sha224-talitos",
  2252. .cra_blocksize = SHA224_BLOCK_SIZE,
  2253. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2254. CRYPTO_ALG_ASYNC,
  2255. }
  2256. },
  2257. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2258. DESC_HDR_SEL0_MDEUA |
  2259. DESC_HDR_MODE0_MDEU_SHA224,
  2260. },
  2261. { .type = CRYPTO_ALG_TYPE_AHASH,
  2262. .alg.hash = {
  2263. .halg.digestsize = SHA256_DIGEST_SIZE,
  2264. .halg.base = {
  2265. .cra_name = "hmac(sha256)",
  2266. .cra_driver_name = "hmac-sha256-talitos",
  2267. .cra_blocksize = SHA256_BLOCK_SIZE,
  2268. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2269. CRYPTO_ALG_ASYNC,
  2270. }
  2271. },
  2272. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2273. DESC_HDR_SEL0_MDEUA |
  2274. DESC_HDR_MODE0_MDEU_SHA256,
  2275. },
  2276. { .type = CRYPTO_ALG_TYPE_AHASH,
  2277. .alg.hash = {
  2278. .halg.digestsize = SHA384_DIGEST_SIZE,
  2279. .halg.base = {
  2280. .cra_name = "hmac(sha384)",
  2281. .cra_driver_name = "hmac-sha384-talitos",
  2282. .cra_blocksize = SHA384_BLOCK_SIZE,
  2283. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2284. CRYPTO_ALG_ASYNC,
  2285. }
  2286. },
  2287. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2288. DESC_HDR_SEL0_MDEUB |
  2289. DESC_HDR_MODE0_MDEUB_SHA384,
  2290. },
  2291. { .type = CRYPTO_ALG_TYPE_AHASH,
  2292. .alg.hash = {
  2293. .halg.digestsize = SHA512_DIGEST_SIZE,
  2294. .halg.base = {
  2295. .cra_name = "hmac(sha512)",
  2296. .cra_driver_name = "hmac-sha512-talitos",
  2297. .cra_blocksize = SHA512_BLOCK_SIZE,
  2298. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2299. CRYPTO_ALG_ASYNC,
  2300. }
  2301. },
  2302. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2303. DESC_HDR_SEL0_MDEUB |
  2304. DESC_HDR_MODE0_MDEUB_SHA512,
  2305. }
  2306. };
  2307. struct talitos_crypto_alg {
  2308. struct list_head entry;
  2309. struct device *dev;
  2310. struct talitos_alg_template algt;
  2311. };
  2312. static int talitos_cra_init(struct crypto_tfm *tfm)
  2313. {
  2314. struct crypto_alg *alg = tfm->__crt_alg;
  2315. struct talitos_crypto_alg *talitos_alg;
  2316. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2317. struct talitos_private *priv;
  2318. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2319. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2320. struct talitos_crypto_alg,
  2321. algt.alg.hash);
  2322. else
  2323. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2324. algt.alg.crypto);
  2325. /* update context with ptr to dev */
  2326. ctx->dev = talitos_alg->dev;
  2327. /* assign SEC channel to tfm in round-robin fashion */
  2328. priv = dev_get_drvdata(ctx->dev);
  2329. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2330. (priv->num_channels - 1);
  2331. /* copy descriptor header template value */
  2332. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2333. /* select done notification */
  2334. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2335. return 0;
  2336. }
  2337. static int talitos_cra_init_aead(struct crypto_aead *tfm)
  2338. {
  2339. talitos_cra_init(crypto_aead_tfm(tfm));
  2340. return 0;
  2341. }
  2342. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2343. {
  2344. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2345. talitos_cra_init(tfm);
  2346. ctx->keylen = 0;
  2347. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2348. sizeof(struct talitos_ahash_req_ctx));
  2349. return 0;
  2350. }
  2351. /*
  2352. * given the alg's descriptor header template, determine whether descriptor
  2353. * type and primary/secondary execution units required match the hw
  2354. * capabilities description provided in the device tree node.
  2355. */
  2356. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2357. {
  2358. struct talitos_private *priv = dev_get_drvdata(dev);
  2359. int ret;
  2360. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2361. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2362. if (SECONDARY_EU(desc_hdr_template))
  2363. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2364. & priv->exec_units);
  2365. return ret;
  2366. }
  2367. static int talitos_remove(struct platform_device *ofdev)
  2368. {
  2369. struct device *dev = &ofdev->dev;
  2370. struct talitos_private *priv = dev_get_drvdata(dev);
  2371. struct talitos_crypto_alg *t_alg, *n;
  2372. int i;
  2373. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2374. switch (t_alg->algt.type) {
  2375. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2376. break;
  2377. case CRYPTO_ALG_TYPE_AEAD:
  2378. crypto_unregister_aead(&t_alg->algt.alg.aead);
  2379. case CRYPTO_ALG_TYPE_AHASH:
  2380. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2381. break;
  2382. }
  2383. list_del(&t_alg->entry);
  2384. kfree(t_alg);
  2385. }
  2386. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2387. talitos_unregister_rng(dev);
  2388. for (i = 0; priv->chan && i < priv->num_channels; i++)
  2389. kfree(priv->chan[i].fifo);
  2390. kfree(priv->chan);
  2391. for (i = 0; i < 2; i++)
  2392. if (priv->irq[i]) {
  2393. free_irq(priv->irq[i], dev);
  2394. irq_dispose_mapping(priv->irq[i]);
  2395. }
  2396. tasklet_kill(&priv->done_task[0]);
  2397. if (priv->irq[1])
  2398. tasklet_kill(&priv->done_task[1]);
  2399. iounmap(priv->reg);
  2400. kfree(priv);
  2401. return 0;
  2402. }
  2403. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2404. struct talitos_alg_template
  2405. *template)
  2406. {
  2407. struct talitos_private *priv = dev_get_drvdata(dev);
  2408. struct talitos_crypto_alg *t_alg;
  2409. struct crypto_alg *alg;
  2410. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2411. if (!t_alg)
  2412. return ERR_PTR(-ENOMEM);
  2413. t_alg->algt = *template;
  2414. switch (t_alg->algt.type) {
  2415. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2416. alg = &t_alg->algt.alg.crypto;
  2417. alg->cra_init = talitos_cra_init;
  2418. alg->cra_type = &crypto_ablkcipher_type;
  2419. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2420. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2421. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2422. alg->cra_ablkcipher.geniv = "eseqiv";
  2423. break;
  2424. case CRYPTO_ALG_TYPE_AEAD:
  2425. alg = &t_alg->algt.alg.aead.base;
  2426. t_alg->algt.alg.aead.init = talitos_cra_init_aead;
  2427. t_alg->algt.alg.aead.setkey = aead_setkey;
  2428. t_alg->algt.alg.aead.encrypt = aead_encrypt;
  2429. t_alg->algt.alg.aead.decrypt = aead_decrypt;
  2430. break;
  2431. case CRYPTO_ALG_TYPE_AHASH:
  2432. alg = &t_alg->algt.alg.hash.halg.base;
  2433. alg->cra_init = talitos_cra_init_ahash;
  2434. alg->cra_type = &crypto_ahash_type;
  2435. t_alg->algt.alg.hash.init = ahash_init;
  2436. t_alg->algt.alg.hash.update = ahash_update;
  2437. t_alg->algt.alg.hash.final = ahash_final;
  2438. t_alg->algt.alg.hash.finup = ahash_finup;
  2439. t_alg->algt.alg.hash.digest = ahash_digest;
  2440. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2441. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2442. !strncmp(alg->cra_name, "hmac", 4)) {
  2443. kfree(t_alg);
  2444. return ERR_PTR(-ENOTSUPP);
  2445. }
  2446. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2447. (!strcmp(alg->cra_name, "sha224") ||
  2448. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2449. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2450. t_alg->algt.desc_hdr_template =
  2451. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2452. DESC_HDR_SEL0_MDEUA |
  2453. DESC_HDR_MODE0_MDEU_SHA256;
  2454. }
  2455. break;
  2456. default:
  2457. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2458. kfree(t_alg);
  2459. return ERR_PTR(-EINVAL);
  2460. }
  2461. alg->cra_module = THIS_MODULE;
  2462. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2463. alg->cra_alignmask = 0;
  2464. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2465. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2466. t_alg->dev = dev;
  2467. return t_alg;
  2468. }
  2469. static int talitos_probe_irq(struct platform_device *ofdev)
  2470. {
  2471. struct device *dev = &ofdev->dev;
  2472. struct device_node *np = ofdev->dev.of_node;
  2473. struct talitos_private *priv = dev_get_drvdata(dev);
  2474. int err;
  2475. bool is_sec1 = has_ftr_sec1(priv);
  2476. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2477. if (!priv->irq[0]) {
  2478. dev_err(dev, "failed to map irq\n");
  2479. return -EINVAL;
  2480. }
  2481. if (is_sec1) {
  2482. err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
  2483. dev_driver_string(dev), dev);
  2484. goto primary_out;
  2485. }
  2486. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2487. /* get the primary irq line */
  2488. if (!priv->irq[1]) {
  2489. err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
  2490. dev_driver_string(dev), dev);
  2491. goto primary_out;
  2492. }
  2493. err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
  2494. dev_driver_string(dev), dev);
  2495. if (err)
  2496. goto primary_out;
  2497. /* get the secondary irq line */
  2498. err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
  2499. dev_driver_string(dev), dev);
  2500. if (err) {
  2501. dev_err(dev, "failed to request secondary irq\n");
  2502. irq_dispose_mapping(priv->irq[1]);
  2503. priv->irq[1] = 0;
  2504. }
  2505. return err;
  2506. primary_out:
  2507. if (err) {
  2508. dev_err(dev, "failed to request primary irq\n");
  2509. irq_dispose_mapping(priv->irq[0]);
  2510. priv->irq[0] = 0;
  2511. }
  2512. return err;
  2513. }
  2514. static int talitos_probe(struct platform_device *ofdev)
  2515. {
  2516. struct device *dev = &ofdev->dev;
  2517. struct device_node *np = ofdev->dev.of_node;
  2518. struct talitos_private *priv;
  2519. const unsigned int *prop;
  2520. int i, err;
  2521. int stride;
  2522. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2523. if (!priv)
  2524. return -ENOMEM;
  2525. INIT_LIST_HEAD(&priv->alg_list);
  2526. dev_set_drvdata(dev, priv);
  2527. priv->ofdev = ofdev;
  2528. spin_lock_init(&priv->reg_lock);
  2529. priv->reg = of_iomap(np, 0);
  2530. if (!priv->reg) {
  2531. dev_err(dev, "failed to of_iomap\n");
  2532. err = -ENOMEM;
  2533. goto err_out;
  2534. }
  2535. /* get SEC version capabilities from device tree */
  2536. prop = of_get_property(np, "fsl,num-channels", NULL);
  2537. if (prop)
  2538. priv->num_channels = *prop;
  2539. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2540. if (prop)
  2541. priv->chfifo_len = *prop;
  2542. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2543. if (prop)
  2544. priv->exec_units = *prop;
  2545. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2546. if (prop)
  2547. priv->desc_types = *prop;
  2548. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2549. !priv->exec_units || !priv->desc_types) {
  2550. dev_err(dev, "invalid property data in device tree node\n");
  2551. err = -EINVAL;
  2552. goto err_out;
  2553. }
  2554. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2555. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2556. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2557. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2558. TALITOS_FTR_SHA224_HWINIT |
  2559. TALITOS_FTR_HMAC_OK;
  2560. if (of_device_is_compatible(np, "fsl,sec1.0"))
  2561. priv->features |= TALITOS_FTR_SEC1;
  2562. if (of_device_is_compatible(np, "fsl,sec1.2")) {
  2563. priv->reg_deu = priv->reg + TALITOS12_DEU;
  2564. priv->reg_aesu = priv->reg + TALITOS12_AESU;
  2565. priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
  2566. stride = TALITOS1_CH_STRIDE;
  2567. } else if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2568. priv->reg_deu = priv->reg + TALITOS10_DEU;
  2569. priv->reg_aesu = priv->reg + TALITOS10_AESU;
  2570. priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
  2571. priv->reg_afeu = priv->reg + TALITOS10_AFEU;
  2572. priv->reg_rngu = priv->reg + TALITOS10_RNGU;
  2573. priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
  2574. stride = TALITOS1_CH_STRIDE;
  2575. } else {
  2576. priv->reg_deu = priv->reg + TALITOS2_DEU;
  2577. priv->reg_aesu = priv->reg + TALITOS2_AESU;
  2578. priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
  2579. priv->reg_afeu = priv->reg + TALITOS2_AFEU;
  2580. priv->reg_rngu = priv->reg + TALITOS2_RNGU;
  2581. priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
  2582. priv->reg_keu = priv->reg + TALITOS2_KEU;
  2583. priv->reg_crcu = priv->reg + TALITOS2_CRCU;
  2584. stride = TALITOS2_CH_STRIDE;
  2585. }
  2586. err = talitos_probe_irq(ofdev);
  2587. if (err)
  2588. goto err_out;
  2589. if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2590. tasklet_init(&priv->done_task[0], talitos1_done_4ch,
  2591. (unsigned long)dev);
  2592. } else {
  2593. if (!priv->irq[1]) {
  2594. tasklet_init(&priv->done_task[0], talitos2_done_4ch,
  2595. (unsigned long)dev);
  2596. } else {
  2597. tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
  2598. (unsigned long)dev);
  2599. tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
  2600. (unsigned long)dev);
  2601. }
  2602. }
  2603. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2604. priv->num_channels, GFP_KERNEL);
  2605. if (!priv->chan) {
  2606. dev_err(dev, "failed to allocate channel management space\n");
  2607. err = -ENOMEM;
  2608. goto err_out;
  2609. }
  2610. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2611. for (i = 0; i < priv->num_channels; i++) {
  2612. priv->chan[i].reg = priv->reg + stride * (i + 1);
  2613. if (!priv->irq[1] || !(i & 1))
  2614. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2615. spin_lock_init(&priv->chan[i].head_lock);
  2616. spin_lock_init(&priv->chan[i].tail_lock);
  2617. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2618. priv->fifo_len, GFP_KERNEL);
  2619. if (!priv->chan[i].fifo) {
  2620. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2621. err = -ENOMEM;
  2622. goto err_out;
  2623. }
  2624. atomic_set(&priv->chan[i].submit_count,
  2625. -(priv->chfifo_len - 1));
  2626. }
  2627. dma_set_mask(dev, DMA_BIT_MASK(36));
  2628. /* reset and initialize the h/w */
  2629. err = init_device(dev);
  2630. if (err) {
  2631. dev_err(dev, "failed to initialize device\n");
  2632. goto err_out;
  2633. }
  2634. /* register the RNG, if available */
  2635. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2636. err = talitos_register_rng(dev);
  2637. if (err) {
  2638. dev_err(dev, "failed to register hwrng: %d\n", err);
  2639. goto err_out;
  2640. } else
  2641. dev_info(dev, "hwrng\n");
  2642. }
  2643. /* register crypto algorithms the device supports */
  2644. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2645. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2646. struct talitos_crypto_alg *t_alg;
  2647. struct crypto_alg *alg = NULL;
  2648. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2649. if (IS_ERR(t_alg)) {
  2650. err = PTR_ERR(t_alg);
  2651. if (err == -ENOTSUPP)
  2652. continue;
  2653. goto err_out;
  2654. }
  2655. switch (t_alg->algt.type) {
  2656. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2657. err = crypto_register_alg(
  2658. &t_alg->algt.alg.crypto);
  2659. alg = &t_alg->algt.alg.crypto;
  2660. break;
  2661. case CRYPTO_ALG_TYPE_AEAD:
  2662. err = crypto_register_aead(
  2663. &t_alg->algt.alg.aead);
  2664. alg = &t_alg->algt.alg.aead.base;
  2665. break;
  2666. case CRYPTO_ALG_TYPE_AHASH:
  2667. err = crypto_register_ahash(
  2668. &t_alg->algt.alg.hash);
  2669. alg = &t_alg->algt.alg.hash.halg.base;
  2670. break;
  2671. }
  2672. if (err) {
  2673. dev_err(dev, "%s alg registration failed\n",
  2674. alg->cra_driver_name);
  2675. kfree(t_alg);
  2676. } else
  2677. list_add_tail(&t_alg->entry, &priv->alg_list);
  2678. }
  2679. }
  2680. if (!list_empty(&priv->alg_list))
  2681. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2682. (char *)of_get_property(np, "compatible", NULL));
  2683. return 0;
  2684. err_out:
  2685. talitos_remove(ofdev);
  2686. return err;
  2687. }
  2688. static const struct of_device_id talitos_match[] = {
  2689. #ifdef CONFIG_CRYPTO_DEV_TALITOS1
  2690. {
  2691. .compatible = "fsl,sec1.0",
  2692. },
  2693. #endif
  2694. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  2695. {
  2696. .compatible = "fsl,sec2.0",
  2697. },
  2698. #endif
  2699. {},
  2700. };
  2701. MODULE_DEVICE_TABLE(of, talitos_match);
  2702. static struct platform_driver talitos_driver = {
  2703. .driver = {
  2704. .name = "talitos",
  2705. .of_match_table = talitos_match,
  2706. },
  2707. .probe = talitos_probe,
  2708. .remove = talitos_remove,
  2709. };
  2710. module_platform_driver(talitos_driver);
  2711. MODULE_LICENSE("GPL");
  2712. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2713. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");