omap-aes.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%20s: " fmt, __func__
  16. #define prn(num) pr_debug(#num "=%d\n", num)
  17. #define prx(num) pr_debug(#num "=%x\n", num)
  18. #include <linux/err.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/omap-dma.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/of.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_address.h>
  32. #include <linux/io.h>
  33. #include <linux/crypto.h>
  34. #include <linux/interrupt.h>
  35. #include <crypto/scatterwalk.h>
  36. #include <crypto/aes.h>
  37. #include <crypto/algapi.h>
  38. #define DST_MAXBURST 4
  39. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  40. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  41. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  42. number. For example 7:0 */
  43. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  44. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  45. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  46. ((x ^ 0x01) * 0x04))
  47. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  48. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  49. #define AES_REG_CTRL_CTR_WIDTH_MASK GENMASK(8, 7)
  50. #define AES_REG_CTRL_CTR_WIDTH_32 0
  51. #define AES_REG_CTRL_CTR_WIDTH_64 BIT(7)
  52. #define AES_REG_CTRL_CTR_WIDTH_96 BIT(8)
  53. #define AES_REG_CTRL_CTR_WIDTH_128 GENMASK(8, 7)
  54. #define AES_REG_CTRL_CTR BIT(6)
  55. #define AES_REG_CTRL_CBC BIT(5)
  56. #define AES_REG_CTRL_KEY_SIZE GENMASK(4, 3)
  57. #define AES_REG_CTRL_DIRECTION BIT(2)
  58. #define AES_REG_CTRL_INPUT_READY BIT(1)
  59. #define AES_REG_CTRL_OUTPUT_READY BIT(0)
  60. #define AES_REG_CTRL_MASK GENMASK(24, 2)
  61. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  62. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  63. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  64. #define AES_REG_MASK_SIDLE BIT(6)
  65. #define AES_REG_MASK_START BIT(5)
  66. #define AES_REG_MASK_DMA_OUT_EN BIT(3)
  67. #define AES_REG_MASK_DMA_IN_EN BIT(2)
  68. #define AES_REG_MASK_SOFTRESET BIT(1)
  69. #define AES_REG_AUTOIDLE BIT(0)
  70. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  71. #define AES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  72. #define AES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  73. #define AES_REG_IRQ_DATA_IN BIT(1)
  74. #define AES_REG_IRQ_DATA_OUT BIT(2)
  75. #define DEFAULT_TIMEOUT (5*HZ)
  76. #define FLAGS_MODE_MASK 0x000f
  77. #define FLAGS_ENCRYPT BIT(0)
  78. #define FLAGS_CBC BIT(1)
  79. #define FLAGS_GIV BIT(2)
  80. #define FLAGS_CTR BIT(3)
  81. #define FLAGS_INIT BIT(4)
  82. #define FLAGS_FAST BIT(5)
  83. #define FLAGS_BUSY BIT(6)
  84. #define AES_BLOCK_WORDS (AES_BLOCK_SIZE >> 2)
  85. struct omap_aes_ctx {
  86. struct omap_aes_dev *dd;
  87. int keylen;
  88. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  89. unsigned long flags;
  90. };
  91. struct omap_aes_reqctx {
  92. unsigned long mode;
  93. };
  94. #define OMAP_AES_QUEUE_LENGTH 1
  95. #define OMAP_AES_CACHE_SIZE 0
  96. struct omap_aes_algs_info {
  97. struct crypto_alg *algs_list;
  98. unsigned int size;
  99. unsigned int registered;
  100. };
  101. struct omap_aes_pdata {
  102. struct omap_aes_algs_info *algs_info;
  103. unsigned int algs_info_size;
  104. void (*trigger)(struct omap_aes_dev *dd, int length);
  105. u32 key_ofs;
  106. u32 iv_ofs;
  107. u32 ctrl_ofs;
  108. u32 data_ofs;
  109. u32 rev_ofs;
  110. u32 mask_ofs;
  111. u32 irq_enable_ofs;
  112. u32 irq_status_ofs;
  113. u32 dma_enable_in;
  114. u32 dma_enable_out;
  115. u32 dma_start;
  116. u32 major_mask;
  117. u32 major_shift;
  118. u32 minor_mask;
  119. u32 minor_shift;
  120. };
  121. struct omap_aes_dev {
  122. struct list_head list;
  123. unsigned long phys_base;
  124. void __iomem *io_base;
  125. struct omap_aes_ctx *ctx;
  126. struct device *dev;
  127. unsigned long flags;
  128. int err;
  129. struct tasklet_struct done_task;
  130. struct ablkcipher_request *req;
  131. struct crypto_engine *engine;
  132. /*
  133. * total is used by PIO mode for book keeping so introduce
  134. * variable total_save as need it to calc page_order
  135. */
  136. size_t total;
  137. size_t total_save;
  138. struct scatterlist *in_sg;
  139. struct scatterlist *out_sg;
  140. /* Buffers for copying for unaligned cases */
  141. struct scatterlist in_sgl;
  142. struct scatterlist out_sgl;
  143. struct scatterlist *orig_out;
  144. int sgs_copied;
  145. struct scatter_walk in_walk;
  146. struct scatter_walk out_walk;
  147. int dma_in;
  148. struct dma_chan *dma_lch_in;
  149. int dma_out;
  150. struct dma_chan *dma_lch_out;
  151. int in_sg_len;
  152. int out_sg_len;
  153. int pio_only;
  154. const struct omap_aes_pdata *pdata;
  155. };
  156. /* keep registered devices data here */
  157. static LIST_HEAD(dev_list);
  158. static DEFINE_SPINLOCK(list_lock);
  159. #ifdef DEBUG
  160. #define omap_aes_read(dd, offset) \
  161. ({ \
  162. int _read_ret; \
  163. _read_ret = __raw_readl(dd->io_base + offset); \
  164. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  165. offset, _read_ret); \
  166. _read_ret; \
  167. })
  168. #else
  169. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  170. {
  171. return __raw_readl(dd->io_base + offset);
  172. }
  173. #endif
  174. #ifdef DEBUG
  175. #define omap_aes_write(dd, offset, value) \
  176. do { \
  177. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  178. offset, value); \
  179. __raw_writel(value, dd->io_base + offset); \
  180. } while (0)
  181. #else
  182. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  183. u32 value)
  184. {
  185. __raw_writel(value, dd->io_base + offset);
  186. }
  187. #endif
  188. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  189. u32 value, u32 mask)
  190. {
  191. u32 val;
  192. val = omap_aes_read(dd, offset);
  193. val &= ~mask;
  194. val |= value;
  195. omap_aes_write(dd, offset, val);
  196. }
  197. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  198. u32 *value, int count)
  199. {
  200. for (; count--; value++, offset += 4)
  201. omap_aes_write(dd, offset, *value);
  202. }
  203. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  204. {
  205. if (!(dd->flags & FLAGS_INIT)) {
  206. dd->flags |= FLAGS_INIT;
  207. dd->err = 0;
  208. }
  209. return 0;
  210. }
  211. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  212. {
  213. unsigned int key32;
  214. int i, err;
  215. u32 val;
  216. err = omap_aes_hw_init(dd);
  217. if (err)
  218. return err;
  219. key32 = dd->ctx->keylen / sizeof(u32);
  220. /* it seems a key should always be set even if it has not changed */
  221. for (i = 0; i < key32; i++) {
  222. omap_aes_write(dd, AES_REG_KEY(dd, i),
  223. __le32_to_cpu(dd->ctx->key[i]));
  224. }
  225. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  226. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  227. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  228. if (dd->flags & FLAGS_CBC)
  229. val |= AES_REG_CTRL_CBC;
  230. if (dd->flags & FLAGS_CTR)
  231. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
  232. if (dd->flags & FLAGS_ENCRYPT)
  233. val |= AES_REG_CTRL_DIRECTION;
  234. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
  235. return 0;
  236. }
  237. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  238. {
  239. u32 mask, val;
  240. val = dd->pdata->dma_start;
  241. if (dd->dma_lch_out != NULL)
  242. val |= dd->pdata->dma_enable_out;
  243. if (dd->dma_lch_in != NULL)
  244. val |= dd->pdata->dma_enable_in;
  245. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  246. dd->pdata->dma_start;
  247. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  248. }
  249. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  250. {
  251. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  252. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  253. omap_aes_dma_trigger_omap2(dd, length);
  254. }
  255. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  256. {
  257. u32 mask;
  258. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  259. dd->pdata->dma_start;
  260. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  261. }
  262. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  263. {
  264. struct omap_aes_dev *dd = NULL, *tmp;
  265. spin_lock_bh(&list_lock);
  266. if (!ctx->dd) {
  267. list_for_each_entry(tmp, &dev_list, list) {
  268. /* FIXME: take fist available aes core */
  269. dd = tmp;
  270. break;
  271. }
  272. ctx->dd = dd;
  273. } else {
  274. /* already found before */
  275. dd = ctx->dd;
  276. }
  277. spin_unlock_bh(&list_lock);
  278. return dd;
  279. }
  280. static void omap_aes_dma_out_callback(void *data)
  281. {
  282. struct omap_aes_dev *dd = data;
  283. /* dma_lch_out - completed */
  284. tasklet_schedule(&dd->done_task);
  285. }
  286. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  287. {
  288. int err = -ENOMEM;
  289. dma_cap_mask_t mask;
  290. dd->dma_lch_out = NULL;
  291. dd->dma_lch_in = NULL;
  292. dma_cap_zero(mask);
  293. dma_cap_set(DMA_SLAVE, mask);
  294. dd->dma_lch_in = dma_request_slave_channel_compat(mask,
  295. omap_dma_filter_fn,
  296. &dd->dma_in,
  297. dd->dev, "rx");
  298. if (!dd->dma_lch_in) {
  299. dev_err(dd->dev, "Unable to request in DMA channel\n");
  300. goto err_dma_in;
  301. }
  302. dd->dma_lch_out = dma_request_slave_channel_compat(mask,
  303. omap_dma_filter_fn,
  304. &dd->dma_out,
  305. dd->dev, "tx");
  306. if (!dd->dma_lch_out) {
  307. dev_err(dd->dev, "Unable to request out DMA channel\n");
  308. goto err_dma_out;
  309. }
  310. return 0;
  311. err_dma_out:
  312. dma_release_channel(dd->dma_lch_in);
  313. err_dma_in:
  314. if (err)
  315. pr_err("error: %d\n", err);
  316. return err;
  317. }
  318. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  319. {
  320. dma_release_channel(dd->dma_lch_out);
  321. dma_release_channel(dd->dma_lch_in);
  322. }
  323. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  324. unsigned int start, unsigned int nbytes, int out)
  325. {
  326. struct scatter_walk walk;
  327. if (!nbytes)
  328. return;
  329. scatterwalk_start(&walk, sg);
  330. scatterwalk_advance(&walk, start);
  331. scatterwalk_copychunks(buf, &walk, nbytes, out);
  332. scatterwalk_done(&walk, out, 0);
  333. }
  334. static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
  335. struct scatterlist *in_sg, struct scatterlist *out_sg,
  336. int in_sg_len, int out_sg_len)
  337. {
  338. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  339. struct omap_aes_dev *dd = ctx->dd;
  340. struct dma_async_tx_descriptor *tx_in, *tx_out;
  341. struct dma_slave_config cfg;
  342. int ret;
  343. if (dd->pio_only) {
  344. scatterwalk_start(&dd->in_walk, dd->in_sg);
  345. scatterwalk_start(&dd->out_walk, dd->out_sg);
  346. /* Enable DATAIN interrupt and let it take
  347. care of the rest */
  348. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  349. return 0;
  350. }
  351. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  352. memset(&cfg, 0, sizeof(cfg));
  353. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  354. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  355. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  356. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  357. cfg.src_maxburst = DST_MAXBURST;
  358. cfg.dst_maxburst = DST_MAXBURST;
  359. /* IN */
  360. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  361. if (ret) {
  362. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  363. ret);
  364. return ret;
  365. }
  366. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  367. DMA_MEM_TO_DEV,
  368. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  369. if (!tx_in) {
  370. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  371. return -EINVAL;
  372. }
  373. /* No callback necessary */
  374. tx_in->callback_param = dd;
  375. /* OUT */
  376. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  377. if (ret) {
  378. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  379. ret);
  380. return ret;
  381. }
  382. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  383. DMA_DEV_TO_MEM,
  384. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  385. if (!tx_out) {
  386. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  387. return -EINVAL;
  388. }
  389. tx_out->callback = omap_aes_dma_out_callback;
  390. tx_out->callback_param = dd;
  391. dmaengine_submit(tx_in);
  392. dmaengine_submit(tx_out);
  393. dma_async_issue_pending(dd->dma_lch_in);
  394. dma_async_issue_pending(dd->dma_lch_out);
  395. /* start DMA */
  396. dd->pdata->trigger(dd, dd->total);
  397. return 0;
  398. }
  399. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  400. {
  401. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  402. crypto_ablkcipher_reqtfm(dd->req));
  403. int err;
  404. pr_debug("total: %d\n", dd->total);
  405. if (!dd->pio_only) {
  406. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  407. DMA_TO_DEVICE);
  408. if (!err) {
  409. dev_err(dd->dev, "dma_map_sg() error\n");
  410. return -EINVAL;
  411. }
  412. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  413. DMA_FROM_DEVICE);
  414. if (!err) {
  415. dev_err(dd->dev, "dma_map_sg() error\n");
  416. return -EINVAL;
  417. }
  418. }
  419. err = omap_aes_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  420. dd->out_sg_len);
  421. if (err && !dd->pio_only) {
  422. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  423. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  424. DMA_FROM_DEVICE);
  425. }
  426. return err;
  427. }
  428. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  429. {
  430. struct ablkcipher_request *req = dd->req;
  431. pr_debug("err: %d\n", err);
  432. crypto_finalize_request(dd->engine, req, err);
  433. }
  434. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  435. {
  436. pr_debug("total: %d\n", dd->total);
  437. omap_aes_dma_stop(dd);
  438. dmaengine_terminate_all(dd->dma_lch_in);
  439. dmaengine_terminate_all(dd->dma_lch_out);
  440. return 0;
  441. }
  442. static int omap_aes_check_aligned(struct scatterlist *sg, int total)
  443. {
  444. int len = 0;
  445. if (!IS_ALIGNED(total, AES_BLOCK_SIZE))
  446. return -EINVAL;
  447. while (sg) {
  448. if (!IS_ALIGNED(sg->offset, 4))
  449. return -1;
  450. if (!IS_ALIGNED(sg->length, AES_BLOCK_SIZE))
  451. return -1;
  452. len += sg->length;
  453. sg = sg_next(sg);
  454. }
  455. if (len != total)
  456. return -1;
  457. return 0;
  458. }
  459. static int omap_aes_copy_sgs(struct omap_aes_dev *dd)
  460. {
  461. void *buf_in, *buf_out;
  462. int pages, total;
  463. total = ALIGN(dd->total, AES_BLOCK_SIZE);
  464. pages = get_order(total);
  465. buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
  466. buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
  467. if (!buf_in || !buf_out) {
  468. pr_err("Couldn't allocated pages for unaligned cases.\n");
  469. return -1;
  470. }
  471. dd->orig_out = dd->out_sg;
  472. sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
  473. sg_init_table(&dd->in_sgl, 1);
  474. sg_set_buf(&dd->in_sgl, buf_in, total);
  475. dd->in_sg = &dd->in_sgl;
  476. sg_init_table(&dd->out_sgl, 1);
  477. sg_set_buf(&dd->out_sgl, buf_out, total);
  478. dd->out_sg = &dd->out_sgl;
  479. return 0;
  480. }
  481. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  482. struct ablkcipher_request *req)
  483. {
  484. if (req)
  485. return crypto_transfer_request_to_engine(dd->engine, req);
  486. return 0;
  487. }
  488. static int omap_aes_prepare_req(struct crypto_engine *engine,
  489. struct ablkcipher_request *req)
  490. {
  491. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  492. crypto_ablkcipher_reqtfm(req));
  493. struct omap_aes_dev *dd = omap_aes_find_dev(ctx);
  494. struct omap_aes_reqctx *rctx;
  495. int len;
  496. if (!dd)
  497. return -ENODEV;
  498. /* assign new request to device */
  499. dd->req = req;
  500. dd->total = req->nbytes;
  501. dd->total_save = req->nbytes;
  502. dd->in_sg = req->src;
  503. dd->out_sg = req->dst;
  504. if (omap_aes_check_aligned(dd->in_sg, dd->total) ||
  505. omap_aes_check_aligned(dd->out_sg, dd->total)) {
  506. if (omap_aes_copy_sgs(dd))
  507. pr_err("Failed to copy SGs for unaligned cases\n");
  508. dd->sgs_copied = 1;
  509. } else {
  510. dd->sgs_copied = 0;
  511. }
  512. len = ALIGN(dd->total, AES_BLOCK_SIZE);
  513. dd->in_sg_len = scatterwalk_bytes_sglen(dd->in_sg, len);
  514. dd->out_sg_len = scatterwalk_bytes_sglen(dd->out_sg, len);
  515. BUG_ON(dd->in_sg_len < 0 || dd->out_sg_len < 0);
  516. rctx = ablkcipher_request_ctx(req);
  517. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  518. rctx->mode &= FLAGS_MODE_MASK;
  519. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  520. dd->ctx = ctx;
  521. ctx->dd = dd;
  522. return omap_aes_write_ctrl(dd);
  523. }
  524. static int omap_aes_crypt_req(struct crypto_engine *engine,
  525. struct ablkcipher_request *req)
  526. {
  527. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  528. crypto_ablkcipher_reqtfm(req));
  529. struct omap_aes_dev *dd = omap_aes_find_dev(ctx);
  530. if (!dd)
  531. return -ENODEV;
  532. return omap_aes_crypt_dma_start(dd);
  533. }
  534. static void omap_aes_done_task(unsigned long data)
  535. {
  536. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  537. void *buf_in, *buf_out;
  538. int pages, len;
  539. pr_debug("enter done_task\n");
  540. if (!dd->pio_only) {
  541. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  542. DMA_FROM_DEVICE);
  543. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  544. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  545. DMA_FROM_DEVICE);
  546. omap_aes_crypt_dma_stop(dd);
  547. }
  548. if (dd->sgs_copied) {
  549. buf_in = sg_virt(&dd->in_sgl);
  550. buf_out = sg_virt(&dd->out_sgl);
  551. sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
  552. len = ALIGN(dd->total_save, AES_BLOCK_SIZE);
  553. pages = get_order(len);
  554. free_pages((unsigned long)buf_in, pages);
  555. free_pages((unsigned long)buf_out, pages);
  556. }
  557. omap_aes_finish_req(dd, 0);
  558. pr_debug("exit\n");
  559. }
  560. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  561. {
  562. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  563. crypto_ablkcipher_reqtfm(req));
  564. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  565. struct omap_aes_dev *dd;
  566. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  567. !!(mode & FLAGS_ENCRYPT),
  568. !!(mode & FLAGS_CBC));
  569. dd = omap_aes_find_dev(ctx);
  570. if (!dd)
  571. return -ENODEV;
  572. rctx->mode = mode;
  573. return omap_aes_handle_queue(dd, req);
  574. }
  575. /* ********************** ALG API ************************************ */
  576. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  577. unsigned int keylen)
  578. {
  579. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  580. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  581. keylen != AES_KEYSIZE_256)
  582. return -EINVAL;
  583. pr_debug("enter, keylen: %d\n", keylen);
  584. memcpy(ctx->key, key, keylen);
  585. ctx->keylen = keylen;
  586. return 0;
  587. }
  588. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  589. {
  590. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  591. }
  592. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  593. {
  594. return omap_aes_crypt(req, 0);
  595. }
  596. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  597. {
  598. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  599. }
  600. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  601. {
  602. return omap_aes_crypt(req, FLAGS_CBC);
  603. }
  604. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  605. {
  606. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  607. }
  608. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  609. {
  610. return omap_aes_crypt(req, FLAGS_CTR);
  611. }
  612. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  613. {
  614. struct omap_aes_dev *dd = NULL;
  615. int err;
  616. /* Find AES device, currently picks the first device */
  617. spin_lock_bh(&list_lock);
  618. list_for_each_entry(dd, &dev_list, list) {
  619. break;
  620. }
  621. spin_unlock_bh(&list_lock);
  622. err = pm_runtime_get_sync(dd->dev);
  623. if (err < 0) {
  624. dev_err(dd->dev, "%s: failed to get_sync(%d)\n",
  625. __func__, err);
  626. return err;
  627. }
  628. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  629. return 0;
  630. }
  631. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  632. {
  633. struct omap_aes_dev *dd = NULL;
  634. /* Find AES device, currently picks the first device */
  635. spin_lock_bh(&list_lock);
  636. list_for_each_entry(dd, &dev_list, list) {
  637. break;
  638. }
  639. spin_unlock_bh(&list_lock);
  640. pm_runtime_put_sync(dd->dev);
  641. }
  642. /* ********************** ALGS ************************************ */
  643. static struct crypto_alg algs_ecb_cbc[] = {
  644. {
  645. .cra_name = "ecb(aes)",
  646. .cra_driver_name = "ecb-aes-omap",
  647. .cra_priority = 300,
  648. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  649. CRYPTO_ALG_KERN_DRIVER_ONLY |
  650. CRYPTO_ALG_ASYNC,
  651. .cra_blocksize = AES_BLOCK_SIZE,
  652. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  653. .cra_alignmask = 0,
  654. .cra_type = &crypto_ablkcipher_type,
  655. .cra_module = THIS_MODULE,
  656. .cra_init = omap_aes_cra_init,
  657. .cra_exit = omap_aes_cra_exit,
  658. .cra_u.ablkcipher = {
  659. .min_keysize = AES_MIN_KEY_SIZE,
  660. .max_keysize = AES_MAX_KEY_SIZE,
  661. .setkey = omap_aes_setkey,
  662. .encrypt = omap_aes_ecb_encrypt,
  663. .decrypt = omap_aes_ecb_decrypt,
  664. }
  665. },
  666. {
  667. .cra_name = "cbc(aes)",
  668. .cra_driver_name = "cbc-aes-omap",
  669. .cra_priority = 300,
  670. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  671. CRYPTO_ALG_KERN_DRIVER_ONLY |
  672. CRYPTO_ALG_ASYNC,
  673. .cra_blocksize = AES_BLOCK_SIZE,
  674. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  675. .cra_alignmask = 0,
  676. .cra_type = &crypto_ablkcipher_type,
  677. .cra_module = THIS_MODULE,
  678. .cra_init = omap_aes_cra_init,
  679. .cra_exit = omap_aes_cra_exit,
  680. .cra_u.ablkcipher = {
  681. .min_keysize = AES_MIN_KEY_SIZE,
  682. .max_keysize = AES_MAX_KEY_SIZE,
  683. .ivsize = AES_BLOCK_SIZE,
  684. .setkey = omap_aes_setkey,
  685. .encrypt = omap_aes_cbc_encrypt,
  686. .decrypt = omap_aes_cbc_decrypt,
  687. }
  688. }
  689. };
  690. static struct crypto_alg algs_ctr[] = {
  691. {
  692. .cra_name = "ctr(aes)",
  693. .cra_driver_name = "ctr-aes-omap",
  694. .cra_priority = 300,
  695. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  696. CRYPTO_ALG_KERN_DRIVER_ONLY |
  697. CRYPTO_ALG_ASYNC,
  698. .cra_blocksize = AES_BLOCK_SIZE,
  699. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  700. .cra_alignmask = 0,
  701. .cra_type = &crypto_ablkcipher_type,
  702. .cra_module = THIS_MODULE,
  703. .cra_init = omap_aes_cra_init,
  704. .cra_exit = omap_aes_cra_exit,
  705. .cra_u.ablkcipher = {
  706. .min_keysize = AES_MIN_KEY_SIZE,
  707. .max_keysize = AES_MAX_KEY_SIZE,
  708. .geniv = "eseqiv",
  709. .ivsize = AES_BLOCK_SIZE,
  710. .setkey = omap_aes_setkey,
  711. .encrypt = omap_aes_ctr_encrypt,
  712. .decrypt = omap_aes_ctr_decrypt,
  713. }
  714. } ,
  715. };
  716. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  717. {
  718. .algs_list = algs_ecb_cbc,
  719. .size = ARRAY_SIZE(algs_ecb_cbc),
  720. },
  721. };
  722. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  723. .algs_info = omap_aes_algs_info_ecb_cbc,
  724. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  725. .trigger = omap_aes_dma_trigger_omap2,
  726. .key_ofs = 0x1c,
  727. .iv_ofs = 0x20,
  728. .ctrl_ofs = 0x30,
  729. .data_ofs = 0x34,
  730. .rev_ofs = 0x44,
  731. .mask_ofs = 0x48,
  732. .dma_enable_in = BIT(2),
  733. .dma_enable_out = BIT(3),
  734. .dma_start = BIT(5),
  735. .major_mask = 0xf0,
  736. .major_shift = 4,
  737. .minor_mask = 0x0f,
  738. .minor_shift = 0,
  739. };
  740. #ifdef CONFIG_OF
  741. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  742. {
  743. .algs_list = algs_ecb_cbc,
  744. .size = ARRAY_SIZE(algs_ecb_cbc),
  745. },
  746. {
  747. .algs_list = algs_ctr,
  748. .size = ARRAY_SIZE(algs_ctr),
  749. },
  750. };
  751. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  752. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  753. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  754. .trigger = omap_aes_dma_trigger_omap2,
  755. .key_ofs = 0x1c,
  756. .iv_ofs = 0x20,
  757. .ctrl_ofs = 0x30,
  758. .data_ofs = 0x34,
  759. .rev_ofs = 0x44,
  760. .mask_ofs = 0x48,
  761. .dma_enable_in = BIT(2),
  762. .dma_enable_out = BIT(3),
  763. .dma_start = BIT(5),
  764. .major_mask = 0xf0,
  765. .major_shift = 4,
  766. .minor_mask = 0x0f,
  767. .minor_shift = 0,
  768. };
  769. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  770. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  771. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  772. .trigger = omap_aes_dma_trigger_omap4,
  773. .key_ofs = 0x3c,
  774. .iv_ofs = 0x40,
  775. .ctrl_ofs = 0x50,
  776. .data_ofs = 0x60,
  777. .rev_ofs = 0x80,
  778. .mask_ofs = 0x84,
  779. .irq_status_ofs = 0x8c,
  780. .irq_enable_ofs = 0x90,
  781. .dma_enable_in = BIT(5),
  782. .dma_enable_out = BIT(6),
  783. .major_mask = 0x0700,
  784. .major_shift = 8,
  785. .minor_mask = 0x003f,
  786. .minor_shift = 0,
  787. };
  788. static irqreturn_t omap_aes_irq(int irq, void *dev_id)
  789. {
  790. struct omap_aes_dev *dd = dev_id;
  791. u32 status, i;
  792. u32 *src, *dst;
  793. status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
  794. if (status & AES_REG_IRQ_DATA_IN) {
  795. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  796. BUG_ON(!dd->in_sg);
  797. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  798. src = sg_virt(dd->in_sg) + _calc_walked(in);
  799. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  800. omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
  801. scatterwalk_advance(&dd->in_walk, 4);
  802. if (dd->in_sg->length == _calc_walked(in)) {
  803. dd->in_sg = sg_next(dd->in_sg);
  804. if (dd->in_sg) {
  805. scatterwalk_start(&dd->in_walk,
  806. dd->in_sg);
  807. src = sg_virt(dd->in_sg) +
  808. _calc_walked(in);
  809. }
  810. } else {
  811. src++;
  812. }
  813. }
  814. /* Clear IRQ status */
  815. status &= ~AES_REG_IRQ_DATA_IN;
  816. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  817. /* Enable DATA_OUT interrupt */
  818. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
  819. } else if (status & AES_REG_IRQ_DATA_OUT) {
  820. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  821. BUG_ON(!dd->out_sg);
  822. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  823. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  824. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  825. *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
  826. scatterwalk_advance(&dd->out_walk, 4);
  827. if (dd->out_sg->length == _calc_walked(out)) {
  828. dd->out_sg = sg_next(dd->out_sg);
  829. if (dd->out_sg) {
  830. scatterwalk_start(&dd->out_walk,
  831. dd->out_sg);
  832. dst = sg_virt(dd->out_sg) +
  833. _calc_walked(out);
  834. }
  835. } else {
  836. dst++;
  837. }
  838. }
  839. dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
  840. /* Clear IRQ status */
  841. status &= ~AES_REG_IRQ_DATA_OUT;
  842. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  843. if (!dd->total)
  844. /* All bytes read! */
  845. tasklet_schedule(&dd->done_task);
  846. else
  847. /* Enable DATA_IN interrupt for next block */
  848. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  849. }
  850. return IRQ_HANDLED;
  851. }
  852. static const struct of_device_id omap_aes_of_match[] = {
  853. {
  854. .compatible = "ti,omap2-aes",
  855. .data = &omap_aes_pdata_omap2,
  856. },
  857. {
  858. .compatible = "ti,omap3-aes",
  859. .data = &omap_aes_pdata_omap3,
  860. },
  861. {
  862. .compatible = "ti,omap4-aes",
  863. .data = &omap_aes_pdata_omap4,
  864. },
  865. {},
  866. };
  867. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  868. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  869. struct device *dev, struct resource *res)
  870. {
  871. struct device_node *node = dev->of_node;
  872. const struct of_device_id *match;
  873. int err = 0;
  874. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  875. if (!match) {
  876. dev_err(dev, "no compatible OF match\n");
  877. err = -EINVAL;
  878. goto err;
  879. }
  880. err = of_address_to_resource(node, 0, res);
  881. if (err < 0) {
  882. dev_err(dev, "can't translate OF node address\n");
  883. err = -EINVAL;
  884. goto err;
  885. }
  886. dd->dma_out = -1; /* Dummy value that's unused */
  887. dd->dma_in = -1; /* Dummy value that's unused */
  888. dd->pdata = match->data;
  889. err:
  890. return err;
  891. }
  892. #else
  893. static const struct of_device_id omap_aes_of_match[] = {
  894. {},
  895. };
  896. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  897. struct device *dev, struct resource *res)
  898. {
  899. return -EINVAL;
  900. }
  901. #endif
  902. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  903. struct platform_device *pdev, struct resource *res)
  904. {
  905. struct device *dev = &pdev->dev;
  906. struct resource *r;
  907. int err = 0;
  908. /* Get the base address */
  909. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  910. if (!r) {
  911. dev_err(dev, "no MEM resource info\n");
  912. err = -ENODEV;
  913. goto err;
  914. }
  915. memcpy(res, r, sizeof(*res));
  916. /* Get the DMA out channel */
  917. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  918. if (!r) {
  919. dev_err(dev, "no DMA out resource info\n");
  920. err = -ENODEV;
  921. goto err;
  922. }
  923. dd->dma_out = r->start;
  924. /* Get the DMA in channel */
  925. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  926. if (!r) {
  927. dev_err(dev, "no DMA in resource info\n");
  928. err = -ENODEV;
  929. goto err;
  930. }
  931. dd->dma_in = r->start;
  932. /* Only OMAP2/3 can be non-DT */
  933. dd->pdata = &omap_aes_pdata_omap2;
  934. err:
  935. return err;
  936. }
  937. static int omap_aes_probe(struct platform_device *pdev)
  938. {
  939. struct device *dev = &pdev->dev;
  940. struct omap_aes_dev *dd;
  941. struct crypto_alg *algp;
  942. struct resource res;
  943. int err = -ENOMEM, i, j, irq = -1;
  944. u32 reg;
  945. dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
  946. if (dd == NULL) {
  947. dev_err(dev, "unable to alloc data struct.\n");
  948. goto err_data;
  949. }
  950. dd->dev = dev;
  951. platform_set_drvdata(pdev, dd);
  952. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  953. omap_aes_get_res_pdev(dd, pdev, &res);
  954. if (err)
  955. goto err_res;
  956. dd->io_base = devm_ioremap_resource(dev, &res);
  957. if (IS_ERR(dd->io_base)) {
  958. err = PTR_ERR(dd->io_base);
  959. goto err_res;
  960. }
  961. dd->phys_base = res.start;
  962. pm_runtime_enable(dev);
  963. err = pm_runtime_get_sync(dev);
  964. if (err < 0) {
  965. dev_err(dev, "%s: failed to get_sync(%d)\n",
  966. __func__, err);
  967. goto err_res;
  968. }
  969. omap_aes_dma_stop(dd);
  970. reg = omap_aes_read(dd, AES_REG_REV(dd));
  971. pm_runtime_put_sync(dev);
  972. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  973. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  974. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  975. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  976. err = omap_aes_dma_init(dd);
  977. if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
  978. dd->pio_only = 1;
  979. irq = platform_get_irq(pdev, 0);
  980. if (irq < 0) {
  981. dev_err(dev, "can't get IRQ resource\n");
  982. goto err_irq;
  983. }
  984. err = devm_request_irq(dev, irq, omap_aes_irq, 0,
  985. dev_name(dev), dd);
  986. if (err) {
  987. dev_err(dev, "Unable to grab omap-aes IRQ\n");
  988. goto err_irq;
  989. }
  990. }
  991. INIT_LIST_HEAD(&dd->list);
  992. spin_lock(&list_lock);
  993. list_add_tail(&dd->list, &dev_list);
  994. spin_unlock(&list_lock);
  995. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  996. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  997. algp = &dd->pdata->algs_info[i].algs_list[j];
  998. pr_debug("reg alg: %s\n", algp->cra_name);
  999. INIT_LIST_HEAD(&algp->cra_list);
  1000. err = crypto_register_alg(algp);
  1001. if (err)
  1002. goto err_algs;
  1003. dd->pdata->algs_info[i].registered++;
  1004. }
  1005. }
  1006. /* Initialize crypto engine */
  1007. dd->engine = crypto_engine_alloc_init(dev, 1);
  1008. if (!dd->engine)
  1009. goto err_algs;
  1010. dd->engine->prepare_request = omap_aes_prepare_req;
  1011. dd->engine->crypt_one_request = omap_aes_crypt_req;
  1012. err = crypto_engine_start(dd->engine);
  1013. if (err)
  1014. goto err_engine;
  1015. return 0;
  1016. err_engine:
  1017. crypto_engine_exit(dd->engine);
  1018. err_algs:
  1019. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1020. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1021. crypto_unregister_alg(
  1022. &dd->pdata->algs_info[i].algs_list[j]);
  1023. if (!dd->pio_only)
  1024. omap_aes_dma_cleanup(dd);
  1025. err_irq:
  1026. tasklet_kill(&dd->done_task);
  1027. pm_runtime_disable(dev);
  1028. err_res:
  1029. dd = NULL;
  1030. err_data:
  1031. dev_err(dev, "initialization failed.\n");
  1032. return err;
  1033. }
  1034. static int omap_aes_remove(struct platform_device *pdev)
  1035. {
  1036. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  1037. int i, j;
  1038. if (!dd)
  1039. return -ENODEV;
  1040. spin_lock(&list_lock);
  1041. list_del(&dd->list);
  1042. spin_unlock(&list_lock);
  1043. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1044. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1045. crypto_unregister_alg(
  1046. &dd->pdata->algs_info[i].algs_list[j]);
  1047. crypto_engine_exit(dd->engine);
  1048. tasklet_kill(&dd->done_task);
  1049. omap_aes_dma_cleanup(dd);
  1050. pm_runtime_disable(dd->dev);
  1051. dd = NULL;
  1052. return 0;
  1053. }
  1054. #ifdef CONFIG_PM_SLEEP
  1055. static int omap_aes_suspend(struct device *dev)
  1056. {
  1057. pm_runtime_put_sync(dev);
  1058. return 0;
  1059. }
  1060. static int omap_aes_resume(struct device *dev)
  1061. {
  1062. pm_runtime_get_sync(dev);
  1063. return 0;
  1064. }
  1065. #endif
  1066. static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
  1067. static struct platform_driver omap_aes_driver = {
  1068. .probe = omap_aes_probe,
  1069. .remove = omap_aes_remove,
  1070. .driver = {
  1071. .name = "omap-aes",
  1072. .pm = &omap_aes_pm_ops,
  1073. .of_match_table = omap_aes_of_match,
  1074. },
  1075. };
  1076. module_platform_driver(omap_aes_driver);
  1077. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1078. MODULE_LICENSE("GPL v2");
  1079. MODULE_AUTHOR("Dmitry Kasatkin");