gcc-msm8916.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413
  1. /*
  2. * Copyright 2015 Linaro Limited
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8916.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8916.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #include "gdsc.h"
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL0_AUX,
  36. P_BIMC,
  37. P_GPLL1,
  38. P_GPLL1_AUX,
  39. P_GPLL2,
  40. P_GPLL2_AUX,
  41. P_SLEEP_CLK,
  42. P_DSI0_PHYPLL_BYTE,
  43. P_DSI0_PHYPLL_DSI,
  44. P_EXT_PRI_I2S,
  45. P_EXT_SEC_I2S,
  46. P_EXT_MCLK,
  47. };
  48. static const struct parent_map gcc_xo_gpll0_map[] = {
  49. { P_XO, 0 },
  50. { P_GPLL0, 1 },
  51. };
  52. static const char * const gcc_xo_gpll0[] = {
  53. "xo",
  54. "gpll0_vote",
  55. };
  56. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  57. { P_XO, 0 },
  58. { P_GPLL0, 1 },
  59. { P_BIMC, 2 },
  60. };
  61. static const char * const gcc_xo_gpll0_bimc[] = {
  62. "xo",
  63. "gpll0_vote",
  64. "bimc_pll_vote",
  65. };
  66. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
  67. { P_XO, 0 },
  68. { P_GPLL0_AUX, 3 },
  69. { P_GPLL1, 1 },
  70. { P_GPLL2_AUX, 2 },
  71. };
  72. static const char * const gcc_xo_gpll0a_gpll1_gpll2a[] = {
  73. "xo",
  74. "gpll0_vote",
  75. "gpll1_vote",
  76. "gpll2_vote",
  77. };
  78. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  79. { P_XO, 0 },
  80. { P_GPLL0, 1 },
  81. { P_GPLL2, 2 },
  82. };
  83. static const char * const gcc_xo_gpll0_gpll2[] = {
  84. "xo",
  85. "gpll0_vote",
  86. "gpll2_vote",
  87. };
  88. static const struct parent_map gcc_xo_gpll0a_map[] = {
  89. { P_XO, 0 },
  90. { P_GPLL0_AUX, 2 },
  91. };
  92. static const char * const gcc_xo_gpll0a[] = {
  93. "xo",
  94. "gpll0_vote",
  95. };
  96. static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
  97. { P_XO, 0 },
  98. { P_GPLL0, 1 },
  99. { P_GPLL1_AUX, 2 },
  100. { P_SLEEP_CLK, 6 },
  101. };
  102. static const char * const gcc_xo_gpll0_gpll1a_sleep[] = {
  103. "xo",
  104. "gpll0_vote",
  105. "gpll1_vote",
  106. "sleep_clk",
  107. };
  108. static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
  109. { P_XO, 0 },
  110. { P_GPLL0, 1 },
  111. { P_GPLL1_AUX, 2 },
  112. };
  113. static const char * const gcc_xo_gpll0_gpll1a[] = {
  114. "xo",
  115. "gpll0_vote",
  116. "gpll1_vote",
  117. };
  118. static const struct parent_map gcc_xo_dsibyte_map[] = {
  119. { P_XO, 0, },
  120. { P_DSI0_PHYPLL_BYTE, 2 },
  121. };
  122. static const char * const gcc_xo_dsibyte[] = {
  123. "xo",
  124. "dsi0pllbyte",
  125. };
  126. static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
  127. { P_XO, 0 },
  128. { P_GPLL0_AUX, 2 },
  129. { P_DSI0_PHYPLL_BYTE, 1 },
  130. };
  131. static const char * const gcc_xo_gpll0a_dsibyte[] = {
  132. "xo",
  133. "gpll0_vote",
  134. "dsi0pllbyte",
  135. };
  136. static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
  137. { P_XO, 0 },
  138. { P_GPLL0, 1 },
  139. { P_DSI0_PHYPLL_DSI, 2 },
  140. };
  141. static const char * const gcc_xo_gpll0_dsiphy[] = {
  142. "xo",
  143. "gpll0_vote",
  144. "dsi0pll",
  145. };
  146. static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
  147. { P_XO, 0 },
  148. { P_GPLL0_AUX, 2 },
  149. { P_DSI0_PHYPLL_DSI, 1 },
  150. };
  151. static const char * const gcc_xo_gpll0a_dsiphy[] = {
  152. "xo",
  153. "gpll0_vote",
  154. "dsi0pll",
  155. };
  156. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
  157. { P_XO, 0 },
  158. { P_GPLL0_AUX, 1 },
  159. { P_GPLL1, 3 },
  160. { P_GPLL2, 2 },
  161. };
  162. static const char * const gcc_xo_gpll0a_gpll1_gpll2[] = {
  163. "xo",
  164. "gpll0_vote",
  165. "gpll1_vote",
  166. "gpll2_vote",
  167. };
  168. static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
  169. { P_XO, 0 },
  170. { P_GPLL0, 1 },
  171. { P_GPLL1, 2 },
  172. { P_SLEEP_CLK, 6 }
  173. };
  174. static const char * const gcc_xo_gpll0_gpll1_sleep[] = {
  175. "xo",
  176. "gpll0_vote",
  177. "gpll1_vote",
  178. "sleep_clk",
  179. };
  180. static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
  181. { P_XO, 0 },
  182. { P_GPLL1, 1 },
  183. { P_EXT_PRI_I2S, 2 },
  184. { P_EXT_MCLK, 3 },
  185. { P_SLEEP_CLK, 6 }
  186. };
  187. static const char * const gcc_xo_gpll1_epi2s_emclk_sleep[] = {
  188. "xo",
  189. "gpll1_vote",
  190. "ext_pri_i2s",
  191. "ext_mclk",
  192. "sleep_clk",
  193. };
  194. static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
  195. { P_XO, 0 },
  196. { P_GPLL1, 1 },
  197. { P_EXT_SEC_I2S, 2 },
  198. { P_EXT_MCLK, 3 },
  199. { P_SLEEP_CLK, 6 }
  200. };
  201. static const char * const gcc_xo_gpll1_esi2s_emclk_sleep[] = {
  202. "xo",
  203. "gpll1_vote",
  204. "ext_sec_i2s",
  205. "ext_mclk",
  206. "sleep_clk",
  207. };
  208. static const struct parent_map gcc_xo_sleep_map[] = {
  209. { P_XO, 0 },
  210. { P_SLEEP_CLK, 6 }
  211. };
  212. static const char * const gcc_xo_sleep[] = {
  213. "xo",
  214. "sleep_clk",
  215. };
  216. static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
  217. { P_XO, 0 },
  218. { P_GPLL1, 1 },
  219. { P_EXT_MCLK, 2 },
  220. { P_SLEEP_CLK, 6 }
  221. };
  222. static const char * const gcc_xo_gpll1_emclk_sleep[] = {
  223. "xo",
  224. "gpll1_vote",
  225. "ext_mclk",
  226. "sleep_clk",
  227. };
  228. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  229. static struct clk_pll gpll0 = {
  230. .l_reg = 0x21004,
  231. .m_reg = 0x21008,
  232. .n_reg = 0x2100c,
  233. .config_reg = 0x21014,
  234. .mode_reg = 0x21000,
  235. .status_reg = 0x2101c,
  236. .status_bit = 17,
  237. .clkr.hw.init = &(struct clk_init_data){
  238. .name = "gpll0",
  239. .parent_names = (const char *[]){ "xo" },
  240. .num_parents = 1,
  241. .ops = &clk_pll_ops,
  242. },
  243. };
  244. static struct clk_regmap gpll0_vote = {
  245. .enable_reg = 0x45000,
  246. .enable_mask = BIT(0),
  247. .hw.init = &(struct clk_init_data){
  248. .name = "gpll0_vote",
  249. .parent_names = (const char *[]){ "gpll0" },
  250. .num_parents = 1,
  251. .ops = &clk_pll_vote_ops,
  252. },
  253. };
  254. static struct clk_pll gpll1 = {
  255. .l_reg = 0x20004,
  256. .m_reg = 0x20008,
  257. .n_reg = 0x2000c,
  258. .config_reg = 0x20014,
  259. .mode_reg = 0x20000,
  260. .status_reg = 0x2001c,
  261. .status_bit = 17,
  262. .clkr.hw.init = &(struct clk_init_data){
  263. .name = "gpll1",
  264. .parent_names = (const char *[]){ "xo" },
  265. .num_parents = 1,
  266. .ops = &clk_pll_ops,
  267. },
  268. };
  269. static struct clk_regmap gpll1_vote = {
  270. .enable_reg = 0x45000,
  271. .enable_mask = BIT(1),
  272. .hw.init = &(struct clk_init_data){
  273. .name = "gpll1_vote",
  274. .parent_names = (const char *[]){ "gpll1" },
  275. .num_parents = 1,
  276. .ops = &clk_pll_vote_ops,
  277. },
  278. };
  279. static struct clk_pll gpll2 = {
  280. .l_reg = 0x4a004,
  281. .m_reg = 0x4a008,
  282. .n_reg = 0x4a00c,
  283. .config_reg = 0x4a014,
  284. .mode_reg = 0x4a000,
  285. .status_reg = 0x4a01c,
  286. .status_bit = 17,
  287. .clkr.hw.init = &(struct clk_init_data){
  288. .name = "gpll2",
  289. .parent_names = (const char *[]){ "xo" },
  290. .num_parents = 1,
  291. .ops = &clk_pll_ops,
  292. },
  293. };
  294. static struct clk_regmap gpll2_vote = {
  295. .enable_reg = 0x45000,
  296. .enable_mask = BIT(2),
  297. .hw.init = &(struct clk_init_data){
  298. .name = "gpll2_vote",
  299. .parent_names = (const char *[]){ "gpll2" },
  300. .num_parents = 1,
  301. .ops = &clk_pll_vote_ops,
  302. },
  303. };
  304. static struct clk_pll bimc_pll = {
  305. .l_reg = 0x23004,
  306. .m_reg = 0x23008,
  307. .n_reg = 0x2300c,
  308. .config_reg = 0x23014,
  309. .mode_reg = 0x23000,
  310. .status_reg = 0x2301c,
  311. .status_bit = 17,
  312. .clkr.hw.init = &(struct clk_init_data){
  313. .name = "bimc_pll",
  314. .parent_names = (const char *[]){ "xo" },
  315. .num_parents = 1,
  316. .ops = &clk_pll_ops,
  317. },
  318. };
  319. static struct clk_regmap bimc_pll_vote = {
  320. .enable_reg = 0x45000,
  321. .enable_mask = BIT(3),
  322. .hw.init = &(struct clk_init_data){
  323. .name = "bimc_pll_vote",
  324. .parent_names = (const char *[]){ "bimc_pll" },
  325. .num_parents = 1,
  326. .ops = &clk_pll_vote_ops,
  327. },
  328. };
  329. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  330. .cmd_rcgr = 0x27000,
  331. .hid_width = 5,
  332. .parent_map = gcc_xo_gpll0_bimc_map,
  333. .clkr.hw.init = &(struct clk_init_data){
  334. .name = "pcnoc_bfdcd_clk_src",
  335. .parent_names = gcc_xo_gpll0_bimc,
  336. .num_parents = 3,
  337. .ops = &clk_rcg2_ops,
  338. },
  339. };
  340. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  341. .cmd_rcgr = 0x26004,
  342. .hid_width = 5,
  343. .parent_map = gcc_xo_gpll0_bimc_map,
  344. .clkr.hw.init = &(struct clk_init_data){
  345. .name = "system_noc_bfdcd_clk_src",
  346. .parent_names = gcc_xo_gpll0_bimc,
  347. .num_parents = 3,
  348. .ops = &clk_rcg2_ops,
  349. },
  350. };
  351. static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
  352. F(40000000, P_GPLL0, 10, 1, 2),
  353. F(80000000, P_GPLL0, 10, 0, 0),
  354. { }
  355. };
  356. static struct clk_rcg2 camss_ahb_clk_src = {
  357. .cmd_rcgr = 0x5a000,
  358. .mnd_width = 8,
  359. .hid_width = 5,
  360. .parent_map = gcc_xo_gpll0_map,
  361. .freq_tbl = ftbl_gcc_camss_ahb_clk,
  362. .clkr.hw.init = &(struct clk_init_data){
  363. .name = "camss_ahb_clk_src",
  364. .parent_names = gcc_xo_gpll0,
  365. .num_parents = 2,
  366. .ops = &clk_rcg2_ops,
  367. },
  368. };
  369. static const struct freq_tbl ftbl_apss_ahb_clk[] = {
  370. F(19200000, P_XO, 1, 0, 0),
  371. F(50000000, P_GPLL0, 16, 0, 0),
  372. F(100000000, P_GPLL0, 8, 0, 0),
  373. F(133330000, P_GPLL0, 6, 0, 0),
  374. { }
  375. };
  376. static struct clk_rcg2 apss_ahb_clk_src = {
  377. .cmd_rcgr = 0x46000,
  378. .hid_width = 5,
  379. .parent_map = gcc_xo_gpll0_map,
  380. .freq_tbl = ftbl_apss_ahb_clk,
  381. .clkr.hw.init = &(struct clk_init_data){
  382. .name = "apss_ahb_clk_src",
  383. .parent_names = gcc_xo_gpll0,
  384. .num_parents = 2,
  385. .ops = &clk_rcg2_ops,
  386. },
  387. };
  388. static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
  389. F(100000000, P_GPLL0, 8, 0, 0),
  390. F(200000000, P_GPLL0, 4, 0, 0),
  391. { }
  392. };
  393. static struct clk_rcg2 csi0_clk_src = {
  394. .cmd_rcgr = 0x4e020,
  395. .hid_width = 5,
  396. .parent_map = gcc_xo_gpll0_map,
  397. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  398. .clkr.hw.init = &(struct clk_init_data){
  399. .name = "csi0_clk_src",
  400. .parent_names = gcc_xo_gpll0,
  401. .num_parents = 2,
  402. .ops = &clk_rcg2_ops,
  403. },
  404. };
  405. static struct clk_rcg2 csi1_clk_src = {
  406. .cmd_rcgr = 0x4f020,
  407. .hid_width = 5,
  408. .parent_map = gcc_xo_gpll0_map,
  409. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  410. .clkr.hw.init = &(struct clk_init_data){
  411. .name = "csi1_clk_src",
  412. .parent_names = gcc_xo_gpll0,
  413. .num_parents = 2,
  414. .ops = &clk_rcg2_ops,
  415. },
  416. };
  417. static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
  418. F(19200000, P_XO, 1, 0, 0),
  419. F(50000000, P_GPLL0_AUX, 16, 0, 0),
  420. F(80000000, P_GPLL0_AUX, 10, 0, 0),
  421. F(100000000, P_GPLL0_AUX, 8, 0, 0),
  422. F(160000000, P_GPLL0_AUX, 5, 0, 0),
  423. F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
  424. F(200000000, P_GPLL0_AUX, 4, 0, 0),
  425. F(266670000, P_GPLL0_AUX, 3, 0, 0),
  426. F(294912000, P_GPLL1, 3, 0, 0),
  427. F(310000000, P_GPLL2, 3, 0, 0),
  428. F(400000000, P_GPLL0_AUX, 2, 0, 0),
  429. { }
  430. };
  431. static struct clk_rcg2 gfx3d_clk_src = {
  432. .cmd_rcgr = 0x59000,
  433. .hid_width = 5,
  434. .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
  435. .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
  436. .clkr.hw.init = &(struct clk_init_data){
  437. .name = "gfx3d_clk_src",
  438. .parent_names = gcc_xo_gpll0a_gpll1_gpll2a,
  439. .num_parents = 4,
  440. .ops = &clk_rcg2_ops,
  441. },
  442. };
  443. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  444. F(50000000, P_GPLL0, 16, 0, 0),
  445. F(80000000, P_GPLL0, 10, 0, 0),
  446. F(100000000, P_GPLL0, 8, 0, 0),
  447. F(160000000, P_GPLL0, 5, 0, 0),
  448. F(177780000, P_GPLL0, 4.5, 0, 0),
  449. F(200000000, P_GPLL0, 4, 0, 0),
  450. F(266670000, P_GPLL0, 3, 0, 0),
  451. F(320000000, P_GPLL0, 2.5, 0, 0),
  452. F(400000000, P_GPLL0, 2, 0, 0),
  453. F(465000000, P_GPLL2, 2, 0, 0),
  454. { }
  455. };
  456. static struct clk_rcg2 vfe0_clk_src = {
  457. .cmd_rcgr = 0x58000,
  458. .hid_width = 5,
  459. .parent_map = gcc_xo_gpll0_gpll2_map,
  460. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  461. .clkr.hw.init = &(struct clk_init_data){
  462. .name = "vfe0_clk_src",
  463. .parent_names = gcc_xo_gpll0_gpll2,
  464. .num_parents = 3,
  465. .ops = &clk_rcg2_ops,
  466. },
  467. };
  468. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
  469. F(19200000, P_XO, 1, 0, 0),
  470. F(50000000, P_GPLL0, 16, 0, 0),
  471. { }
  472. };
  473. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  474. .cmd_rcgr = 0x0200c,
  475. .hid_width = 5,
  476. .parent_map = gcc_xo_gpll0_map,
  477. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  478. .clkr.hw.init = &(struct clk_init_data){
  479. .name = "blsp1_qup1_i2c_apps_clk_src",
  480. .parent_names = gcc_xo_gpll0,
  481. .num_parents = 2,
  482. .ops = &clk_rcg2_ops,
  483. },
  484. };
  485. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
  486. F(960000, P_XO, 10, 1, 2),
  487. F(4800000, P_XO, 4, 0, 0),
  488. F(9600000, P_XO, 2, 0, 0),
  489. F(16000000, P_GPLL0, 10, 1, 5),
  490. F(19200000, P_XO, 1, 0, 0),
  491. F(25000000, P_GPLL0, 16, 1, 2),
  492. F(50000000, P_GPLL0, 16, 0, 0),
  493. { }
  494. };
  495. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  496. .cmd_rcgr = 0x02024,
  497. .mnd_width = 8,
  498. .hid_width = 5,
  499. .parent_map = gcc_xo_gpll0_map,
  500. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  501. .clkr.hw.init = &(struct clk_init_data){
  502. .name = "blsp1_qup1_spi_apps_clk_src",
  503. .parent_names = gcc_xo_gpll0,
  504. .num_parents = 2,
  505. .ops = &clk_rcg2_ops,
  506. },
  507. };
  508. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  509. .cmd_rcgr = 0x03000,
  510. .hid_width = 5,
  511. .parent_map = gcc_xo_gpll0_map,
  512. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  513. .clkr.hw.init = &(struct clk_init_data){
  514. .name = "blsp1_qup2_i2c_apps_clk_src",
  515. .parent_names = gcc_xo_gpll0,
  516. .num_parents = 2,
  517. .ops = &clk_rcg2_ops,
  518. },
  519. };
  520. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  521. .cmd_rcgr = 0x03014,
  522. .mnd_width = 8,
  523. .hid_width = 5,
  524. .parent_map = gcc_xo_gpll0_map,
  525. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  526. .clkr.hw.init = &(struct clk_init_data){
  527. .name = "blsp1_qup2_spi_apps_clk_src",
  528. .parent_names = gcc_xo_gpll0,
  529. .num_parents = 2,
  530. .ops = &clk_rcg2_ops,
  531. },
  532. };
  533. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  534. .cmd_rcgr = 0x04000,
  535. .hid_width = 5,
  536. .parent_map = gcc_xo_gpll0_map,
  537. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  538. .clkr.hw.init = &(struct clk_init_data){
  539. .name = "blsp1_qup3_i2c_apps_clk_src",
  540. .parent_names = gcc_xo_gpll0,
  541. .num_parents = 2,
  542. .ops = &clk_rcg2_ops,
  543. },
  544. };
  545. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  546. .cmd_rcgr = 0x04024,
  547. .mnd_width = 8,
  548. .hid_width = 5,
  549. .parent_map = gcc_xo_gpll0_map,
  550. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  551. .clkr.hw.init = &(struct clk_init_data){
  552. .name = "blsp1_qup3_spi_apps_clk_src",
  553. .parent_names = gcc_xo_gpll0,
  554. .num_parents = 2,
  555. .ops = &clk_rcg2_ops,
  556. },
  557. };
  558. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  559. .cmd_rcgr = 0x05000,
  560. .hid_width = 5,
  561. .parent_map = gcc_xo_gpll0_map,
  562. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  563. .clkr.hw.init = &(struct clk_init_data){
  564. .name = "blsp1_qup4_i2c_apps_clk_src",
  565. .parent_names = gcc_xo_gpll0,
  566. .num_parents = 2,
  567. .ops = &clk_rcg2_ops,
  568. },
  569. };
  570. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  571. .cmd_rcgr = 0x05024,
  572. .mnd_width = 8,
  573. .hid_width = 5,
  574. .parent_map = gcc_xo_gpll0_map,
  575. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  576. .clkr.hw.init = &(struct clk_init_data){
  577. .name = "blsp1_qup4_spi_apps_clk_src",
  578. .parent_names = gcc_xo_gpll0,
  579. .num_parents = 2,
  580. .ops = &clk_rcg2_ops,
  581. },
  582. };
  583. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  584. .cmd_rcgr = 0x06000,
  585. .hid_width = 5,
  586. .parent_map = gcc_xo_gpll0_map,
  587. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  588. .clkr.hw.init = &(struct clk_init_data){
  589. .name = "blsp1_qup5_i2c_apps_clk_src",
  590. .parent_names = gcc_xo_gpll0,
  591. .num_parents = 2,
  592. .ops = &clk_rcg2_ops,
  593. },
  594. };
  595. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  596. .cmd_rcgr = 0x06024,
  597. .mnd_width = 8,
  598. .hid_width = 5,
  599. .parent_map = gcc_xo_gpll0_map,
  600. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "blsp1_qup5_spi_apps_clk_src",
  603. .parent_names = gcc_xo_gpll0,
  604. .num_parents = 2,
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  609. .cmd_rcgr = 0x07000,
  610. .hid_width = 5,
  611. .parent_map = gcc_xo_gpll0_map,
  612. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  613. .clkr.hw.init = &(struct clk_init_data){
  614. .name = "blsp1_qup6_i2c_apps_clk_src",
  615. .parent_names = gcc_xo_gpll0,
  616. .num_parents = 2,
  617. .ops = &clk_rcg2_ops,
  618. },
  619. };
  620. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  621. .cmd_rcgr = 0x07024,
  622. .mnd_width = 8,
  623. .hid_width = 5,
  624. .parent_map = gcc_xo_gpll0_map,
  625. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  626. .clkr.hw.init = &(struct clk_init_data){
  627. .name = "blsp1_qup6_spi_apps_clk_src",
  628. .parent_names = gcc_xo_gpll0,
  629. .num_parents = 2,
  630. .ops = &clk_rcg2_ops,
  631. },
  632. };
  633. static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
  634. F(3686400, P_GPLL0, 1, 72, 15625),
  635. F(7372800, P_GPLL0, 1, 144, 15625),
  636. F(14745600, P_GPLL0, 1, 288, 15625),
  637. F(16000000, P_GPLL0, 10, 1, 5),
  638. F(19200000, P_XO, 1, 0, 0),
  639. F(24000000, P_GPLL0, 1, 3, 100),
  640. F(25000000, P_GPLL0, 16, 1, 2),
  641. F(32000000, P_GPLL0, 1, 1, 25),
  642. F(40000000, P_GPLL0, 1, 1, 20),
  643. F(46400000, P_GPLL0, 1, 29, 500),
  644. F(48000000, P_GPLL0, 1, 3, 50),
  645. F(51200000, P_GPLL0, 1, 8, 125),
  646. F(56000000, P_GPLL0, 1, 7, 100),
  647. F(58982400, P_GPLL0, 1, 1152, 15625),
  648. F(60000000, P_GPLL0, 1, 3, 40),
  649. { }
  650. };
  651. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  652. .cmd_rcgr = 0x02044,
  653. .mnd_width = 16,
  654. .hid_width = 5,
  655. .parent_map = gcc_xo_gpll0_map,
  656. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  657. .clkr.hw.init = &(struct clk_init_data){
  658. .name = "blsp1_uart1_apps_clk_src",
  659. .parent_names = gcc_xo_gpll0,
  660. .num_parents = 2,
  661. .ops = &clk_rcg2_ops,
  662. },
  663. };
  664. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  665. .cmd_rcgr = 0x03034,
  666. .mnd_width = 16,
  667. .hid_width = 5,
  668. .parent_map = gcc_xo_gpll0_map,
  669. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  670. .clkr.hw.init = &(struct clk_init_data){
  671. .name = "blsp1_uart2_apps_clk_src",
  672. .parent_names = gcc_xo_gpll0,
  673. .num_parents = 2,
  674. .ops = &clk_rcg2_ops,
  675. },
  676. };
  677. static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
  678. F(19200000, P_XO, 1, 0, 0),
  679. { }
  680. };
  681. static struct clk_rcg2 cci_clk_src = {
  682. .cmd_rcgr = 0x51000,
  683. .mnd_width = 8,
  684. .hid_width = 5,
  685. .parent_map = gcc_xo_gpll0a_map,
  686. .freq_tbl = ftbl_gcc_camss_cci_clk,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "cci_clk_src",
  689. .parent_names = gcc_xo_gpll0a,
  690. .num_parents = 2,
  691. .ops = &clk_rcg2_ops,
  692. },
  693. };
  694. static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
  695. F(100000000, P_GPLL0, 8, 0, 0),
  696. F(200000000, P_GPLL0, 4, 0, 0),
  697. { }
  698. };
  699. static struct clk_rcg2 camss_gp0_clk_src = {
  700. .cmd_rcgr = 0x54000,
  701. .mnd_width = 8,
  702. .hid_width = 5,
  703. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  704. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  705. .clkr.hw.init = &(struct clk_init_data){
  706. .name = "camss_gp0_clk_src",
  707. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  708. .num_parents = 4,
  709. .ops = &clk_rcg2_ops,
  710. },
  711. };
  712. static struct clk_rcg2 camss_gp1_clk_src = {
  713. .cmd_rcgr = 0x55000,
  714. .mnd_width = 8,
  715. .hid_width = 5,
  716. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  717. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  718. .clkr.hw.init = &(struct clk_init_data){
  719. .name = "camss_gp1_clk_src",
  720. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  721. .num_parents = 4,
  722. .ops = &clk_rcg2_ops,
  723. },
  724. };
  725. static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
  726. F(133330000, P_GPLL0, 6, 0, 0),
  727. F(266670000, P_GPLL0, 3, 0, 0),
  728. F(320000000, P_GPLL0, 2.5, 0, 0),
  729. { }
  730. };
  731. static struct clk_rcg2 jpeg0_clk_src = {
  732. .cmd_rcgr = 0x57000,
  733. .hid_width = 5,
  734. .parent_map = gcc_xo_gpll0_map,
  735. .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
  736. .clkr.hw.init = &(struct clk_init_data){
  737. .name = "jpeg0_clk_src",
  738. .parent_names = gcc_xo_gpll0,
  739. .num_parents = 2,
  740. .ops = &clk_rcg2_ops,
  741. },
  742. };
  743. static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
  744. F(9600000, P_XO, 2, 0, 0),
  745. F(23880000, P_GPLL0, 1, 2, 67),
  746. F(66670000, P_GPLL0, 12, 0, 0),
  747. { }
  748. };
  749. static struct clk_rcg2 mclk0_clk_src = {
  750. .cmd_rcgr = 0x52000,
  751. .mnd_width = 8,
  752. .hid_width = 5,
  753. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  754. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  755. .clkr.hw.init = &(struct clk_init_data){
  756. .name = "mclk0_clk_src",
  757. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  758. .num_parents = 4,
  759. .ops = &clk_rcg2_ops,
  760. },
  761. };
  762. static struct clk_rcg2 mclk1_clk_src = {
  763. .cmd_rcgr = 0x53000,
  764. .mnd_width = 8,
  765. .hid_width = 5,
  766. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  767. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  768. .clkr.hw.init = &(struct clk_init_data){
  769. .name = "mclk1_clk_src",
  770. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  771. .num_parents = 4,
  772. .ops = &clk_rcg2_ops,
  773. },
  774. };
  775. static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
  776. F(100000000, P_GPLL0, 8, 0, 0),
  777. F(200000000, P_GPLL0, 4, 0, 0),
  778. { }
  779. };
  780. static struct clk_rcg2 csi0phytimer_clk_src = {
  781. .cmd_rcgr = 0x4e000,
  782. .hid_width = 5,
  783. .parent_map = gcc_xo_gpll0_gpll1a_map,
  784. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  785. .clkr.hw.init = &(struct clk_init_data){
  786. .name = "csi0phytimer_clk_src",
  787. .parent_names = gcc_xo_gpll0_gpll1a,
  788. .num_parents = 3,
  789. .ops = &clk_rcg2_ops,
  790. },
  791. };
  792. static struct clk_rcg2 csi1phytimer_clk_src = {
  793. .cmd_rcgr = 0x4f000,
  794. .hid_width = 5,
  795. .parent_map = gcc_xo_gpll0_gpll1a_map,
  796. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  797. .clkr.hw.init = &(struct clk_init_data){
  798. .name = "csi1phytimer_clk_src",
  799. .parent_names = gcc_xo_gpll0_gpll1a,
  800. .num_parents = 3,
  801. .ops = &clk_rcg2_ops,
  802. },
  803. };
  804. static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
  805. F(160000000, P_GPLL0, 5, 0, 0),
  806. F(320000000, P_GPLL0, 2.5, 0, 0),
  807. F(465000000, P_GPLL2, 2, 0, 0),
  808. { }
  809. };
  810. static struct clk_rcg2 cpp_clk_src = {
  811. .cmd_rcgr = 0x58018,
  812. .hid_width = 5,
  813. .parent_map = gcc_xo_gpll0_gpll2_map,
  814. .freq_tbl = ftbl_gcc_camss_cpp_clk,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "cpp_clk_src",
  817. .parent_names = gcc_xo_gpll0_gpll2,
  818. .num_parents = 3,
  819. .ops = &clk_rcg2_ops,
  820. },
  821. };
  822. static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
  823. F(50000000, P_GPLL0, 16, 0, 0),
  824. F(80000000, P_GPLL0, 10, 0, 0),
  825. F(100000000, P_GPLL0, 8, 0, 0),
  826. F(160000000, P_GPLL0, 5, 0, 0),
  827. { }
  828. };
  829. static struct clk_rcg2 crypto_clk_src = {
  830. .cmd_rcgr = 0x16004,
  831. .hid_width = 5,
  832. .parent_map = gcc_xo_gpll0_map,
  833. .freq_tbl = ftbl_gcc_crypto_clk,
  834. .clkr.hw.init = &(struct clk_init_data){
  835. .name = "crypto_clk_src",
  836. .parent_names = gcc_xo_gpll0,
  837. .num_parents = 2,
  838. .ops = &clk_rcg2_ops,
  839. },
  840. };
  841. static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
  842. F(19200000, P_XO, 1, 0, 0),
  843. { }
  844. };
  845. static struct clk_rcg2 gp1_clk_src = {
  846. .cmd_rcgr = 0x08004,
  847. .mnd_width = 8,
  848. .hid_width = 5,
  849. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  850. .freq_tbl = ftbl_gcc_gp1_3_clk,
  851. .clkr.hw.init = &(struct clk_init_data){
  852. .name = "gp1_clk_src",
  853. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  854. .num_parents = 3,
  855. .ops = &clk_rcg2_ops,
  856. },
  857. };
  858. static struct clk_rcg2 gp2_clk_src = {
  859. .cmd_rcgr = 0x09004,
  860. .mnd_width = 8,
  861. .hid_width = 5,
  862. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  863. .freq_tbl = ftbl_gcc_gp1_3_clk,
  864. .clkr.hw.init = &(struct clk_init_data){
  865. .name = "gp2_clk_src",
  866. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  867. .num_parents = 3,
  868. .ops = &clk_rcg2_ops,
  869. },
  870. };
  871. static struct clk_rcg2 gp3_clk_src = {
  872. .cmd_rcgr = 0x0a004,
  873. .mnd_width = 8,
  874. .hid_width = 5,
  875. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  876. .freq_tbl = ftbl_gcc_gp1_3_clk,
  877. .clkr.hw.init = &(struct clk_init_data){
  878. .name = "gp3_clk_src",
  879. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  880. .num_parents = 3,
  881. .ops = &clk_rcg2_ops,
  882. },
  883. };
  884. static struct clk_rcg2 byte0_clk_src = {
  885. .cmd_rcgr = 0x4d044,
  886. .hid_width = 5,
  887. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  888. .clkr.hw.init = &(struct clk_init_data){
  889. .name = "byte0_clk_src",
  890. .parent_names = gcc_xo_gpll0a_dsibyte,
  891. .num_parents = 3,
  892. .ops = &clk_byte2_ops,
  893. .flags = CLK_SET_RATE_PARENT,
  894. },
  895. };
  896. static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
  897. F(19200000, P_XO, 1, 0, 0),
  898. { }
  899. };
  900. static struct clk_rcg2 esc0_clk_src = {
  901. .cmd_rcgr = 0x4d05c,
  902. .hid_width = 5,
  903. .parent_map = gcc_xo_dsibyte_map,
  904. .freq_tbl = ftbl_gcc_mdss_esc0_clk,
  905. .clkr.hw.init = &(struct clk_init_data){
  906. .name = "esc0_clk_src",
  907. .parent_names = gcc_xo_dsibyte,
  908. .num_parents = 2,
  909. .ops = &clk_rcg2_ops,
  910. },
  911. };
  912. static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
  913. F(50000000, P_GPLL0, 16, 0, 0),
  914. F(80000000, P_GPLL0, 10, 0, 0),
  915. F(100000000, P_GPLL0, 8, 0, 0),
  916. F(160000000, P_GPLL0, 5, 0, 0),
  917. F(177780000, P_GPLL0, 4.5, 0, 0),
  918. F(200000000, P_GPLL0, 4, 0, 0),
  919. F(266670000, P_GPLL0, 3, 0, 0),
  920. F(320000000, P_GPLL0, 2.5, 0, 0),
  921. { }
  922. };
  923. static struct clk_rcg2 mdp_clk_src = {
  924. .cmd_rcgr = 0x4d014,
  925. .hid_width = 5,
  926. .parent_map = gcc_xo_gpll0_dsiphy_map,
  927. .freq_tbl = ftbl_gcc_mdss_mdp_clk,
  928. .clkr.hw.init = &(struct clk_init_data){
  929. .name = "mdp_clk_src",
  930. .parent_names = gcc_xo_gpll0_dsiphy,
  931. .num_parents = 3,
  932. .ops = &clk_rcg2_ops,
  933. },
  934. };
  935. static struct clk_rcg2 pclk0_clk_src = {
  936. .cmd_rcgr = 0x4d000,
  937. .mnd_width = 8,
  938. .hid_width = 5,
  939. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  940. .clkr.hw.init = &(struct clk_init_data){
  941. .name = "pclk0_clk_src",
  942. .parent_names = gcc_xo_gpll0a_dsiphy,
  943. .num_parents = 3,
  944. .ops = &clk_pixel_ops,
  945. .flags = CLK_SET_RATE_PARENT,
  946. },
  947. };
  948. static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
  949. F(19200000, P_XO, 1, 0, 0),
  950. { }
  951. };
  952. static struct clk_rcg2 vsync_clk_src = {
  953. .cmd_rcgr = 0x4d02c,
  954. .hid_width = 5,
  955. .parent_map = gcc_xo_gpll0a_map,
  956. .freq_tbl = ftbl_gcc_mdss_vsync_clk,
  957. .clkr.hw.init = &(struct clk_init_data){
  958. .name = "vsync_clk_src",
  959. .parent_names = gcc_xo_gpll0a,
  960. .num_parents = 2,
  961. .ops = &clk_rcg2_ops,
  962. },
  963. };
  964. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  965. F(64000000, P_GPLL0, 12.5, 0, 0),
  966. { }
  967. };
  968. static struct clk_rcg2 pdm2_clk_src = {
  969. .cmd_rcgr = 0x44010,
  970. .hid_width = 5,
  971. .parent_map = gcc_xo_gpll0_map,
  972. .freq_tbl = ftbl_gcc_pdm2_clk,
  973. .clkr.hw.init = &(struct clk_init_data){
  974. .name = "pdm2_clk_src",
  975. .parent_names = gcc_xo_gpll0,
  976. .num_parents = 2,
  977. .ops = &clk_rcg2_ops,
  978. },
  979. };
  980. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
  981. F(144000, P_XO, 16, 3, 25),
  982. F(400000, P_XO, 12, 1, 4),
  983. F(20000000, P_GPLL0, 10, 1, 4),
  984. F(25000000, P_GPLL0, 16, 1, 2),
  985. F(50000000, P_GPLL0, 16, 0, 0),
  986. F(100000000, P_GPLL0, 8, 0, 0),
  987. F(177770000, P_GPLL0, 4.5, 0, 0),
  988. { }
  989. };
  990. static struct clk_rcg2 sdcc1_apps_clk_src = {
  991. .cmd_rcgr = 0x42004,
  992. .mnd_width = 8,
  993. .hid_width = 5,
  994. .parent_map = gcc_xo_gpll0_map,
  995. .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
  996. .clkr.hw.init = &(struct clk_init_data){
  997. .name = "sdcc1_apps_clk_src",
  998. .parent_names = gcc_xo_gpll0,
  999. .num_parents = 2,
  1000. .ops = &clk_rcg2_ops,
  1001. },
  1002. };
  1003. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
  1004. F(144000, P_XO, 16, 3, 25),
  1005. F(400000, P_XO, 12, 1, 4),
  1006. F(20000000, P_GPLL0, 10, 1, 4),
  1007. F(25000000, P_GPLL0, 16, 1, 2),
  1008. F(50000000, P_GPLL0, 16, 0, 0),
  1009. F(100000000, P_GPLL0, 8, 0, 0),
  1010. F(200000000, P_GPLL0, 4, 0, 0),
  1011. { }
  1012. };
  1013. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1014. .cmd_rcgr = 0x43004,
  1015. .mnd_width = 8,
  1016. .hid_width = 5,
  1017. .parent_map = gcc_xo_gpll0_map,
  1018. .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
  1019. .clkr.hw.init = &(struct clk_init_data){
  1020. .name = "sdcc2_apps_clk_src",
  1021. .parent_names = gcc_xo_gpll0,
  1022. .num_parents = 2,
  1023. .ops = &clk_rcg2_ops,
  1024. },
  1025. };
  1026. static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
  1027. F(155000000, P_GPLL2, 6, 0, 0),
  1028. F(310000000, P_GPLL2, 3, 0, 0),
  1029. F(400000000, P_GPLL0, 2, 0, 0),
  1030. { }
  1031. };
  1032. static struct clk_rcg2 apss_tcu_clk_src = {
  1033. .cmd_rcgr = 0x1207c,
  1034. .hid_width = 5,
  1035. .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
  1036. .freq_tbl = ftbl_gcc_apss_tcu_clk,
  1037. .clkr.hw.init = &(struct clk_init_data){
  1038. .name = "apss_tcu_clk_src",
  1039. .parent_names = gcc_xo_gpll0a_gpll1_gpll2,
  1040. .num_parents = 4,
  1041. .ops = &clk_rcg2_ops,
  1042. },
  1043. };
  1044. static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
  1045. F(19200000, P_XO, 1, 0, 0),
  1046. F(100000000, P_GPLL0, 8, 0, 0),
  1047. F(200000000, P_GPLL0, 4, 0, 0),
  1048. F(266500000, P_BIMC, 4, 0, 0),
  1049. F(400000000, P_GPLL0, 2, 0, 0),
  1050. F(533000000, P_BIMC, 2, 0, 0),
  1051. { }
  1052. };
  1053. static struct clk_rcg2 bimc_gpu_clk_src = {
  1054. .cmd_rcgr = 0x31028,
  1055. .hid_width = 5,
  1056. .parent_map = gcc_xo_gpll0_bimc_map,
  1057. .freq_tbl = ftbl_gcc_bimc_gpu_clk,
  1058. .clkr.hw.init = &(struct clk_init_data){
  1059. .name = "bimc_gpu_clk_src",
  1060. .parent_names = gcc_xo_gpll0_bimc,
  1061. .num_parents = 3,
  1062. .flags = CLK_GET_RATE_NOCACHE,
  1063. .ops = &clk_rcg2_shared_ops,
  1064. },
  1065. };
  1066. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1067. F(80000000, P_GPLL0, 10, 0, 0),
  1068. { }
  1069. };
  1070. static struct clk_rcg2 usb_hs_system_clk_src = {
  1071. .cmd_rcgr = 0x41010,
  1072. .hid_width = 5,
  1073. .parent_map = gcc_xo_gpll0_map,
  1074. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1075. .clkr.hw.init = &(struct clk_init_data){
  1076. .name = "usb_hs_system_clk_src",
  1077. .parent_names = gcc_xo_gpll0,
  1078. .num_parents = 2,
  1079. .ops = &clk_rcg2_ops,
  1080. },
  1081. };
  1082. static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
  1083. F(3200000, P_XO, 6, 0, 0),
  1084. F(6400000, P_XO, 3, 0, 0),
  1085. F(9600000, P_XO, 2, 0, 0),
  1086. F(19200000, P_XO, 1, 0, 0),
  1087. F(40000000, P_GPLL0, 10, 1, 2),
  1088. F(66670000, P_GPLL0, 12, 0, 0),
  1089. F(80000000, P_GPLL0, 10, 0, 0),
  1090. F(100000000, P_GPLL0, 8, 0, 0),
  1091. { }
  1092. };
  1093. static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
  1094. .cmd_rcgr = 0x1c010,
  1095. .hid_width = 5,
  1096. .mnd_width = 8,
  1097. .parent_map = gcc_xo_gpll0_gpll1_sleep_map,
  1098. .freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
  1099. .clkr.hw.init = &(struct clk_init_data){
  1100. .name = "ultaudio_ahbfabric_clk_src",
  1101. .parent_names = gcc_xo_gpll0_gpll1_sleep,
  1102. .num_parents = 4,
  1103. .ops = &clk_rcg2_ops,
  1104. },
  1105. };
  1106. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
  1107. .halt_reg = 0x1c028,
  1108. .clkr = {
  1109. .enable_reg = 0x1c028,
  1110. .enable_mask = BIT(0),
  1111. .hw.init = &(struct clk_init_data){
  1112. .name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
  1113. .parent_names = (const char *[]){
  1114. "ultaudio_ahbfabric_clk_src",
  1115. },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. .ops = &clk_branch2_ops,
  1119. },
  1120. },
  1121. };
  1122. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
  1123. .halt_reg = 0x1c024,
  1124. .clkr = {
  1125. .enable_reg = 0x1c024,
  1126. .enable_mask = BIT(0),
  1127. .hw.init = &(struct clk_init_data){
  1128. .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
  1129. .parent_names = (const char *[]){
  1130. "ultaudio_ahbfabric_clk_src",
  1131. },
  1132. .num_parents = 1,
  1133. .flags = CLK_SET_RATE_PARENT,
  1134. .ops = &clk_branch2_ops,
  1135. },
  1136. },
  1137. };
  1138. static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
  1139. F(256000, P_XO, 5, 1, 15),
  1140. F(512000, P_XO, 5, 2, 15),
  1141. F(705600, P_GPLL1, 16, 1, 80),
  1142. F(768000, P_XO, 5, 1, 5),
  1143. F(800000, P_XO, 5, 5, 24),
  1144. F(1024000, P_GPLL1, 14, 1, 63),
  1145. F(1152000, P_XO, 1, 3, 50),
  1146. F(1411200, P_GPLL1, 16, 1, 40),
  1147. F(1536000, P_XO, 1, 2, 25),
  1148. F(1600000, P_XO, 12, 0, 0),
  1149. F(2048000, P_GPLL1, 9, 1, 49),
  1150. F(2400000, P_XO, 8, 0, 0),
  1151. F(2822400, P_GPLL1, 16, 1, 20),
  1152. F(3072000, P_GPLL1, 14, 1, 21),
  1153. F(4096000, P_GPLL1, 9, 2, 49),
  1154. F(4800000, P_XO, 4, 0, 0),
  1155. F(5644800, P_GPLL1, 16, 1, 10),
  1156. F(6144000, P_GPLL1, 7, 1, 21),
  1157. F(8192000, P_GPLL1, 9, 4, 49),
  1158. F(9600000, P_XO, 2, 0, 0),
  1159. F(11289600, P_GPLL1, 16, 1, 5),
  1160. F(12288000, P_GPLL1, 7, 2, 21),
  1161. { }
  1162. };
  1163. static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
  1164. .cmd_rcgr = 0x1c054,
  1165. .hid_width = 5,
  1166. .mnd_width = 8,
  1167. .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
  1168. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1169. .clkr.hw.init = &(struct clk_init_data){
  1170. .name = "ultaudio_lpaif_pri_i2s_clk_src",
  1171. .parent_names = gcc_xo_gpll1_epi2s_emclk_sleep,
  1172. .num_parents = 5,
  1173. .ops = &clk_rcg2_ops,
  1174. },
  1175. };
  1176. static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
  1177. .halt_reg = 0x1c068,
  1178. .clkr = {
  1179. .enable_reg = 0x1c068,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(struct clk_init_data){
  1182. .name = "gcc_ultaudio_lpaif_pri_i2s_clk",
  1183. .parent_names = (const char *[]){
  1184. "ultaudio_lpaif_pri_i2s_clk_src",
  1185. },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
  1193. .cmd_rcgr = 0x1c06c,
  1194. .hid_width = 5,
  1195. .mnd_width = 8,
  1196. .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
  1197. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1198. .clkr.hw.init = &(struct clk_init_data){
  1199. .name = "ultaudio_lpaif_sec_i2s_clk_src",
  1200. .parent_names = gcc_xo_gpll1_esi2s_emclk_sleep,
  1201. .num_parents = 5,
  1202. .ops = &clk_rcg2_ops,
  1203. },
  1204. };
  1205. static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
  1206. .halt_reg = 0x1c080,
  1207. .clkr = {
  1208. .enable_reg = 0x1c080,
  1209. .enable_mask = BIT(0),
  1210. .hw.init = &(struct clk_init_data){
  1211. .name = "gcc_ultaudio_lpaif_sec_i2s_clk",
  1212. .parent_names = (const char *[]){
  1213. "ultaudio_lpaif_sec_i2s_clk_src",
  1214. },
  1215. .num_parents = 1,
  1216. .flags = CLK_SET_RATE_PARENT,
  1217. .ops = &clk_branch2_ops,
  1218. },
  1219. },
  1220. };
  1221. static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
  1222. .cmd_rcgr = 0x1c084,
  1223. .hid_width = 5,
  1224. .mnd_width = 8,
  1225. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1226. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1227. .clkr.hw.init = &(struct clk_init_data){
  1228. .name = "ultaudio_lpaif_aux_i2s_clk_src",
  1229. .parent_names = gcc_xo_gpll1_esi2s_emclk_sleep,
  1230. .num_parents = 5,
  1231. .ops = &clk_rcg2_ops,
  1232. },
  1233. };
  1234. static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
  1235. .halt_reg = 0x1c098,
  1236. .clkr = {
  1237. .enable_reg = 0x1c098,
  1238. .enable_mask = BIT(0),
  1239. .hw.init = &(struct clk_init_data){
  1240. .name = "gcc_ultaudio_lpaif_aux_i2s_clk",
  1241. .parent_names = (const char *[]){
  1242. "ultaudio_lpaif_aux_i2s_clk_src",
  1243. },
  1244. .num_parents = 1,
  1245. .flags = CLK_SET_RATE_PARENT,
  1246. .ops = &clk_branch2_ops,
  1247. },
  1248. },
  1249. };
  1250. static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
  1251. F(19200000, P_XO, 1, 0, 0),
  1252. { }
  1253. };
  1254. static struct clk_rcg2 ultaudio_xo_clk_src = {
  1255. .cmd_rcgr = 0x1c034,
  1256. .hid_width = 5,
  1257. .parent_map = gcc_xo_sleep_map,
  1258. .freq_tbl = ftbl_gcc_ultaudio_xo_clk,
  1259. .clkr.hw.init = &(struct clk_init_data){
  1260. .name = "ultaudio_xo_clk_src",
  1261. .parent_names = gcc_xo_sleep,
  1262. .num_parents = 2,
  1263. .ops = &clk_rcg2_ops,
  1264. },
  1265. };
  1266. static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
  1267. .halt_reg = 0x1c04c,
  1268. .clkr = {
  1269. .enable_reg = 0x1c04c,
  1270. .enable_mask = BIT(0),
  1271. .hw.init = &(struct clk_init_data){
  1272. .name = "gcc_ultaudio_avsync_xo_clk",
  1273. .parent_names = (const char *[]){
  1274. "ultaudio_xo_clk_src",
  1275. },
  1276. .num_parents = 1,
  1277. .flags = CLK_SET_RATE_PARENT,
  1278. .ops = &clk_branch2_ops,
  1279. },
  1280. },
  1281. };
  1282. static struct clk_branch gcc_ultaudio_stc_xo_clk = {
  1283. .halt_reg = 0x1c050,
  1284. .clkr = {
  1285. .enable_reg = 0x1c050,
  1286. .enable_mask = BIT(0),
  1287. .hw.init = &(struct clk_init_data){
  1288. .name = "gcc_ultaudio_stc_xo_clk",
  1289. .parent_names = (const char *[]){
  1290. "ultaudio_xo_clk_src",
  1291. },
  1292. .num_parents = 1,
  1293. .flags = CLK_SET_RATE_PARENT,
  1294. .ops = &clk_branch2_ops,
  1295. },
  1296. },
  1297. };
  1298. static const struct freq_tbl ftbl_codec_clk[] = {
  1299. F(19200000, P_XO, 1, 0, 0),
  1300. F(11289600, P_EXT_MCLK, 1, 0, 0),
  1301. { }
  1302. };
  1303. static struct clk_rcg2 codec_digcodec_clk_src = {
  1304. .cmd_rcgr = 0x1c09c,
  1305. .hid_width = 5,
  1306. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1307. .freq_tbl = ftbl_codec_clk,
  1308. .clkr.hw.init = &(struct clk_init_data){
  1309. .name = "codec_digcodec_clk_src",
  1310. .parent_names = gcc_xo_gpll1_emclk_sleep,
  1311. .num_parents = 4,
  1312. .ops = &clk_rcg2_ops,
  1313. },
  1314. };
  1315. static struct clk_branch gcc_codec_digcodec_clk = {
  1316. .halt_reg = 0x1c0b0,
  1317. .clkr = {
  1318. .enable_reg = 0x1c0b0,
  1319. .enable_mask = BIT(0),
  1320. .hw.init = &(struct clk_init_data){
  1321. .name = "gcc_ultaudio_codec_digcodec_clk",
  1322. .parent_names = (const char *[]){
  1323. "codec_digcodec_clk_src",
  1324. },
  1325. .num_parents = 1,
  1326. .flags = CLK_SET_RATE_PARENT,
  1327. .ops = &clk_branch2_ops,
  1328. },
  1329. },
  1330. };
  1331. static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
  1332. .halt_reg = 0x1c000,
  1333. .clkr = {
  1334. .enable_reg = 0x1c000,
  1335. .enable_mask = BIT(0),
  1336. .hw.init = &(struct clk_init_data){
  1337. .name = "gcc_ultaudio_pcnoc_mport_clk",
  1338. .parent_names = (const char *[]){
  1339. "pcnoc_bfdcd_clk_src",
  1340. },
  1341. .num_parents = 1,
  1342. .ops = &clk_branch2_ops,
  1343. },
  1344. },
  1345. };
  1346. static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
  1347. .halt_reg = 0x1c004,
  1348. .clkr = {
  1349. .enable_reg = 0x1c004,
  1350. .enable_mask = BIT(0),
  1351. .hw.init = &(struct clk_init_data){
  1352. .name = "gcc_ultaudio_pcnoc_sway_clk",
  1353. .parent_names = (const char *[]){
  1354. "pcnoc_bfdcd_clk_src",
  1355. },
  1356. .num_parents = 1,
  1357. .ops = &clk_branch2_ops,
  1358. },
  1359. },
  1360. };
  1361. static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
  1362. F(100000000, P_GPLL0, 8, 0, 0),
  1363. F(160000000, P_GPLL0, 5, 0, 0),
  1364. F(228570000, P_GPLL0, 3.5, 0, 0),
  1365. { }
  1366. };
  1367. static struct clk_rcg2 vcodec0_clk_src = {
  1368. .cmd_rcgr = 0x4C000,
  1369. .mnd_width = 8,
  1370. .hid_width = 5,
  1371. .parent_map = gcc_xo_gpll0_map,
  1372. .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
  1373. .clkr.hw.init = &(struct clk_init_data){
  1374. .name = "vcodec0_clk_src",
  1375. .parent_names = gcc_xo_gpll0,
  1376. .num_parents = 2,
  1377. .ops = &clk_rcg2_ops,
  1378. },
  1379. };
  1380. static struct clk_branch gcc_blsp1_ahb_clk = {
  1381. .halt_reg = 0x01008,
  1382. .halt_check = BRANCH_HALT_VOTED,
  1383. .clkr = {
  1384. .enable_reg = 0x45004,
  1385. .enable_mask = BIT(10),
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "gcc_blsp1_ahb_clk",
  1388. .parent_names = (const char *[]){
  1389. "pcnoc_bfdcd_clk_src",
  1390. },
  1391. .num_parents = 1,
  1392. .ops = &clk_branch2_ops,
  1393. },
  1394. },
  1395. };
  1396. static struct clk_branch gcc_blsp1_sleep_clk = {
  1397. .halt_reg = 0x01004,
  1398. .clkr = {
  1399. .enable_reg = 0x01004,
  1400. .enable_mask = BIT(0),
  1401. .hw.init = &(struct clk_init_data){
  1402. .name = "gcc_blsp1_sleep_clk",
  1403. .parent_names = (const char *[]){
  1404. "sleep_clk_src",
  1405. },
  1406. .num_parents = 1,
  1407. .flags = CLK_SET_RATE_PARENT,
  1408. .ops = &clk_branch2_ops,
  1409. },
  1410. },
  1411. };
  1412. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1413. .halt_reg = 0x02008,
  1414. .clkr = {
  1415. .enable_reg = 0x02008,
  1416. .enable_mask = BIT(0),
  1417. .hw.init = &(struct clk_init_data){
  1418. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1419. .parent_names = (const char *[]){
  1420. "blsp1_qup1_i2c_apps_clk_src",
  1421. },
  1422. .num_parents = 1,
  1423. .flags = CLK_SET_RATE_PARENT,
  1424. .ops = &clk_branch2_ops,
  1425. },
  1426. },
  1427. };
  1428. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1429. .halt_reg = 0x02004,
  1430. .clkr = {
  1431. .enable_reg = 0x02004,
  1432. .enable_mask = BIT(0),
  1433. .hw.init = &(struct clk_init_data){
  1434. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1435. .parent_names = (const char *[]){
  1436. "blsp1_qup1_spi_apps_clk_src",
  1437. },
  1438. .num_parents = 1,
  1439. .flags = CLK_SET_RATE_PARENT,
  1440. .ops = &clk_branch2_ops,
  1441. },
  1442. },
  1443. };
  1444. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1445. .halt_reg = 0x03010,
  1446. .clkr = {
  1447. .enable_reg = 0x03010,
  1448. .enable_mask = BIT(0),
  1449. .hw.init = &(struct clk_init_data){
  1450. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1451. .parent_names = (const char *[]){
  1452. "blsp1_qup2_i2c_apps_clk_src",
  1453. },
  1454. .num_parents = 1,
  1455. .flags = CLK_SET_RATE_PARENT,
  1456. .ops = &clk_branch2_ops,
  1457. },
  1458. },
  1459. };
  1460. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1461. .halt_reg = 0x0300c,
  1462. .clkr = {
  1463. .enable_reg = 0x0300c,
  1464. .enable_mask = BIT(0),
  1465. .hw.init = &(struct clk_init_data){
  1466. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1467. .parent_names = (const char *[]){
  1468. "blsp1_qup2_spi_apps_clk_src",
  1469. },
  1470. .num_parents = 1,
  1471. .flags = CLK_SET_RATE_PARENT,
  1472. .ops = &clk_branch2_ops,
  1473. },
  1474. },
  1475. };
  1476. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1477. .halt_reg = 0x04020,
  1478. .clkr = {
  1479. .enable_reg = 0x04020,
  1480. .enable_mask = BIT(0),
  1481. .hw.init = &(struct clk_init_data){
  1482. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1483. .parent_names = (const char *[]){
  1484. "blsp1_qup3_i2c_apps_clk_src",
  1485. },
  1486. .num_parents = 1,
  1487. .flags = CLK_SET_RATE_PARENT,
  1488. .ops = &clk_branch2_ops,
  1489. },
  1490. },
  1491. };
  1492. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1493. .halt_reg = 0x0401c,
  1494. .clkr = {
  1495. .enable_reg = 0x0401c,
  1496. .enable_mask = BIT(0),
  1497. .hw.init = &(struct clk_init_data){
  1498. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1499. .parent_names = (const char *[]){
  1500. "blsp1_qup3_spi_apps_clk_src",
  1501. },
  1502. .num_parents = 1,
  1503. .flags = CLK_SET_RATE_PARENT,
  1504. .ops = &clk_branch2_ops,
  1505. },
  1506. },
  1507. };
  1508. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1509. .halt_reg = 0x05020,
  1510. .clkr = {
  1511. .enable_reg = 0x05020,
  1512. .enable_mask = BIT(0),
  1513. .hw.init = &(struct clk_init_data){
  1514. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1515. .parent_names = (const char *[]){
  1516. "blsp1_qup4_i2c_apps_clk_src",
  1517. },
  1518. .num_parents = 1,
  1519. .flags = CLK_SET_RATE_PARENT,
  1520. .ops = &clk_branch2_ops,
  1521. },
  1522. },
  1523. };
  1524. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1525. .halt_reg = 0x0501c,
  1526. .clkr = {
  1527. .enable_reg = 0x0501c,
  1528. .enable_mask = BIT(0),
  1529. .hw.init = &(struct clk_init_data){
  1530. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1531. .parent_names = (const char *[]){
  1532. "blsp1_qup4_spi_apps_clk_src",
  1533. },
  1534. .num_parents = 1,
  1535. .flags = CLK_SET_RATE_PARENT,
  1536. .ops = &clk_branch2_ops,
  1537. },
  1538. },
  1539. };
  1540. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1541. .halt_reg = 0x06020,
  1542. .clkr = {
  1543. .enable_reg = 0x06020,
  1544. .enable_mask = BIT(0),
  1545. .hw.init = &(struct clk_init_data){
  1546. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1547. .parent_names = (const char *[]){
  1548. "blsp1_qup5_i2c_apps_clk_src",
  1549. },
  1550. .num_parents = 1,
  1551. .flags = CLK_SET_RATE_PARENT,
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1557. .halt_reg = 0x0601c,
  1558. .clkr = {
  1559. .enable_reg = 0x0601c,
  1560. .enable_mask = BIT(0),
  1561. .hw.init = &(struct clk_init_data){
  1562. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1563. .parent_names = (const char *[]){
  1564. "blsp1_qup5_spi_apps_clk_src",
  1565. },
  1566. .num_parents = 1,
  1567. .flags = CLK_SET_RATE_PARENT,
  1568. .ops = &clk_branch2_ops,
  1569. },
  1570. },
  1571. };
  1572. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1573. .halt_reg = 0x07020,
  1574. .clkr = {
  1575. .enable_reg = 0x07020,
  1576. .enable_mask = BIT(0),
  1577. .hw.init = &(struct clk_init_data){
  1578. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1579. .parent_names = (const char *[]){
  1580. "blsp1_qup6_i2c_apps_clk_src",
  1581. },
  1582. .num_parents = 1,
  1583. .flags = CLK_SET_RATE_PARENT,
  1584. .ops = &clk_branch2_ops,
  1585. },
  1586. },
  1587. };
  1588. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1589. .halt_reg = 0x0701c,
  1590. .clkr = {
  1591. .enable_reg = 0x0701c,
  1592. .enable_mask = BIT(0),
  1593. .hw.init = &(struct clk_init_data){
  1594. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1595. .parent_names = (const char *[]){
  1596. "blsp1_qup6_spi_apps_clk_src",
  1597. },
  1598. .num_parents = 1,
  1599. .flags = CLK_SET_RATE_PARENT,
  1600. .ops = &clk_branch2_ops,
  1601. },
  1602. },
  1603. };
  1604. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1605. .halt_reg = 0x0203c,
  1606. .clkr = {
  1607. .enable_reg = 0x0203c,
  1608. .enable_mask = BIT(0),
  1609. .hw.init = &(struct clk_init_data){
  1610. .name = "gcc_blsp1_uart1_apps_clk",
  1611. .parent_names = (const char *[]){
  1612. "blsp1_uart1_apps_clk_src",
  1613. },
  1614. .num_parents = 1,
  1615. .flags = CLK_SET_RATE_PARENT,
  1616. .ops = &clk_branch2_ops,
  1617. },
  1618. },
  1619. };
  1620. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1621. .halt_reg = 0x0302c,
  1622. .clkr = {
  1623. .enable_reg = 0x0302c,
  1624. .enable_mask = BIT(0),
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "gcc_blsp1_uart2_apps_clk",
  1627. .parent_names = (const char *[]){
  1628. "blsp1_uart2_apps_clk_src",
  1629. },
  1630. .num_parents = 1,
  1631. .flags = CLK_SET_RATE_PARENT,
  1632. .ops = &clk_branch2_ops,
  1633. },
  1634. },
  1635. };
  1636. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1637. .halt_reg = 0x1300c,
  1638. .halt_check = BRANCH_HALT_VOTED,
  1639. .clkr = {
  1640. .enable_reg = 0x45004,
  1641. .enable_mask = BIT(7),
  1642. .hw.init = &(struct clk_init_data){
  1643. .name = "gcc_boot_rom_ahb_clk",
  1644. .parent_names = (const char *[]){
  1645. "pcnoc_bfdcd_clk_src",
  1646. },
  1647. .num_parents = 1,
  1648. .ops = &clk_branch2_ops,
  1649. },
  1650. },
  1651. };
  1652. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1653. .halt_reg = 0x5101c,
  1654. .clkr = {
  1655. .enable_reg = 0x5101c,
  1656. .enable_mask = BIT(0),
  1657. .hw.init = &(struct clk_init_data){
  1658. .name = "gcc_camss_cci_ahb_clk",
  1659. .parent_names = (const char *[]){
  1660. "camss_ahb_clk_src",
  1661. },
  1662. .num_parents = 1,
  1663. .flags = CLK_SET_RATE_PARENT,
  1664. .ops = &clk_branch2_ops,
  1665. },
  1666. },
  1667. };
  1668. static struct clk_branch gcc_camss_cci_clk = {
  1669. .halt_reg = 0x51018,
  1670. .clkr = {
  1671. .enable_reg = 0x51018,
  1672. .enable_mask = BIT(0),
  1673. .hw.init = &(struct clk_init_data){
  1674. .name = "gcc_camss_cci_clk",
  1675. .parent_names = (const char *[]){
  1676. "cci_clk_src",
  1677. },
  1678. .num_parents = 1,
  1679. .flags = CLK_SET_RATE_PARENT,
  1680. .ops = &clk_branch2_ops,
  1681. },
  1682. },
  1683. };
  1684. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1685. .halt_reg = 0x4e040,
  1686. .clkr = {
  1687. .enable_reg = 0x4e040,
  1688. .enable_mask = BIT(0),
  1689. .hw.init = &(struct clk_init_data){
  1690. .name = "gcc_camss_csi0_ahb_clk",
  1691. .parent_names = (const char *[]){
  1692. "camss_ahb_clk_src",
  1693. },
  1694. .num_parents = 1,
  1695. .flags = CLK_SET_RATE_PARENT,
  1696. .ops = &clk_branch2_ops,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch gcc_camss_csi0_clk = {
  1701. .halt_reg = 0x4e03c,
  1702. .clkr = {
  1703. .enable_reg = 0x4e03c,
  1704. .enable_mask = BIT(0),
  1705. .hw.init = &(struct clk_init_data){
  1706. .name = "gcc_camss_csi0_clk",
  1707. .parent_names = (const char *[]){
  1708. "csi0_clk_src",
  1709. },
  1710. .num_parents = 1,
  1711. .flags = CLK_SET_RATE_PARENT,
  1712. .ops = &clk_branch2_ops,
  1713. },
  1714. },
  1715. };
  1716. static struct clk_branch gcc_camss_csi0phy_clk = {
  1717. .halt_reg = 0x4e048,
  1718. .clkr = {
  1719. .enable_reg = 0x4e048,
  1720. .enable_mask = BIT(0),
  1721. .hw.init = &(struct clk_init_data){
  1722. .name = "gcc_camss_csi0phy_clk",
  1723. .parent_names = (const char *[]){
  1724. "csi0_clk_src",
  1725. },
  1726. .num_parents = 1,
  1727. .flags = CLK_SET_RATE_PARENT,
  1728. .ops = &clk_branch2_ops,
  1729. },
  1730. },
  1731. };
  1732. static struct clk_branch gcc_camss_csi0pix_clk = {
  1733. .halt_reg = 0x4e058,
  1734. .clkr = {
  1735. .enable_reg = 0x4e058,
  1736. .enable_mask = BIT(0),
  1737. .hw.init = &(struct clk_init_data){
  1738. .name = "gcc_camss_csi0pix_clk",
  1739. .parent_names = (const char *[]){
  1740. "csi0_clk_src",
  1741. },
  1742. .num_parents = 1,
  1743. .flags = CLK_SET_RATE_PARENT,
  1744. .ops = &clk_branch2_ops,
  1745. },
  1746. },
  1747. };
  1748. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1749. .halt_reg = 0x4e050,
  1750. .clkr = {
  1751. .enable_reg = 0x4e050,
  1752. .enable_mask = BIT(0),
  1753. .hw.init = &(struct clk_init_data){
  1754. .name = "gcc_camss_csi0rdi_clk",
  1755. .parent_names = (const char *[]){
  1756. "csi0_clk_src",
  1757. },
  1758. .num_parents = 1,
  1759. .flags = CLK_SET_RATE_PARENT,
  1760. .ops = &clk_branch2_ops,
  1761. },
  1762. },
  1763. };
  1764. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1765. .halt_reg = 0x4f040,
  1766. .clkr = {
  1767. .enable_reg = 0x4f040,
  1768. .enable_mask = BIT(0),
  1769. .hw.init = &(struct clk_init_data){
  1770. .name = "gcc_camss_csi1_ahb_clk",
  1771. .parent_names = (const char *[]){
  1772. "camss_ahb_clk_src",
  1773. },
  1774. .num_parents = 1,
  1775. .flags = CLK_SET_RATE_PARENT,
  1776. .ops = &clk_branch2_ops,
  1777. },
  1778. },
  1779. };
  1780. static struct clk_branch gcc_camss_csi1_clk = {
  1781. .halt_reg = 0x4f03c,
  1782. .clkr = {
  1783. .enable_reg = 0x4f03c,
  1784. .enable_mask = BIT(0),
  1785. .hw.init = &(struct clk_init_data){
  1786. .name = "gcc_camss_csi1_clk",
  1787. .parent_names = (const char *[]){
  1788. "csi1_clk_src",
  1789. },
  1790. .num_parents = 1,
  1791. .flags = CLK_SET_RATE_PARENT,
  1792. .ops = &clk_branch2_ops,
  1793. },
  1794. },
  1795. };
  1796. static struct clk_branch gcc_camss_csi1phy_clk = {
  1797. .halt_reg = 0x4f048,
  1798. .clkr = {
  1799. .enable_reg = 0x4f048,
  1800. .enable_mask = BIT(0),
  1801. .hw.init = &(struct clk_init_data){
  1802. .name = "gcc_camss_csi1phy_clk",
  1803. .parent_names = (const char *[]){
  1804. "csi1_clk_src",
  1805. },
  1806. .num_parents = 1,
  1807. .flags = CLK_SET_RATE_PARENT,
  1808. .ops = &clk_branch2_ops,
  1809. },
  1810. },
  1811. };
  1812. static struct clk_branch gcc_camss_csi1pix_clk = {
  1813. .halt_reg = 0x4f058,
  1814. .clkr = {
  1815. .enable_reg = 0x4f058,
  1816. .enable_mask = BIT(0),
  1817. .hw.init = &(struct clk_init_data){
  1818. .name = "gcc_camss_csi1pix_clk",
  1819. .parent_names = (const char *[]){
  1820. "csi1_clk_src",
  1821. },
  1822. .num_parents = 1,
  1823. .flags = CLK_SET_RATE_PARENT,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1829. .halt_reg = 0x4f050,
  1830. .clkr = {
  1831. .enable_reg = 0x4f050,
  1832. .enable_mask = BIT(0),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "gcc_camss_csi1rdi_clk",
  1835. .parent_names = (const char *[]){
  1836. "csi1_clk_src",
  1837. },
  1838. .num_parents = 1,
  1839. .flags = CLK_SET_RATE_PARENT,
  1840. .ops = &clk_branch2_ops,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1845. .halt_reg = 0x58050,
  1846. .clkr = {
  1847. .enable_reg = 0x58050,
  1848. .enable_mask = BIT(0),
  1849. .hw.init = &(struct clk_init_data){
  1850. .name = "gcc_camss_csi_vfe0_clk",
  1851. .parent_names = (const char *[]){
  1852. "vfe0_clk_src",
  1853. },
  1854. .num_parents = 1,
  1855. .flags = CLK_SET_RATE_PARENT,
  1856. .ops = &clk_branch2_ops,
  1857. },
  1858. },
  1859. };
  1860. static struct clk_branch gcc_camss_gp0_clk = {
  1861. .halt_reg = 0x54018,
  1862. .clkr = {
  1863. .enable_reg = 0x54018,
  1864. .enable_mask = BIT(0),
  1865. .hw.init = &(struct clk_init_data){
  1866. .name = "gcc_camss_gp0_clk",
  1867. .parent_names = (const char *[]){
  1868. "camss_gp0_clk_src",
  1869. },
  1870. .num_parents = 1,
  1871. .flags = CLK_SET_RATE_PARENT,
  1872. .ops = &clk_branch2_ops,
  1873. },
  1874. },
  1875. };
  1876. static struct clk_branch gcc_camss_gp1_clk = {
  1877. .halt_reg = 0x55018,
  1878. .clkr = {
  1879. .enable_reg = 0x55018,
  1880. .enable_mask = BIT(0),
  1881. .hw.init = &(struct clk_init_data){
  1882. .name = "gcc_camss_gp1_clk",
  1883. .parent_names = (const char *[]){
  1884. "camss_gp1_clk_src",
  1885. },
  1886. .num_parents = 1,
  1887. .flags = CLK_SET_RATE_PARENT,
  1888. .ops = &clk_branch2_ops,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1893. .halt_reg = 0x50004,
  1894. .clkr = {
  1895. .enable_reg = 0x50004,
  1896. .enable_mask = BIT(0),
  1897. .hw.init = &(struct clk_init_data){
  1898. .name = "gcc_camss_ispif_ahb_clk",
  1899. .parent_names = (const char *[]){
  1900. "camss_ahb_clk_src",
  1901. },
  1902. .num_parents = 1,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch gcc_camss_jpeg0_clk = {
  1909. .halt_reg = 0x57020,
  1910. .clkr = {
  1911. .enable_reg = 0x57020,
  1912. .enable_mask = BIT(0),
  1913. .hw.init = &(struct clk_init_data){
  1914. .name = "gcc_camss_jpeg0_clk",
  1915. .parent_names = (const char *[]){
  1916. "jpeg0_clk_src",
  1917. },
  1918. .num_parents = 1,
  1919. .flags = CLK_SET_RATE_PARENT,
  1920. .ops = &clk_branch2_ops,
  1921. },
  1922. },
  1923. };
  1924. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  1925. .halt_reg = 0x57024,
  1926. .clkr = {
  1927. .enable_reg = 0x57024,
  1928. .enable_mask = BIT(0),
  1929. .hw.init = &(struct clk_init_data){
  1930. .name = "gcc_camss_jpeg_ahb_clk",
  1931. .parent_names = (const char *[]){
  1932. "camss_ahb_clk_src",
  1933. },
  1934. .num_parents = 1,
  1935. .flags = CLK_SET_RATE_PARENT,
  1936. .ops = &clk_branch2_ops,
  1937. },
  1938. },
  1939. };
  1940. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  1941. .halt_reg = 0x57028,
  1942. .clkr = {
  1943. .enable_reg = 0x57028,
  1944. .enable_mask = BIT(0),
  1945. .hw.init = &(struct clk_init_data){
  1946. .name = "gcc_camss_jpeg_axi_clk",
  1947. .parent_names = (const char *[]){
  1948. "system_noc_bfdcd_clk_src",
  1949. },
  1950. .num_parents = 1,
  1951. .flags = CLK_SET_RATE_PARENT,
  1952. .ops = &clk_branch2_ops,
  1953. },
  1954. },
  1955. };
  1956. static struct clk_branch gcc_camss_mclk0_clk = {
  1957. .halt_reg = 0x52018,
  1958. .clkr = {
  1959. .enable_reg = 0x52018,
  1960. .enable_mask = BIT(0),
  1961. .hw.init = &(struct clk_init_data){
  1962. .name = "gcc_camss_mclk0_clk",
  1963. .parent_names = (const char *[]){
  1964. "mclk0_clk_src",
  1965. },
  1966. .num_parents = 1,
  1967. .flags = CLK_SET_RATE_PARENT,
  1968. .ops = &clk_branch2_ops,
  1969. },
  1970. },
  1971. };
  1972. static struct clk_branch gcc_camss_mclk1_clk = {
  1973. .halt_reg = 0x53018,
  1974. .clkr = {
  1975. .enable_reg = 0x53018,
  1976. .enable_mask = BIT(0),
  1977. .hw.init = &(struct clk_init_data){
  1978. .name = "gcc_camss_mclk1_clk",
  1979. .parent_names = (const char *[]){
  1980. "mclk1_clk_src",
  1981. },
  1982. .num_parents = 1,
  1983. .flags = CLK_SET_RATE_PARENT,
  1984. .ops = &clk_branch2_ops,
  1985. },
  1986. },
  1987. };
  1988. static struct clk_branch gcc_camss_micro_ahb_clk = {
  1989. .halt_reg = 0x5600c,
  1990. .clkr = {
  1991. .enable_reg = 0x5600c,
  1992. .enable_mask = BIT(0),
  1993. .hw.init = &(struct clk_init_data){
  1994. .name = "gcc_camss_micro_ahb_clk",
  1995. .parent_names = (const char *[]){
  1996. "camss_ahb_clk_src",
  1997. },
  1998. .num_parents = 1,
  1999. .flags = CLK_SET_RATE_PARENT,
  2000. .ops = &clk_branch2_ops,
  2001. },
  2002. },
  2003. };
  2004. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  2005. .halt_reg = 0x4e01c,
  2006. .clkr = {
  2007. .enable_reg = 0x4e01c,
  2008. .enable_mask = BIT(0),
  2009. .hw.init = &(struct clk_init_data){
  2010. .name = "gcc_camss_csi0phytimer_clk",
  2011. .parent_names = (const char *[]){
  2012. "csi0phytimer_clk_src",
  2013. },
  2014. .num_parents = 1,
  2015. .flags = CLK_SET_RATE_PARENT,
  2016. .ops = &clk_branch2_ops,
  2017. },
  2018. },
  2019. };
  2020. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  2021. .halt_reg = 0x4f01c,
  2022. .clkr = {
  2023. .enable_reg = 0x4f01c,
  2024. .enable_mask = BIT(0),
  2025. .hw.init = &(struct clk_init_data){
  2026. .name = "gcc_camss_csi1phytimer_clk",
  2027. .parent_names = (const char *[]){
  2028. "csi1phytimer_clk_src",
  2029. },
  2030. .num_parents = 1,
  2031. .flags = CLK_SET_RATE_PARENT,
  2032. .ops = &clk_branch2_ops,
  2033. },
  2034. },
  2035. };
  2036. static struct clk_branch gcc_camss_ahb_clk = {
  2037. .halt_reg = 0x5a014,
  2038. .clkr = {
  2039. .enable_reg = 0x5a014,
  2040. .enable_mask = BIT(0),
  2041. .hw.init = &(struct clk_init_data){
  2042. .name = "gcc_camss_ahb_clk",
  2043. .parent_names = (const char *[]){
  2044. "camss_ahb_clk_src",
  2045. },
  2046. .num_parents = 1,
  2047. .flags = CLK_SET_RATE_PARENT,
  2048. .ops = &clk_branch2_ops,
  2049. },
  2050. },
  2051. };
  2052. static struct clk_branch gcc_camss_top_ahb_clk = {
  2053. .halt_reg = 0x56004,
  2054. .clkr = {
  2055. .enable_reg = 0x56004,
  2056. .enable_mask = BIT(0),
  2057. .hw.init = &(struct clk_init_data){
  2058. .name = "gcc_camss_top_ahb_clk",
  2059. .parent_names = (const char *[]){
  2060. "pcnoc_bfdcd_clk_src",
  2061. },
  2062. .num_parents = 1,
  2063. .flags = CLK_SET_RATE_PARENT,
  2064. .ops = &clk_branch2_ops,
  2065. },
  2066. },
  2067. };
  2068. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  2069. .halt_reg = 0x58040,
  2070. .clkr = {
  2071. .enable_reg = 0x58040,
  2072. .enable_mask = BIT(0),
  2073. .hw.init = &(struct clk_init_data){
  2074. .name = "gcc_camss_cpp_ahb_clk",
  2075. .parent_names = (const char *[]){
  2076. "camss_ahb_clk_src",
  2077. },
  2078. .num_parents = 1,
  2079. .flags = CLK_SET_RATE_PARENT,
  2080. .ops = &clk_branch2_ops,
  2081. },
  2082. },
  2083. };
  2084. static struct clk_branch gcc_camss_cpp_clk = {
  2085. .halt_reg = 0x5803c,
  2086. .clkr = {
  2087. .enable_reg = 0x5803c,
  2088. .enable_mask = BIT(0),
  2089. .hw.init = &(struct clk_init_data){
  2090. .name = "gcc_camss_cpp_clk",
  2091. .parent_names = (const char *[]){
  2092. "cpp_clk_src",
  2093. },
  2094. .num_parents = 1,
  2095. .flags = CLK_SET_RATE_PARENT,
  2096. .ops = &clk_branch2_ops,
  2097. },
  2098. },
  2099. };
  2100. static struct clk_branch gcc_camss_vfe0_clk = {
  2101. .halt_reg = 0x58038,
  2102. .clkr = {
  2103. .enable_reg = 0x58038,
  2104. .enable_mask = BIT(0),
  2105. .hw.init = &(struct clk_init_data){
  2106. .name = "gcc_camss_vfe0_clk",
  2107. .parent_names = (const char *[]){
  2108. "vfe0_clk_src",
  2109. },
  2110. .num_parents = 1,
  2111. .flags = CLK_SET_RATE_PARENT,
  2112. .ops = &clk_branch2_ops,
  2113. },
  2114. },
  2115. };
  2116. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  2117. .halt_reg = 0x58044,
  2118. .clkr = {
  2119. .enable_reg = 0x58044,
  2120. .enable_mask = BIT(0),
  2121. .hw.init = &(struct clk_init_data){
  2122. .name = "gcc_camss_vfe_ahb_clk",
  2123. .parent_names = (const char *[]){
  2124. "camss_ahb_clk_src",
  2125. },
  2126. .num_parents = 1,
  2127. .flags = CLK_SET_RATE_PARENT,
  2128. .ops = &clk_branch2_ops,
  2129. },
  2130. },
  2131. };
  2132. static struct clk_branch gcc_camss_vfe_axi_clk = {
  2133. .halt_reg = 0x58048,
  2134. .clkr = {
  2135. .enable_reg = 0x58048,
  2136. .enable_mask = BIT(0),
  2137. .hw.init = &(struct clk_init_data){
  2138. .name = "gcc_camss_vfe_axi_clk",
  2139. .parent_names = (const char *[]){
  2140. "system_noc_bfdcd_clk_src",
  2141. },
  2142. .num_parents = 1,
  2143. .flags = CLK_SET_RATE_PARENT,
  2144. .ops = &clk_branch2_ops,
  2145. },
  2146. },
  2147. };
  2148. static struct clk_branch gcc_crypto_ahb_clk = {
  2149. .halt_reg = 0x16024,
  2150. .halt_check = BRANCH_HALT_VOTED,
  2151. .clkr = {
  2152. .enable_reg = 0x45004,
  2153. .enable_mask = BIT(0),
  2154. .hw.init = &(struct clk_init_data){
  2155. .name = "gcc_crypto_ahb_clk",
  2156. .parent_names = (const char *[]){
  2157. "pcnoc_bfdcd_clk_src",
  2158. },
  2159. .num_parents = 1,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_crypto_axi_clk = {
  2165. .halt_reg = 0x16020,
  2166. .halt_check = BRANCH_HALT_VOTED,
  2167. .clkr = {
  2168. .enable_reg = 0x45004,
  2169. .enable_mask = BIT(1),
  2170. .hw.init = &(struct clk_init_data){
  2171. .name = "gcc_crypto_axi_clk",
  2172. .parent_names = (const char *[]){
  2173. "pcnoc_bfdcd_clk_src",
  2174. },
  2175. .num_parents = 1,
  2176. .flags = CLK_SET_RATE_PARENT,
  2177. .ops = &clk_branch2_ops,
  2178. },
  2179. },
  2180. };
  2181. static struct clk_branch gcc_crypto_clk = {
  2182. .halt_reg = 0x1601c,
  2183. .halt_check = BRANCH_HALT_VOTED,
  2184. .clkr = {
  2185. .enable_reg = 0x45004,
  2186. .enable_mask = BIT(2),
  2187. .hw.init = &(struct clk_init_data){
  2188. .name = "gcc_crypto_clk",
  2189. .parent_names = (const char *[]){
  2190. "crypto_clk_src",
  2191. },
  2192. .num_parents = 1,
  2193. .ops = &clk_branch2_ops,
  2194. },
  2195. },
  2196. };
  2197. static struct clk_branch gcc_oxili_gmem_clk = {
  2198. .halt_reg = 0x59024,
  2199. .clkr = {
  2200. .enable_reg = 0x59024,
  2201. .enable_mask = BIT(0),
  2202. .hw.init = &(struct clk_init_data){
  2203. .name = "gcc_oxili_gmem_clk",
  2204. .parent_names = (const char *[]){
  2205. "gfx3d_clk_src",
  2206. },
  2207. .num_parents = 1,
  2208. .flags = CLK_SET_RATE_PARENT,
  2209. .ops = &clk_branch2_ops,
  2210. },
  2211. },
  2212. };
  2213. static struct clk_branch gcc_gp1_clk = {
  2214. .halt_reg = 0x08000,
  2215. .clkr = {
  2216. .enable_reg = 0x08000,
  2217. .enable_mask = BIT(0),
  2218. .hw.init = &(struct clk_init_data){
  2219. .name = "gcc_gp1_clk",
  2220. .parent_names = (const char *[]){
  2221. "gp1_clk_src",
  2222. },
  2223. .num_parents = 1,
  2224. .flags = CLK_SET_RATE_PARENT,
  2225. .ops = &clk_branch2_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch gcc_gp2_clk = {
  2230. .halt_reg = 0x09000,
  2231. .clkr = {
  2232. .enable_reg = 0x09000,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(struct clk_init_data){
  2235. .name = "gcc_gp2_clk",
  2236. .parent_names = (const char *[]){
  2237. "gp2_clk_src",
  2238. },
  2239. .num_parents = 1,
  2240. .flags = CLK_SET_RATE_PARENT,
  2241. .ops = &clk_branch2_ops,
  2242. },
  2243. },
  2244. };
  2245. static struct clk_branch gcc_gp3_clk = {
  2246. .halt_reg = 0x0a000,
  2247. .clkr = {
  2248. .enable_reg = 0x0a000,
  2249. .enable_mask = BIT(0),
  2250. .hw.init = &(struct clk_init_data){
  2251. .name = "gcc_gp3_clk",
  2252. .parent_names = (const char *[]){
  2253. "gp3_clk_src",
  2254. },
  2255. .num_parents = 1,
  2256. .flags = CLK_SET_RATE_PARENT,
  2257. .ops = &clk_branch2_ops,
  2258. },
  2259. },
  2260. };
  2261. static struct clk_branch gcc_mdss_ahb_clk = {
  2262. .halt_reg = 0x4d07c,
  2263. .clkr = {
  2264. .enable_reg = 0x4d07c,
  2265. .enable_mask = BIT(0),
  2266. .hw.init = &(struct clk_init_data){
  2267. .name = "gcc_mdss_ahb_clk",
  2268. .parent_names = (const char *[]){
  2269. "pcnoc_bfdcd_clk_src",
  2270. },
  2271. .num_parents = 1,
  2272. .flags = CLK_SET_RATE_PARENT,
  2273. .ops = &clk_branch2_ops,
  2274. },
  2275. },
  2276. };
  2277. static struct clk_branch gcc_mdss_axi_clk = {
  2278. .halt_reg = 0x4d080,
  2279. .clkr = {
  2280. .enable_reg = 0x4d080,
  2281. .enable_mask = BIT(0),
  2282. .hw.init = &(struct clk_init_data){
  2283. .name = "gcc_mdss_axi_clk",
  2284. .parent_names = (const char *[]){
  2285. "system_noc_bfdcd_clk_src",
  2286. },
  2287. .num_parents = 1,
  2288. .flags = CLK_SET_RATE_PARENT,
  2289. .ops = &clk_branch2_ops,
  2290. },
  2291. },
  2292. };
  2293. static struct clk_branch gcc_mdss_byte0_clk = {
  2294. .halt_reg = 0x4d094,
  2295. .clkr = {
  2296. .enable_reg = 0x4d094,
  2297. .enable_mask = BIT(0),
  2298. .hw.init = &(struct clk_init_data){
  2299. .name = "gcc_mdss_byte0_clk",
  2300. .parent_names = (const char *[]){
  2301. "byte0_clk_src",
  2302. },
  2303. .num_parents = 1,
  2304. .flags = CLK_SET_RATE_PARENT,
  2305. .ops = &clk_branch2_ops,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch gcc_mdss_esc0_clk = {
  2310. .halt_reg = 0x4d098,
  2311. .clkr = {
  2312. .enable_reg = 0x4d098,
  2313. .enable_mask = BIT(0),
  2314. .hw.init = &(struct clk_init_data){
  2315. .name = "gcc_mdss_esc0_clk",
  2316. .parent_names = (const char *[]){
  2317. "esc0_clk_src",
  2318. },
  2319. .num_parents = 1,
  2320. .flags = CLK_SET_RATE_PARENT,
  2321. .ops = &clk_branch2_ops,
  2322. },
  2323. },
  2324. };
  2325. static struct clk_branch gcc_mdss_mdp_clk = {
  2326. .halt_reg = 0x4D088,
  2327. .clkr = {
  2328. .enable_reg = 0x4D088,
  2329. .enable_mask = BIT(0),
  2330. .hw.init = &(struct clk_init_data){
  2331. .name = "gcc_mdss_mdp_clk",
  2332. .parent_names = (const char *[]){
  2333. "mdp_clk_src",
  2334. },
  2335. .num_parents = 1,
  2336. .flags = CLK_SET_RATE_PARENT,
  2337. .ops = &clk_branch2_ops,
  2338. },
  2339. },
  2340. };
  2341. static struct clk_branch gcc_mdss_pclk0_clk = {
  2342. .halt_reg = 0x4d084,
  2343. .clkr = {
  2344. .enable_reg = 0x4d084,
  2345. .enable_mask = BIT(0),
  2346. .hw.init = &(struct clk_init_data){
  2347. .name = "gcc_mdss_pclk0_clk",
  2348. .parent_names = (const char *[]){
  2349. "pclk0_clk_src",
  2350. },
  2351. .num_parents = 1,
  2352. .flags = CLK_SET_RATE_PARENT,
  2353. .ops = &clk_branch2_ops,
  2354. },
  2355. },
  2356. };
  2357. static struct clk_branch gcc_mdss_vsync_clk = {
  2358. .halt_reg = 0x4d090,
  2359. .clkr = {
  2360. .enable_reg = 0x4d090,
  2361. .enable_mask = BIT(0),
  2362. .hw.init = &(struct clk_init_data){
  2363. .name = "gcc_mdss_vsync_clk",
  2364. .parent_names = (const char *[]){
  2365. "vsync_clk_src",
  2366. },
  2367. .num_parents = 1,
  2368. .flags = CLK_SET_RATE_PARENT,
  2369. .ops = &clk_branch2_ops,
  2370. },
  2371. },
  2372. };
  2373. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2374. .halt_reg = 0x49000,
  2375. .clkr = {
  2376. .enable_reg = 0x49000,
  2377. .enable_mask = BIT(0),
  2378. .hw.init = &(struct clk_init_data){
  2379. .name = "gcc_mss_cfg_ahb_clk",
  2380. .parent_names = (const char *[]){
  2381. "pcnoc_bfdcd_clk_src",
  2382. },
  2383. .num_parents = 1,
  2384. .flags = CLK_SET_RATE_PARENT,
  2385. .ops = &clk_branch2_ops,
  2386. },
  2387. },
  2388. };
  2389. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2390. .halt_reg = 0x49004,
  2391. .clkr = {
  2392. .enable_reg = 0x49004,
  2393. .enable_mask = BIT(0),
  2394. .hw.init = &(struct clk_init_data){
  2395. .name = "gcc_mss_q6_bimc_axi_clk",
  2396. .parent_names = (const char *[]){
  2397. "bimc_ddr_clk_src",
  2398. },
  2399. .num_parents = 1,
  2400. .flags = CLK_SET_RATE_PARENT,
  2401. .ops = &clk_branch2_ops,
  2402. },
  2403. },
  2404. };
  2405. static struct clk_branch gcc_oxili_ahb_clk = {
  2406. .halt_reg = 0x59028,
  2407. .clkr = {
  2408. .enable_reg = 0x59028,
  2409. .enable_mask = BIT(0),
  2410. .hw.init = &(struct clk_init_data){
  2411. .name = "gcc_oxili_ahb_clk",
  2412. .parent_names = (const char *[]){
  2413. "pcnoc_bfdcd_clk_src",
  2414. },
  2415. .num_parents = 1,
  2416. .flags = CLK_SET_RATE_PARENT,
  2417. .ops = &clk_branch2_ops,
  2418. },
  2419. },
  2420. };
  2421. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2422. .halt_reg = 0x59020,
  2423. .clkr = {
  2424. .enable_reg = 0x59020,
  2425. .enable_mask = BIT(0),
  2426. .hw.init = &(struct clk_init_data){
  2427. .name = "gcc_oxili_gfx3d_clk",
  2428. .parent_names = (const char *[]){
  2429. "gfx3d_clk_src",
  2430. },
  2431. .num_parents = 1,
  2432. .flags = CLK_SET_RATE_PARENT,
  2433. .ops = &clk_branch2_ops,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch gcc_pdm2_clk = {
  2438. .halt_reg = 0x4400c,
  2439. .clkr = {
  2440. .enable_reg = 0x4400c,
  2441. .enable_mask = BIT(0),
  2442. .hw.init = &(struct clk_init_data){
  2443. .name = "gcc_pdm2_clk",
  2444. .parent_names = (const char *[]){
  2445. "pdm2_clk_src",
  2446. },
  2447. .num_parents = 1,
  2448. .flags = CLK_SET_RATE_PARENT,
  2449. .ops = &clk_branch2_ops,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch gcc_pdm_ahb_clk = {
  2454. .halt_reg = 0x44004,
  2455. .clkr = {
  2456. .enable_reg = 0x44004,
  2457. .enable_mask = BIT(0),
  2458. .hw.init = &(struct clk_init_data){
  2459. .name = "gcc_pdm_ahb_clk",
  2460. .parent_names = (const char *[]){
  2461. "pcnoc_bfdcd_clk_src",
  2462. },
  2463. .num_parents = 1,
  2464. .flags = CLK_SET_RATE_PARENT,
  2465. .ops = &clk_branch2_ops,
  2466. },
  2467. },
  2468. };
  2469. static struct clk_branch gcc_prng_ahb_clk = {
  2470. .halt_reg = 0x13004,
  2471. .halt_check = BRANCH_HALT_VOTED,
  2472. .clkr = {
  2473. .enable_reg = 0x45004,
  2474. .enable_mask = BIT(8),
  2475. .hw.init = &(struct clk_init_data){
  2476. .name = "gcc_prng_ahb_clk",
  2477. .parent_names = (const char *[]){
  2478. "pcnoc_bfdcd_clk_src",
  2479. },
  2480. .num_parents = 1,
  2481. .ops = &clk_branch2_ops,
  2482. },
  2483. },
  2484. };
  2485. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2486. .halt_reg = 0x4201c,
  2487. .clkr = {
  2488. .enable_reg = 0x4201c,
  2489. .enable_mask = BIT(0),
  2490. .hw.init = &(struct clk_init_data){
  2491. .name = "gcc_sdcc1_ahb_clk",
  2492. .parent_names = (const char *[]){
  2493. "pcnoc_bfdcd_clk_src",
  2494. },
  2495. .num_parents = 1,
  2496. .flags = CLK_SET_RATE_PARENT,
  2497. .ops = &clk_branch2_ops,
  2498. },
  2499. },
  2500. };
  2501. static struct clk_branch gcc_sdcc1_apps_clk = {
  2502. .halt_reg = 0x42018,
  2503. .clkr = {
  2504. .enable_reg = 0x42018,
  2505. .enable_mask = BIT(0),
  2506. .hw.init = &(struct clk_init_data){
  2507. .name = "gcc_sdcc1_apps_clk",
  2508. .parent_names = (const char *[]){
  2509. "sdcc1_apps_clk_src",
  2510. },
  2511. .num_parents = 1,
  2512. .flags = CLK_SET_RATE_PARENT,
  2513. .ops = &clk_branch2_ops,
  2514. },
  2515. },
  2516. };
  2517. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2518. .halt_reg = 0x4301c,
  2519. .clkr = {
  2520. .enable_reg = 0x4301c,
  2521. .enable_mask = BIT(0),
  2522. .hw.init = &(struct clk_init_data){
  2523. .name = "gcc_sdcc2_ahb_clk",
  2524. .parent_names = (const char *[]){
  2525. "pcnoc_bfdcd_clk_src",
  2526. },
  2527. .num_parents = 1,
  2528. .flags = CLK_SET_RATE_PARENT,
  2529. .ops = &clk_branch2_ops,
  2530. },
  2531. },
  2532. };
  2533. static struct clk_branch gcc_sdcc2_apps_clk = {
  2534. .halt_reg = 0x43018,
  2535. .clkr = {
  2536. .enable_reg = 0x43018,
  2537. .enable_mask = BIT(0),
  2538. .hw.init = &(struct clk_init_data){
  2539. .name = "gcc_sdcc2_apps_clk",
  2540. .parent_names = (const char *[]){
  2541. "sdcc2_apps_clk_src",
  2542. },
  2543. .num_parents = 1,
  2544. .flags = CLK_SET_RATE_PARENT,
  2545. .ops = &clk_branch2_ops,
  2546. },
  2547. },
  2548. };
  2549. static struct clk_rcg2 bimc_ddr_clk_src = {
  2550. .cmd_rcgr = 0x32004,
  2551. .hid_width = 5,
  2552. .parent_map = gcc_xo_gpll0_bimc_map,
  2553. .clkr.hw.init = &(struct clk_init_data){
  2554. .name = "bimc_ddr_clk_src",
  2555. .parent_names = gcc_xo_gpll0_bimc,
  2556. .num_parents = 3,
  2557. .ops = &clk_rcg2_ops,
  2558. .flags = CLK_GET_RATE_NOCACHE,
  2559. },
  2560. };
  2561. static struct clk_branch gcc_apss_tcu_clk = {
  2562. .halt_reg = 0x12018,
  2563. .clkr = {
  2564. .enable_reg = 0x4500c,
  2565. .enable_mask = BIT(1),
  2566. .hw.init = &(struct clk_init_data){
  2567. .name = "gcc_apss_tcu_clk",
  2568. .parent_names = (const char *[]){
  2569. "bimc_ddr_clk_src",
  2570. },
  2571. .num_parents = 1,
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch gcc_gfx_tcu_clk = {
  2577. .halt_reg = 0x12020,
  2578. .clkr = {
  2579. .enable_reg = 0x4500c,
  2580. .enable_mask = BIT(2),
  2581. .hw.init = &(struct clk_init_data){
  2582. .name = "gcc_gfx_tcu_clk",
  2583. .parent_names = (const char *[]){
  2584. "bimc_ddr_clk_src",
  2585. },
  2586. .num_parents = 1,
  2587. .ops = &clk_branch2_ops,
  2588. },
  2589. },
  2590. };
  2591. static struct clk_branch gcc_gtcu_ahb_clk = {
  2592. .halt_reg = 0x12044,
  2593. .clkr = {
  2594. .enable_reg = 0x4500c,
  2595. .enable_mask = BIT(13),
  2596. .hw.init = &(struct clk_init_data){
  2597. .name = "gcc_gtcu_ahb_clk",
  2598. .parent_names = (const char *[]){
  2599. "pcnoc_bfdcd_clk_src",
  2600. },
  2601. .num_parents = 1,
  2602. .flags = CLK_SET_RATE_PARENT,
  2603. .ops = &clk_branch2_ops,
  2604. },
  2605. },
  2606. };
  2607. static struct clk_branch gcc_bimc_gfx_clk = {
  2608. .halt_reg = 0x31024,
  2609. .clkr = {
  2610. .enable_reg = 0x31024,
  2611. .enable_mask = BIT(0),
  2612. .hw.init = &(struct clk_init_data){
  2613. .name = "gcc_bimc_gfx_clk",
  2614. .parent_names = (const char *[]){
  2615. "bimc_gpu_clk_src",
  2616. },
  2617. .num_parents = 1,
  2618. .flags = CLK_SET_RATE_PARENT,
  2619. .ops = &clk_branch2_ops,
  2620. },
  2621. },
  2622. };
  2623. static struct clk_branch gcc_bimc_gpu_clk = {
  2624. .halt_reg = 0x31040,
  2625. .clkr = {
  2626. .enable_reg = 0x31040,
  2627. .enable_mask = BIT(0),
  2628. .hw.init = &(struct clk_init_data){
  2629. .name = "gcc_bimc_gpu_clk",
  2630. .parent_names = (const char *[]){
  2631. "bimc_gpu_clk_src",
  2632. },
  2633. .num_parents = 1,
  2634. .flags = CLK_SET_RATE_PARENT,
  2635. .ops = &clk_branch2_ops,
  2636. },
  2637. },
  2638. };
  2639. static struct clk_branch gcc_jpeg_tbu_clk = {
  2640. .halt_reg = 0x12034,
  2641. .clkr = {
  2642. .enable_reg = 0x4500c,
  2643. .enable_mask = BIT(10),
  2644. .hw.init = &(struct clk_init_data){
  2645. .name = "gcc_jpeg_tbu_clk",
  2646. .parent_names = (const char *[]){
  2647. "system_noc_bfdcd_clk_src",
  2648. },
  2649. .num_parents = 1,
  2650. .flags = CLK_SET_RATE_PARENT,
  2651. .ops = &clk_branch2_ops,
  2652. },
  2653. },
  2654. };
  2655. static struct clk_branch gcc_mdp_tbu_clk = {
  2656. .halt_reg = 0x1201c,
  2657. .clkr = {
  2658. .enable_reg = 0x4500c,
  2659. .enable_mask = BIT(4),
  2660. .hw.init = &(struct clk_init_data){
  2661. .name = "gcc_mdp_tbu_clk",
  2662. .parent_names = (const char *[]){
  2663. "system_noc_bfdcd_clk_src",
  2664. },
  2665. .num_parents = 1,
  2666. .flags = CLK_SET_RATE_PARENT,
  2667. .ops = &clk_branch2_ops,
  2668. },
  2669. },
  2670. };
  2671. static struct clk_branch gcc_smmu_cfg_clk = {
  2672. .halt_reg = 0x12038,
  2673. .clkr = {
  2674. .enable_reg = 0x4500c,
  2675. .enable_mask = BIT(12),
  2676. .hw.init = &(struct clk_init_data){
  2677. .name = "gcc_smmu_cfg_clk",
  2678. .parent_names = (const char *[]){
  2679. "pcnoc_bfdcd_clk_src",
  2680. },
  2681. .num_parents = 1,
  2682. .flags = CLK_SET_RATE_PARENT,
  2683. .ops = &clk_branch2_ops,
  2684. },
  2685. },
  2686. };
  2687. static struct clk_branch gcc_venus_tbu_clk = {
  2688. .halt_reg = 0x12014,
  2689. .clkr = {
  2690. .enable_reg = 0x4500c,
  2691. .enable_mask = BIT(5),
  2692. .hw.init = &(struct clk_init_data){
  2693. .name = "gcc_venus_tbu_clk",
  2694. .parent_names = (const char *[]){
  2695. "system_noc_bfdcd_clk_src",
  2696. },
  2697. .num_parents = 1,
  2698. .flags = CLK_SET_RATE_PARENT,
  2699. .ops = &clk_branch2_ops,
  2700. },
  2701. },
  2702. };
  2703. static struct clk_branch gcc_vfe_tbu_clk = {
  2704. .halt_reg = 0x1203c,
  2705. .clkr = {
  2706. .enable_reg = 0x4500c,
  2707. .enable_mask = BIT(9),
  2708. .hw.init = &(struct clk_init_data){
  2709. .name = "gcc_vfe_tbu_clk",
  2710. .parent_names = (const char *[]){
  2711. "system_noc_bfdcd_clk_src",
  2712. },
  2713. .num_parents = 1,
  2714. .flags = CLK_SET_RATE_PARENT,
  2715. .ops = &clk_branch2_ops,
  2716. },
  2717. },
  2718. };
  2719. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2720. .halt_reg = 0x4102c,
  2721. .clkr = {
  2722. .enable_reg = 0x4102c,
  2723. .enable_mask = BIT(0),
  2724. .hw.init = &(struct clk_init_data){
  2725. .name = "gcc_usb2a_phy_sleep_clk",
  2726. .parent_names = (const char *[]){
  2727. "sleep_clk_src",
  2728. },
  2729. .num_parents = 1,
  2730. .flags = CLK_SET_RATE_PARENT,
  2731. .ops = &clk_branch2_ops,
  2732. },
  2733. },
  2734. };
  2735. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2736. .halt_reg = 0x41008,
  2737. .clkr = {
  2738. .enable_reg = 0x41008,
  2739. .enable_mask = BIT(0),
  2740. .hw.init = &(struct clk_init_data){
  2741. .name = "gcc_usb_hs_ahb_clk",
  2742. .parent_names = (const char *[]){
  2743. "pcnoc_bfdcd_clk_src",
  2744. },
  2745. .num_parents = 1,
  2746. .flags = CLK_SET_RATE_PARENT,
  2747. .ops = &clk_branch2_ops,
  2748. },
  2749. },
  2750. };
  2751. static struct clk_branch gcc_usb_hs_system_clk = {
  2752. .halt_reg = 0x41004,
  2753. .clkr = {
  2754. .enable_reg = 0x41004,
  2755. .enable_mask = BIT(0),
  2756. .hw.init = &(struct clk_init_data){
  2757. .name = "gcc_usb_hs_system_clk",
  2758. .parent_names = (const char *[]){
  2759. "usb_hs_system_clk_src",
  2760. },
  2761. .num_parents = 1,
  2762. .flags = CLK_SET_RATE_PARENT,
  2763. .ops = &clk_branch2_ops,
  2764. },
  2765. },
  2766. };
  2767. static struct clk_branch gcc_venus0_ahb_clk = {
  2768. .halt_reg = 0x4c020,
  2769. .clkr = {
  2770. .enable_reg = 0x4c020,
  2771. .enable_mask = BIT(0),
  2772. .hw.init = &(struct clk_init_data){
  2773. .name = "gcc_venus0_ahb_clk",
  2774. .parent_names = (const char *[]){
  2775. "pcnoc_bfdcd_clk_src",
  2776. },
  2777. .num_parents = 1,
  2778. .flags = CLK_SET_RATE_PARENT,
  2779. .ops = &clk_branch2_ops,
  2780. },
  2781. },
  2782. };
  2783. static struct clk_branch gcc_venus0_axi_clk = {
  2784. .halt_reg = 0x4c024,
  2785. .clkr = {
  2786. .enable_reg = 0x4c024,
  2787. .enable_mask = BIT(0),
  2788. .hw.init = &(struct clk_init_data){
  2789. .name = "gcc_venus0_axi_clk",
  2790. .parent_names = (const char *[]){
  2791. "system_noc_bfdcd_clk_src",
  2792. },
  2793. .num_parents = 1,
  2794. .flags = CLK_SET_RATE_PARENT,
  2795. .ops = &clk_branch2_ops,
  2796. },
  2797. },
  2798. };
  2799. static struct clk_branch gcc_venus0_vcodec0_clk = {
  2800. .halt_reg = 0x4c01c,
  2801. .clkr = {
  2802. .enable_reg = 0x4c01c,
  2803. .enable_mask = BIT(0),
  2804. .hw.init = &(struct clk_init_data){
  2805. .name = "gcc_venus0_vcodec0_clk",
  2806. .parent_names = (const char *[]){
  2807. "vcodec0_clk_src",
  2808. },
  2809. .num_parents = 1,
  2810. .flags = CLK_SET_RATE_PARENT,
  2811. .ops = &clk_branch2_ops,
  2812. },
  2813. },
  2814. };
  2815. static struct gdsc venus_gdsc = {
  2816. .gdscr = 0x4c018,
  2817. .pd = {
  2818. .name = "venus",
  2819. },
  2820. .pwrsts = PWRSTS_OFF_ON,
  2821. };
  2822. static struct gdsc mdss_gdsc = {
  2823. .gdscr = 0x4d078,
  2824. .pd = {
  2825. .name = "mdss",
  2826. },
  2827. .pwrsts = PWRSTS_OFF_ON,
  2828. };
  2829. static struct gdsc jpeg_gdsc = {
  2830. .gdscr = 0x5701c,
  2831. .pd = {
  2832. .name = "jpeg",
  2833. },
  2834. .pwrsts = PWRSTS_OFF_ON,
  2835. };
  2836. static struct gdsc vfe_gdsc = {
  2837. .gdscr = 0x58034,
  2838. .pd = {
  2839. .name = "vfe",
  2840. },
  2841. .pwrsts = PWRSTS_OFF_ON,
  2842. };
  2843. static struct gdsc oxili_gdsc = {
  2844. .gdscr = 0x5901c,
  2845. .pd = {
  2846. .name = "oxili",
  2847. },
  2848. .pwrsts = PWRSTS_OFF_ON,
  2849. };
  2850. static struct clk_regmap *gcc_msm8916_clocks[] = {
  2851. [GPLL0] = &gpll0.clkr,
  2852. [GPLL0_VOTE] = &gpll0_vote,
  2853. [BIMC_PLL] = &bimc_pll.clkr,
  2854. [BIMC_PLL_VOTE] = &bimc_pll_vote,
  2855. [GPLL1] = &gpll1.clkr,
  2856. [GPLL1_VOTE] = &gpll1_vote,
  2857. [GPLL2] = &gpll2.clkr,
  2858. [GPLL2_VOTE] = &gpll2_vote,
  2859. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  2860. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  2861. [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
  2862. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2863. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2864. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2865. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2866. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2867. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2868. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2869. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2870. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2871. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2872. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2873. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2874. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2875. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2876. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2877. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2878. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2879. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2880. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2881. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2882. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2883. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2884. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2885. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2886. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2887. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2888. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2889. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2890. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  2891. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2892. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2893. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2894. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2895. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2896. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2897. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2898. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2899. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2900. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2901. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2902. [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
  2903. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2904. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2905. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2906. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2907. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2908. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2909. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2910. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2911. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2912. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2913. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2914. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2915. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2916. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2917. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2918. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2919. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2920. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2921. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2922. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  2923. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  2924. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  2925. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  2926. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  2927. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  2928. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  2929. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  2930. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  2931. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  2932. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  2933. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  2934. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  2935. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  2936. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  2937. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  2938. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  2939. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  2940. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  2941. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2942. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2943. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  2944. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  2945. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  2946. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  2947. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  2948. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  2949. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  2950. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  2951. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  2952. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  2953. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  2954. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  2955. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  2956. [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  2957. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2958. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2959. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2960. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  2961. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  2962. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  2963. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  2964. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  2965. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  2966. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  2967. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2968. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  2969. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  2970. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2971. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2972. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2973. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2974. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2975. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2976. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2977. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  2978. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  2979. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  2980. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  2981. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  2982. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  2983. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2984. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2985. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2986. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  2987. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  2988. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  2989. [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
  2990. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  2991. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  2992. [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
  2993. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  2994. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  2995. [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
  2996. [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
  2997. [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
  2998. [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
  2999. [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
  3000. [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
  3001. [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
  3002. [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
  3003. [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
  3004. [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
  3005. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
  3006. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
  3007. [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
  3008. [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
  3009. [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
  3010. [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
  3011. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3012. };
  3013. static struct gdsc *gcc_msm8916_gdscs[] = {
  3014. [VENUS_GDSC] = &venus_gdsc,
  3015. [MDSS_GDSC] = &mdss_gdsc,
  3016. [JPEG_GDSC] = &jpeg_gdsc,
  3017. [VFE_GDSC] = &vfe_gdsc,
  3018. [OXILI_GDSC] = &oxili_gdsc,
  3019. };
  3020. static const struct qcom_reset_map gcc_msm8916_resets[] = {
  3021. [GCC_BLSP1_BCR] = { 0x01000 },
  3022. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  3023. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  3024. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  3025. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  3026. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  3027. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  3028. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  3029. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  3030. [GCC_IMEM_BCR] = { 0x0e000 },
  3031. [GCC_SMMU_BCR] = { 0x12000 },
  3032. [GCC_APSS_TCU_BCR] = { 0x12050 },
  3033. [GCC_SMMU_XPU_BCR] = { 0x12054 },
  3034. [GCC_PCNOC_TBU_BCR] = { 0x12058 },
  3035. [GCC_PRNG_BCR] = { 0x13000 },
  3036. [GCC_BOOT_ROM_BCR] = { 0x13008 },
  3037. [GCC_CRYPTO_BCR] = { 0x16000 },
  3038. [GCC_SEC_CTRL_BCR] = { 0x1a000 },
  3039. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  3040. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  3041. [GCC_DEHR_BCR] = { 0x1f000 },
  3042. [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
  3043. [GCC_PCNOC_BCR] = { 0x27018 },
  3044. [GCC_TCSR_BCR] = { 0x28000 },
  3045. [GCC_QDSS_BCR] = { 0x29000 },
  3046. [GCC_DCD_BCR] = { 0x2a000 },
  3047. [GCC_MSG_RAM_BCR] = { 0x2b000 },
  3048. [GCC_MPM_BCR] = { 0x2c000 },
  3049. [GCC_SPMI_BCR] = { 0x2e000 },
  3050. [GCC_SPDM_BCR] = { 0x2f000 },
  3051. [GCC_MM_SPDM_BCR] = { 0x2f024 },
  3052. [GCC_BIMC_BCR] = { 0x31000 },
  3053. [GCC_RBCPR_BCR] = { 0x33000 },
  3054. [GCC_TLMM_BCR] = { 0x34000 },
  3055. [GCC_USB_HS_BCR] = { 0x41000 },
  3056. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  3057. [GCC_SDCC1_BCR] = { 0x42000 },
  3058. [GCC_SDCC2_BCR] = { 0x43000 },
  3059. [GCC_PDM_BCR] = { 0x44000 },
  3060. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
  3061. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
  3062. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
  3063. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
  3064. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
  3065. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
  3066. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
  3067. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
  3068. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
  3069. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
  3070. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
  3071. [GCC_MMSS_BCR] = { 0x4b000 },
  3072. [GCC_VENUS0_BCR] = { 0x4c014 },
  3073. [GCC_MDSS_BCR] = { 0x4d074 },
  3074. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  3075. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  3076. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  3077. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  3078. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  3079. [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
  3080. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  3081. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  3082. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  3083. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  3084. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  3085. [GCC_CAMSS_CCI_BCR] = { 0x51014 },
  3086. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  3087. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  3088. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  3089. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  3090. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  3091. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  3092. [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
  3093. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  3094. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  3095. [GCC_OXILI_BCR] = { 0x59018 },
  3096. [GCC_GMEM_BCR] = { 0x5902c },
  3097. [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
  3098. [GCC_MDP_TBU_BCR] = { 0x62000 },
  3099. [GCC_GFX_TBU_BCR] = { 0x63000 },
  3100. [GCC_GFX_TCU_BCR] = { 0x64000 },
  3101. [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
  3102. [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
  3103. [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
  3104. [GCC_GTCU_AHB_BCR] = { 0x68000 },
  3105. [GCC_SMMU_CFG_BCR] = { 0x69000 },
  3106. [GCC_VFE_TBU_BCR] = { 0x6a000 },
  3107. [GCC_VENUS_TBU_BCR] = { 0x6b000 },
  3108. [GCC_JPEG_TBU_BCR] = { 0x6c000 },
  3109. [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
  3110. [GCC_SMMU_CATS_BCR] = { 0x7c000 },
  3111. };
  3112. static const struct regmap_config gcc_msm8916_regmap_config = {
  3113. .reg_bits = 32,
  3114. .reg_stride = 4,
  3115. .val_bits = 32,
  3116. .max_register = 0x80000,
  3117. .fast_io = true,
  3118. };
  3119. static const struct qcom_cc_desc gcc_msm8916_desc = {
  3120. .config = &gcc_msm8916_regmap_config,
  3121. .clks = gcc_msm8916_clocks,
  3122. .num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
  3123. .resets = gcc_msm8916_resets,
  3124. .num_resets = ARRAY_SIZE(gcc_msm8916_resets),
  3125. .gdscs = gcc_msm8916_gdscs,
  3126. .num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
  3127. };
  3128. static const struct of_device_id gcc_msm8916_match_table[] = {
  3129. { .compatible = "qcom,gcc-msm8916" },
  3130. { }
  3131. };
  3132. MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
  3133. static int gcc_msm8916_probe(struct platform_device *pdev)
  3134. {
  3135. int ret;
  3136. struct device *dev = &pdev->dev;
  3137. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  3138. if (ret)
  3139. return ret;
  3140. ret = qcom_cc_register_sleep_clk(dev);
  3141. if (ret)
  3142. return ret;
  3143. return qcom_cc_probe(pdev, &gcc_msm8916_desc);
  3144. }
  3145. static struct platform_driver gcc_msm8916_driver = {
  3146. .probe = gcc_msm8916_probe,
  3147. .driver = {
  3148. .name = "gcc-msm8916",
  3149. .of_match_table = gcc_msm8916_match_table,
  3150. },
  3151. };
  3152. static int __init gcc_msm8916_init(void)
  3153. {
  3154. return platform_driver_register(&gcc_msm8916_driver);
  3155. }
  3156. core_initcall(gcc_msm8916_init);
  3157. static void __exit gcc_msm8916_exit(void)
  3158. {
  3159. platform_driver_unregister(&gcc_msm8916_driver);
  3160. }
  3161. module_exit(gcc_msm8916_exit);
  3162. MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
  3163. MODULE_LICENSE("GPL v2");
  3164. MODULE_ALIAS("platform:gcc-msm8916");