clk-main.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * Copyright (C) 2013 Boris BREZILLON <b.brezillon@overkiz.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. */
  10. #include <linux/clk-provider.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk/at91_pmc.h>
  13. #include <linux/delay.h>
  14. #include <linux/of.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/regmap.h>
  17. #include "pmc.h"
  18. #define SLOW_CLOCK_FREQ 32768
  19. #define MAINF_DIV 16
  20. #define MAINFRDY_TIMEOUT (((MAINF_DIV + 1) * USEC_PER_SEC) / \
  21. SLOW_CLOCK_FREQ)
  22. #define MAINF_LOOP_MIN_WAIT (USEC_PER_SEC / SLOW_CLOCK_FREQ)
  23. #define MAINF_LOOP_MAX_WAIT MAINFRDY_TIMEOUT
  24. #define MOR_KEY_MASK (0xff << 16)
  25. struct clk_main_osc {
  26. struct clk_hw hw;
  27. struct regmap *regmap;
  28. };
  29. #define to_clk_main_osc(hw) container_of(hw, struct clk_main_osc, hw)
  30. struct clk_main_rc_osc {
  31. struct clk_hw hw;
  32. struct regmap *regmap;
  33. unsigned long frequency;
  34. unsigned long accuracy;
  35. };
  36. #define to_clk_main_rc_osc(hw) container_of(hw, struct clk_main_rc_osc, hw)
  37. struct clk_rm9200_main {
  38. struct clk_hw hw;
  39. struct regmap *regmap;
  40. };
  41. #define to_clk_rm9200_main(hw) container_of(hw, struct clk_rm9200_main, hw)
  42. struct clk_sam9x5_main {
  43. struct clk_hw hw;
  44. struct regmap *regmap;
  45. u8 parent;
  46. };
  47. #define to_clk_sam9x5_main(hw) container_of(hw, struct clk_sam9x5_main, hw)
  48. static inline bool clk_main_osc_ready(struct regmap *regmap)
  49. {
  50. unsigned int status;
  51. regmap_read(regmap, AT91_PMC_SR, &status);
  52. return status & AT91_PMC_MOSCS;
  53. }
  54. static int clk_main_osc_prepare(struct clk_hw *hw)
  55. {
  56. struct clk_main_osc *osc = to_clk_main_osc(hw);
  57. struct regmap *regmap = osc->regmap;
  58. u32 tmp;
  59. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  60. tmp &= ~MOR_KEY_MASK;
  61. if (tmp & AT91_PMC_OSCBYPASS)
  62. return 0;
  63. if (!(tmp & AT91_PMC_MOSCEN)) {
  64. tmp |= AT91_PMC_MOSCEN | AT91_PMC_KEY;
  65. regmap_write(regmap, AT91_CKGR_MOR, tmp);
  66. }
  67. while (!clk_main_osc_ready(regmap))
  68. cpu_relax();
  69. return 0;
  70. }
  71. static void clk_main_osc_unprepare(struct clk_hw *hw)
  72. {
  73. struct clk_main_osc *osc = to_clk_main_osc(hw);
  74. struct regmap *regmap = osc->regmap;
  75. u32 tmp;
  76. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  77. if (tmp & AT91_PMC_OSCBYPASS)
  78. return;
  79. if (!(tmp & AT91_PMC_MOSCEN))
  80. return;
  81. tmp &= ~(AT91_PMC_KEY | AT91_PMC_MOSCEN);
  82. regmap_write(regmap, AT91_CKGR_MOR, tmp | AT91_PMC_KEY);
  83. }
  84. static int clk_main_osc_is_prepared(struct clk_hw *hw)
  85. {
  86. struct clk_main_osc *osc = to_clk_main_osc(hw);
  87. struct regmap *regmap = osc->regmap;
  88. u32 tmp, status;
  89. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  90. if (tmp & AT91_PMC_OSCBYPASS)
  91. return 1;
  92. regmap_read(regmap, AT91_PMC_SR, &status);
  93. return (status & AT91_PMC_MOSCS) && (tmp & AT91_PMC_MOSCEN);
  94. }
  95. static const struct clk_ops main_osc_ops = {
  96. .prepare = clk_main_osc_prepare,
  97. .unprepare = clk_main_osc_unprepare,
  98. .is_prepared = clk_main_osc_is_prepared,
  99. };
  100. static struct clk * __init
  101. at91_clk_register_main_osc(struct regmap *regmap,
  102. const char *name,
  103. const char *parent_name,
  104. bool bypass)
  105. {
  106. struct clk_main_osc *osc;
  107. struct clk *clk = NULL;
  108. struct clk_init_data init;
  109. if (!name || !parent_name)
  110. return ERR_PTR(-EINVAL);
  111. osc = kzalloc(sizeof(*osc), GFP_KERNEL);
  112. if (!osc)
  113. return ERR_PTR(-ENOMEM);
  114. init.name = name;
  115. init.ops = &main_osc_ops;
  116. init.parent_names = &parent_name;
  117. init.num_parents = 1;
  118. init.flags = CLK_IGNORE_UNUSED;
  119. osc->hw.init = &init;
  120. osc->regmap = regmap;
  121. if (bypass)
  122. regmap_update_bits(regmap,
  123. AT91_CKGR_MOR, MOR_KEY_MASK |
  124. AT91_PMC_MOSCEN,
  125. AT91_PMC_OSCBYPASS | AT91_PMC_KEY);
  126. clk = clk_register(NULL, &osc->hw);
  127. if (IS_ERR(clk))
  128. kfree(osc);
  129. return clk;
  130. }
  131. static void __init of_at91rm9200_clk_main_osc_setup(struct device_node *np)
  132. {
  133. struct clk *clk;
  134. const char *name = np->name;
  135. const char *parent_name;
  136. struct regmap *regmap;
  137. bool bypass;
  138. of_property_read_string(np, "clock-output-names", &name);
  139. bypass = of_property_read_bool(np, "atmel,osc-bypass");
  140. parent_name = of_clk_get_parent_name(np, 0);
  141. regmap = syscon_node_to_regmap(of_get_parent(np));
  142. if (IS_ERR(regmap))
  143. return;
  144. clk = at91_clk_register_main_osc(regmap, name, parent_name, bypass);
  145. if (IS_ERR(clk))
  146. return;
  147. of_clk_add_provider(np, of_clk_src_simple_get, clk);
  148. }
  149. CLK_OF_DECLARE(at91rm9200_clk_main_osc, "atmel,at91rm9200-clk-main-osc",
  150. of_at91rm9200_clk_main_osc_setup);
  151. static bool clk_main_rc_osc_ready(struct regmap *regmap)
  152. {
  153. unsigned int status;
  154. regmap_read(regmap, AT91_PMC_SR, &status);
  155. return status & AT91_PMC_MOSCRCS;
  156. }
  157. static int clk_main_rc_osc_prepare(struct clk_hw *hw)
  158. {
  159. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  160. struct regmap *regmap = osc->regmap;
  161. unsigned int mor;
  162. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  163. if (!(mor & AT91_PMC_MOSCRCEN))
  164. regmap_update_bits(regmap, AT91_CKGR_MOR,
  165. MOR_KEY_MASK | AT91_PMC_MOSCRCEN,
  166. AT91_PMC_MOSCRCEN | AT91_PMC_KEY);
  167. while (!clk_main_rc_osc_ready(regmap))
  168. cpu_relax();
  169. return 0;
  170. }
  171. static void clk_main_rc_osc_unprepare(struct clk_hw *hw)
  172. {
  173. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  174. struct regmap *regmap = osc->regmap;
  175. unsigned int mor;
  176. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  177. if (!(mor & AT91_PMC_MOSCRCEN))
  178. return;
  179. regmap_update_bits(regmap, AT91_CKGR_MOR,
  180. MOR_KEY_MASK | AT91_PMC_MOSCRCEN, AT91_PMC_KEY);
  181. }
  182. static int clk_main_rc_osc_is_prepared(struct clk_hw *hw)
  183. {
  184. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  185. struct regmap *regmap = osc->regmap;
  186. unsigned int mor, status;
  187. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  188. regmap_read(regmap, AT91_PMC_SR, &status);
  189. return (mor & AT91_PMC_MOSCRCEN) && (status & AT91_PMC_MOSCRCS);
  190. }
  191. static unsigned long clk_main_rc_osc_recalc_rate(struct clk_hw *hw,
  192. unsigned long parent_rate)
  193. {
  194. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  195. return osc->frequency;
  196. }
  197. static unsigned long clk_main_rc_osc_recalc_accuracy(struct clk_hw *hw,
  198. unsigned long parent_acc)
  199. {
  200. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  201. return osc->accuracy;
  202. }
  203. static const struct clk_ops main_rc_osc_ops = {
  204. .prepare = clk_main_rc_osc_prepare,
  205. .unprepare = clk_main_rc_osc_unprepare,
  206. .is_prepared = clk_main_rc_osc_is_prepared,
  207. .recalc_rate = clk_main_rc_osc_recalc_rate,
  208. .recalc_accuracy = clk_main_rc_osc_recalc_accuracy,
  209. };
  210. static struct clk * __init
  211. at91_clk_register_main_rc_osc(struct regmap *regmap,
  212. const char *name,
  213. u32 frequency, u32 accuracy)
  214. {
  215. struct clk_main_rc_osc *osc;
  216. struct clk *clk = NULL;
  217. struct clk_init_data init;
  218. if (!name || !frequency)
  219. return ERR_PTR(-EINVAL);
  220. osc = kzalloc(sizeof(*osc), GFP_KERNEL);
  221. if (!osc)
  222. return ERR_PTR(-ENOMEM);
  223. init.name = name;
  224. init.ops = &main_rc_osc_ops;
  225. init.parent_names = NULL;
  226. init.num_parents = 0;
  227. init.flags = CLK_IGNORE_UNUSED;
  228. osc->hw.init = &init;
  229. osc->regmap = regmap;
  230. osc->frequency = frequency;
  231. osc->accuracy = accuracy;
  232. clk = clk_register(NULL, &osc->hw);
  233. if (IS_ERR(clk))
  234. kfree(osc);
  235. return clk;
  236. }
  237. static void __init of_at91sam9x5_clk_main_rc_osc_setup(struct device_node *np)
  238. {
  239. struct clk *clk;
  240. u32 frequency = 0;
  241. u32 accuracy = 0;
  242. const char *name = np->name;
  243. struct regmap *regmap;
  244. of_property_read_string(np, "clock-output-names", &name);
  245. of_property_read_u32(np, "clock-frequency", &frequency);
  246. of_property_read_u32(np, "clock-accuracy", &accuracy);
  247. regmap = syscon_node_to_regmap(of_get_parent(np));
  248. if (IS_ERR(regmap))
  249. return;
  250. clk = at91_clk_register_main_rc_osc(regmap, name, frequency, accuracy);
  251. if (IS_ERR(clk))
  252. return;
  253. of_clk_add_provider(np, of_clk_src_simple_get, clk);
  254. }
  255. CLK_OF_DECLARE(at91sam9x5_clk_main_rc_osc, "atmel,at91sam9x5-clk-main-rc-osc",
  256. of_at91sam9x5_clk_main_rc_osc_setup);
  257. static int clk_main_probe_frequency(struct regmap *regmap)
  258. {
  259. unsigned long prep_time, timeout;
  260. unsigned int mcfr;
  261. timeout = jiffies + usecs_to_jiffies(MAINFRDY_TIMEOUT);
  262. do {
  263. prep_time = jiffies;
  264. regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
  265. if (mcfr & AT91_PMC_MAINRDY)
  266. return 0;
  267. usleep_range(MAINF_LOOP_MIN_WAIT, MAINF_LOOP_MAX_WAIT);
  268. } while (time_before(prep_time, timeout));
  269. return -ETIMEDOUT;
  270. }
  271. static unsigned long clk_main_recalc_rate(struct regmap *regmap,
  272. unsigned long parent_rate)
  273. {
  274. unsigned int mcfr;
  275. if (parent_rate)
  276. return parent_rate;
  277. pr_warn("Main crystal frequency not set, using approximate value\n");
  278. regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
  279. if (!(mcfr & AT91_PMC_MAINRDY))
  280. return 0;
  281. return ((mcfr & AT91_PMC_MAINF) * SLOW_CLOCK_FREQ) / MAINF_DIV;
  282. }
  283. static int clk_rm9200_main_prepare(struct clk_hw *hw)
  284. {
  285. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  286. return clk_main_probe_frequency(clkmain->regmap);
  287. }
  288. static int clk_rm9200_main_is_prepared(struct clk_hw *hw)
  289. {
  290. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  291. unsigned int status;
  292. regmap_read(clkmain->regmap, AT91_CKGR_MCFR, &status);
  293. return status & AT91_PMC_MAINRDY ? 1 : 0;
  294. }
  295. static unsigned long clk_rm9200_main_recalc_rate(struct clk_hw *hw,
  296. unsigned long parent_rate)
  297. {
  298. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  299. return clk_main_recalc_rate(clkmain->regmap, parent_rate);
  300. }
  301. static const struct clk_ops rm9200_main_ops = {
  302. .prepare = clk_rm9200_main_prepare,
  303. .is_prepared = clk_rm9200_main_is_prepared,
  304. .recalc_rate = clk_rm9200_main_recalc_rate,
  305. };
  306. static struct clk * __init
  307. at91_clk_register_rm9200_main(struct regmap *regmap,
  308. const char *name,
  309. const char *parent_name)
  310. {
  311. struct clk_rm9200_main *clkmain;
  312. struct clk *clk = NULL;
  313. struct clk_init_data init;
  314. if (!name)
  315. return ERR_PTR(-EINVAL);
  316. if (!parent_name)
  317. return ERR_PTR(-EINVAL);
  318. clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
  319. if (!clkmain)
  320. return ERR_PTR(-ENOMEM);
  321. init.name = name;
  322. init.ops = &rm9200_main_ops;
  323. init.parent_names = &parent_name;
  324. init.num_parents = 1;
  325. init.flags = 0;
  326. clkmain->hw.init = &init;
  327. clkmain->regmap = regmap;
  328. clk = clk_register(NULL, &clkmain->hw);
  329. if (IS_ERR(clk))
  330. kfree(clkmain);
  331. return clk;
  332. }
  333. static void __init of_at91rm9200_clk_main_setup(struct device_node *np)
  334. {
  335. struct clk *clk;
  336. const char *parent_name;
  337. const char *name = np->name;
  338. struct regmap *regmap;
  339. parent_name = of_clk_get_parent_name(np, 0);
  340. of_property_read_string(np, "clock-output-names", &name);
  341. regmap = syscon_node_to_regmap(of_get_parent(np));
  342. if (IS_ERR(regmap))
  343. return;
  344. clk = at91_clk_register_rm9200_main(regmap, name, parent_name);
  345. if (IS_ERR(clk))
  346. return;
  347. of_clk_add_provider(np, of_clk_src_simple_get, clk);
  348. }
  349. CLK_OF_DECLARE(at91rm9200_clk_main, "atmel,at91rm9200-clk-main",
  350. of_at91rm9200_clk_main_setup);
  351. static inline bool clk_sam9x5_main_ready(struct regmap *regmap)
  352. {
  353. unsigned int status;
  354. regmap_read(regmap, AT91_PMC_SR, &status);
  355. return status & AT91_PMC_MOSCSELS ? 1 : 0;
  356. }
  357. static int clk_sam9x5_main_prepare(struct clk_hw *hw)
  358. {
  359. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  360. struct regmap *regmap = clkmain->regmap;
  361. while (!clk_sam9x5_main_ready(regmap))
  362. cpu_relax();
  363. return clk_main_probe_frequency(regmap);
  364. }
  365. static int clk_sam9x5_main_is_prepared(struct clk_hw *hw)
  366. {
  367. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  368. return clk_sam9x5_main_ready(clkmain->regmap);
  369. }
  370. static unsigned long clk_sam9x5_main_recalc_rate(struct clk_hw *hw,
  371. unsigned long parent_rate)
  372. {
  373. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  374. return clk_main_recalc_rate(clkmain->regmap, parent_rate);
  375. }
  376. static int clk_sam9x5_main_set_parent(struct clk_hw *hw, u8 index)
  377. {
  378. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  379. struct regmap *regmap = clkmain->regmap;
  380. unsigned int tmp;
  381. if (index > 1)
  382. return -EINVAL;
  383. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  384. tmp &= ~MOR_KEY_MASK;
  385. if (index && !(tmp & AT91_PMC_MOSCSEL))
  386. regmap_write(regmap, AT91_CKGR_MOR, tmp | AT91_PMC_MOSCSEL);
  387. else if (!index && (tmp & AT91_PMC_MOSCSEL))
  388. regmap_write(regmap, AT91_CKGR_MOR, tmp & ~AT91_PMC_MOSCSEL);
  389. while (!clk_sam9x5_main_ready(regmap))
  390. cpu_relax();
  391. return 0;
  392. }
  393. static u8 clk_sam9x5_main_get_parent(struct clk_hw *hw)
  394. {
  395. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  396. unsigned int status;
  397. regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
  398. return status & AT91_PMC_MOSCEN ? 1 : 0;
  399. }
  400. static const struct clk_ops sam9x5_main_ops = {
  401. .prepare = clk_sam9x5_main_prepare,
  402. .is_prepared = clk_sam9x5_main_is_prepared,
  403. .recalc_rate = clk_sam9x5_main_recalc_rate,
  404. .set_parent = clk_sam9x5_main_set_parent,
  405. .get_parent = clk_sam9x5_main_get_parent,
  406. };
  407. static struct clk * __init
  408. at91_clk_register_sam9x5_main(struct regmap *regmap,
  409. const char *name,
  410. const char **parent_names,
  411. int num_parents)
  412. {
  413. struct clk_sam9x5_main *clkmain;
  414. struct clk *clk = NULL;
  415. struct clk_init_data init;
  416. unsigned int status;
  417. if (!name)
  418. return ERR_PTR(-EINVAL);
  419. if (!parent_names || !num_parents)
  420. return ERR_PTR(-EINVAL);
  421. clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
  422. if (!clkmain)
  423. return ERR_PTR(-ENOMEM);
  424. init.name = name;
  425. init.ops = &sam9x5_main_ops;
  426. init.parent_names = parent_names;
  427. init.num_parents = num_parents;
  428. init.flags = CLK_SET_PARENT_GATE;
  429. clkmain->hw.init = &init;
  430. clkmain->regmap = regmap;
  431. regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
  432. clkmain->parent = status & AT91_PMC_MOSCEN ? 1 : 0;
  433. clk = clk_register(NULL, &clkmain->hw);
  434. if (IS_ERR(clk))
  435. kfree(clkmain);
  436. return clk;
  437. }
  438. static void __init of_at91sam9x5_clk_main_setup(struct device_node *np)
  439. {
  440. struct clk *clk;
  441. const char *parent_names[2];
  442. unsigned int num_parents;
  443. const char *name = np->name;
  444. struct regmap *regmap;
  445. num_parents = of_clk_get_parent_count(np);
  446. if (num_parents == 0 || num_parents > 2)
  447. return;
  448. of_clk_parent_fill(np, parent_names, num_parents);
  449. regmap = syscon_node_to_regmap(of_get_parent(np));
  450. if (IS_ERR(regmap))
  451. return;
  452. of_property_read_string(np, "clock-output-names", &name);
  453. clk = at91_clk_register_sam9x5_main(regmap, name, parent_names,
  454. num_parents);
  455. if (IS_ERR(clk))
  456. return;
  457. of_clk_add_provider(np, of_clk_src_simple_get, clk);
  458. }
  459. CLK_OF_DECLARE(at91sam9x5_clk_main, "atmel,at91sam9x5-clk-main",
  460. of_at91sam9x5_clk_main_setup);