tda998x_drv.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/component.h>
  18. #include <linux/hdmi.h>
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <sound/asoundef.h>
  22. #include <drm/drmP.h>
  23. #include <drm/drm_atomic_helper.h>
  24. #include <drm/drm_crtc_helper.h>
  25. #include <drm/drm_edid.h>
  26. #include <drm/drm_of.h>
  27. #include <drm/i2c/tda998x.h>
  28. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  29. struct tda998x_priv {
  30. struct i2c_client *cec;
  31. struct i2c_client *hdmi;
  32. struct mutex mutex;
  33. u16 rev;
  34. u8 current_page;
  35. int dpms;
  36. bool is_hdmi_sink;
  37. u8 vip_cntrl_0;
  38. u8 vip_cntrl_1;
  39. u8 vip_cntrl_2;
  40. struct tda998x_encoder_params params;
  41. wait_queue_head_t wq_edid;
  42. volatile int wq_edid_wait;
  43. struct work_struct detect_work;
  44. struct timer_list edid_delay_timer;
  45. wait_queue_head_t edid_delay_waitq;
  46. bool edid_delay_active;
  47. struct drm_encoder encoder;
  48. struct drm_connector connector;
  49. };
  50. #define conn_to_tda998x_priv(x) \
  51. container_of(x, struct tda998x_priv, connector)
  52. #define enc_to_tda998x_priv(x) \
  53. container_of(x, struct tda998x_priv, encoder)
  54. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  55. * things we encode the page # in upper bits of the register #. To read/
  56. * write a given register, we need to make sure CURPAGE register is set
  57. * appropriately. Which implies reads/writes are not atomic. Fun!
  58. */
  59. #define REG(page, addr) (((page) << 8) | (addr))
  60. #define REG2ADDR(reg) ((reg) & 0xff)
  61. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  62. #define REG_CURPAGE 0xff /* write */
  63. /* Page 00h: General Control */
  64. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  65. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  66. # define MAIN_CNTRL0_SR (1 << 0)
  67. # define MAIN_CNTRL0_DECS (1 << 1)
  68. # define MAIN_CNTRL0_DEHS (1 << 2)
  69. # define MAIN_CNTRL0_CECS (1 << 3)
  70. # define MAIN_CNTRL0_CEHS (1 << 4)
  71. # define MAIN_CNTRL0_SCALER (1 << 7)
  72. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  73. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  74. # define SOFTRESET_AUDIO (1 << 0)
  75. # define SOFTRESET_I2C_MASTER (1 << 1)
  76. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  77. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  78. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  79. # define I2C_MASTER_DIS_MM (1 << 0)
  80. # define I2C_MASTER_DIS_FILT (1 << 1)
  81. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  82. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  83. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  84. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  85. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  86. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  87. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  88. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  89. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  90. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  91. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  92. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  93. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  94. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  95. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  96. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  97. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  98. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  99. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  100. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  101. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  102. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  103. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  104. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  105. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  106. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  107. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  108. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  109. # define VIP_CNTRL_3_X_TGL (1 << 0)
  110. # define VIP_CNTRL_3_H_TGL (1 << 1)
  111. # define VIP_CNTRL_3_V_TGL (1 << 2)
  112. # define VIP_CNTRL_3_EMB (1 << 3)
  113. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  114. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  115. # define VIP_CNTRL_3_DE_INT (1 << 6)
  116. # define VIP_CNTRL_3_EDGE (1 << 7)
  117. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  118. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  119. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  120. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  121. # define VIP_CNTRL_4_656_ALT (1 << 5)
  122. # define VIP_CNTRL_4_TST_656 (1 << 6)
  123. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  124. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  125. # define VIP_CNTRL_5_CKCASE (1 << 0)
  126. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  127. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  128. # define MUX_AP_SELECT_I2S 0x64
  129. # define MUX_AP_SELECT_SPDIF 0x40
  130. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  131. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  132. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  133. # define MAT_CONTRL_MAT_BP (1 << 2)
  134. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  135. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  136. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  137. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  138. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  139. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  140. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  141. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  142. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  143. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  144. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  145. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  146. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  147. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  148. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  149. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  150. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  151. #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
  152. #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
  153. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  154. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  155. #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
  156. #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
  157. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  158. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  159. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  160. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  161. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  162. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  163. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  164. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  165. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  166. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  167. #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
  168. #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
  169. #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
  170. #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
  171. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  172. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  173. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  174. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  175. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  176. # define TBG_CNTRL_0_TOP_TGL (1 << 0)
  177. # define TBG_CNTRL_0_TOP_SEL (1 << 1)
  178. # define TBG_CNTRL_0_DE_EXT (1 << 2)
  179. # define TBG_CNTRL_0_TOP_EXT (1 << 3)
  180. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  181. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  182. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  183. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  184. # define TBG_CNTRL_1_H_TGL (1 << 0)
  185. # define TBG_CNTRL_1_V_TGL (1 << 1)
  186. # define TBG_CNTRL_1_TGL_EN (1 << 2)
  187. # define TBG_CNTRL_1_X_EXT (1 << 3)
  188. # define TBG_CNTRL_1_H_EXT (1 << 4)
  189. # define TBG_CNTRL_1_V_EXT (1 << 5)
  190. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  191. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  192. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  193. # define HVF_CNTRL_0_SM (1 << 7)
  194. # define HVF_CNTRL_0_RWB (1 << 6)
  195. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  196. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  197. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  198. # define HVF_CNTRL_1_FOR (1 << 0)
  199. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  200. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  201. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  202. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  203. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  204. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  205. # define I2S_FORMAT(x) (((x) & 3) << 0)
  206. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  207. # define AIP_CLKSEL_AIP_SPDIF (0 << 3)
  208. # define AIP_CLKSEL_AIP_I2S (1 << 3)
  209. # define AIP_CLKSEL_FS_ACLK (0 << 0)
  210. # define AIP_CLKSEL_FS_MCLK (1 << 0)
  211. # define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
  212. /* Page 02h: PLL settings */
  213. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  214. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  215. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  216. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  217. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  218. # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
  219. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  220. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  221. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  222. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  223. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  224. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  225. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  226. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  227. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  228. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  229. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  230. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  231. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  232. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  233. # define AUDIO_DIV_SERCLK_1 0
  234. # define AUDIO_DIV_SERCLK_2 1
  235. # define AUDIO_DIV_SERCLK_4 2
  236. # define AUDIO_DIV_SERCLK_8 3
  237. # define AUDIO_DIV_SERCLK_16 4
  238. # define AUDIO_DIV_SERCLK_32 5
  239. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  240. # define SEL_CLK_SEL_CLK1 (1 << 0)
  241. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  242. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  243. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  244. /* Page 09h: EDID Control */
  245. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  246. /* next 127 successive registers are the EDID block */
  247. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  248. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  249. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  250. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  251. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  252. /* Page 10h: information frames and packets */
  253. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  254. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  255. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  256. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  257. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  258. /* Page 11h: audio settings and content info packets */
  259. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  260. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  261. # define AIP_CNTRL_0_SWAP (1 << 1)
  262. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  263. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  264. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  265. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  266. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  267. # define CA_I2S_HBR_CHSTAT (1 << 6)
  268. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  269. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  270. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  271. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  272. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  273. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  274. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  275. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  276. # define CTS_N_K(x) (((x) & 7) << 0)
  277. # define CTS_N_M(x) (((x) & 3) << 4)
  278. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  279. # define ENC_CNTRL_RST_ENC (1 << 0)
  280. # define ENC_CNTRL_RST_SEL (1 << 1)
  281. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  282. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  283. # define DIP_FLAGS_ACR (1 << 0)
  284. # define DIP_FLAGS_GC (1 << 1)
  285. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  286. # define DIP_IF_FLAGS_IF1 (1 << 1)
  287. # define DIP_IF_FLAGS_IF2 (1 << 2)
  288. # define DIP_IF_FLAGS_IF3 (1 << 3)
  289. # define DIP_IF_FLAGS_IF4 (1 << 4)
  290. # define DIP_IF_FLAGS_IF5 (1 << 5)
  291. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  292. /* Page 12h: HDCP and OTP */
  293. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  294. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  295. # define TX4_PD_RAM (1 << 1)
  296. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  297. # define TX33_HDMI (1 << 1)
  298. /* Page 13h: Gamut related metadata packets */
  299. /* CEC registers: (not paged)
  300. */
  301. #define REG_CEC_INTSTATUS 0xee /* read */
  302. # define CEC_INTSTATUS_CEC (1 << 0)
  303. # define CEC_INTSTATUS_HDMI (1 << 1)
  304. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  305. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  306. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  307. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  308. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  309. #define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
  310. #define REG_CEC_RXSHPDINT 0xfd /* read */
  311. # define CEC_RXSHPDINT_RXSENS BIT(0)
  312. # define CEC_RXSHPDINT_HPD BIT(1)
  313. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  314. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  315. # define CEC_RXSHPDLEV_HPD (1 << 1)
  316. #define REG_CEC_ENAMODS 0xff /* read/write */
  317. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  318. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  319. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  320. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  321. # define CEC_ENAMODS_EN_CEC (1 << 0)
  322. /* Device versions: */
  323. #define TDA9989N2 0x0101
  324. #define TDA19989 0x0201
  325. #define TDA19989N2 0x0202
  326. #define TDA19988 0x0301
  327. static void
  328. cec_write(struct tda998x_priv *priv, u16 addr, u8 val)
  329. {
  330. struct i2c_client *client = priv->cec;
  331. u8 buf[] = {addr, val};
  332. int ret;
  333. ret = i2c_master_send(client, buf, sizeof(buf));
  334. if (ret < 0)
  335. dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
  336. }
  337. static u8
  338. cec_read(struct tda998x_priv *priv, u8 addr)
  339. {
  340. struct i2c_client *client = priv->cec;
  341. u8 val;
  342. int ret;
  343. ret = i2c_master_send(client, &addr, sizeof(addr));
  344. if (ret < 0)
  345. goto fail;
  346. ret = i2c_master_recv(client, &val, sizeof(val));
  347. if (ret < 0)
  348. goto fail;
  349. return val;
  350. fail:
  351. dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
  352. return 0;
  353. }
  354. static int
  355. set_page(struct tda998x_priv *priv, u16 reg)
  356. {
  357. if (REG2PAGE(reg) != priv->current_page) {
  358. struct i2c_client *client = priv->hdmi;
  359. u8 buf[] = {
  360. REG_CURPAGE, REG2PAGE(reg)
  361. };
  362. int ret = i2c_master_send(client, buf, sizeof(buf));
  363. if (ret < 0) {
  364. dev_err(&client->dev, "%s %04x err %d\n", __func__,
  365. reg, ret);
  366. return ret;
  367. }
  368. priv->current_page = REG2PAGE(reg);
  369. }
  370. return 0;
  371. }
  372. static int
  373. reg_read_range(struct tda998x_priv *priv, u16 reg, char *buf, int cnt)
  374. {
  375. struct i2c_client *client = priv->hdmi;
  376. u8 addr = REG2ADDR(reg);
  377. int ret;
  378. mutex_lock(&priv->mutex);
  379. ret = set_page(priv, reg);
  380. if (ret < 0)
  381. goto out;
  382. ret = i2c_master_send(client, &addr, sizeof(addr));
  383. if (ret < 0)
  384. goto fail;
  385. ret = i2c_master_recv(client, buf, cnt);
  386. if (ret < 0)
  387. goto fail;
  388. goto out;
  389. fail:
  390. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  391. out:
  392. mutex_unlock(&priv->mutex);
  393. return ret;
  394. }
  395. static void
  396. reg_write_range(struct tda998x_priv *priv, u16 reg, u8 *p, int cnt)
  397. {
  398. struct i2c_client *client = priv->hdmi;
  399. u8 buf[cnt+1];
  400. int ret;
  401. buf[0] = REG2ADDR(reg);
  402. memcpy(&buf[1], p, cnt);
  403. mutex_lock(&priv->mutex);
  404. ret = set_page(priv, reg);
  405. if (ret < 0)
  406. goto out;
  407. ret = i2c_master_send(client, buf, cnt + 1);
  408. if (ret < 0)
  409. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  410. out:
  411. mutex_unlock(&priv->mutex);
  412. }
  413. static int
  414. reg_read(struct tda998x_priv *priv, u16 reg)
  415. {
  416. u8 val = 0;
  417. int ret;
  418. ret = reg_read_range(priv, reg, &val, sizeof(val));
  419. if (ret < 0)
  420. return ret;
  421. return val;
  422. }
  423. static void
  424. reg_write(struct tda998x_priv *priv, u16 reg, u8 val)
  425. {
  426. struct i2c_client *client = priv->hdmi;
  427. u8 buf[] = {REG2ADDR(reg), val};
  428. int ret;
  429. mutex_lock(&priv->mutex);
  430. ret = set_page(priv, reg);
  431. if (ret < 0)
  432. goto out;
  433. ret = i2c_master_send(client, buf, sizeof(buf));
  434. if (ret < 0)
  435. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  436. out:
  437. mutex_unlock(&priv->mutex);
  438. }
  439. static void
  440. reg_write16(struct tda998x_priv *priv, u16 reg, u16 val)
  441. {
  442. struct i2c_client *client = priv->hdmi;
  443. u8 buf[] = {REG2ADDR(reg), val >> 8, val};
  444. int ret;
  445. mutex_lock(&priv->mutex);
  446. ret = set_page(priv, reg);
  447. if (ret < 0)
  448. goto out;
  449. ret = i2c_master_send(client, buf, sizeof(buf));
  450. if (ret < 0)
  451. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  452. out:
  453. mutex_unlock(&priv->mutex);
  454. }
  455. static void
  456. reg_set(struct tda998x_priv *priv, u16 reg, u8 val)
  457. {
  458. int old_val;
  459. old_val = reg_read(priv, reg);
  460. if (old_val >= 0)
  461. reg_write(priv, reg, old_val | val);
  462. }
  463. static void
  464. reg_clear(struct tda998x_priv *priv, u16 reg, u8 val)
  465. {
  466. int old_val;
  467. old_val = reg_read(priv, reg);
  468. if (old_val >= 0)
  469. reg_write(priv, reg, old_val & ~val);
  470. }
  471. static void
  472. tda998x_reset(struct tda998x_priv *priv)
  473. {
  474. /* reset audio and i2c master: */
  475. reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  476. msleep(50);
  477. reg_write(priv, REG_SOFTRESET, 0);
  478. msleep(50);
  479. /* reset transmitter: */
  480. reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  481. reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  482. /* PLL registers common configuration */
  483. reg_write(priv, REG_PLL_SERIAL_1, 0x00);
  484. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  485. reg_write(priv, REG_PLL_SERIAL_3, 0x00);
  486. reg_write(priv, REG_SERIALIZER, 0x00);
  487. reg_write(priv, REG_BUFFER_OUT, 0x00);
  488. reg_write(priv, REG_PLL_SCG1, 0x00);
  489. reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  490. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  491. reg_write(priv, REG_PLL_SCGN1, 0xfa);
  492. reg_write(priv, REG_PLL_SCGN2, 0x00);
  493. reg_write(priv, REG_PLL_SCGR1, 0x5b);
  494. reg_write(priv, REG_PLL_SCGR2, 0x00);
  495. reg_write(priv, REG_PLL_SCG2, 0x10);
  496. /* Write the default value MUX register */
  497. reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
  498. }
  499. /*
  500. * The TDA998x has a problem when trying to read the EDID close to a
  501. * HPD assertion: it needs a delay of 100ms to avoid timing out while
  502. * trying to read EDID data.
  503. *
  504. * However, tda998x_encoder_get_modes() may be called at any moment
  505. * after tda998x_connector_detect() indicates that we are connected, so
  506. * we need to delay probing modes in tda998x_encoder_get_modes() after
  507. * we have seen a HPD inactive->active transition. This code implements
  508. * that delay.
  509. */
  510. static void tda998x_edid_delay_done(unsigned long data)
  511. {
  512. struct tda998x_priv *priv = (struct tda998x_priv *)data;
  513. priv->edid_delay_active = false;
  514. wake_up(&priv->edid_delay_waitq);
  515. schedule_work(&priv->detect_work);
  516. }
  517. static void tda998x_edid_delay_start(struct tda998x_priv *priv)
  518. {
  519. priv->edid_delay_active = true;
  520. mod_timer(&priv->edid_delay_timer, jiffies + HZ/10);
  521. }
  522. static int tda998x_edid_delay_wait(struct tda998x_priv *priv)
  523. {
  524. return wait_event_killable(priv->edid_delay_waitq, !priv->edid_delay_active);
  525. }
  526. /*
  527. * We need to run the KMS hotplug event helper outside of our threaded
  528. * interrupt routine as this can call back into our get_modes method,
  529. * which will want to make use of interrupts.
  530. */
  531. static void tda998x_detect_work(struct work_struct *work)
  532. {
  533. struct tda998x_priv *priv =
  534. container_of(work, struct tda998x_priv, detect_work);
  535. struct drm_device *dev = priv->encoder.dev;
  536. if (dev)
  537. drm_kms_helper_hotplug_event(dev);
  538. }
  539. /*
  540. * only 2 interrupts may occur: screen plug/unplug and EDID read
  541. */
  542. static irqreturn_t tda998x_irq_thread(int irq, void *data)
  543. {
  544. struct tda998x_priv *priv = data;
  545. u8 sta, cec, lvl, flag0, flag1, flag2;
  546. bool handled = false;
  547. sta = cec_read(priv, REG_CEC_INTSTATUS);
  548. cec = cec_read(priv, REG_CEC_RXSHPDINT);
  549. lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
  550. flag0 = reg_read(priv, REG_INT_FLAGS_0);
  551. flag1 = reg_read(priv, REG_INT_FLAGS_1);
  552. flag2 = reg_read(priv, REG_INT_FLAGS_2);
  553. DRM_DEBUG_DRIVER(
  554. "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
  555. sta, cec, lvl, flag0, flag1, flag2);
  556. if (cec & CEC_RXSHPDINT_HPD) {
  557. if (lvl & CEC_RXSHPDLEV_HPD)
  558. tda998x_edid_delay_start(priv);
  559. else
  560. schedule_work(&priv->detect_work);
  561. handled = true;
  562. }
  563. if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
  564. priv->wq_edid_wait = 0;
  565. wake_up(&priv->wq_edid);
  566. handled = true;
  567. }
  568. return IRQ_RETVAL(handled);
  569. }
  570. static void
  571. tda998x_write_if(struct tda998x_priv *priv, u8 bit, u16 addr,
  572. union hdmi_infoframe *frame)
  573. {
  574. u8 buf[32];
  575. ssize_t len;
  576. len = hdmi_infoframe_pack(frame, buf, sizeof(buf));
  577. if (len < 0) {
  578. dev_err(&priv->hdmi->dev,
  579. "hdmi_infoframe_pack() type=0x%02x failed: %zd\n",
  580. frame->any.type, len);
  581. return;
  582. }
  583. reg_clear(priv, REG_DIP_IF_FLAGS, bit);
  584. reg_write_range(priv, addr, buf, len);
  585. reg_set(priv, REG_DIP_IF_FLAGS, bit);
  586. }
  587. static void
  588. tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
  589. {
  590. union hdmi_infoframe frame;
  591. hdmi_audio_infoframe_init(&frame.audio);
  592. frame.audio.channels = p->audio_frame[1] & 0x07;
  593. frame.audio.channel_allocation = p->audio_frame[4];
  594. frame.audio.level_shift_value = (p->audio_frame[5] & 0x78) >> 3;
  595. frame.audio.downmix_inhibit = (p->audio_frame[5] & 0x80) >> 7;
  596. /*
  597. * L-PCM and IEC61937 compressed audio shall always set sample
  598. * frequency to "refer to stream". For others, see the HDMI
  599. * specification.
  600. */
  601. frame.audio.sample_frequency = (p->audio_frame[2] & 0x1c) >> 2;
  602. tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, &frame);
  603. }
  604. static void
  605. tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
  606. {
  607. union hdmi_infoframe frame;
  608. drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, mode);
  609. frame.avi.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
  610. tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, &frame);
  611. }
  612. static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
  613. {
  614. if (on) {
  615. reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  616. reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  617. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  618. } else {
  619. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  620. }
  621. }
  622. static void
  623. tda998x_configure_audio(struct tda998x_priv *priv,
  624. struct drm_display_mode *mode, struct tda998x_encoder_params *p)
  625. {
  626. u8 buf[6], clksel_aip, clksel_fs, cts_n, adiv;
  627. u32 n;
  628. /* Enable audio ports */
  629. reg_write(priv, REG_ENA_AP, p->audio_cfg);
  630. reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
  631. /* Set audio input source */
  632. switch (p->audio_format) {
  633. case AFMT_SPDIF:
  634. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
  635. clksel_aip = AIP_CLKSEL_AIP_SPDIF;
  636. clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
  637. cts_n = CTS_N_M(3) | CTS_N_K(3);
  638. break;
  639. case AFMT_I2S:
  640. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
  641. clksel_aip = AIP_CLKSEL_AIP_I2S;
  642. clksel_fs = AIP_CLKSEL_FS_ACLK;
  643. cts_n = CTS_N_M(3) | CTS_N_K(3);
  644. break;
  645. default:
  646. BUG();
  647. return;
  648. }
  649. reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
  650. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
  651. AIP_CNTRL_0_ACR_MAN); /* auto CTS */
  652. reg_write(priv, REG_CTS_N, cts_n);
  653. /*
  654. * Audio input somehow depends on HDMI line rate which is
  655. * related to pixclk. Testing showed that modes with pixclk
  656. * >100MHz need a larger divider while <40MHz need the default.
  657. * There is no detailed info in the datasheet, so we just
  658. * assume 100MHz requires larger divider.
  659. */
  660. adiv = AUDIO_DIV_SERCLK_8;
  661. if (mode->clock > 100000)
  662. adiv++; /* AUDIO_DIV_SERCLK_16 */
  663. /* S/PDIF asks for a larger divider */
  664. if (p->audio_format == AFMT_SPDIF)
  665. adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
  666. reg_write(priv, REG_AUDIO_DIV, adiv);
  667. /*
  668. * This is the approximate value of N, which happens to be
  669. * the recommended values for non-coherent clocks.
  670. */
  671. n = 128 * p->audio_sample_rate / 1000;
  672. /* Write the CTS and N values */
  673. buf[0] = 0x44;
  674. buf[1] = 0x42;
  675. buf[2] = 0x01;
  676. buf[3] = n;
  677. buf[4] = n >> 8;
  678. buf[5] = n >> 16;
  679. reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
  680. /* Set CTS clock reference */
  681. reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  682. /* Reset CTS generator */
  683. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  684. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  685. /* Write the channel status */
  686. buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  687. buf[1] = 0x00;
  688. buf[2] = IEC958_AES3_CON_FS_NOTID;
  689. buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
  690. IEC958_AES4_CON_MAX_WORDLEN_24;
  691. reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
  692. tda998x_audio_mute(priv, true);
  693. msleep(20);
  694. tda998x_audio_mute(priv, false);
  695. /* Write the audio information packet */
  696. tda998x_write_aif(priv, p);
  697. }
  698. /* DRM encoder functions */
  699. static void tda998x_encoder_set_config(struct tda998x_priv *priv,
  700. const struct tda998x_encoder_params *p)
  701. {
  702. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  703. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  704. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  705. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  706. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  707. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  708. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  709. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  710. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  711. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  712. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  713. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  714. priv->params = *p;
  715. }
  716. static void tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
  717. {
  718. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  719. /* we only care about on or off: */
  720. if (mode != DRM_MODE_DPMS_ON)
  721. mode = DRM_MODE_DPMS_OFF;
  722. if (mode == priv->dpms)
  723. return;
  724. switch (mode) {
  725. case DRM_MODE_DPMS_ON:
  726. /* enable video ports, audio will be enabled later */
  727. reg_write(priv, REG_ENA_VP_0, 0xff);
  728. reg_write(priv, REG_ENA_VP_1, 0xff);
  729. reg_write(priv, REG_ENA_VP_2, 0xff);
  730. /* set muxing after enabling ports: */
  731. reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  732. reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  733. reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  734. break;
  735. case DRM_MODE_DPMS_OFF:
  736. /* disable video ports */
  737. reg_write(priv, REG_ENA_VP_0, 0x00);
  738. reg_write(priv, REG_ENA_VP_1, 0x00);
  739. reg_write(priv, REG_ENA_VP_2, 0x00);
  740. break;
  741. }
  742. priv->dpms = mode;
  743. }
  744. static bool
  745. tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
  746. const struct drm_display_mode *mode,
  747. struct drm_display_mode *adjusted_mode)
  748. {
  749. return true;
  750. }
  751. static int tda998x_connector_mode_valid(struct drm_connector *connector,
  752. struct drm_display_mode *mode)
  753. {
  754. /* TDA19988 dotclock can go up to 165MHz */
  755. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  756. if (mode->clock > ((priv->rev == TDA19988) ? 165000 : 150000))
  757. return MODE_CLOCK_HIGH;
  758. if (mode->htotal >= BIT(13))
  759. return MODE_BAD_HVALUE;
  760. if (mode->vtotal >= BIT(11))
  761. return MODE_BAD_VVALUE;
  762. return MODE_OK;
  763. }
  764. static void
  765. tda998x_encoder_mode_set(struct drm_encoder *encoder,
  766. struct drm_display_mode *mode,
  767. struct drm_display_mode *adjusted_mode)
  768. {
  769. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  770. u16 ref_pix, ref_line, n_pix, n_line;
  771. u16 hs_pix_s, hs_pix_e;
  772. u16 vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
  773. u16 vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
  774. u16 vwin1_line_s, vwin1_line_e;
  775. u16 vwin2_line_s, vwin2_line_e;
  776. u16 de_pix_s, de_pix_e;
  777. u8 reg, div, rep;
  778. /*
  779. * Internally TDA998x is using ITU-R BT.656 style sync but
  780. * we get VESA style sync. TDA998x is using a reference pixel
  781. * relative to ITU to sync to the input frame and for output
  782. * sync generation. Currently, we are using reference detection
  783. * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
  784. * which is position of rising VS with coincident rising HS.
  785. *
  786. * Now there is some issues to take care of:
  787. * - HDMI data islands require sync-before-active
  788. * - TDA998x register values must be > 0 to be enabled
  789. * - REFLINE needs an additional offset of +1
  790. * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
  791. *
  792. * So we add +1 to all horizontal and vertical register values,
  793. * plus an additional +3 for REFPIX as we are using RGB input only.
  794. */
  795. n_pix = mode->htotal;
  796. n_line = mode->vtotal;
  797. hs_pix_e = mode->hsync_end - mode->hdisplay;
  798. hs_pix_s = mode->hsync_start - mode->hdisplay;
  799. de_pix_e = mode->htotal;
  800. de_pix_s = mode->htotal - mode->hdisplay;
  801. ref_pix = 3 + hs_pix_s;
  802. /*
  803. * Attached LCD controllers may generate broken sync. Allow
  804. * those to adjust the position of the rising VS edge by adding
  805. * HSKEW to ref_pix.
  806. */
  807. if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
  808. ref_pix += adjusted_mode->hskew;
  809. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
  810. ref_line = 1 + mode->vsync_start - mode->vdisplay;
  811. vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
  812. vwin1_line_e = vwin1_line_s + mode->vdisplay;
  813. vs1_pix_s = vs1_pix_e = hs_pix_s;
  814. vs1_line_s = mode->vsync_start - mode->vdisplay;
  815. vs1_line_e = vs1_line_s +
  816. mode->vsync_end - mode->vsync_start;
  817. vwin2_line_s = vwin2_line_e = 0;
  818. vs2_pix_s = vs2_pix_e = 0;
  819. vs2_line_s = vs2_line_e = 0;
  820. } else {
  821. ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
  822. vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
  823. vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
  824. vs1_pix_s = vs1_pix_e = hs_pix_s;
  825. vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
  826. vs1_line_e = vs1_line_s +
  827. (mode->vsync_end - mode->vsync_start)/2;
  828. vwin2_line_s = vwin1_line_s + mode->vtotal/2;
  829. vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
  830. vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
  831. vs2_line_s = vs1_line_s + mode->vtotal/2 ;
  832. vs2_line_e = vs2_line_s +
  833. (mode->vsync_end - mode->vsync_start)/2;
  834. }
  835. div = 148500 / mode->clock;
  836. if (div != 0) {
  837. div--;
  838. if (div > 3)
  839. div = 3;
  840. }
  841. /* mute the audio FIFO: */
  842. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  843. /* set HDMI HDCP mode off: */
  844. reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  845. reg_clear(priv, REG_TX33, TX33_HDMI);
  846. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  847. /* no pre-filter or interpolator: */
  848. reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  849. HVF_CNTRL_0_INTPOL(0));
  850. reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  851. reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  852. VIP_CNTRL_4_BLC(0));
  853. reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  854. reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
  855. PLL_SERIAL_3_SRL_DE);
  856. reg_write(priv, REG_SERIALIZER, 0);
  857. reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  858. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  859. rep = 0;
  860. reg_write(priv, REG_RPT_CNTRL, 0);
  861. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  862. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  863. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  864. PLL_SERIAL_2_SRL_PR(rep));
  865. /* set color matrix bypass flag: */
  866. reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
  867. MAT_CONTRL_MAT_SC(1));
  868. /* set BIAS tmds value: */
  869. reg_write(priv, REG_ANA_GENERAL, 0x09);
  870. /*
  871. * Sync on rising HSYNC/VSYNC
  872. */
  873. reg = VIP_CNTRL_3_SYNC_HS;
  874. /*
  875. * TDA19988 requires high-active sync at input stage,
  876. * so invert low-active sync provided by master encoder here
  877. */
  878. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  879. reg |= VIP_CNTRL_3_H_TGL;
  880. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  881. reg |= VIP_CNTRL_3_V_TGL;
  882. reg_write(priv, REG_VIP_CNTRL_3, reg);
  883. reg_write(priv, REG_VIDFORMAT, 0x00);
  884. reg_write16(priv, REG_REFPIX_MSB, ref_pix);
  885. reg_write16(priv, REG_REFLINE_MSB, ref_line);
  886. reg_write16(priv, REG_NPIX_MSB, n_pix);
  887. reg_write16(priv, REG_NLINE_MSB, n_line);
  888. reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
  889. reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
  890. reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
  891. reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
  892. reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
  893. reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
  894. reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
  895. reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
  896. reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
  897. reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
  898. reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
  899. reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
  900. reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
  901. reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
  902. reg_write16(priv, REG_DE_START_MSB, de_pix_s);
  903. reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
  904. if (priv->rev == TDA19988) {
  905. /* let incoming pixels fill the active space (if any) */
  906. reg_write(priv, REG_ENABLE_SPACE, 0x00);
  907. }
  908. /*
  909. * Always generate sync polarity relative to input sync and
  910. * revert input stage toggled sync at output stage
  911. */
  912. reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
  913. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  914. reg |= TBG_CNTRL_1_H_TGL;
  915. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  916. reg |= TBG_CNTRL_1_V_TGL;
  917. reg_write(priv, REG_TBG_CNTRL_1, reg);
  918. /* must be last register set: */
  919. reg_write(priv, REG_TBG_CNTRL_0, 0);
  920. /* Only setup the info frames if the sink is HDMI */
  921. if (priv->is_hdmi_sink) {
  922. /* We need to turn HDMI HDCP stuff on to get audio through */
  923. reg &= ~TBG_CNTRL_1_DWIN_DIS;
  924. reg_write(priv, REG_TBG_CNTRL_1, reg);
  925. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  926. reg_set(priv, REG_TX33, TX33_HDMI);
  927. tda998x_write_avi(priv, adjusted_mode);
  928. if (priv->params.audio_cfg)
  929. tda998x_configure_audio(priv, adjusted_mode,
  930. &priv->params);
  931. }
  932. }
  933. static enum drm_connector_status
  934. tda998x_connector_detect(struct drm_connector *connector, bool force)
  935. {
  936. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  937. u8 val = cec_read(priv, REG_CEC_RXSHPDLEV);
  938. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  939. connector_status_disconnected;
  940. }
  941. static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
  942. {
  943. struct tda998x_priv *priv = data;
  944. u8 offset, segptr;
  945. int ret, i;
  946. offset = (blk & 1) ? 128 : 0;
  947. segptr = blk / 2;
  948. reg_write(priv, REG_DDC_ADDR, 0xa0);
  949. reg_write(priv, REG_DDC_OFFS, offset);
  950. reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
  951. reg_write(priv, REG_DDC_SEGM, segptr);
  952. /* enable reading EDID: */
  953. priv->wq_edid_wait = 1;
  954. reg_write(priv, REG_EDID_CTRL, 0x1);
  955. /* flag must be cleared by sw: */
  956. reg_write(priv, REG_EDID_CTRL, 0x0);
  957. /* wait for block read to complete: */
  958. if (priv->hdmi->irq) {
  959. i = wait_event_timeout(priv->wq_edid,
  960. !priv->wq_edid_wait,
  961. msecs_to_jiffies(100));
  962. if (i < 0) {
  963. dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
  964. return i;
  965. }
  966. } else {
  967. for (i = 100; i > 0; i--) {
  968. msleep(1);
  969. ret = reg_read(priv, REG_INT_FLAGS_2);
  970. if (ret < 0)
  971. return ret;
  972. if (ret & INT_FLAGS_2_EDID_BLK_RD)
  973. break;
  974. }
  975. }
  976. if (i == 0) {
  977. dev_err(&priv->hdmi->dev, "read edid timeout\n");
  978. return -ETIMEDOUT;
  979. }
  980. ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
  981. if (ret != length) {
  982. dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
  983. blk, ret);
  984. return ret;
  985. }
  986. return 0;
  987. }
  988. static int tda998x_connector_get_modes(struct drm_connector *connector)
  989. {
  990. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  991. struct edid *edid;
  992. int n;
  993. /*
  994. * If we get killed while waiting for the HPD timeout, return
  995. * no modes found: we are not in a restartable path, so we
  996. * can't handle signals gracefully.
  997. */
  998. if (tda998x_edid_delay_wait(priv))
  999. return 0;
  1000. if (priv->rev == TDA19988)
  1001. reg_clear(priv, REG_TX4, TX4_PD_RAM);
  1002. edid = drm_do_get_edid(connector, read_edid_block, priv);
  1003. if (priv->rev == TDA19988)
  1004. reg_set(priv, REG_TX4, TX4_PD_RAM);
  1005. if (!edid) {
  1006. dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
  1007. return 0;
  1008. }
  1009. drm_mode_connector_update_edid_property(connector, edid);
  1010. n = drm_add_edid_modes(connector, edid);
  1011. priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
  1012. kfree(edid);
  1013. return n;
  1014. }
  1015. static void tda998x_encoder_set_polling(struct tda998x_priv *priv,
  1016. struct drm_connector *connector)
  1017. {
  1018. if (priv->hdmi->irq)
  1019. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1020. else
  1021. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1022. DRM_CONNECTOR_POLL_DISCONNECT;
  1023. }
  1024. static void tda998x_destroy(struct tda998x_priv *priv)
  1025. {
  1026. /* disable all IRQs and free the IRQ handler */
  1027. cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
  1028. reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1029. if (priv->hdmi->irq)
  1030. free_irq(priv->hdmi->irq, priv);
  1031. del_timer_sync(&priv->edid_delay_timer);
  1032. cancel_work_sync(&priv->detect_work);
  1033. i2c_unregister_device(priv->cec);
  1034. }
  1035. /* I2C driver functions */
  1036. static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
  1037. {
  1038. struct device_node *np = client->dev.of_node;
  1039. u32 video;
  1040. int rev_lo, rev_hi, ret;
  1041. unsigned short cec_addr;
  1042. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  1043. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  1044. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  1045. priv->current_page = 0xff;
  1046. priv->hdmi = client;
  1047. /* CEC I2C address bound to TDA998x I2C addr by configuration pins */
  1048. cec_addr = 0x34 + (client->addr & 0x03);
  1049. priv->cec = i2c_new_dummy(client->adapter, cec_addr);
  1050. if (!priv->cec)
  1051. return -ENODEV;
  1052. priv->dpms = DRM_MODE_DPMS_OFF;
  1053. mutex_init(&priv->mutex); /* protect the page access */
  1054. init_waitqueue_head(&priv->edid_delay_waitq);
  1055. setup_timer(&priv->edid_delay_timer, tda998x_edid_delay_done,
  1056. (unsigned long)priv);
  1057. INIT_WORK(&priv->detect_work, tda998x_detect_work);
  1058. /* wake up the device: */
  1059. cec_write(priv, REG_CEC_ENAMODS,
  1060. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  1061. tda998x_reset(priv);
  1062. /* read version: */
  1063. rev_lo = reg_read(priv, REG_VERSION_LSB);
  1064. rev_hi = reg_read(priv, REG_VERSION_MSB);
  1065. if (rev_lo < 0 || rev_hi < 0) {
  1066. ret = rev_lo < 0 ? rev_lo : rev_hi;
  1067. goto fail;
  1068. }
  1069. priv->rev = rev_lo | rev_hi << 8;
  1070. /* mask off feature bits: */
  1071. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  1072. switch (priv->rev) {
  1073. case TDA9989N2:
  1074. dev_info(&client->dev, "found TDA9989 n2");
  1075. break;
  1076. case TDA19989:
  1077. dev_info(&client->dev, "found TDA19989");
  1078. break;
  1079. case TDA19989N2:
  1080. dev_info(&client->dev, "found TDA19989 n2");
  1081. break;
  1082. case TDA19988:
  1083. dev_info(&client->dev, "found TDA19988");
  1084. break;
  1085. default:
  1086. dev_err(&client->dev, "found unsupported device: %04x\n",
  1087. priv->rev);
  1088. goto fail;
  1089. }
  1090. /* after reset, enable DDC: */
  1091. reg_write(priv, REG_DDC_DISABLE, 0x00);
  1092. /* set clock on DDC channel: */
  1093. reg_write(priv, REG_TX3, 39);
  1094. /* if necessary, disable multi-master: */
  1095. if (priv->rev == TDA19989)
  1096. reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  1097. cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
  1098. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  1099. /* initialize the optional IRQ */
  1100. if (client->irq) {
  1101. int irqf_trigger;
  1102. /* init read EDID waitqueue and HDP work */
  1103. init_waitqueue_head(&priv->wq_edid);
  1104. /* clear pending interrupts */
  1105. reg_read(priv, REG_INT_FLAGS_0);
  1106. reg_read(priv, REG_INT_FLAGS_1);
  1107. reg_read(priv, REG_INT_FLAGS_2);
  1108. irqf_trigger =
  1109. irqd_get_trigger_type(irq_get_irq_data(client->irq));
  1110. ret = request_threaded_irq(client->irq, NULL,
  1111. tda998x_irq_thread,
  1112. irqf_trigger | IRQF_ONESHOT,
  1113. "tda998x", priv);
  1114. if (ret) {
  1115. dev_err(&client->dev,
  1116. "failed to request IRQ#%u: %d\n",
  1117. client->irq, ret);
  1118. goto fail;
  1119. }
  1120. /* enable HPD irq */
  1121. cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
  1122. }
  1123. /* enable EDID read irq: */
  1124. reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1125. if (!np)
  1126. return 0; /* non-DT */
  1127. /* get the optional video properties */
  1128. ret = of_property_read_u32(np, "video-ports", &video);
  1129. if (ret == 0) {
  1130. priv->vip_cntrl_0 = video >> 16;
  1131. priv->vip_cntrl_1 = video >> 8;
  1132. priv->vip_cntrl_2 = video;
  1133. }
  1134. return 0;
  1135. fail:
  1136. /* if encoder_init fails, the encoder slave is never registered,
  1137. * so cleanup here:
  1138. */
  1139. if (priv->cec)
  1140. i2c_unregister_device(priv->cec);
  1141. return -ENXIO;
  1142. }
  1143. static void tda998x_encoder_prepare(struct drm_encoder *encoder)
  1144. {
  1145. tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1146. }
  1147. static void tda998x_encoder_commit(struct drm_encoder *encoder)
  1148. {
  1149. tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1150. }
  1151. static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
  1152. .dpms = tda998x_encoder_dpms,
  1153. .mode_fixup = tda998x_encoder_mode_fixup,
  1154. .prepare = tda998x_encoder_prepare,
  1155. .commit = tda998x_encoder_commit,
  1156. .mode_set = tda998x_encoder_mode_set,
  1157. };
  1158. static void tda998x_encoder_destroy(struct drm_encoder *encoder)
  1159. {
  1160. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  1161. tda998x_destroy(priv);
  1162. drm_encoder_cleanup(encoder);
  1163. }
  1164. static const struct drm_encoder_funcs tda998x_encoder_funcs = {
  1165. .destroy = tda998x_encoder_destroy,
  1166. };
  1167. static struct drm_encoder *
  1168. tda998x_connector_best_encoder(struct drm_connector *connector)
  1169. {
  1170. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  1171. return &priv->encoder;
  1172. }
  1173. static
  1174. const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
  1175. .get_modes = tda998x_connector_get_modes,
  1176. .mode_valid = tda998x_connector_mode_valid,
  1177. .best_encoder = tda998x_connector_best_encoder,
  1178. };
  1179. static void tda998x_connector_destroy(struct drm_connector *connector)
  1180. {
  1181. drm_connector_unregister(connector);
  1182. drm_connector_cleanup(connector);
  1183. }
  1184. static const struct drm_connector_funcs tda998x_connector_funcs = {
  1185. .dpms = drm_atomic_helper_connector_dpms,
  1186. .reset = drm_atomic_helper_connector_reset,
  1187. .fill_modes = drm_helper_probe_single_connector_modes,
  1188. .detect = tda998x_connector_detect,
  1189. .destroy = tda998x_connector_destroy,
  1190. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1191. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1192. };
  1193. static int tda998x_bind(struct device *dev, struct device *master, void *data)
  1194. {
  1195. struct tda998x_encoder_params *params = dev->platform_data;
  1196. struct i2c_client *client = to_i2c_client(dev);
  1197. struct drm_device *drm = data;
  1198. struct tda998x_priv *priv;
  1199. u32 crtcs = 0;
  1200. int ret;
  1201. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  1202. if (!priv)
  1203. return -ENOMEM;
  1204. dev_set_drvdata(dev, priv);
  1205. if (dev->of_node)
  1206. crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
  1207. /* If no CRTCs were found, fall back to our old behaviour */
  1208. if (crtcs == 0) {
  1209. dev_warn(dev, "Falling back to first CRTC\n");
  1210. crtcs = 1 << 0;
  1211. }
  1212. priv->connector.interlace_allowed = 1;
  1213. priv->encoder.possible_crtcs = crtcs;
  1214. ret = tda998x_create(client, priv);
  1215. if (ret)
  1216. return ret;
  1217. if (!dev->of_node && params)
  1218. tda998x_encoder_set_config(priv, params);
  1219. tda998x_encoder_set_polling(priv, &priv->connector);
  1220. drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
  1221. ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
  1222. DRM_MODE_ENCODER_TMDS, NULL);
  1223. if (ret)
  1224. goto err_encoder;
  1225. drm_connector_helper_add(&priv->connector,
  1226. &tda998x_connector_helper_funcs);
  1227. ret = drm_connector_init(drm, &priv->connector,
  1228. &tda998x_connector_funcs,
  1229. DRM_MODE_CONNECTOR_HDMIA);
  1230. if (ret)
  1231. goto err_connector;
  1232. ret = drm_connector_register(&priv->connector);
  1233. if (ret)
  1234. goto err_sysfs;
  1235. drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
  1236. return 0;
  1237. err_sysfs:
  1238. drm_connector_cleanup(&priv->connector);
  1239. err_connector:
  1240. drm_encoder_cleanup(&priv->encoder);
  1241. err_encoder:
  1242. tda998x_destroy(priv);
  1243. return ret;
  1244. }
  1245. static void tda998x_unbind(struct device *dev, struct device *master,
  1246. void *data)
  1247. {
  1248. struct tda998x_priv *priv = dev_get_drvdata(dev);
  1249. drm_connector_unregister(&priv->connector);
  1250. drm_connector_cleanup(&priv->connector);
  1251. drm_encoder_cleanup(&priv->encoder);
  1252. tda998x_destroy(priv);
  1253. }
  1254. static const struct component_ops tda998x_ops = {
  1255. .bind = tda998x_bind,
  1256. .unbind = tda998x_unbind,
  1257. };
  1258. static int
  1259. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  1260. {
  1261. return component_add(&client->dev, &tda998x_ops);
  1262. }
  1263. static int tda998x_remove(struct i2c_client *client)
  1264. {
  1265. component_del(&client->dev, &tda998x_ops);
  1266. return 0;
  1267. }
  1268. #ifdef CONFIG_OF
  1269. static const struct of_device_id tda998x_dt_ids[] = {
  1270. { .compatible = "nxp,tda998x", },
  1271. { }
  1272. };
  1273. MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
  1274. #endif
  1275. static struct i2c_device_id tda998x_ids[] = {
  1276. { "tda998x", 0 },
  1277. { }
  1278. };
  1279. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  1280. static struct i2c_driver tda998x_driver = {
  1281. .probe = tda998x_probe,
  1282. .remove = tda998x_remove,
  1283. .driver = {
  1284. .name = "tda998x",
  1285. .of_match_table = of_match_ptr(tda998x_dt_ids),
  1286. },
  1287. .id_table = tda998x_ids,
  1288. };
  1289. module_i2c_driver(tda998x_driver);
  1290. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1291. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  1292. MODULE_LICENSE("GPL");