gfx_v7_0.c 164 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "atom.h"
  31. #include "amdgpu_ucode.h"
  32. #include "clearstate_ci.h"
  33. #include "uvd/uvd_4_2_d.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "bif/bif_4_1_d.h"
  37. #include "bif/bif_4_1_sh_mask.h"
  38. #include "gca/gfx_7_0_d.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "gca/gfx_7_2_sh_mask.h"
  41. #include "gmc/gmc_7_0_d.h"
  42. #include "gmc/gmc_7_0_sh_mask.h"
  43. #include "oss/oss_2_0_d.h"
  44. #include "oss/oss_2_0_sh_mask.h"
  45. #define GFX7_NUM_GFX_RINGS 1
  46. #define GFX7_NUM_COMPUTE_RINGS 8
  47. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  48. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  49. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  50. int gfx_v7_0_get_cu_info(struct amdgpu_device *, struct amdgpu_cu_info *);
  51. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  54. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  55. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  59. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  65. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  66. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  67. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  68. MODULE_FIRMWARE("radeon/kabini_me.bin");
  69. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  70. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  71. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  72. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  73. MODULE_FIRMWARE("radeon/mullins_me.bin");
  74. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  75. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  76. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 spectre_rlc_save_restore_register_list[] =
  97. {
  98. (0x0e00 << 16) | (0xc12c >> 2),
  99. 0x00000000,
  100. (0x0e00 << 16) | (0xc140 >> 2),
  101. 0x00000000,
  102. (0x0e00 << 16) | (0xc150 >> 2),
  103. 0x00000000,
  104. (0x0e00 << 16) | (0xc15c >> 2),
  105. 0x00000000,
  106. (0x0e00 << 16) | (0xc168 >> 2),
  107. 0x00000000,
  108. (0x0e00 << 16) | (0xc170 >> 2),
  109. 0x00000000,
  110. (0x0e00 << 16) | (0xc178 >> 2),
  111. 0x00000000,
  112. (0x0e00 << 16) | (0xc204 >> 2),
  113. 0x00000000,
  114. (0x0e00 << 16) | (0xc2b4 >> 2),
  115. 0x00000000,
  116. (0x0e00 << 16) | (0xc2b8 >> 2),
  117. 0x00000000,
  118. (0x0e00 << 16) | (0xc2bc >> 2),
  119. 0x00000000,
  120. (0x0e00 << 16) | (0xc2c0 >> 2),
  121. 0x00000000,
  122. (0x0e00 << 16) | (0x8228 >> 2),
  123. 0x00000000,
  124. (0x0e00 << 16) | (0x829c >> 2),
  125. 0x00000000,
  126. (0x0e00 << 16) | (0x869c >> 2),
  127. 0x00000000,
  128. (0x0600 << 16) | (0x98f4 >> 2),
  129. 0x00000000,
  130. (0x0e00 << 16) | (0x98f8 >> 2),
  131. 0x00000000,
  132. (0x0e00 << 16) | (0x9900 >> 2),
  133. 0x00000000,
  134. (0x0e00 << 16) | (0xc260 >> 2),
  135. 0x00000000,
  136. (0x0e00 << 16) | (0x90e8 >> 2),
  137. 0x00000000,
  138. (0x0e00 << 16) | (0x3c000 >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0x3c00c >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0x8c1c >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0x9700 >> 2),
  145. 0x00000000,
  146. (0x0e00 << 16) | (0xcd20 >> 2),
  147. 0x00000000,
  148. (0x4e00 << 16) | (0xcd20 >> 2),
  149. 0x00000000,
  150. (0x5e00 << 16) | (0xcd20 >> 2),
  151. 0x00000000,
  152. (0x6e00 << 16) | (0xcd20 >> 2),
  153. 0x00000000,
  154. (0x7e00 << 16) | (0xcd20 >> 2),
  155. 0x00000000,
  156. (0x8e00 << 16) | (0xcd20 >> 2),
  157. 0x00000000,
  158. (0x9e00 << 16) | (0xcd20 >> 2),
  159. 0x00000000,
  160. (0xae00 << 16) | (0xcd20 >> 2),
  161. 0x00000000,
  162. (0xbe00 << 16) | (0xcd20 >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x89bc >> 2),
  165. 0x00000000,
  166. (0x0e00 << 16) | (0x8900 >> 2),
  167. 0x00000000,
  168. 0x3,
  169. (0x0e00 << 16) | (0xc130 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc134 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xc1fc >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0xc208 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0xc264 >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0xc268 >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0xc26c >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xc270 >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0xc274 >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0xc278 >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xc27c >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0xc280 >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0xc284 >> 2),
  194. 0x00000000,
  195. (0x0e00 << 16) | (0xc288 >> 2),
  196. 0x00000000,
  197. (0x0e00 << 16) | (0xc28c >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0xc290 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0xc294 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc298 >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc29c >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0xc2a0 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0xc2a4 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc2a8 >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc2ac >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0xc2b0 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0x301d0 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0x30238 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0x30250 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0x30254 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0x30258 >> 2),
  226. 0x00000000,
  227. (0x0e00 << 16) | (0x3025c >> 2),
  228. 0x00000000,
  229. (0x4e00 << 16) | (0xc900 >> 2),
  230. 0x00000000,
  231. (0x5e00 << 16) | (0xc900 >> 2),
  232. 0x00000000,
  233. (0x6e00 << 16) | (0xc900 >> 2),
  234. 0x00000000,
  235. (0x7e00 << 16) | (0xc900 >> 2),
  236. 0x00000000,
  237. (0x8e00 << 16) | (0xc900 >> 2),
  238. 0x00000000,
  239. (0x9e00 << 16) | (0xc900 >> 2),
  240. 0x00000000,
  241. (0xae00 << 16) | (0xc900 >> 2),
  242. 0x00000000,
  243. (0xbe00 << 16) | (0xc900 >> 2),
  244. 0x00000000,
  245. (0x4e00 << 16) | (0xc904 >> 2),
  246. 0x00000000,
  247. (0x5e00 << 16) | (0xc904 >> 2),
  248. 0x00000000,
  249. (0x6e00 << 16) | (0xc904 >> 2),
  250. 0x00000000,
  251. (0x7e00 << 16) | (0xc904 >> 2),
  252. 0x00000000,
  253. (0x8e00 << 16) | (0xc904 >> 2),
  254. 0x00000000,
  255. (0x9e00 << 16) | (0xc904 >> 2),
  256. 0x00000000,
  257. (0xae00 << 16) | (0xc904 >> 2),
  258. 0x00000000,
  259. (0xbe00 << 16) | (0xc904 >> 2),
  260. 0x00000000,
  261. (0x4e00 << 16) | (0xc908 >> 2),
  262. 0x00000000,
  263. (0x5e00 << 16) | (0xc908 >> 2),
  264. 0x00000000,
  265. (0x6e00 << 16) | (0xc908 >> 2),
  266. 0x00000000,
  267. (0x7e00 << 16) | (0xc908 >> 2),
  268. 0x00000000,
  269. (0x8e00 << 16) | (0xc908 >> 2),
  270. 0x00000000,
  271. (0x9e00 << 16) | (0xc908 >> 2),
  272. 0x00000000,
  273. (0xae00 << 16) | (0xc908 >> 2),
  274. 0x00000000,
  275. (0xbe00 << 16) | (0xc908 >> 2),
  276. 0x00000000,
  277. (0x4e00 << 16) | (0xc90c >> 2),
  278. 0x00000000,
  279. (0x5e00 << 16) | (0xc90c >> 2),
  280. 0x00000000,
  281. (0x6e00 << 16) | (0xc90c >> 2),
  282. 0x00000000,
  283. (0x7e00 << 16) | (0xc90c >> 2),
  284. 0x00000000,
  285. (0x8e00 << 16) | (0xc90c >> 2),
  286. 0x00000000,
  287. (0x9e00 << 16) | (0xc90c >> 2),
  288. 0x00000000,
  289. (0xae00 << 16) | (0xc90c >> 2),
  290. 0x00000000,
  291. (0xbe00 << 16) | (0xc90c >> 2),
  292. 0x00000000,
  293. (0x4e00 << 16) | (0xc910 >> 2),
  294. 0x00000000,
  295. (0x5e00 << 16) | (0xc910 >> 2),
  296. 0x00000000,
  297. (0x6e00 << 16) | (0xc910 >> 2),
  298. 0x00000000,
  299. (0x7e00 << 16) | (0xc910 >> 2),
  300. 0x00000000,
  301. (0x8e00 << 16) | (0xc910 >> 2),
  302. 0x00000000,
  303. (0x9e00 << 16) | (0xc910 >> 2),
  304. 0x00000000,
  305. (0xae00 << 16) | (0xc910 >> 2),
  306. 0x00000000,
  307. (0xbe00 << 16) | (0xc910 >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0xc99c >> 2),
  310. 0x00000000,
  311. (0x0e00 << 16) | (0x9834 >> 2),
  312. 0x00000000,
  313. (0x0000 << 16) | (0x30f00 >> 2),
  314. 0x00000000,
  315. (0x0001 << 16) | (0x30f00 >> 2),
  316. 0x00000000,
  317. (0x0000 << 16) | (0x30f04 >> 2),
  318. 0x00000000,
  319. (0x0001 << 16) | (0x30f04 >> 2),
  320. 0x00000000,
  321. (0x0000 << 16) | (0x30f08 >> 2),
  322. 0x00000000,
  323. (0x0001 << 16) | (0x30f08 >> 2),
  324. 0x00000000,
  325. (0x0000 << 16) | (0x30f0c >> 2),
  326. 0x00000000,
  327. (0x0001 << 16) | (0x30f0c >> 2),
  328. 0x00000000,
  329. (0x0600 << 16) | (0x9b7c >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0x8a14 >> 2),
  332. 0x00000000,
  333. (0x0e00 << 16) | (0x8a18 >> 2),
  334. 0x00000000,
  335. (0x0600 << 16) | (0x30a00 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0x8bf0 >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0x8bcc >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0x8b24 >> 2),
  342. 0x00000000,
  343. (0x0e00 << 16) | (0x30a04 >> 2),
  344. 0x00000000,
  345. (0x0600 << 16) | (0x30a10 >> 2),
  346. 0x00000000,
  347. (0x0600 << 16) | (0x30a14 >> 2),
  348. 0x00000000,
  349. (0x0600 << 16) | (0x30a18 >> 2),
  350. 0x00000000,
  351. (0x0600 << 16) | (0x30a2c >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc700 >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc704 >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0xc708 >> 2),
  358. 0x00000000,
  359. (0x0e00 << 16) | (0xc768 >> 2),
  360. 0x00000000,
  361. (0x0400 << 16) | (0xc770 >> 2),
  362. 0x00000000,
  363. (0x0400 << 16) | (0xc774 >> 2),
  364. 0x00000000,
  365. (0x0400 << 16) | (0xc778 >> 2),
  366. 0x00000000,
  367. (0x0400 << 16) | (0xc77c >> 2),
  368. 0x00000000,
  369. (0x0400 << 16) | (0xc780 >> 2),
  370. 0x00000000,
  371. (0x0400 << 16) | (0xc784 >> 2),
  372. 0x00000000,
  373. (0x0400 << 16) | (0xc788 >> 2),
  374. 0x00000000,
  375. (0x0400 << 16) | (0xc78c >> 2),
  376. 0x00000000,
  377. (0x0400 << 16) | (0xc798 >> 2),
  378. 0x00000000,
  379. (0x0400 << 16) | (0xc79c >> 2),
  380. 0x00000000,
  381. (0x0400 << 16) | (0xc7a0 >> 2),
  382. 0x00000000,
  383. (0x0400 << 16) | (0xc7a4 >> 2),
  384. 0x00000000,
  385. (0x0400 << 16) | (0xc7a8 >> 2),
  386. 0x00000000,
  387. (0x0400 << 16) | (0xc7ac >> 2),
  388. 0x00000000,
  389. (0x0400 << 16) | (0xc7b0 >> 2),
  390. 0x00000000,
  391. (0x0400 << 16) | (0xc7b4 >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0x9100 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0x3c010 >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0x92a8 >> 2),
  398. 0x00000000,
  399. (0x0e00 << 16) | (0x92ac >> 2),
  400. 0x00000000,
  401. (0x0e00 << 16) | (0x92b4 >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0x92b8 >> 2),
  404. 0x00000000,
  405. (0x0e00 << 16) | (0x92bc >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0x92c0 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0x92c4 >> 2),
  410. 0x00000000,
  411. (0x0e00 << 16) | (0x92c8 >> 2),
  412. 0x00000000,
  413. (0x0e00 << 16) | (0x92cc >> 2),
  414. 0x00000000,
  415. (0x0e00 << 16) | (0x92d0 >> 2),
  416. 0x00000000,
  417. (0x0e00 << 16) | (0x8c00 >> 2),
  418. 0x00000000,
  419. (0x0e00 << 16) | (0x8c04 >> 2),
  420. 0x00000000,
  421. (0x0e00 << 16) | (0x8c20 >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0x8c38 >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0x8c3c >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0xae00 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0x9604 >> 2),
  430. 0x00000000,
  431. (0x0e00 << 16) | (0xac08 >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0xac0c >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0xac10 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0xac14 >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0xac58 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0xac68 >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0xac6c >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0xac70 >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0xac74 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0xac78 >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0xac7c >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0xac80 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0xac84 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0xac88 >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0xac8c >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x970c >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x9714 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x9718 >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x971c >> 2),
  468. 0x00000000,
  469. (0x0e00 << 16) | (0x31068 >> 2),
  470. 0x00000000,
  471. (0x4e00 << 16) | (0x31068 >> 2),
  472. 0x00000000,
  473. (0x5e00 << 16) | (0x31068 >> 2),
  474. 0x00000000,
  475. (0x6e00 << 16) | (0x31068 >> 2),
  476. 0x00000000,
  477. (0x7e00 << 16) | (0x31068 >> 2),
  478. 0x00000000,
  479. (0x8e00 << 16) | (0x31068 >> 2),
  480. 0x00000000,
  481. (0x9e00 << 16) | (0x31068 >> 2),
  482. 0x00000000,
  483. (0xae00 << 16) | (0x31068 >> 2),
  484. 0x00000000,
  485. (0xbe00 << 16) | (0x31068 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xcd10 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0xcd14 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x88b0 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x88b4 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x88b8 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0x88bc >> 2),
  498. 0x00000000,
  499. (0x0400 << 16) | (0x89c0 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x88c4 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x88c8 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x88d0 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x88d4 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x88d8 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x8980 >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0x30938 >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x3093c >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0x30940 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0x89a0 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0x30900 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0x30904 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0x89b4 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0x3c210 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0x3c214 >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x3c218 >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0x8904 >> 2),
  534. 0x00000000,
  535. 0x5,
  536. (0x0e00 << 16) | (0x8c28 >> 2),
  537. (0x0e00 << 16) | (0x8c2c >> 2),
  538. (0x0e00 << 16) | (0x8c30 >> 2),
  539. (0x0e00 << 16) | (0x8c34 >> 2),
  540. (0x0e00 << 16) | (0x9600 >> 2),
  541. };
  542. static const u32 kalindi_rlc_save_restore_register_list[] =
  543. {
  544. (0x0e00 << 16) | (0xc12c >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0xc140 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0xc150 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0xc15c >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0xc168 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0xc170 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0xc204 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0xc2b4 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0xc2b8 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0xc2bc >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0xc2c0 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x8228 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x829c >> 2),
  569. 0x00000000,
  570. (0x0e00 << 16) | (0x869c >> 2),
  571. 0x00000000,
  572. (0x0600 << 16) | (0x98f4 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0x98f8 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0x9900 >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0xc260 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0x90e8 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0x3c000 >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0x3c00c >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0x8c1c >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0x9700 >> 2),
  589. 0x00000000,
  590. (0x0e00 << 16) | (0xcd20 >> 2),
  591. 0x00000000,
  592. (0x4e00 << 16) | (0xcd20 >> 2),
  593. 0x00000000,
  594. (0x5e00 << 16) | (0xcd20 >> 2),
  595. 0x00000000,
  596. (0x6e00 << 16) | (0xcd20 >> 2),
  597. 0x00000000,
  598. (0x7e00 << 16) | (0xcd20 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x89bc >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0x8900 >> 2),
  603. 0x00000000,
  604. 0x3,
  605. (0x0e00 << 16) | (0xc130 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0xc134 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0xc1fc >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0xc208 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0xc264 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc268 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xc26c >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0xc270 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0xc274 >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0xc28c >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0xc290 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xc294 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xc298 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xc2a0 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xc2a4 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0xc2a8 >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0xc2ac >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x301d0 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0x30238 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x30250 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x30254 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x30258 >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0x3025c >> 2),
  650. 0x00000000,
  651. (0x4e00 << 16) | (0xc900 >> 2),
  652. 0x00000000,
  653. (0x5e00 << 16) | (0xc900 >> 2),
  654. 0x00000000,
  655. (0x6e00 << 16) | (0xc900 >> 2),
  656. 0x00000000,
  657. (0x7e00 << 16) | (0xc900 >> 2),
  658. 0x00000000,
  659. (0x4e00 << 16) | (0xc904 >> 2),
  660. 0x00000000,
  661. (0x5e00 << 16) | (0xc904 >> 2),
  662. 0x00000000,
  663. (0x6e00 << 16) | (0xc904 >> 2),
  664. 0x00000000,
  665. (0x7e00 << 16) | (0xc904 >> 2),
  666. 0x00000000,
  667. (0x4e00 << 16) | (0xc908 >> 2),
  668. 0x00000000,
  669. (0x5e00 << 16) | (0xc908 >> 2),
  670. 0x00000000,
  671. (0x6e00 << 16) | (0xc908 >> 2),
  672. 0x00000000,
  673. (0x7e00 << 16) | (0xc908 >> 2),
  674. 0x00000000,
  675. (0x4e00 << 16) | (0xc90c >> 2),
  676. 0x00000000,
  677. (0x5e00 << 16) | (0xc90c >> 2),
  678. 0x00000000,
  679. (0x6e00 << 16) | (0xc90c >> 2),
  680. 0x00000000,
  681. (0x7e00 << 16) | (0xc90c >> 2),
  682. 0x00000000,
  683. (0x4e00 << 16) | (0xc910 >> 2),
  684. 0x00000000,
  685. (0x5e00 << 16) | (0xc910 >> 2),
  686. 0x00000000,
  687. (0x6e00 << 16) | (0xc910 >> 2),
  688. 0x00000000,
  689. (0x7e00 << 16) | (0xc910 >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0xc99c >> 2),
  692. 0x00000000,
  693. (0x0e00 << 16) | (0x9834 >> 2),
  694. 0x00000000,
  695. (0x0000 << 16) | (0x30f00 >> 2),
  696. 0x00000000,
  697. (0x0000 << 16) | (0x30f04 >> 2),
  698. 0x00000000,
  699. (0x0000 << 16) | (0x30f08 >> 2),
  700. 0x00000000,
  701. (0x0000 << 16) | (0x30f0c >> 2),
  702. 0x00000000,
  703. (0x0600 << 16) | (0x9b7c >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0x8a14 >> 2),
  706. 0x00000000,
  707. (0x0e00 << 16) | (0x8a18 >> 2),
  708. 0x00000000,
  709. (0x0600 << 16) | (0x30a00 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x8bf0 >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x8bcc >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0x8b24 >> 2),
  716. 0x00000000,
  717. (0x0e00 << 16) | (0x30a04 >> 2),
  718. 0x00000000,
  719. (0x0600 << 16) | (0x30a10 >> 2),
  720. 0x00000000,
  721. (0x0600 << 16) | (0x30a14 >> 2),
  722. 0x00000000,
  723. (0x0600 << 16) | (0x30a18 >> 2),
  724. 0x00000000,
  725. (0x0600 << 16) | (0x30a2c >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0xc700 >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0xc704 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0xc708 >> 2),
  732. 0x00000000,
  733. (0x0e00 << 16) | (0xc768 >> 2),
  734. 0x00000000,
  735. (0x0400 << 16) | (0xc770 >> 2),
  736. 0x00000000,
  737. (0x0400 << 16) | (0xc774 >> 2),
  738. 0x00000000,
  739. (0x0400 << 16) | (0xc798 >> 2),
  740. 0x00000000,
  741. (0x0400 << 16) | (0xc79c >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x9100 >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x3c010 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8c00 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0x8c04 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0x8c20 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0x8c38 >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0x8c3c >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0xae00 >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0x9604 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xac08 >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xac0c >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xac10 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xac14 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xac58 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xac68 >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xac6c >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xac70 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xac74 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xac78 >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0xac7c >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0xac80 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0xac84 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0xac88 >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0xac8c >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x970c >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x9714 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x9718 >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x971c >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0x31068 >> 2),
  800. 0x00000000,
  801. (0x4e00 << 16) | (0x31068 >> 2),
  802. 0x00000000,
  803. (0x5e00 << 16) | (0x31068 >> 2),
  804. 0x00000000,
  805. (0x6e00 << 16) | (0x31068 >> 2),
  806. 0x00000000,
  807. (0x7e00 << 16) | (0x31068 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xcd10 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0xcd14 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0x88b0 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0x88b4 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0x88b8 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0x88bc >> 2),
  820. 0x00000000,
  821. (0x0400 << 16) | (0x89c0 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x88c4 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x88c8 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0x88d0 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x88d4 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x88d8 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x8980 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x30938 >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x3093c >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x30940 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x89a0 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0x30900 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x30904 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x89b4 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x3e1fc >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x3c210 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x3c214 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x3c218 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0x8904 >> 2),
  858. 0x00000000,
  859. 0x5,
  860. (0x0e00 << 16) | (0x8c28 >> 2),
  861. (0x0e00 << 16) | (0x8c2c >> 2),
  862. (0x0e00 << 16) | (0x8c30 >> 2),
  863. (0x0e00 << 16) | (0x8c34 >> 2),
  864. (0x0e00 << 16) | (0x9600 >> 2),
  865. };
  866. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  867. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  868. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  869. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  870. /*
  871. * Core functions
  872. */
  873. /**
  874. * gfx_v7_0_init_microcode - load ucode images from disk
  875. *
  876. * @adev: amdgpu_device pointer
  877. *
  878. * Use the firmware interface to load the ucode images into
  879. * the driver (not loaded into hw).
  880. * Returns 0 on success, error on failure.
  881. */
  882. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  883. {
  884. const char *chip_name;
  885. char fw_name[30];
  886. int err;
  887. DRM_DEBUG("\n");
  888. switch (adev->asic_type) {
  889. case CHIP_BONAIRE:
  890. chip_name = "bonaire";
  891. break;
  892. case CHIP_HAWAII:
  893. chip_name = "hawaii";
  894. break;
  895. case CHIP_KAVERI:
  896. chip_name = "kaveri";
  897. break;
  898. case CHIP_KABINI:
  899. chip_name = "kabini";
  900. break;
  901. case CHIP_MULLINS:
  902. chip_name = "mullins";
  903. break;
  904. default: BUG();
  905. }
  906. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  907. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  908. if (err)
  909. goto out;
  910. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  911. if (err)
  912. goto out;
  913. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  914. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  915. if (err)
  916. goto out;
  917. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  918. if (err)
  919. goto out;
  920. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  921. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  922. if (err)
  923. goto out;
  924. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  925. if (err)
  926. goto out;
  927. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  928. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  929. if (err)
  930. goto out;
  931. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  932. if (err)
  933. goto out;
  934. if (adev->asic_type == CHIP_KAVERI) {
  935. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  936. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  937. if (err)
  938. goto out;
  939. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  940. if (err)
  941. goto out;
  942. }
  943. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  944. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  945. if (err)
  946. goto out;
  947. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  948. out:
  949. if (err) {
  950. printk(KERN_ERR
  951. "gfx7: Failed to load firmware \"%s\"\n",
  952. fw_name);
  953. release_firmware(adev->gfx.pfp_fw);
  954. adev->gfx.pfp_fw = NULL;
  955. release_firmware(adev->gfx.me_fw);
  956. adev->gfx.me_fw = NULL;
  957. release_firmware(adev->gfx.ce_fw);
  958. adev->gfx.ce_fw = NULL;
  959. release_firmware(adev->gfx.mec_fw);
  960. adev->gfx.mec_fw = NULL;
  961. release_firmware(adev->gfx.mec2_fw);
  962. adev->gfx.mec2_fw = NULL;
  963. release_firmware(adev->gfx.rlc_fw);
  964. adev->gfx.rlc_fw = NULL;
  965. }
  966. return err;
  967. }
  968. /**
  969. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  970. *
  971. * @adev: amdgpu_device pointer
  972. *
  973. * Starting with SI, the tiling setup is done globally in a
  974. * set of 32 tiling modes. Rather than selecting each set of
  975. * parameters per surface as on older asics, we just select
  976. * which index in the tiling table we want to use, and the
  977. * surface uses those parameters (CIK).
  978. */
  979. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  980. {
  981. const u32 num_tile_mode_states = 32;
  982. const u32 num_secondary_tile_mode_states = 16;
  983. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  984. switch (adev->gfx.config.mem_row_size_in_kb) {
  985. case 1:
  986. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  987. break;
  988. case 2:
  989. default:
  990. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  991. break;
  992. case 4:
  993. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  994. break;
  995. }
  996. switch (adev->asic_type) {
  997. case CHIP_BONAIRE:
  998. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  999. switch (reg_offset) {
  1000. case 0:
  1001. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1002. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1003. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1004. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1005. break;
  1006. case 1:
  1007. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1008. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1009. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1010. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1011. break;
  1012. case 2:
  1013. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1014. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1015. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1016. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1017. break;
  1018. case 3:
  1019. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1020. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1021. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1022. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1023. break;
  1024. case 4:
  1025. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1028. TILE_SPLIT(split_equal_to_row_size));
  1029. break;
  1030. case 5:
  1031. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1032. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1034. break;
  1035. case 6:
  1036. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1037. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1038. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1039. TILE_SPLIT(split_equal_to_row_size));
  1040. break;
  1041. case 7:
  1042. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1043. break;
  1044. case 8:
  1045. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1046. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1047. break;
  1048. case 9:
  1049. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1051. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1052. break;
  1053. case 10:
  1054. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1055. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1058. break;
  1059. case 11:
  1060. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1061. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1064. break;
  1065. case 12:
  1066. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1067. break;
  1068. case 13:
  1069. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1070. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1071. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1072. break;
  1073. case 14:
  1074. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1075. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1078. break;
  1079. case 15:
  1080. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1081. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1084. break;
  1085. case 16:
  1086. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1087. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1090. break;
  1091. case 17:
  1092. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1093. break;
  1094. case 18:
  1095. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1096. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1097. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1099. break;
  1100. case 19:
  1101. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1102. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1103. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1104. break;
  1105. case 20:
  1106. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1107. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1108. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1110. break;
  1111. case 21:
  1112. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1113. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1114. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1116. break;
  1117. case 22:
  1118. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1120. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1122. break;
  1123. case 23:
  1124. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1125. break;
  1126. case 24:
  1127. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1128. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1129. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1131. break;
  1132. case 25:
  1133. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1134. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1135. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1137. break;
  1138. case 26:
  1139. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1140. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1141. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1143. break;
  1144. case 27:
  1145. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1146. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1147. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1148. break;
  1149. case 28:
  1150. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1151. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1152. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1154. break;
  1155. case 29:
  1156. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1157. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1158. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1159. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1160. break;
  1161. case 30:
  1162. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1163. break;
  1164. default:
  1165. gb_tile_moden = 0;
  1166. break;
  1167. }
  1168. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1169. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1170. }
  1171. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1172. switch (reg_offset) {
  1173. case 0:
  1174. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1177. NUM_BANKS(ADDR_SURF_16_BANK));
  1178. break;
  1179. case 1:
  1180. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1183. NUM_BANKS(ADDR_SURF_16_BANK));
  1184. break;
  1185. case 2:
  1186. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1187. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1188. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1189. NUM_BANKS(ADDR_SURF_16_BANK));
  1190. break;
  1191. case 3:
  1192. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1195. NUM_BANKS(ADDR_SURF_16_BANK));
  1196. break;
  1197. case 4:
  1198. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1199. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1200. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1201. NUM_BANKS(ADDR_SURF_16_BANK));
  1202. break;
  1203. case 5:
  1204. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1205. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1206. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1207. NUM_BANKS(ADDR_SURF_8_BANK));
  1208. break;
  1209. case 6:
  1210. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1213. NUM_BANKS(ADDR_SURF_4_BANK));
  1214. break;
  1215. case 8:
  1216. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1217. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1218. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1219. NUM_BANKS(ADDR_SURF_16_BANK));
  1220. break;
  1221. case 9:
  1222. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1225. NUM_BANKS(ADDR_SURF_16_BANK));
  1226. break;
  1227. case 10:
  1228. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1229. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1230. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1231. NUM_BANKS(ADDR_SURF_16_BANK));
  1232. break;
  1233. case 11:
  1234. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1237. NUM_BANKS(ADDR_SURF_16_BANK));
  1238. break;
  1239. case 12:
  1240. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1243. NUM_BANKS(ADDR_SURF_16_BANK));
  1244. break;
  1245. case 13:
  1246. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1249. NUM_BANKS(ADDR_SURF_8_BANK));
  1250. break;
  1251. case 14:
  1252. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1255. NUM_BANKS(ADDR_SURF_4_BANK));
  1256. break;
  1257. default:
  1258. gb_tile_moden = 0;
  1259. break;
  1260. }
  1261. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1262. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1263. }
  1264. break;
  1265. case CHIP_HAWAII:
  1266. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1267. switch (reg_offset) {
  1268. case 0:
  1269. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1271. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1272. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1273. break;
  1274. case 1:
  1275. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1276. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1277. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1278. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1279. break;
  1280. case 2:
  1281. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1283. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1284. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1285. break;
  1286. case 3:
  1287. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1288. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1289. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1290. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1291. break;
  1292. case 4:
  1293. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1294. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1295. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1296. TILE_SPLIT(split_equal_to_row_size));
  1297. break;
  1298. case 5:
  1299. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1300. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1301. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1302. TILE_SPLIT(split_equal_to_row_size));
  1303. break;
  1304. case 6:
  1305. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1306. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1307. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1308. TILE_SPLIT(split_equal_to_row_size));
  1309. break;
  1310. case 7:
  1311. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1312. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1313. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1314. TILE_SPLIT(split_equal_to_row_size));
  1315. break;
  1316. case 8:
  1317. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1318. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1319. break;
  1320. case 9:
  1321. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1322. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1323. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1324. break;
  1325. case 10:
  1326. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1327. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1328. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1330. break;
  1331. case 11:
  1332. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1333. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1334. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1335. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1336. break;
  1337. case 12:
  1338. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1339. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1340. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1342. break;
  1343. case 13:
  1344. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1345. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1346. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1347. break;
  1348. case 14:
  1349. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1350. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1351. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1352. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1353. break;
  1354. case 15:
  1355. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1356. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1357. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1358. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1359. break;
  1360. case 16:
  1361. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1362. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1363. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1364. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1365. break;
  1366. case 17:
  1367. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1368. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1369. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1371. break;
  1372. case 18:
  1373. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1374. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1375. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1376. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1377. break;
  1378. case 19:
  1379. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1380. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1381. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1382. break;
  1383. case 20:
  1384. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1385. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1386. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1387. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1388. break;
  1389. case 21:
  1390. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1391. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1392. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1393. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1394. break;
  1395. case 22:
  1396. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1397. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1398. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1399. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1400. break;
  1401. case 23:
  1402. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1403. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1404. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1406. break;
  1407. case 24:
  1408. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1409. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1410. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1412. break;
  1413. case 25:
  1414. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1415. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1416. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1418. break;
  1419. case 26:
  1420. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1421. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1422. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1423. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1424. break;
  1425. case 27:
  1426. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1427. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1428. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1429. break;
  1430. case 28:
  1431. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1432. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1433. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1434. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1435. break;
  1436. case 29:
  1437. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1438. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1439. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1440. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1441. break;
  1442. case 30:
  1443. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1444. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1445. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1447. break;
  1448. default:
  1449. gb_tile_moden = 0;
  1450. break;
  1451. }
  1452. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1453. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1454. }
  1455. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1456. switch (reg_offset) {
  1457. case 0:
  1458. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1461. NUM_BANKS(ADDR_SURF_16_BANK));
  1462. break;
  1463. case 1:
  1464. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1467. NUM_BANKS(ADDR_SURF_16_BANK));
  1468. break;
  1469. case 2:
  1470. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1473. NUM_BANKS(ADDR_SURF_16_BANK));
  1474. break;
  1475. case 3:
  1476. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1479. NUM_BANKS(ADDR_SURF_16_BANK));
  1480. break;
  1481. case 4:
  1482. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1483. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1484. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1485. NUM_BANKS(ADDR_SURF_8_BANK));
  1486. break;
  1487. case 5:
  1488. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1491. NUM_BANKS(ADDR_SURF_4_BANK));
  1492. break;
  1493. case 6:
  1494. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1495. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1496. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1497. NUM_BANKS(ADDR_SURF_4_BANK));
  1498. break;
  1499. case 8:
  1500. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1503. NUM_BANKS(ADDR_SURF_16_BANK));
  1504. break;
  1505. case 9:
  1506. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1509. NUM_BANKS(ADDR_SURF_16_BANK));
  1510. break;
  1511. case 10:
  1512. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1515. NUM_BANKS(ADDR_SURF_16_BANK));
  1516. break;
  1517. case 11:
  1518. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1521. NUM_BANKS(ADDR_SURF_8_BANK));
  1522. break;
  1523. case 12:
  1524. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1527. NUM_BANKS(ADDR_SURF_16_BANK));
  1528. break;
  1529. case 13:
  1530. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1533. NUM_BANKS(ADDR_SURF_8_BANK));
  1534. break;
  1535. case 14:
  1536. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1537. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1538. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1539. NUM_BANKS(ADDR_SURF_4_BANK));
  1540. break;
  1541. default:
  1542. gb_tile_moden = 0;
  1543. break;
  1544. }
  1545. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1546. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1547. }
  1548. break;
  1549. case CHIP_KABINI:
  1550. case CHIP_KAVERI:
  1551. case CHIP_MULLINS:
  1552. default:
  1553. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1554. switch (reg_offset) {
  1555. case 0:
  1556. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1557. PIPE_CONFIG(ADDR_SURF_P2) |
  1558. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1559. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1560. break;
  1561. case 1:
  1562. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1563. PIPE_CONFIG(ADDR_SURF_P2) |
  1564. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1565. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1566. break;
  1567. case 2:
  1568. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1569. PIPE_CONFIG(ADDR_SURF_P2) |
  1570. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1571. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1572. break;
  1573. case 3:
  1574. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1575. PIPE_CONFIG(ADDR_SURF_P2) |
  1576. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1577. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1578. break;
  1579. case 4:
  1580. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1581. PIPE_CONFIG(ADDR_SURF_P2) |
  1582. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1583. TILE_SPLIT(split_equal_to_row_size));
  1584. break;
  1585. case 5:
  1586. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1587. PIPE_CONFIG(ADDR_SURF_P2) |
  1588. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1589. break;
  1590. case 6:
  1591. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1592. PIPE_CONFIG(ADDR_SURF_P2) |
  1593. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1594. TILE_SPLIT(split_equal_to_row_size));
  1595. break;
  1596. case 7:
  1597. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1598. break;
  1599. case 8:
  1600. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1601. PIPE_CONFIG(ADDR_SURF_P2));
  1602. break;
  1603. case 9:
  1604. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1605. PIPE_CONFIG(ADDR_SURF_P2) |
  1606. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1607. break;
  1608. case 10:
  1609. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1610. PIPE_CONFIG(ADDR_SURF_P2) |
  1611. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1613. break;
  1614. case 11:
  1615. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1616. PIPE_CONFIG(ADDR_SURF_P2) |
  1617. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1619. break;
  1620. case 12:
  1621. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1622. break;
  1623. case 13:
  1624. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1625. PIPE_CONFIG(ADDR_SURF_P2) |
  1626. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1627. break;
  1628. case 14:
  1629. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1630. PIPE_CONFIG(ADDR_SURF_P2) |
  1631. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1633. break;
  1634. case 15:
  1635. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1636. PIPE_CONFIG(ADDR_SURF_P2) |
  1637. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1638. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1639. break;
  1640. case 16:
  1641. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1642. PIPE_CONFIG(ADDR_SURF_P2) |
  1643. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1645. break;
  1646. case 17:
  1647. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1648. break;
  1649. case 18:
  1650. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1651. PIPE_CONFIG(ADDR_SURF_P2) |
  1652. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1653. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1654. break;
  1655. case 19:
  1656. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1657. PIPE_CONFIG(ADDR_SURF_P2) |
  1658. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1659. break;
  1660. case 20:
  1661. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1662. PIPE_CONFIG(ADDR_SURF_P2) |
  1663. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1665. break;
  1666. case 21:
  1667. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1668. PIPE_CONFIG(ADDR_SURF_P2) |
  1669. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1670. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1671. break;
  1672. case 22:
  1673. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1674. PIPE_CONFIG(ADDR_SURF_P2) |
  1675. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1677. break;
  1678. case 23:
  1679. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1680. break;
  1681. case 24:
  1682. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1683. PIPE_CONFIG(ADDR_SURF_P2) |
  1684. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1685. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1686. break;
  1687. case 25:
  1688. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1689. PIPE_CONFIG(ADDR_SURF_P2) |
  1690. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1691. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1692. break;
  1693. case 26:
  1694. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1695. PIPE_CONFIG(ADDR_SURF_P2) |
  1696. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1697. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1698. break;
  1699. case 27:
  1700. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1701. PIPE_CONFIG(ADDR_SURF_P2) |
  1702. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1703. break;
  1704. case 28:
  1705. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1706. PIPE_CONFIG(ADDR_SURF_P2) |
  1707. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1708. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1709. break;
  1710. case 29:
  1711. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1712. PIPE_CONFIG(ADDR_SURF_P2) |
  1713. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1714. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1715. break;
  1716. case 30:
  1717. gb_tile_moden = (TILE_SPLIT(split_equal_to_row_size));
  1718. break;
  1719. default:
  1720. gb_tile_moden = 0;
  1721. break;
  1722. }
  1723. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1724. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1725. }
  1726. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1727. switch (reg_offset) {
  1728. case 0:
  1729. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1732. NUM_BANKS(ADDR_SURF_8_BANK));
  1733. break;
  1734. case 1:
  1735. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1736. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1737. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1738. NUM_BANKS(ADDR_SURF_8_BANK));
  1739. break;
  1740. case 2:
  1741. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1744. NUM_BANKS(ADDR_SURF_8_BANK));
  1745. break;
  1746. case 3:
  1747. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1748. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1749. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1750. NUM_BANKS(ADDR_SURF_8_BANK));
  1751. break;
  1752. case 4:
  1753. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1754. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1755. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1756. NUM_BANKS(ADDR_SURF_8_BANK));
  1757. break;
  1758. case 5:
  1759. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1760. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1761. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1762. NUM_BANKS(ADDR_SURF_8_BANK));
  1763. break;
  1764. case 6:
  1765. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1766. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1767. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1768. NUM_BANKS(ADDR_SURF_8_BANK));
  1769. break;
  1770. case 8:
  1771. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1772. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1773. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1774. NUM_BANKS(ADDR_SURF_16_BANK));
  1775. break;
  1776. case 9:
  1777. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1778. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1779. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1780. NUM_BANKS(ADDR_SURF_16_BANK));
  1781. break;
  1782. case 10:
  1783. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1784. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1785. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1786. NUM_BANKS(ADDR_SURF_16_BANK));
  1787. break;
  1788. case 11:
  1789. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1790. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1791. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1792. NUM_BANKS(ADDR_SURF_16_BANK));
  1793. break;
  1794. case 12:
  1795. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1796. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1797. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1798. NUM_BANKS(ADDR_SURF_16_BANK));
  1799. break;
  1800. case 13:
  1801. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1802. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1803. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1804. NUM_BANKS(ADDR_SURF_16_BANK));
  1805. break;
  1806. case 14:
  1807. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1808. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1809. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1810. NUM_BANKS(ADDR_SURF_8_BANK));
  1811. break;
  1812. default:
  1813. gb_tile_moden = 0;
  1814. break;
  1815. }
  1816. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1817. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1818. }
  1819. break;
  1820. }
  1821. }
  1822. /**
  1823. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1824. *
  1825. * @adev: amdgpu_device pointer
  1826. * @se_num: shader engine to address
  1827. * @sh_num: sh block to address
  1828. *
  1829. * Select which SE, SH combinations to address. Certain
  1830. * registers are instanced per SE or SH. 0xffffffff means
  1831. * broadcast to all SEs or SHs (CIK).
  1832. */
  1833. void gfx_v7_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1834. {
  1835. u32 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK;
  1836. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1837. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1838. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1839. else if (se_num == 0xffffffff)
  1840. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1841. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1842. else if (sh_num == 0xffffffff)
  1843. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1844. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1845. else
  1846. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1847. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1848. WREG32(mmGRBM_GFX_INDEX, data);
  1849. }
  1850. /**
  1851. * gfx_v7_0_create_bitmask - create a bitmask
  1852. *
  1853. * @bit_width: length of the mask
  1854. *
  1855. * create a variable length bit mask (CIK).
  1856. * Returns the bitmask.
  1857. */
  1858. static u32 gfx_v7_0_create_bitmask(u32 bit_width)
  1859. {
  1860. u32 i, mask = 0;
  1861. for (i = 0; i < bit_width; i++) {
  1862. mask <<= 1;
  1863. mask |= 1;
  1864. }
  1865. return mask;
  1866. }
  1867. /**
  1868. * gfx_v7_0_get_rb_disabled - computes the mask of disabled RBs
  1869. *
  1870. * @adev: amdgpu_device pointer
  1871. * @max_rb_num: max RBs (render backends) for the asic
  1872. * @se_num: number of SEs (shader engines) for the asic
  1873. * @sh_per_se: number of SH blocks per SE for the asic
  1874. *
  1875. * Calculates the bitmask of disabled RBs (CIK).
  1876. * Returns the disabled RB bitmask.
  1877. */
  1878. static u32 gfx_v7_0_get_rb_disabled(struct amdgpu_device *adev,
  1879. u32 max_rb_num_per_se,
  1880. u32 sh_per_se)
  1881. {
  1882. u32 data, mask;
  1883. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1884. if (data & 1)
  1885. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1886. else
  1887. data = 0;
  1888. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1889. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1890. mask = gfx_v7_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1891. return data & mask;
  1892. }
  1893. /**
  1894. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1895. *
  1896. * @adev: amdgpu_device pointer
  1897. * @se_num: number of SEs (shader engines) for the asic
  1898. * @sh_per_se: number of SH blocks per SE for the asic
  1899. * @max_rb_num: max RBs (render backends) for the asic
  1900. *
  1901. * Configures per-SE/SH RB registers (CIK).
  1902. */
  1903. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev,
  1904. u32 se_num, u32 sh_per_se,
  1905. u32 max_rb_num_per_se)
  1906. {
  1907. int i, j;
  1908. u32 data, mask;
  1909. u32 disabled_rbs = 0;
  1910. u32 enabled_rbs = 0;
  1911. mutex_lock(&adev->grbm_idx_mutex);
  1912. for (i = 0; i < se_num; i++) {
  1913. for (j = 0; j < sh_per_se; j++) {
  1914. gfx_v7_0_select_se_sh(adev, i, j);
  1915. data = gfx_v7_0_get_rb_disabled(adev, max_rb_num_per_se, sh_per_se);
  1916. if (adev->asic_type == CHIP_HAWAII)
  1917. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  1918. else
  1919. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  1920. }
  1921. }
  1922. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1923. mutex_unlock(&adev->grbm_idx_mutex);
  1924. mask = 1;
  1925. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1926. if (!(disabled_rbs & mask))
  1927. enabled_rbs |= mask;
  1928. mask <<= 1;
  1929. }
  1930. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1931. mutex_lock(&adev->grbm_idx_mutex);
  1932. for (i = 0; i < se_num; i++) {
  1933. gfx_v7_0_select_se_sh(adev, i, 0xffffffff);
  1934. data = 0;
  1935. for (j = 0; j < sh_per_se; j++) {
  1936. switch (enabled_rbs & 3) {
  1937. case 0:
  1938. if (j == 0)
  1939. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1940. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1941. else
  1942. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1943. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1944. break;
  1945. case 1:
  1946. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1947. break;
  1948. case 2:
  1949. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1950. break;
  1951. case 3:
  1952. default:
  1953. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1954. break;
  1955. }
  1956. enabled_rbs >>= 2;
  1957. }
  1958. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1959. }
  1960. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1961. mutex_unlock(&adev->grbm_idx_mutex);
  1962. }
  1963. /**
  1964. * gmc_v7_0_init_compute_vmid - gart enable
  1965. *
  1966. * @rdev: amdgpu_device pointer
  1967. *
  1968. * Initialize compute vmid sh_mem registers
  1969. *
  1970. */
  1971. #define DEFAULT_SH_MEM_BASES (0x6000)
  1972. #define FIRST_COMPUTE_VMID (8)
  1973. #define LAST_COMPUTE_VMID (16)
  1974. static void gmc_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1975. {
  1976. int i;
  1977. uint32_t sh_mem_config;
  1978. uint32_t sh_mem_bases;
  1979. /*
  1980. * Configure apertures:
  1981. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1982. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1983. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1984. */
  1985. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1986. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1987. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1988. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1989. mutex_lock(&adev->srbm_mutex);
  1990. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1991. cik_srbm_select(adev, 0, 0, 0, i);
  1992. /* CP and shaders */
  1993. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1994. WREG32(mmSH_MEM_APE1_BASE, 1);
  1995. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1996. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1997. }
  1998. cik_srbm_select(adev, 0, 0, 0, 0);
  1999. mutex_unlock(&adev->srbm_mutex);
  2000. }
  2001. /**
  2002. * gfx_v7_0_gpu_init - setup the 3D engine
  2003. *
  2004. * @adev: amdgpu_device pointer
  2005. *
  2006. * Configures the 3D engine and tiling configuration
  2007. * registers so that the 3D engine is usable.
  2008. */
  2009. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  2010. {
  2011. u32 gb_addr_config;
  2012. u32 mc_shared_chmap, mc_arb_ramcfg;
  2013. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  2014. u32 sh_mem_cfg;
  2015. u32 tmp;
  2016. int i;
  2017. switch (adev->asic_type) {
  2018. case CHIP_BONAIRE:
  2019. adev->gfx.config.max_shader_engines = 2;
  2020. adev->gfx.config.max_tile_pipes = 4;
  2021. adev->gfx.config.max_cu_per_sh = 7;
  2022. adev->gfx.config.max_sh_per_se = 1;
  2023. adev->gfx.config.max_backends_per_se = 2;
  2024. adev->gfx.config.max_texture_channel_caches = 4;
  2025. adev->gfx.config.max_gprs = 256;
  2026. adev->gfx.config.max_gs_threads = 32;
  2027. adev->gfx.config.max_hw_contexts = 8;
  2028. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2029. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2030. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2031. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2032. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2033. break;
  2034. case CHIP_HAWAII:
  2035. adev->gfx.config.max_shader_engines = 4;
  2036. adev->gfx.config.max_tile_pipes = 16;
  2037. adev->gfx.config.max_cu_per_sh = 11;
  2038. adev->gfx.config.max_sh_per_se = 1;
  2039. adev->gfx.config.max_backends_per_se = 4;
  2040. adev->gfx.config.max_texture_channel_caches = 16;
  2041. adev->gfx.config.max_gprs = 256;
  2042. adev->gfx.config.max_gs_threads = 32;
  2043. adev->gfx.config.max_hw_contexts = 8;
  2044. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2045. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2046. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2047. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2048. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  2049. break;
  2050. case CHIP_KAVERI:
  2051. adev->gfx.config.max_shader_engines = 1;
  2052. adev->gfx.config.max_tile_pipes = 4;
  2053. if ((adev->pdev->device == 0x1304) ||
  2054. (adev->pdev->device == 0x1305) ||
  2055. (adev->pdev->device == 0x130C) ||
  2056. (adev->pdev->device == 0x130F) ||
  2057. (adev->pdev->device == 0x1310) ||
  2058. (adev->pdev->device == 0x1311) ||
  2059. (adev->pdev->device == 0x131C)) {
  2060. adev->gfx.config.max_cu_per_sh = 8;
  2061. adev->gfx.config.max_backends_per_se = 2;
  2062. } else if ((adev->pdev->device == 0x1309) ||
  2063. (adev->pdev->device == 0x130A) ||
  2064. (adev->pdev->device == 0x130D) ||
  2065. (adev->pdev->device == 0x1313) ||
  2066. (adev->pdev->device == 0x131D)) {
  2067. adev->gfx.config.max_cu_per_sh = 6;
  2068. adev->gfx.config.max_backends_per_se = 2;
  2069. } else if ((adev->pdev->device == 0x1306) ||
  2070. (adev->pdev->device == 0x1307) ||
  2071. (adev->pdev->device == 0x130B) ||
  2072. (adev->pdev->device == 0x130E) ||
  2073. (adev->pdev->device == 0x1315) ||
  2074. (adev->pdev->device == 0x131B)) {
  2075. adev->gfx.config.max_cu_per_sh = 4;
  2076. adev->gfx.config.max_backends_per_se = 1;
  2077. } else {
  2078. adev->gfx.config.max_cu_per_sh = 3;
  2079. adev->gfx.config.max_backends_per_se = 1;
  2080. }
  2081. adev->gfx.config.max_sh_per_se = 1;
  2082. adev->gfx.config.max_texture_channel_caches = 4;
  2083. adev->gfx.config.max_gprs = 256;
  2084. adev->gfx.config.max_gs_threads = 16;
  2085. adev->gfx.config.max_hw_contexts = 8;
  2086. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2087. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2088. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2089. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2090. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2091. break;
  2092. case CHIP_KABINI:
  2093. case CHIP_MULLINS:
  2094. default:
  2095. adev->gfx.config.max_shader_engines = 1;
  2096. adev->gfx.config.max_tile_pipes = 2;
  2097. adev->gfx.config.max_cu_per_sh = 2;
  2098. adev->gfx.config.max_sh_per_se = 1;
  2099. adev->gfx.config.max_backends_per_se = 1;
  2100. adev->gfx.config.max_texture_channel_caches = 2;
  2101. adev->gfx.config.max_gprs = 256;
  2102. adev->gfx.config.max_gs_threads = 16;
  2103. adev->gfx.config.max_hw_contexts = 8;
  2104. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2105. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2106. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2107. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2108. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2109. break;
  2110. }
  2111. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  2112. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  2113. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  2114. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  2115. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  2116. adev->gfx.config.mem_max_burst_length_bytes = 256;
  2117. if (adev->flags & AMD_IS_APU) {
  2118. /* Get memory bank mapping mode. */
  2119. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  2120. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  2121. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  2122. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  2123. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  2124. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  2125. /* Validate settings in case only one DIMM installed. */
  2126. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  2127. dimm00_addr_map = 0;
  2128. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  2129. dimm01_addr_map = 0;
  2130. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  2131. dimm10_addr_map = 0;
  2132. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  2133. dimm11_addr_map = 0;
  2134. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  2135. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  2136. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  2137. adev->gfx.config.mem_row_size_in_kb = 2;
  2138. else
  2139. adev->gfx.config.mem_row_size_in_kb = 1;
  2140. } else {
  2141. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  2142. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2143. if (adev->gfx.config.mem_row_size_in_kb > 4)
  2144. adev->gfx.config.mem_row_size_in_kb = 4;
  2145. }
  2146. /* XXX use MC settings? */
  2147. adev->gfx.config.shader_engine_tile_size = 32;
  2148. adev->gfx.config.num_gpus = 1;
  2149. adev->gfx.config.multi_gpu_tile_size = 64;
  2150. /* fix up row size */
  2151. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  2152. switch (adev->gfx.config.mem_row_size_in_kb) {
  2153. case 1:
  2154. default:
  2155. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  2156. break;
  2157. case 2:
  2158. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  2159. break;
  2160. case 4:
  2161. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  2162. break;
  2163. }
  2164. adev->gfx.config.gb_addr_config = gb_addr_config;
  2165. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  2166. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  2167. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  2168. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  2169. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  2170. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2171. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2172. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2173. gfx_v7_0_tiling_mode_table_init(adev);
  2174. gfx_v7_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2175. adev->gfx.config.max_sh_per_se,
  2176. adev->gfx.config.max_backends_per_se);
  2177. /* set HW defaults for 3D engine */
  2178. WREG32(mmCP_MEQ_THRESHOLDS,
  2179. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  2180. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  2181. mutex_lock(&adev->grbm_idx_mutex);
  2182. /*
  2183. * making sure that the following register writes will be broadcasted
  2184. * to all the shaders
  2185. */
  2186. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2187. /* XXX SH_MEM regs */
  2188. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2189. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2190. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2191. mutex_lock(&adev->srbm_mutex);
  2192. for (i = 0; i < 16; i++) {
  2193. cik_srbm_select(adev, 0, 0, 0, i);
  2194. /* CP and shaders */
  2195. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  2196. WREG32(mmSH_MEM_APE1_BASE, 1);
  2197. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2198. WREG32(mmSH_MEM_BASES, 0);
  2199. }
  2200. cik_srbm_select(adev, 0, 0, 0, 0);
  2201. mutex_unlock(&adev->srbm_mutex);
  2202. gmc_v7_0_init_compute_vmid(adev);
  2203. WREG32(mmSX_DEBUG_1, 0x20);
  2204. WREG32(mmTA_CNTL_AUX, 0x00010000);
  2205. tmp = RREG32(mmSPI_CONFIG_CNTL);
  2206. tmp |= 0x03000000;
  2207. WREG32(mmSPI_CONFIG_CNTL, tmp);
  2208. WREG32(mmSQ_CONFIG, 1);
  2209. WREG32(mmDB_DEBUG, 0);
  2210. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  2211. tmp |= 0x00000400;
  2212. WREG32(mmDB_DEBUG2, tmp);
  2213. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  2214. tmp |= 0x00020200;
  2215. WREG32(mmDB_DEBUG3, tmp);
  2216. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  2217. tmp |= 0x00018208;
  2218. WREG32(mmCB_HW_CONTROL, tmp);
  2219. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  2220. WREG32(mmPA_SC_FIFO_SIZE,
  2221. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2222. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2223. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2224. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  2225. WREG32(mmVGT_NUM_INSTANCES, 1);
  2226. WREG32(mmCP_PERFMON_CNTL, 0);
  2227. WREG32(mmSQ_CONFIG, 0);
  2228. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  2229. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  2230. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  2231. WREG32(mmVGT_CACHE_INVALIDATION,
  2232. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  2233. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  2234. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  2235. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  2236. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  2237. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  2238. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  2239. mutex_unlock(&adev->grbm_idx_mutex);
  2240. udelay(50);
  2241. }
  2242. /*
  2243. * GPU scratch registers helpers function.
  2244. */
  2245. /**
  2246. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  2247. *
  2248. * @adev: amdgpu_device pointer
  2249. *
  2250. * Set up the number and offset of the CP scratch registers.
  2251. * NOTE: use of CP scratch registers is a legacy inferface and
  2252. * is not used by default on newer asics (r6xx+). On newer asics,
  2253. * memory buffers are used for fences rather than scratch regs.
  2254. */
  2255. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  2256. {
  2257. int i;
  2258. adev->gfx.scratch.num_reg = 7;
  2259. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  2260. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  2261. adev->gfx.scratch.free[i] = true;
  2262. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  2263. }
  2264. }
  2265. /**
  2266. * gfx_v7_0_ring_test_ring - basic gfx ring test
  2267. *
  2268. * @adev: amdgpu_device pointer
  2269. * @ring: amdgpu_ring structure holding ring information
  2270. *
  2271. * Allocate a scratch register and write to it using the gfx ring (CIK).
  2272. * Provides a basic gfx ring test to verify that the ring is working.
  2273. * Used by gfx_v7_0_cp_gfx_resume();
  2274. * Returns 0 on success, error on failure.
  2275. */
  2276. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  2277. {
  2278. struct amdgpu_device *adev = ring->adev;
  2279. uint32_t scratch;
  2280. uint32_t tmp = 0;
  2281. unsigned i;
  2282. int r;
  2283. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2284. if (r) {
  2285. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  2286. return r;
  2287. }
  2288. WREG32(scratch, 0xCAFEDEAD);
  2289. r = amdgpu_ring_lock(ring, 3);
  2290. if (r) {
  2291. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2292. amdgpu_gfx_scratch_free(adev, scratch);
  2293. return r;
  2294. }
  2295. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2296. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2297. amdgpu_ring_write(ring, 0xDEADBEEF);
  2298. amdgpu_ring_unlock_commit(ring);
  2299. for (i = 0; i < adev->usec_timeout; i++) {
  2300. tmp = RREG32(scratch);
  2301. if (tmp == 0xDEADBEEF)
  2302. break;
  2303. DRM_UDELAY(1);
  2304. }
  2305. if (i < adev->usec_timeout) {
  2306. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2307. } else {
  2308. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2309. ring->idx, scratch, tmp);
  2310. r = -EINVAL;
  2311. }
  2312. amdgpu_gfx_scratch_free(adev, scratch);
  2313. return r;
  2314. }
  2315. /**
  2316. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  2317. *
  2318. * @adev: amdgpu_device pointer
  2319. * @ridx: amdgpu ring index
  2320. *
  2321. * Emits an hdp flush on the cp.
  2322. */
  2323. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2324. {
  2325. u32 ref_and_mask;
  2326. int usepfp = ring->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  2327. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  2328. switch (ring->me) {
  2329. case 1:
  2330. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  2331. break;
  2332. case 2:
  2333. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  2334. break;
  2335. default:
  2336. return;
  2337. }
  2338. } else {
  2339. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  2340. }
  2341. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2342. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  2343. WAIT_REG_MEM_FUNCTION(3) | /* == */
  2344. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2345. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  2346. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  2347. amdgpu_ring_write(ring, ref_and_mask);
  2348. amdgpu_ring_write(ring, ref_and_mask);
  2349. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2350. }
  2351. /**
  2352. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  2353. *
  2354. * @adev: amdgpu_device pointer
  2355. * @fence: amdgpu fence object
  2356. *
  2357. * Emits a fence sequnce number on the gfx ring and flushes
  2358. * GPU caches.
  2359. */
  2360. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  2361. u64 seq, unsigned flags)
  2362. {
  2363. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2364. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2365. /* Workaround for cache flush problems. First send a dummy EOP
  2366. * event down the pipe with seq one below.
  2367. */
  2368. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2369. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2370. EOP_TC_ACTION_EN |
  2371. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2372. EVENT_INDEX(5)));
  2373. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2374. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2375. DATA_SEL(1) | INT_SEL(0));
  2376. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  2377. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  2378. /* Then send the real EOP event down the pipe. */
  2379. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2380. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2381. EOP_TC_ACTION_EN |
  2382. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2383. EVENT_INDEX(5)));
  2384. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2385. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2386. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2387. amdgpu_ring_write(ring, lower_32_bits(seq));
  2388. amdgpu_ring_write(ring, upper_32_bits(seq));
  2389. }
  2390. /**
  2391. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  2392. *
  2393. * @adev: amdgpu_device pointer
  2394. * @fence: amdgpu fence object
  2395. *
  2396. * Emits a fence sequnce number on the compute ring and flushes
  2397. * GPU caches.
  2398. */
  2399. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  2400. u64 addr, u64 seq,
  2401. unsigned flags)
  2402. {
  2403. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2404. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2405. /* RELEASE_MEM - flush caches, send int */
  2406. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2407. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2408. EOP_TC_ACTION_EN |
  2409. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2410. EVENT_INDEX(5)));
  2411. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2412. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2413. amdgpu_ring_write(ring, upper_32_bits(addr));
  2414. amdgpu_ring_write(ring, lower_32_bits(seq));
  2415. amdgpu_ring_write(ring, upper_32_bits(seq));
  2416. }
  2417. /*
  2418. * IB stuff
  2419. */
  2420. /**
  2421. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  2422. *
  2423. * @ring: amdgpu_ring structure holding ring information
  2424. * @ib: amdgpu indirect buffer object
  2425. *
  2426. * Emits an DE (drawing engine) or CE (constant engine) IB
  2427. * on the gfx ring. IBs are usually generated by userspace
  2428. * acceleration drivers and submitted to the kernel for
  2429. * sheduling on the ring. This function schedules the IB
  2430. * on the gfx ring for execution by the GPU.
  2431. */
  2432. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2433. struct amdgpu_ib *ib)
  2434. {
  2435. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  2436. u32 header, control = 0;
  2437. u32 next_rptr = ring->wptr + 5;
  2438. /* drop the CE preamble IB for the same context */
  2439. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  2440. return;
  2441. if (need_ctx_switch)
  2442. next_rptr += 2;
  2443. next_rptr += 4;
  2444. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2445. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  2446. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2447. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2448. amdgpu_ring_write(ring, next_rptr);
  2449. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  2450. if (need_ctx_switch) {
  2451. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2452. amdgpu_ring_write(ring, 0);
  2453. }
  2454. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2455. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2456. else
  2457. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2458. control |= ib->length_dw |
  2459. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  2460. amdgpu_ring_write(ring, header);
  2461. amdgpu_ring_write(ring,
  2462. #ifdef __BIG_ENDIAN
  2463. (2 << 0) |
  2464. #endif
  2465. (ib->gpu_addr & 0xFFFFFFFC));
  2466. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2467. amdgpu_ring_write(ring, control);
  2468. }
  2469. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2470. struct amdgpu_ib *ib)
  2471. {
  2472. u32 header, control = 0;
  2473. u32 next_rptr = ring->wptr + 5;
  2474. control |= INDIRECT_BUFFER_VALID;
  2475. next_rptr += 4;
  2476. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2477. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  2478. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2479. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2480. amdgpu_ring_write(ring, next_rptr);
  2481. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2482. control |= ib->length_dw |
  2483. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  2484. amdgpu_ring_write(ring, header);
  2485. amdgpu_ring_write(ring,
  2486. #ifdef __BIG_ENDIAN
  2487. (2 << 0) |
  2488. #endif
  2489. (ib->gpu_addr & 0xFFFFFFFC));
  2490. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2491. amdgpu_ring_write(ring, control);
  2492. }
  2493. /**
  2494. * gfx_v7_0_ring_test_ib - basic ring IB test
  2495. *
  2496. * @ring: amdgpu_ring structure holding ring information
  2497. *
  2498. * Allocate an IB and execute it on the gfx ring (CIK).
  2499. * Provides a basic gfx ring test to verify that IBs are working.
  2500. * Returns 0 on success, error on failure.
  2501. */
  2502. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring)
  2503. {
  2504. struct amdgpu_device *adev = ring->adev;
  2505. struct amdgpu_ib ib;
  2506. struct fence *f = NULL;
  2507. uint32_t scratch;
  2508. uint32_t tmp = 0;
  2509. unsigned i;
  2510. int r;
  2511. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2512. if (r) {
  2513. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  2514. return r;
  2515. }
  2516. WREG32(scratch, 0xCAFEDEAD);
  2517. memset(&ib, 0, sizeof(ib));
  2518. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  2519. if (r) {
  2520. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  2521. goto err1;
  2522. }
  2523. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2524. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2525. ib.ptr[2] = 0xDEADBEEF;
  2526. ib.length_dw = 3;
  2527. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  2528. AMDGPU_FENCE_OWNER_UNDEFINED,
  2529. &f);
  2530. if (r)
  2531. goto err2;
  2532. r = fence_wait(f, false);
  2533. if (r) {
  2534. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  2535. goto err2;
  2536. }
  2537. for (i = 0; i < adev->usec_timeout; i++) {
  2538. tmp = RREG32(scratch);
  2539. if (tmp == 0xDEADBEEF)
  2540. break;
  2541. DRM_UDELAY(1);
  2542. }
  2543. if (i < adev->usec_timeout) {
  2544. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  2545. ring->idx, i);
  2546. goto err2;
  2547. } else {
  2548. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2549. scratch, tmp);
  2550. r = -EINVAL;
  2551. }
  2552. err2:
  2553. fence_put(f);
  2554. amdgpu_ib_free(adev, &ib);
  2555. err1:
  2556. amdgpu_gfx_scratch_free(adev, scratch);
  2557. return r;
  2558. }
  2559. /*
  2560. * CP.
  2561. * On CIK, gfx and compute now have independant command processors.
  2562. *
  2563. * GFX
  2564. * Gfx consists of a single ring and can process both gfx jobs and
  2565. * compute jobs. The gfx CP consists of three microengines (ME):
  2566. * PFP - Pre-Fetch Parser
  2567. * ME - Micro Engine
  2568. * CE - Constant Engine
  2569. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2570. * The CE is an asynchronous engine used for updating buffer desciptors
  2571. * used by the DE so that they can be loaded into cache in parallel
  2572. * while the DE is processing state update packets.
  2573. *
  2574. * Compute
  2575. * The compute CP consists of two microengines (ME):
  2576. * MEC1 - Compute MicroEngine 1
  2577. * MEC2 - Compute MicroEngine 2
  2578. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2579. * The queues are exposed to userspace and are programmed directly
  2580. * by the compute runtime.
  2581. */
  2582. /**
  2583. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2584. *
  2585. * @adev: amdgpu_device pointer
  2586. * @enable: enable or disable the MEs
  2587. *
  2588. * Halts or unhalts the gfx MEs.
  2589. */
  2590. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2591. {
  2592. int i;
  2593. if (enable) {
  2594. WREG32(mmCP_ME_CNTL, 0);
  2595. } else {
  2596. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2597. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2598. adev->gfx.gfx_ring[i].ready = false;
  2599. }
  2600. udelay(50);
  2601. }
  2602. /**
  2603. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2604. *
  2605. * @adev: amdgpu_device pointer
  2606. *
  2607. * Loads the gfx PFP, ME, and CE ucode.
  2608. * Returns 0 for success, -EINVAL if the ucode is not available.
  2609. */
  2610. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2611. {
  2612. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2613. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2614. const struct gfx_firmware_header_v1_0 *me_hdr;
  2615. const __le32 *fw_data;
  2616. unsigned i, fw_size;
  2617. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2618. return -EINVAL;
  2619. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2620. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2621. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2622. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2623. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2624. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2625. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2626. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2627. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2628. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2629. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2630. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2631. gfx_v7_0_cp_gfx_enable(adev, false);
  2632. /* PFP */
  2633. fw_data = (const __le32 *)
  2634. (adev->gfx.pfp_fw->data +
  2635. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2636. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2637. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2638. for (i = 0; i < fw_size; i++)
  2639. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2640. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2641. /* CE */
  2642. fw_data = (const __le32 *)
  2643. (adev->gfx.ce_fw->data +
  2644. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2645. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2646. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2647. for (i = 0; i < fw_size; i++)
  2648. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2649. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2650. /* ME */
  2651. fw_data = (const __le32 *)
  2652. (adev->gfx.me_fw->data +
  2653. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2654. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2655. WREG32(mmCP_ME_RAM_WADDR, 0);
  2656. for (i = 0; i < fw_size; i++)
  2657. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2658. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2659. return 0;
  2660. }
  2661. /**
  2662. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2663. *
  2664. * @adev: amdgpu_device pointer
  2665. *
  2666. * Enables the ring and loads the clear state context and other
  2667. * packets required to init the ring.
  2668. * Returns 0 for success, error for failure.
  2669. */
  2670. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2671. {
  2672. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2673. const struct cs_section_def *sect = NULL;
  2674. const struct cs_extent_def *ext = NULL;
  2675. int r, i;
  2676. /* init the CP */
  2677. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2678. WREG32(mmCP_ENDIAN_SWAP, 0);
  2679. WREG32(mmCP_DEVICE_ID, 1);
  2680. gfx_v7_0_cp_gfx_enable(adev, true);
  2681. r = amdgpu_ring_lock(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2682. if (r) {
  2683. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2684. return r;
  2685. }
  2686. /* init the CE partitions. CE only used for gfx on CIK */
  2687. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2688. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2689. amdgpu_ring_write(ring, 0x8000);
  2690. amdgpu_ring_write(ring, 0x8000);
  2691. /* clear state buffer */
  2692. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2693. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2694. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2695. amdgpu_ring_write(ring, 0x80000000);
  2696. amdgpu_ring_write(ring, 0x80000000);
  2697. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2698. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2699. if (sect->id == SECT_CONTEXT) {
  2700. amdgpu_ring_write(ring,
  2701. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2702. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2703. for (i = 0; i < ext->reg_count; i++)
  2704. amdgpu_ring_write(ring, ext->extent[i]);
  2705. }
  2706. }
  2707. }
  2708. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2709. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2710. switch (adev->asic_type) {
  2711. case CHIP_BONAIRE:
  2712. amdgpu_ring_write(ring, 0x16000012);
  2713. amdgpu_ring_write(ring, 0x00000000);
  2714. break;
  2715. case CHIP_KAVERI:
  2716. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2717. amdgpu_ring_write(ring, 0x00000000);
  2718. break;
  2719. case CHIP_KABINI:
  2720. case CHIP_MULLINS:
  2721. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2722. amdgpu_ring_write(ring, 0x00000000);
  2723. break;
  2724. case CHIP_HAWAII:
  2725. amdgpu_ring_write(ring, 0x3a00161a);
  2726. amdgpu_ring_write(ring, 0x0000002e);
  2727. break;
  2728. default:
  2729. amdgpu_ring_write(ring, 0x00000000);
  2730. amdgpu_ring_write(ring, 0x00000000);
  2731. break;
  2732. }
  2733. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2734. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2735. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2736. amdgpu_ring_write(ring, 0);
  2737. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2738. amdgpu_ring_write(ring, 0x00000316);
  2739. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2740. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2741. amdgpu_ring_unlock_commit(ring);
  2742. return 0;
  2743. }
  2744. /**
  2745. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2746. *
  2747. * @adev: amdgpu_device pointer
  2748. *
  2749. * Program the location and size of the gfx ring buffer
  2750. * and test it to make sure it's working.
  2751. * Returns 0 for success, error for failure.
  2752. */
  2753. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2754. {
  2755. struct amdgpu_ring *ring;
  2756. u32 tmp;
  2757. u32 rb_bufsz;
  2758. u64 rb_addr, rptr_addr;
  2759. int r;
  2760. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2761. if (adev->asic_type != CHIP_HAWAII)
  2762. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2763. /* Set the write pointer delay */
  2764. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2765. /* set the RB to use vmid 0 */
  2766. WREG32(mmCP_RB_VMID, 0);
  2767. WREG32(mmSCRATCH_ADDR, 0);
  2768. /* ring 0 - compute and gfx */
  2769. /* Set ring buffer size */
  2770. ring = &adev->gfx.gfx_ring[0];
  2771. rb_bufsz = order_base_2(ring->ring_size / 8);
  2772. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2773. #ifdef __BIG_ENDIAN
  2774. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2775. #endif
  2776. WREG32(mmCP_RB0_CNTL, tmp);
  2777. /* Initialize the ring buffer's read and write pointers */
  2778. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2779. ring->wptr = 0;
  2780. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2781. /* set the wb address wether it's enabled or not */
  2782. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2783. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2784. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2785. /* scratch register shadowing is no longer supported */
  2786. WREG32(mmSCRATCH_UMSK, 0);
  2787. mdelay(1);
  2788. WREG32(mmCP_RB0_CNTL, tmp);
  2789. rb_addr = ring->gpu_addr >> 8;
  2790. WREG32(mmCP_RB0_BASE, rb_addr);
  2791. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2792. /* start the ring */
  2793. gfx_v7_0_cp_gfx_start(adev);
  2794. ring->ready = true;
  2795. r = amdgpu_ring_test_ring(ring);
  2796. if (r) {
  2797. ring->ready = false;
  2798. return r;
  2799. }
  2800. return 0;
  2801. }
  2802. static u32 gfx_v7_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2803. {
  2804. u32 rptr;
  2805. rptr = ring->adev->wb.wb[ring->rptr_offs];
  2806. return rptr;
  2807. }
  2808. static u32 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2809. {
  2810. struct amdgpu_device *adev = ring->adev;
  2811. u32 wptr;
  2812. wptr = RREG32(mmCP_RB0_WPTR);
  2813. return wptr;
  2814. }
  2815. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2816. {
  2817. struct amdgpu_device *adev = ring->adev;
  2818. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2819. (void)RREG32(mmCP_RB0_WPTR);
  2820. }
  2821. static u32 gfx_v7_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2822. {
  2823. u32 rptr;
  2824. rptr = ring->adev->wb.wb[ring->rptr_offs];
  2825. return rptr;
  2826. }
  2827. static u32 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2828. {
  2829. u32 wptr;
  2830. /* XXX check if swapping is necessary on BE */
  2831. wptr = ring->adev->wb.wb[ring->wptr_offs];
  2832. return wptr;
  2833. }
  2834. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2835. {
  2836. struct amdgpu_device *adev = ring->adev;
  2837. /* XXX check if swapping is necessary on BE */
  2838. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  2839. WDOORBELL32(ring->doorbell_index, ring->wptr);
  2840. }
  2841. /**
  2842. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2843. *
  2844. * @adev: amdgpu_device pointer
  2845. * @enable: enable or disable the MEs
  2846. *
  2847. * Halts or unhalts the compute MEs.
  2848. */
  2849. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2850. {
  2851. int i;
  2852. if (enable) {
  2853. WREG32(mmCP_MEC_CNTL, 0);
  2854. } else {
  2855. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2856. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2857. adev->gfx.compute_ring[i].ready = false;
  2858. }
  2859. udelay(50);
  2860. }
  2861. /**
  2862. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2863. *
  2864. * @adev: amdgpu_device pointer
  2865. *
  2866. * Loads the compute MEC1&2 ucode.
  2867. * Returns 0 for success, -EINVAL if the ucode is not available.
  2868. */
  2869. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2870. {
  2871. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2872. const __le32 *fw_data;
  2873. unsigned i, fw_size;
  2874. if (!adev->gfx.mec_fw)
  2875. return -EINVAL;
  2876. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2877. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2878. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2879. adev->gfx.mec_feature_version = le32_to_cpu(
  2880. mec_hdr->ucode_feature_version);
  2881. gfx_v7_0_cp_compute_enable(adev, false);
  2882. /* MEC1 */
  2883. fw_data = (const __le32 *)
  2884. (adev->gfx.mec_fw->data +
  2885. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2886. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2887. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2888. for (i = 0; i < fw_size; i++)
  2889. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2890. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2891. if (adev->asic_type == CHIP_KAVERI) {
  2892. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2893. if (!adev->gfx.mec2_fw)
  2894. return -EINVAL;
  2895. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2896. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2897. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2898. adev->gfx.mec2_feature_version = le32_to_cpu(
  2899. mec2_hdr->ucode_feature_version);
  2900. /* MEC2 */
  2901. fw_data = (const __le32 *)
  2902. (adev->gfx.mec2_fw->data +
  2903. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2904. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2905. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2906. for (i = 0; i < fw_size; i++)
  2907. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2908. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2909. }
  2910. return 0;
  2911. }
  2912. /**
  2913. * gfx_v7_0_cp_compute_start - start the compute queues
  2914. *
  2915. * @adev: amdgpu_device pointer
  2916. *
  2917. * Enable the compute queues.
  2918. * Returns 0 for success, error for failure.
  2919. */
  2920. static int gfx_v7_0_cp_compute_start(struct amdgpu_device *adev)
  2921. {
  2922. gfx_v7_0_cp_compute_enable(adev, true);
  2923. return 0;
  2924. }
  2925. /**
  2926. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2927. *
  2928. * @adev: amdgpu_device pointer
  2929. *
  2930. * Stop the compute queues and tear down the driver queue
  2931. * info.
  2932. */
  2933. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2934. {
  2935. int i, r;
  2936. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2937. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2938. if (ring->mqd_obj) {
  2939. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2940. if (unlikely(r != 0))
  2941. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2942. amdgpu_bo_unpin(ring->mqd_obj);
  2943. amdgpu_bo_unreserve(ring->mqd_obj);
  2944. amdgpu_bo_unref(&ring->mqd_obj);
  2945. ring->mqd_obj = NULL;
  2946. }
  2947. }
  2948. }
  2949. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2950. {
  2951. int r;
  2952. if (adev->gfx.mec.hpd_eop_obj) {
  2953. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2954. if (unlikely(r != 0))
  2955. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2956. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  2957. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2958. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  2959. adev->gfx.mec.hpd_eop_obj = NULL;
  2960. }
  2961. }
  2962. #define MEC_HPD_SIZE 2048
  2963. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2964. {
  2965. int r;
  2966. u32 *hpd;
  2967. /*
  2968. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2969. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2970. * Nonetheless, we assign only 1 pipe because all other pipes will
  2971. * be handled by KFD
  2972. */
  2973. adev->gfx.mec.num_mec = 1;
  2974. adev->gfx.mec.num_pipe = 1;
  2975. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  2976. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  2977. r = amdgpu_bo_create(adev,
  2978. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  2979. PAGE_SIZE, true,
  2980. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2981. &adev->gfx.mec.hpd_eop_obj);
  2982. if (r) {
  2983. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  2984. return r;
  2985. }
  2986. }
  2987. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2988. if (unlikely(r != 0)) {
  2989. gfx_v7_0_mec_fini(adev);
  2990. return r;
  2991. }
  2992. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  2993. &adev->gfx.mec.hpd_eop_gpu_addr);
  2994. if (r) {
  2995. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2996. gfx_v7_0_mec_fini(adev);
  2997. return r;
  2998. }
  2999. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  3000. if (r) {
  3001. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  3002. gfx_v7_0_mec_fini(adev);
  3003. return r;
  3004. }
  3005. /* clear memory. Not sure if this is required or not */
  3006. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  3007. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  3008. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  3009. return 0;
  3010. }
  3011. struct hqd_registers
  3012. {
  3013. u32 cp_mqd_base_addr;
  3014. u32 cp_mqd_base_addr_hi;
  3015. u32 cp_hqd_active;
  3016. u32 cp_hqd_vmid;
  3017. u32 cp_hqd_persistent_state;
  3018. u32 cp_hqd_pipe_priority;
  3019. u32 cp_hqd_queue_priority;
  3020. u32 cp_hqd_quantum;
  3021. u32 cp_hqd_pq_base;
  3022. u32 cp_hqd_pq_base_hi;
  3023. u32 cp_hqd_pq_rptr;
  3024. u32 cp_hqd_pq_rptr_report_addr;
  3025. u32 cp_hqd_pq_rptr_report_addr_hi;
  3026. u32 cp_hqd_pq_wptr_poll_addr;
  3027. u32 cp_hqd_pq_wptr_poll_addr_hi;
  3028. u32 cp_hqd_pq_doorbell_control;
  3029. u32 cp_hqd_pq_wptr;
  3030. u32 cp_hqd_pq_control;
  3031. u32 cp_hqd_ib_base_addr;
  3032. u32 cp_hqd_ib_base_addr_hi;
  3033. u32 cp_hqd_ib_rptr;
  3034. u32 cp_hqd_ib_control;
  3035. u32 cp_hqd_iq_timer;
  3036. u32 cp_hqd_iq_rptr;
  3037. u32 cp_hqd_dequeue_request;
  3038. u32 cp_hqd_dma_offload;
  3039. u32 cp_hqd_sema_cmd;
  3040. u32 cp_hqd_msg_type;
  3041. u32 cp_hqd_atomic0_preop_lo;
  3042. u32 cp_hqd_atomic0_preop_hi;
  3043. u32 cp_hqd_atomic1_preop_lo;
  3044. u32 cp_hqd_atomic1_preop_hi;
  3045. u32 cp_hqd_hq_scheduler0;
  3046. u32 cp_hqd_hq_scheduler1;
  3047. u32 cp_mqd_control;
  3048. };
  3049. struct bonaire_mqd
  3050. {
  3051. u32 header;
  3052. u32 dispatch_initiator;
  3053. u32 dimensions[3];
  3054. u32 start_idx[3];
  3055. u32 num_threads[3];
  3056. u32 pipeline_stat_enable;
  3057. u32 perf_counter_enable;
  3058. u32 pgm[2];
  3059. u32 tba[2];
  3060. u32 tma[2];
  3061. u32 pgm_rsrc[2];
  3062. u32 vmid;
  3063. u32 resource_limits;
  3064. u32 static_thread_mgmt01[2];
  3065. u32 tmp_ring_size;
  3066. u32 static_thread_mgmt23[2];
  3067. u32 restart[3];
  3068. u32 thread_trace_enable;
  3069. u32 reserved1;
  3070. u32 user_data[16];
  3071. u32 vgtcs_invoke_count[2];
  3072. struct hqd_registers queue_state;
  3073. u32 dequeue_cntr;
  3074. u32 interrupt_queue[64];
  3075. };
  3076. /**
  3077. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  3078. *
  3079. * @adev: amdgpu_device pointer
  3080. *
  3081. * Program the compute queues and test them to make sure they
  3082. * are working.
  3083. * Returns 0 for success, error for failure.
  3084. */
  3085. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  3086. {
  3087. int r, i, j;
  3088. u32 tmp;
  3089. bool use_doorbell = true;
  3090. u64 hqd_gpu_addr;
  3091. u64 mqd_gpu_addr;
  3092. u64 eop_gpu_addr;
  3093. u64 wb_gpu_addr;
  3094. u32 *buf;
  3095. struct bonaire_mqd *mqd;
  3096. r = gfx_v7_0_cp_compute_start(adev);
  3097. if (r)
  3098. return r;
  3099. /* fix up chicken bits */
  3100. tmp = RREG32(mmCP_CPF_DEBUG);
  3101. tmp |= (1 << 23);
  3102. WREG32(mmCP_CPF_DEBUG, tmp);
  3103. /* init the pipes */
  3104. mutex_lock(&adev->srbm_mutex);
  3105. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  3106. int me = (i < 4) ? 1 : 2;
  3107. int pipe = (i < 4) ? i : (i - 4);
  3108. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  3109. cik_srbm_select(adev, me, pipe, 0, 0);
  3110. /* write the EOP addr */
  3111. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  3112. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  3113. /* set the VMID assigned */
  3114. WREG32(mmCP_HPD_EOP_VMID, 0);
  3115. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3116. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  3117. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  3118. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  3119. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  3120. }
  3121. cik_srbm_select(adev, 0, 0, 0, 0);
  3122. mutex_unlock(&adev->srbm_mutex);
  3123. /* init the queues. Just two for now. */
  3124. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3125. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3126. if (ring->mqd_obj == NULL) {
  3127. r = amdgpu_bo_create(adev,
  3128. sizeof(struct bonaire_mqd),
  3129. PAGE_SIZE, true,
  3130. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  3131. &ring->mqd_obj);
  3132. if (r) {
  3133. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3134. return r;
  3135. }
  3136. }
  3137. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3138. if (unlikely(r != 0)) {
  3139. gfx_v7_0_cp_compute_fini(adev);
  3140. return r;
  3141. }
  3142. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3143. &mqd_gpu_addr);
  3144. if (r) {
  3145. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3146. gfx_v7_0_cp_compute_fini(adev);
  3147. return r;
  3148. }
  3149. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3150. if (r) {
  3151. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3152. gfx_v7_0_cp_compute_fini(adev);
  3153. return r;
  3154. }
  3155. /* init the mqd struct */
  3156. memset(buf, 0, sizeof(struct bonaire_mqd));
  3157. mqd = (struct bonaire_mqd *)buf;
  3158. mqd->header = 0xC0310800;
  3159. mqd->static_thread_mgmt01[0] = 0xffffffff;
  3160. mqd->static_thread_mgmt01[1] = 0xffffffff;
  3161. mqd->static_thread_mgmt23[0] = 0xffffffff;
  3162. mqd->static_thread_mgmt23[1] = 0xffffffff;
  3163. mutex_lock(&adev->srbm_mutex);
  3164. cik_srbm_select(adev, ring->me,
  3165. ring->pipe,
  3166. ring->queue, 0);
  3167. /* disable wptr polling */
  3168. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  3169. tmp &= ~CP_PQ_WPTR_POLL_CNTL__EN_MASK;
  3170. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  3171. /* enable doorbell? */
  3172. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3173. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3174. if (use_doorbell)
  3175. mqd->queue_state.cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  3176. else
  3177. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  3178. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3179. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3180. /* disable the queue if it's active */
  3181. mqd->queue_state.cp_hqd_dequeue_request = 0;
  3182. mqd->queue_state.cp_hqd_pq_rptr = 0;
  3183. mqd->queue_state.cp_hqd_pq_wptr= 0;
  3184. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  3185. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  3186. for (j = 0; j < adev->usec_timeout; j++) {
  3187. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  3188. break;
  3189. udelay(1);
  3190. }
  3191. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  3192. WREG32(mmCP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  3193. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3194. }
  3195. /* set the pointer to the MQD */
  3196. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  3197. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3198. WREG32(mmCP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  3199. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  3200. /* set MQD vmid to 0 */
  3201. mqd->queue_state.cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  3202. mqd->queue_state.cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  3203. WREG32(mmCP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  3204. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3205. hqd_gpu_addr = ring->gpu_addr >> 8;
  3206. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  3207. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3208. WREG32(mmCP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  3209. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  3210. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3211. mqd->queue_state.cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  3212. mqd->queue_state.cp_hqd_pq_control &=
  3213. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  3214. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  3215. mqd->queue_state.cp_hqd_pq_control |=
  3216. order_base_2(ring->ring_size / 8);
  3217. mqd->queue_state.cp_hqd_pq_control |=
  3218. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  3219. #ifdef __BIG_ENDIAN
  3220. mqd->queue_state.cp_hqd_pq_control |=
  3221. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  3222. #endif
  3223. mqd->queue_state.cp_hqd_pq_control &=
  3224. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  3225. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  3226. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  3227. mqd->queue_state.cp_hqd_pq_control |=
  3228. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  3229. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  3230. WREG32(mmCP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  3231. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3232. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3233. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3234. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3235. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  3236. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3237. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  3238. /* set the wb address wether it's enabled or not */
  3239. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3240. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  3241. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  3242. upper_32_bits(wb_gpu_addr) & 0xffff;
  3243. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3244. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  3245. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3246. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  3247. /* enable the doorbell if requested */
  3248. if (use_doorbell) {
  3249. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3250. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3251. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  3252. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  3253. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  3254. (ring->doorbell_index <<
  3255. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  3256. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  3257. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  3258. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  3259. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  3260. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  3261. } else {
  3262. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  3263. }
  3264. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3265. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3266. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3267. ring->wptr = 0;
  3268. mqd->queue_state.cp_hqd_pq_wptr = ring->wptr;
  3269. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3270. mqd->queue_state.cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3271. /* set the vmid for the queue */
  3272. mqd->queue_state.cp_hqd_vmid = 0;
  3273. WREG32(mmCP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  3274. /* activate the queue */
  3275. mqd->queue_state.cp_hqd_active = 1;
  3276. WREG32(mmCP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  3277. cik_srbm_select(adev, 0, 0, 0, 0);
  3278. mutex_unlock(&adev->srbm_mutex);
  3279. amdgpu_bo_kunmap(ring->mqd_obj);
  3280. amdgpu_bo_unreserve(ring->mqd_obj);
  3281. ring->ready = true;
  3282. r = amdgpu_ring_test_ring(ring);
  3283. if (r)
  3284. ring->ready = false;
  3285. }
  3286. return 0;
  3287. }
  3288. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3289. {
  3290. gfx_v7_0_cp_gfx_enable(adev, enable);
  3291. gfx_v7_0_cp_compute_enable(adev, enable);
  3292. }
  3293. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  3294. {
  3295. int r;
  3296. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  3297. if (r)
  3298. return r;
  3299. r = gfx_v7_0_cp_compute_load_microcode(adev);
  3300. if (r)
  3301. return r;
  3302. return 0;
  3303. }
  3304. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3305. bool enable)
  3306. {
  3307. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3308. if (enable)
  3309. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  3310. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  3311. else
  3312. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  3313. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  3314. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3315. }
  3316. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  3317. {
  3318. int r;
  3319. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3320. r = gfx_v7_0_cp_load_microcode(adev);
  3321. if (r)
  3322. return r;
  3323. r = gfx_v7_0_cp_gfx_resume(adev);
  3324. if (r)
  3325. return r;
  3326. r = gfx_v7_0_cp_compute_resume(adev);
  3327. if (r)
  3328. return r;
  3329. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3330. return 0;
  3331. }
  3332. /*
  3333. * vm
  3334. * VMID 0 is the physical GPU addresses as used by the kernel.
  3335. * VMIDs 1-15 are used for userspace clients and are handled
  3336. * by the amdgpu vm/hsa code.
  3337. */
  3338. /**
  3339. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  3340. *
  3341. * @adev: amdgpu_device pointer
  3342. *
  3343. * Update the page table base and flush the VM TLB
  3344. * using the CP (CIK).
  3345. */
  3346. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3347. unsigned vm_id, uint64_t pd_addr)
  3348. {
  3349. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3350. if (usepfp) {
  3351. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3352. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3353. amdgpu_ring_write(ring, 0);
  3354. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3355. amdgpu_ring_write(ring, 0);
  3356. }
  3357. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3358. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3359. WRITE_DATA_DST_SEL(0)));
  3360. if (vm_id < 8) {
  3361. amdgpu_ring_write(ring,
  3362. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3363. } else {
  3364. amdgpu_ring_write(ring,
  3365. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3366. }
  3367. amdgpu_ring_write(ring, 0);
  3368. amdgpu_ring_write(ring, pd_addr >> 12);
  3369. /* bits 0-15 are the VM contexts0-15 */
  3370. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3371. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3372. WRITE_DATA_DST_SEL(0)));
  3373. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3374. amdgpu_ring_write(ring, 0);
  3375. amdgpu_ring_write(ring, 1 << vm_id);
  3376. /* wait for the invalidate to complete */
  3377. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3378. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3379. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3380. WAIT_REG_MEM_ENGINE(0))); /* me */
  3381. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3382. amdgpu_ring_write(ring, 0);
  3383. amdgpu_ring_write(ring, 0); /* ref */
  3384. amdgpu_ring_write(ring, 0); /* mask */
  3385. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3386. /* compute doesn't have PFP */
  3387. if (usepfp) {
  3388. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3389. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3390. amdgpu_ring_write(ring, 0x0);
  3391. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3392. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3393. amdgpu_ring_write(ring, 0);
  3394. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3395. amdgpu_ring_write(ring, 0);
  3396. }
  3397. }
  3398. /*
  3399. * RLC
  3400. * The RLC is a multi-purpose microengine that handles a
  3401. * variety of functions.
  3402. */
  3403. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  3404. {
  3405. int r;
  3406. /* save restore block */
  3407. if (adev->gfx.rlc.save_restore_obj) {
  3408. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  3409. if (unlikely(r != 0))
  3410. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  3411. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  3412. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3413. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  3414. adev->gfx.rlc.save_restore_obj = NULL;
  3415. }
  3416. /* clear state block */
  3417. if (adev->gfx.rlc.clear_state_obj) {
  3418. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3419. if (unlikely(r != 0))
  3420. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  3421. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  3422. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3423. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  3424. adev->gfx.rlc.clear_state_obj = NULL;
  3425. }
  3426. /* clear state block */
  3427. if (adev->gfx.rlc.cp_table_obj) {
  3428. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3429. if (unlikely(r != 0))
  3430. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3431. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  3432. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3433. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  3434. adev->gfx.rlc.cp_table_obj = NULL;
  3435. }
  3436. }
  3437. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  3438. {
  3439. const u32 *src_ptr;
  3440. volatile u32 *dst_ptr;
  3441. u32 dws, i;
  3442. const struct cs_section_def *cs_data;
  3443. int r;
  3444. /* allocate rlc buffers */
  3445. if (adev->flags & AMD_IS_APU) {
  3446. if (adev->asic_type == CHIP_KAVERI) {
  3447. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  3448. adev->gfx.rlc.reg_list_size =
  3449. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  3450. } else {
  3451. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  3452. adev->gfx.rlc.reg_list_size =
  3453. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  3454. }
  3455. }
  3456. adev->gfx.rlc.cs_data = ci_cs_data;
  3457. adev->gfx.rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  3458. src_ptr = adev->gfx.rlc.reg_list;
  3459. dws = adev->gfx.rlc.reg_list_size;
  3460. dws += (5 * 16) + 48 + 48 + 64;
  3461. cs_data = adev->gfx.rlc.cs_data;
  3462. if (src_ptr) {
  3463. /* save restore block */
  3464. if (adev->gfx.rlc.save_restore_obj == NULL) {
  3465. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3466. AMDGPU_GEM_DOMAIN_VRAM,
  3467. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  3468. NULL, NULL,
  3469. &adev->gfx.rlc.save_restore_obj);
  3470. if (r) {
  3471. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  3472. return r;
  3473. }
  3474. }
  3475. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  3476. if (unlikely(r != 0)) {
  3477. gfx_v7_0_rlc_fini(adev);
  3478. return r;
  3479. }
  3480. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3481. &adev->gfx.rlc.save_restore_gpu_addr);
  3482. if (r) {
  3483. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3484. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  3485. gfx_v7_0_rlc_fini(adev);
  3486. return r;
  3487. }
  3488. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  3489. if (r) {
  3490. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  3491. gfx_v7_0_rlc_fini(adev);
  3492. return r;
  3493. }
  3494. /* write the sr buffer */
  3495. dst_ptr = adev->gfx.rlc.sr_ptr;
  3496. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3497. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  3498. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  3499. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3500. }
  3501. if (cs_data) {
  3502. /* clear state block */
  3503. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  3504. if (adev->gfx.rlc.clear_state_obj == NULL) {
  3505. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3506. AMDGPU_GEM_DOMAIN_VRAM,
  3507. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  3508. NULL, NULL,
  3509. &adev->gfx.rlc.clear_state_obj);
  3510. if (r) {
  3511. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  3512. gfx_v7_0_rlc_fini(adev);
  3513. return r;
  3514. }
  3515. }
  3516. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3517. if (unlikely(r != 0)) {
  3518. gfx_v7_0_rlc_fini(adev);
  3519. return r;
  3520. }
  3521. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3522. &adev->gfx.rlc.clear_state_gpu_addr);
  3523. if (r) {
  3524. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3525. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  3526. gfx_v7_0_rlc_fini(adev);
  3527. return r;
  3528. }
  3529. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  3530. if (r) {
  3531. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  3532. gfx_v7_0_rlc_fini(adev);
  3533. return r;
  3534. }
  3535. /* set up the cs buffer */
  3536. dst_ptr = adev->gfx.rlc.cs_ptr;
  3537. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3538. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3539. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3540. }
  3541. if (adev->gfx.rlc.cp_table_size) {
  3542. if (adev->gfx.rlc.cp_table_obj == NULL) {
  3543. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  3544. AMDGPU_GEM_DOMAIN_VRAM,
  3545. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  3546. NULL, NULL,
  3547. &adev->gfx.rlc.cp_table_obj);
  3548. if (r) {
  3549. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3550. gfx_v7_0_rlc_fini(adev);
  3551. return r;
  3552. }
  3553. }
  3554. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3555. if (unlikely(r != 0)) {
  3556. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3557. gfx_v7_0_rlc_fini(adev);
  3558. return r;
  3559. }
  3560. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3561. &adev->gfx.rlc.cp_table_gpu_addr);
  3562. if (r) {
  3563. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3564. dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
  3565. gfx_v7_0_rlc_fini(adev);
  3566. return r;
  3567. }
  3568. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  3569. if (r) {
  3570. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  3571. gfx_v7_0_rlc_fini(adev);
  3572. return r;
  3573. }
  3574. gfx_v7_0_init_cp_pg_table(adev);
  3575. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3576. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3577. }
  3578. return 0;
  3579. }
  3580. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3581. {
  3582. u32 tmp;
  3583. tmp = RREG32(mmRLC_LB_CNTL);
  3584. if (enable)
  3585. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3586. else
  3587. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3588. WREG32(mmRLC_LB_CNTL, tmp);
  3589. }
  3590. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3591. {
  3592. u32 i, j, k;
  3593. u32 mask;
  3594. mutex_lock(&adev->grbm_idx_mutex);
  3595. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3596. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3597. gfx_v7_0_select_se_sh(adev, i, j);
  3598. for (k = 0; k < adev->usec_timeout; k++) {
  3599. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3600. break;
  3601. udelay(1);
  3602. }
  3603. }
  3604. }
  3605. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3606. mutex_unlock(&adev->grbm_idx_mutex);
  3607. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3608. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3609. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3610. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3611. for (k = 0; k < adev->usec_timeout; k++) {
  3612. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3613. break;
  3614. udelay(1);
  3615. }
  3616. }
  3617. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3618. {
  3619. u32 tmp;
  3620. tmp = RREG32(mmRLC_CNTL);
  3621. if (tmp != rlc)
  3622. WREG32(mmRLC_CNTL, rlc);
  3623. }
  3624. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3625. {
  3626. u32 data, orig;
  3627. orig = data = RREG32(mmRLC_CNTL);
  3628. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3629. u32 i;
  3630. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3631. WREG32(mmRLC_CNTL, data);
  3632. for (i = 0; i < adev->usec_timeout; i++) {
  3633. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3634. break;
  3635. udelay(1);
  3636. }
  3637. gfx_v7_0_wait_for_rlc_serdes(adev);
  3638. }
  3639. return orig;
  3640. }
  3641. void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3642. {
  3643. u32 tmp, i, mask;
  3644. tmp = 0x1 | (1 << 1);
  3645. WREG32(mmRLC_GPR_REG2, tmp);
  3646. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3647. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3648. for (i = 0; i < adev->usec_timeout; i++) {
  3649. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3650. break;
  3651. udelay(1);
  3652. }
  3653. for (i = 0; i < adev->usec_timeout; i++) {
  3654. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3655. break;
  3656. udelay(1);
  3657. }
  3658. }
  3659. void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3660. {
  3661. u32 tmp;
  3662. tmp = 0x1 | (0 << 1);
  3663. WREG32(mmRLC_GPR_REG2, tmp);
  3664. }
  3665. /**
  3666. * gfx_v7_0_rlc_stop - stop the RLC ME
  3667. *
  3668. * @adev: amdgpu_device pointer
  3669. *
  3670. * Halt the RLC ME (MicroEngine) (CIK).
  3671. */
  3672. void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3673. {
  3674. WREG32(mmRLC_CNTL, 0);
  3675. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3676. gfx_v7_0_wait_for_rlc_serdes(adev);
  3677. }
  3678. /**
  3679. * gfx_v7_0_rlc_start - start the RLC ME
  3680. *
  3681. * @adev: amdgpu_device pointer
  3682. *
  3683. * Unhalt the RLC ME (MicroEngine) (CIK).
  3684. */
  3685. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3686. {
  3687. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3688. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3689. udelay(50);
  3690. }
  3691. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3692. {
  3693. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3694. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3695. WREG32(mmGRBM_SOFT_RESET, tmp);
  3696. udelay(50);
  3697. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3698. WREG32(mmGRBM_SOFT_RESET, tmp);
  3699. udelay(50);
  3700. }
  3701. /**
  3702. * gfx_v7_0_rlc_resume - setup the RLC hw
  3703. *
  3704. * @adev: amdgpu_device pointer
  3705. *
  3706. * Initialize the RLC registers, load the ucode,
  3707. * and start the RLC (CIK).
  3708. * Returns 0 for success, -EINVAL if the ucode is not available.
  3709. */
  3710. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3711. {
  3712. const struct rlc_firmware_header_v1_0 *hdr;
  3713. const __le32 *fw_data;
  3714. unsigned i, fw_size;
  3715. u32 tmp;
  3716. if (!adev->gfx.rlc_fw)
  3717. return -EINVAL;
  3718. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3719. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3720. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3721. adev->gfx.rlc_feature_version = le32_to_cpu(
  3722. hdr->ucode_feature_version);
  3723. gfx_v7_0_rlc_stop(adev);
  3724. /* disable CG */
  3725. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3726. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3727. gfx_v7_0_rlc_reset(adev);
  3728. gfx_v7_0_init_pg(adev);
  3729. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3730. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3731. mutex_lock(&adev->grbm_idx_mutex);
  3732. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3733. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3734. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3735. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3736. mutex_unlock(&adev->grbm_idx_mutex);
  3737. WREG32(mmRLC_MC_CNTL, 0);
  3738. WREG32(mmRLC_UCODE_CNTL, 0);
  3739. fw_data = (const __le32 *)
  3740. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3741. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3742. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3743. for (i = 0; i < fw_size; i++)
  3744. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3745. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3746. /* XXX - find out what chips support lbpw */
  3747. gfx_v7_0_enable_lbpw(adev, false);
  3748. if (adev->asic_type == CHIP_BONAIRE)
  3749. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3750. gfx_v7_0_rlc_start(adev);
  3751. return 0;
  3752. }
  3753. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3754. {
  3755. u32 data, orig, tmp, tmp2;
  3756. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3757. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGCG)) {
  3758. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3759. tmp = gfx_v7_0_halt_rlc(adev);
  3760. mutex_lock(&adev->grbm_idx_mutex);
  3761. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3762. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3763. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3764. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3765. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3766. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3767. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3768. mutex_unlock(&adev->grbm_idx_mutex);
  3769. gfx_v7_0_update_rlc(adev, tmp);
  3770. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3771. } else {
  3772. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3773. RREG32(mmCB_CGTT_SCLK_CTRL);
  3774. RREG32(mmCB_CGTT_SCLK_CTRL);
  3775. RREG32(mmCB_CGTT_SCLK_CTRL);
  3776. RREG32(mmCB_CGTT_SCLK_CTRL);
  3777. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3778. }
  3779. if (orig != data)
  3780. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3781. }
  3782. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3783. {
  3784. u32 data, orig, tmp = 0;
  3785. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGCG)) {
  3786. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGLS) {
  3787. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CP_LS) {
  3788. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3789. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3790. if (orig != data)
  3791. WREG32(mmCP_MEM_SLP_CNTL, data);
  3792. }
  3793. }
  3794. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3795. data |= 0x00000001;
  3796. data &= 0xfffffffd;
  3797. if (orig != data)
  3798. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3799. tmp = gfx_v7_0_halt_rlc(adev);
  3800. mutex_lock(&adev->grbm_idx_mutex);
  3801. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3802. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3803. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3804. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3805. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3806. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3807. mutex_unlock(&adev->grbm_idx_mutex);
  3808. gfx_v7_0_update_rlc(adev, tmp);
  3809. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGTS) {
  3810. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3811. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3812. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3813. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3814. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3815. if ((adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGLS) &&
  3816. (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGTS_LS))
  3817. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3818. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3819. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3820. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3821. if (orig != data)
  3822. WREG32(mmCGTS_SM_CTRL_REG, data);
  3823. }
  3824. } else {
  3825. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3826. data |= 0x00000003;
  3827. if (orig != data)
  3828. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3829. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3830. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3831. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3832. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3833. }
  3834. data = RREG32(mmCP_MEM_SLP_CNTL);
  3835. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3836. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3837. WREG32(mmCP_MEM_SLP_CNTL, data);
  3838. }
  3839. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3840. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3841. if (orig != data)
  3842. WREG32(mmCGTS_SM_CTRL_REG, data);
  3843. tmp = gfx_v7_0_halt_rlc(adev);
  3844. mutex_lock(&adev->grbm_idx_mutex);
  3845. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3846. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3847. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3848. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3849. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3850. mutex_unlock(&adev->grbm_idx_mutex);
  3851. gfx_v7_0_update_rlc(adev, tmp);
  3852. }
  3853. }
  3854. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3855. bool enable)
  3856. {
  3857. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3858. /* order matters! */
  3859. if (enable) {
  3860. gfx_v7_0_enable_mgcg(adev, true);
  3861. gfx_v7_0_enable_cgcg(adev, true);
  3862. } else {
  3863. gfx_v7_0_enable_cgcg(adev, false);
  3864. gfx_v7_0_enable_mgcg(adev, false);
  3865. }
  3866. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3867. }
  3868. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3869. bool enable)
  3870. {
  3871. u32 data, orig;
  3872. orig = data = RREG32(mmRLC_PG_CNTL);
  3873. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_RLC_SMU_HS))
  3874. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3875. else
  3876. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3877. if (orig != data)
  3878. WREG32(mmRLC_PG_CNTL, data);
  3879. }
  3880. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3881. bool enable)
  3882. {
  3883. u32 data, orig;
  3884. orig = data = RREG32(mmRLC_PG_CNTL);
  3885. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_RLC_SMU_HS))
  3886. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3887. else
  3888. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3889. if (orig != data)
  3890. WREG32(mmRLC_PG_CNTL, data);
  3891. }
  3892. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3893. {
  3894. u32 data, orig;
  3895. orig = data = RREG32(mmRLC_PG_CNTL);
  3896. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_CP))
  3897. data &= ~0x8000;
  3898. else
  3899. data |= 0x8000;
  3900. if (orig != data)
  3901. WREG32(mmRLC_PG_CNTL, data);
  3902. }
  3903. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3904. {
  3905. u32 data, orig;
  3906. orig = data = RREG32(mmRLC_PG_CNTL);
  3907. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GDS))
  3908. data &= ~0x2000;
  3909. else
  3910. data |= 0x2000;
  3911. if (orig != data)
  3912. WREG32(mmRLC_PG_CNTL, data);
  3913. }
  3914. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3915. {
  3916. const __le32 *fw_data;
  3917. volatile u32 *dst_ptr;
  3918. int me, i, max_me = 4;
  3919. u32 bo_offset = 0;
  3920. u32 table_offset, table_size;
  3921. if (adev->asic_type == CHIP_KAVERI)
  3922. max_me = 5;
  3923. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3924. return;
  3925. /* write the cp table buffer */
  3926. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3927. for (me = 0; me < max_me; me++) {
  3928. if (me == 0) {
  3929. const struct gfx_firmware_header_v1_0 *hdr =
  3930. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3931. fw_data = (const __le32 *)
  3932. (adev->gfx.ce_fw->data +
  3933. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3934. table_offset = le32_to_cpu(hdr->jt_offset);
  3935. table_size = le32_to_cpu(hdr->jt_size);
  3936. } else if (me == 1) {
  3937. const struct gfx_firmware_header_v1_0 *hdr =
  3938. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3939. fw_data = (const __le32 *)
  3940. (adev->gfx.pfp_fw->data +
  3941. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3942. table_offset = le32_to_cpu(hdr->jt_offset);
  3943. table_size = le32_to_cpu(hdr->jt_size);
  3944. } else if (me == 2) {
  3945. const struct gfx_firmware_header_v1_0 *hdr =
  3946. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3947. fw_data = (const __le32 *)
  3948. (adev->gfx.me_fw->data +
  3949. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3950. table_offset = le32_to_cpu(hdr->jt_offset);
  3951. table_size = le32_to_cpu(hdr->jt_size);
  3952. } else if (me == 3) {
  3953. const struct gfx_firmware_header_v1_0 *hdr =
  3954. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3955. fw_data = (const __le32 *)
  3956. (adev->gfx.mec_fw->data +
  3957. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3958. table_offset = le32_to_cpu(hdr->jt_offset);
  3959. table_size = le32_to_cpu(hdr->jt_size);
  3960. } else {
  3961. const struct gfx_firmware_header_v1_0 *hdr =
  3962. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3963. fw_data = (const __le32 *)
  3964. (adev->gfx.mec2_fw->data +
  3965. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3966. table_offset = le32_to_cpu(hdr->jt_offset);
  3967. table_size = le32_to_cpu(hdr->jt_size);
  3968. }
  3969. for (i = 0; i < table_size; i ++) {
  3970. dst_ptr[bo_offset + i] =
  3971. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3972. }
  3973. bo_offset += table_size;
  3974. }
  3975. }
  3976. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3977. bool enable)
  3978. {
  3979. u32 data, orig;
  3980. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG)) {
  3981. orig = data = RREG32(mmRLC_PG_CNTL);
  3982. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3983. if (orig != data)
  3984. WREG32(mmRLC_PG_CNTL, data);
  3985. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3986. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3987. if (orig != data)
  3988. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3989. } else {
  3990. orig = data = RREG32(mmRLC_PG_CNTL);
  3991. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3992. if (orig != data)
  3993. WREG32(mmRLC_PG_CNTL, data);
  3994. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3995. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3996. if (orig != data)
  3997. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3998. data = RREG32(mmDB_RENDER_CONTROL);
  3999. }
  4000. }
  4001. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  4002. u32 se, u32 sh)
  4003. {
  4004. u32 mask = 0, tmp, tmp1;
  4005. int i;
  4006. gfx_v7_0_select_se_sh(adev, se, sh);
  4007. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4008. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4009. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4010. tmp &= 0xffff0000;
  4011. tmp |= tmp1;
  4012. tmp >>= 16;
  4013. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  4014. mask <<= 1;
  4015. mask |= 1;
  4016. }
  4017. return (~tmp) & mask;
  4018. }
  4019. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  4020. {
  4021. uint32_t tmp, active_cu_number;
  4022. struct amdgpu_cu_info cu_info;
  4023. gfx_v7_0_get_cu_info(adev, &cu_info);
  4024. tmp = cu_info.ao_cu_mask;
  4025. active_cu_number = cu_info.number;
  4026. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, tmp);
  4027. tmp = RREG32(mmRLC_MAX_PG_CU);
  4028. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  4029. tmp |= (active_cu_number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  4030. WREG32(mmRLC_MAX_PG_CU, tmp);
  4031. }
  4032. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  4033. bool enable)
  4034. {
  4035. u32 data, orig;
  4036. orig = data = RREG32(mmRLC_PG_CNTL);
  4037. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_SMG))
  4038. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4039. else
  4040. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4041. if (orig != data)
  4042. WREG32(mmRLC_PG_CNTL, data);
  4043. }
  4044. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  4045. bool enable)
  4046. {
  4047. u32 data, orig;
  4048. orig = data = RREG32(mmRLC_PG_CNTL);
  4049. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_DMG))
  4050. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4051. else
  4052. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4053. if (orig != data)
  4054. WREG32(mmRLC_PG_CNTL, data);
  4055. }
  4056. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  4057. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  4058. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  4059. {
  4060. u32 data, orig;
  4061. u32 i;
  4062. if (adev->gfx.rlc.cs_data) {
  4063. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  4064. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  4065. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  4066. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  4067. } else {
  4068. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  4069. for (i = 0; i < 3; i++)
  4070. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  4071. }
  4072. if (adev->gfx.rlc.reg_list) {
  4073. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  4074. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  4075. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  4076. }
  4077. orig = data = RREG32(mmRLC_PG_CNTL);
  4078. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  4079. if (orig != data)
  4080. WREG32(mmRLC_PG_CNTL, data);
  4081. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  4082. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  4083. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  4084. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  4085. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  4086. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  4087. data = 0x10101010;
  4088. WREG32(mmRLC_PG_DELAY, data);
  4089. data = RREG32(mmRLC_PG_DELAY_2);
  4090. data &= ~0xff;
  4091. data |= 0x3;
  4092. WREG32(mmRLC_PG_DELAY_2, data);
  4093. data = RREG32(mmRLC_AUTO_PG_CTRL);
  4094. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  4095. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  4096. WREG32(mmRLC_AUTO_PG_CTRL, data);
  4097. }
  4098. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  4099. {
  4100. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  4101. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  4102. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  4103. }
  4104. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  4105. {
  4106. u32 count = 0;
  4107. const struct cs_section_def *sect = NULL;
  4108. const struct cs_extent_def *ext = NULL;
  4109. if (adev->gfx.rlc.cs_data == NULL)
  4110. return 0;
  4111. /* begin clear state */
  4112. count += 2;
  4113. /* context control state */
  4114. count += 3;
  4115. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  4116. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4117. if (sect->id == SECT_CONTEXT)
  4118. count += 2 + ext->reg_count;
  4119. else
  4120. return 0;
  4121. }
  4122. }
  4123. /* pa_sc_raster_config/pa_sc_raster_config1 */
  4124. count += 4;
  4125. /* end clear state */
  4126. count += 2;
  4127. /* clear state */
  4128. count += 2;
  4129. return count;
  4130. }
  4131. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  4132. volatile u32 *buffer)
  4133. {
  4134. u32 count = 0, i;
  4135. const struct cs_section_def *sect = NULL;
  4136. const struct cs_extent_def *ext = NULL;
  4137. if (adev->gfx.rlc.cs_data == NULL)
  4138. return;
  4139. if (buffer == NULL)
  4140. return;
  4141. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4142. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4143. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4144. buffer[count++] = cpu_to_le32(0x80000000);
  4145. buffer[count++] = cpu_to_le32(0x80000000);
  4146. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  4147. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4148. if (sect->id == SECT_CONTEXT) {
  4149. buffer[count++] =
  4150. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  4151. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4152. for (i = 0; i < ext->reg_count; i++)
  4153. buffer[count++] = cpu_to_le32(ext->extent[i]);
  4154. } else {
  4155. return;
  4156. }
  4157. }
  4158. }
  4159. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4160. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4161. switch (adev->asic_type) {
  4162. case CHIP_BONAIRE:
  4163. buffer[count++] = cpu_to_le32(0x16000012);
  4164. buffer[count++] = cpu_to_le32(0x00000000);
  4165. break;
  4166. case CHIP_KAVERI:
  4167. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  4168. buffer[count++] = cpu_to_le32(0x00000000);
  4169. break;
  4170. case CHIP_KABINI:
  4171. case CHIP_MULLINS:
  4172. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  4173. buffer[count++] = cpu_to_le32(0x00000000);
  4174. break;
  4175. case CHIP_HAWAII:
  4176. buffer[count++] = cpu_to_le32(0x3a00161a);
  4177. buffer[count++] = cpu_to_le32(0x0000002e);
  4178. break;
  4179. default:
  4180. buffer[count++] = cpu_to_le32(0x00000000);
  4181. buffer[count++] = cpu_to_le32(0x00000000);
  4182. break;
  4183. }
  4184. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4185. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  4186. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  4187. buffer[count++] = cpu_to_le32(0);
  4188. }
  4189. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  4190. {
  4191. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  4192. AMDGPU_PG_SUPPORT_GFX_SMG |
  4193. AMDGPU_PG_SUPPORT_GFX_DMG |
  4194. AMDGPU_PG_SUPPORT_CP |
  4195. AMDGPU_PG_SUPPORT_GDS |
  4196. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  4197. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  4198. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  4199. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  4200. gfx_v7_0_init_gfx_cgpg(adev);
  4201. gfx_v7_0_enable_cp_pg(adev, true);
  4202. gfx_v7_0_enable_gds_pg(adev, true);
  4203. }
  4204. gfx_v7_0_init_ao_cu_mask(adev);
  4205. gfx_v7_0_update_gfx_pg(adev, true);
  4206. }
  4207. }
  4208. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  4209. {
  4210. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  4211. AMDGPU_PG_SUPPORT_GFX_SMG |
  4212. AMDGPU_PG_SUPPORT_GFX_DMG |
  4213. AMDGPU_PG_SUPPORT_CP |
  4214. AMDGPU_PG_SUPPORT_GDS |
  4215. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  4216. gfx_v7_0_update_gfx_pg(adev, false);
  4217. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  4218. gfx_v7_0_enable_cp_pg(adev, false);
  4219. gfx_v7_0_enable_gds_pg(adev, false);
  4220. }
  4221. }
  4222. }
  4223. /**
  4224. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4225. *
  4226. * @adev: amdgpu_device pointer
  4227. *
  4228. * Fetches a GPU clock counter snapshot (SI).
  4229. * Returns the 64 bit clock counter snapshot.
  4230. */
  4231. uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4232. {
  4233. uint64_t clock;
  4234. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4235. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4236. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4237. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4238. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4239. return clock;
  4240. }
  4241. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4242. uint32_t vmid,
  4243. uint32_t gds_base, uint32_t gds_size,
  4244. uint32_t gws_base, uint32_t gws_size,
  4245. uint32_t oa_base, uint32_t oa_size)
  4246. {
  4247. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4248. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4249. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4250. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4251. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4252. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4253. /* GDS Base */
  4254. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4255. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4256. WRITE_DATA_DST_SEL(0)));
  4257. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4258. amdgpu_ring_write(ring, 0);
  4259. amdgpu_ring_write(ring, gds_base);
  4260. /* GDS Size */
  4261. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4262. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4263. WRITE_DATA_DST_SEL(0)));
  4264. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4265. amdgpu_ring_write(ring, 0);
  4266. amdgpu_ring_write(ring, gds_size);
  4267. /* GWS */
  4268. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4269. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4270. WRITE_DATA_DST_SEL(0)));
  4271. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4272. amdgpu_ring_write(ring, 0);
  4273. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4274. /* OA */
  4275. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4276. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4277. WRITE_DATA_DST_SEL(0)));
  4278. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4279. amdgpu_ring_write(ring, 0);
  4280. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4281. }
  4282. static int gfx_v7_0_early_init(void *handle)
  4283. {
  4284. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4285. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  4286. adev->gfx.num_compute_rings = GFX7_NUM_COMPUTE_RINGS;
  4287. gfx_v7_0_set_ring_funcs(adev);
  4288. gfx_v7_0_set_irq_funcs(adev);
  4289. gfx_v7_0_set_gds_init(adev);
  4290. return 0;
  4291. }
  4292. static int gfx_v7_0_late_init(void *handle)
  4293. {
  4294. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4295. int r;
  4296. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4297. if (r)
  4298. return r;
  4299. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4300. if (r)
  4301. return r;
  4302. return 0;
  4303. }
  4304. static int gfx_v7_0_sw_init(void *handle)
  4305. {
  4306. struct amdgpu_ring *ring;
  4307. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4308. int i, r;
  4309. /* EOP Event */
  4310. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  4311. if (r)
  4312. return r;
  4313. /* Privileged reg */
  4314. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  4315. if (r)
  4316. return r;
  4317. /* Privileged inst */
  4318. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  4319. if (r)
  4320. return r;
  4321. gfx_v7_0_scratch_init(adev);
  4322. r = gfx_v7_0_init_microcode(adev);
  4323. if (r) {
  4324. DRM_ERROR("Failed to load gfx firmware!\n");
  4325. return r;
  4326. }
  4327. r = gfx_v7_0_rlc_init(adev);
  4328. if (r) {
  4329. DRM_ERROR("Failed to init rlc BOs!\n");
  4330. return r;
  4331. }
  4332. /* allocate mec buffers */
  4333. r = gfx_v7_0_mec_init(adev);
  4334. if (r) {
  4335. DRM_ERROR("Failed to init MEC BOs!\n");
  4336. return r;
  4337. }
  4338. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  4339. ring = &adev->gfx.gfx_ring[i];
  4340. ring->ring_obj = NULL;
  4341. sprintf(ring->name, "gfx");
  4342. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  4343. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  4344. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  4345. AMDGPU_RING_TYPE_GFX);
  4346. if (r)
  4347. return r;
  4348. }
  4349. /* set up the compute queues */
  4350. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4351. unsigned irq_type;
  4352. /* max 32 queues per MEC */
  4353. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  4354. DRM_ERROR("Too many (%d) compute rings!\n", i);
  4355. break;
  4356. }
  4357. ring = &adev->gfx.compute_ring[i];
  4358. ring->ring_obj = NULL;
  4359. ring->use_doorbell = true;
  4360. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  4361. ring->me = 1; /* first MEC */
  4362. ring->pipe = i / 8;
  4363. ring->queue = i % 8;
  4364. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  4365. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  4366. /* type-2 packets are deprecated on MEC, use type-3 instead */
  4367. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  4368. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  4369. &adev->gfx.eop_irq, irq_type,
  4370. AMDGPU_RING_TYPE_COMPUTE);
  4371. if (r)
  4372. return r;
  4373. }
  4374. /* reserve GDS, GWS and OA resource for gfx */
  4375. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  4376. PAGE_SIZE, true,
  4377. AMDGPU_GEM_DOMAIN_GDS, 0,
  4378. NULL, NULL, &adev->gds.gds_gfx_bo);
  4379. if (r)
  4380. return r;
  4381. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  4382. PAGE_SIZE, true,
  4383. AMDGPU_GEM_DOMAIN_GWS, 0,
  4384. NULL, NULL, &adev->gds.gws_gfx_bo);
  4385. if (r)
  4386. return r;
  4387. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  4388. PAGE_SIZE, true,
  4389. AMDGPU_GEM_DOMAIN_OA, 0,
  4390. NULL, NULL, &adev->gds.oa_gfx_bo);
  4391. if (r)
  4392. return r;
  4393. return r;
  4394. }
  4395. static int gfx_v7_0_sw_fini(void *handle)
  4396. {
  4397. int i;
  4398. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4399. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  4400. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  4401. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  4402. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4403. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4404. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4405. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4406. gfx_v7_0_cp_compute_fini(adev);
  4407. gfx_v7_0_rlc_fini(adev);
  4408. gfx_v7_0_mec_fini(adev);
  4409. return 0;
  4410. }
  4411. static int gfx_v7_0_hw_init(void *handle)
  4412. {
  4413. int r;
  4414. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4415. gfx_v7_0_gpu_init(adev);
  4416. /* init rlc */
  4417. r = gfx_v7_0_rlc_resume(adev);
  4418. if (r)
  4419. return r;
  4420. r = gfx_v7_0_cp_resume(adev);
  4421. if (r)
  4422. return r;
  4423. adev->gfx.ce_ram_size = 0x8000;
  4424. return r;
  4425. }
  4426. static int gfx_v7_0_hw_fini(void *handle)
  4427. {
  4428. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4429. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4430. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4431. gfx_v7_0_cp_enable(adev, false);
  4432. gfx_v7_0_rlc_stop(adev);
  4433. gfx_v7_0_fini_pg(adev);
  4434. return 0;
  4435. }
  4436. static int gfx_v7_0_suspend(void *handle)
  4437. {
  4438. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4439. return gfx_v7_0_hw_fini(adev);
  4440. }
  4441. static int gfx_v7_0_resume(void *handle)
  4442. {
  4443. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4444. return gfx_v7_0_hw_init(adev);
  4445. }
  4446. static bool gfx_v7_0_is_idle(void *handle)
  4447. {
  4448. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4449. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4450. return false;
  4451. else
  4452. return true;
  4453. }
  4454. static int gfx_v7_0_wait_for_idle(void *handle)
  4455. {
  4456. unsigned i;
  4457. u32 tmp;
  4458. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4459. for (i = 0; i < adev->usec_timeout; i++) {
  4460. /* read MC_STATUS */
  4461. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4462. if (!tmp)
  4463. return 0;
  4464. udelay(1);
  4465. }
  4466. return -ETIMEDOUT;
  4467. }
  4468. static void gfx_v7_0_print_status(void *handle)
  4469. {
  4470. int i;
  4471. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4472. dev_info(adev->dev, "GFX 7.x registers\n");
  4473. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  4474. RREG32(mmGRBM_STATUS));
  4475. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  4476. RREG32(mmGRBM_STATUS2));
  4477. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4478. RREG32(mmGRBM_STATUS_SE0));
  4479. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4480. RREG32(mmGRBM_STATUS_SE1));
  4481. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4482. RREG32(mmGRBM_STATUS_SE2));
  4483. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4484. RREG32(mmGRBM_STATUS_SE3));
  4485. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  4486. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4487. RREG32(mmCP_STALLED_STAT1));
  4488. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4489. RREG32(mmCP_STALLED_STAT2));
  4490. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4491. RREG32(mmCP_STALLED_STAT3));
  4492. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4493. RREG32(mmCP_CPF_BUSY_STAT));
  4494. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4495. RREG32(mmCP_CPF_STALLED_STAT1));
  4496. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  4497. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  4498. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4499. RREG32(mmCP_CPC_STALLED_STAT1));
  4500. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  4501. for (i = 0; i < 32; i++) {
  4502. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  4503. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  4504. }
  4505. for (i = 0; i < 16; i++) {
  4506. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  4507. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  4508. }
  4509. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4510. dev_info(adev->dev, " se: %d\n", i);
  4511. gfx_v7_0_select_se_sh(adev, i, 0xffffffff);
  4512. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  4513. RREG32(mmPA_SC_RASTER_CONFIG));
  4514. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  4515. RREG32(mmPA_SC_RASTER_CONFIG_1));
  4516. }
  4517. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4518. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  4519. RREG32(mmGB_ADDR_CONFIG));
  4520. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  4521. RREG32(mmHDP_ADDR_CONFIG));
  4522. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  4523. RREG32(mmDMIF_ADDR_CALC));
  4524. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  4525. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  4526. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  4527. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  4528. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  4529. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  4530. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  4531. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  4532. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  4533. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  4534. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  4535. RREG32(mmCP_MEQ_THRESHOLDS));
  4536. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  4537. RREG32(mmSX_DEBUG_1));
  4538. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  4539. RREG32(mmTA_CNTL_AUX));
  4540. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  4541. RREG32(mmSPI_CONFIG_CNTL));
  4542. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  4543. RREG32(mmSQ_CONFIG));
  4544. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  4545. RREG32(mmDB_DEBUG));
  4546. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  4547. RREG32(mmDB_DEBUG2));
  4548. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  4549. RREG32(mmDB_DEBUG3));
  4550. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  4551. RREG32(mmCB_HW_CONTROL));
  4552. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  4553. RREG32(mmSPI_CONFIG_CNTL_1));
  4554. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  4555. RREG32(mmPA_SC_FIFO_SIZE));
  4556. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  4557. RREG32(mmVGT_NUM_INSTANCES));
  4558. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  4559. RREG32(mmCP_PERFMON_CNTL));
  4560. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  4561. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  4562. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  4563. RREG32(mmVGT_CACHE_INVALIDATION));
  4564. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  4565. RREG32(mmVGT_GS_VERTEX_REUSE));
  4566. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  4567. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  4568. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  4569. RREG32(mmPA_CL_ENHANCE));
  4570. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  4571. RREG32(mmPA_SC_ENHANCE));
  4572. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  4573. RREG32(mmCP_ME_CNTL));
  4574. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  4575. RREG32(mmCP_MAX_CONTEXT));
  4576. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  4577. RREG32(mmCP_ENDIAN_SWAP));
  4578. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  4579. RREG32(mmCP_DEVICE_ID));
  4580. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  4581. RREG32(mmCP_SEM_WAIT_TIMER));
  4582. if (adev->asic_type != CHIP_HAWAII)
  4583. dev_info(adev->dev, " CP_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  4584. RREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL));
  4585. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  4586. RREG32(mmCP_RB_WPTR_DELAY));
  4587. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  4588. RREG32(mmCP_RB_VMID));
  4589. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  4590. RREG32(mmCP_RB0_CNTL));
  4591. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  4592. RREG32(mmCP_RB0_WPTR));
  4593. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  4594. RREG32(mmCP_RB0_RPTR_ADDR));
  4595. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  4596. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  4597. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  4598. RREG32(mmCP_RB0_CNTL));
  4599. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  4600. RREG32(mmCP_RB0_BASE));
  4601. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  4602. RREG32(mmCP_RB0_BASE_HI));
  4603. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  4604. RREG32(mmCP_MEC_CNTL));
  4605. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  4606. RREG32(mmCP_CPF_DEBUG));
  4607. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  4608. RREG32(mmSCRATCH_ADDR));
  4609. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  4610. RREG32(mmSCRATCH_UMSK));
  4611. /* init the pipes */
  4612. mutex_lock(&adev->srbm_mutex);
  4613. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4614. int me = (i < 4) ? 1 : 2;
  4615. int pipe = (i < 4) ? i : (i - 4);
  4616. int queue;
  4617. dev_info(adev->dev, " me: %d, pipe: %d\n", me, pipe);
  4618. cik_srbm_select(adev, me, pipe, 0, 0);
  4619. dev_info(adev->dev, " CP_HPD_EOP_BASE_ADDR=0x%08X\n",
  4620. RREG32(mmCP_HPD_EOP_BASE_ADDR));
  4621. dev_info(adev->dev, " CP_HPD_EOP_BASE_ADDR_HI=0x%08X\n",
  4622. RREG32(mmCP_HPD_EOP_BASE_ADDR_HI));
  4623. dev_info(adev->dev, " CP_HPD_EOP_VMID=0x%08X\n",
  4624. RREG32(mmCP_HPD_EOP_VMID));
  4625. dev_info(adev->dev, " CP_HPD_EOP_CONTROL=0x%08X\n",
  4626. RREG32(mmCP_HPD_EOP_CONTROL));
  4627. for (queue = 0; queue < 8; queue++) {
  4628. cik_srbm_select(adev, me, pipe, queue, 0);
  4629. dev_info(adev->dev, " queue: %d\n", queue);
  4630. dev_info(adev->dev, " CP_PQ_WPTR_POLL_CNTL=0x%08X\n",
  4631. RREG32(mmCP_PQ_WPTR_POLL_CNTL));
  4632. dev_info(adev->dev, " CP_HQD_PQ_DOORBELL_CONTROL=0x%08X\n",
  4633. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL));
  4634. dev_info(adev->dev, " CP_HQD_ACTIVE=0x%08X\n",
  4635. RREG32(mmCP_HQD_ACTIVE));
  4636. dev_info(adev->dev, " CP_HQD_DEQUEUE_REQUEST=0x%08X\n",
  4637. RREG32(mmCP_HQD_DEQUEUE_REQUEST));
  4638. dev_info(adev->dev, " CP_HQD_PQ_RPTR=0x%08X\n",
  4639. RREG32(mmCP_HQD_PQ_RPTR));
  4640. dev_info(adev->dev, " CP_HQD_PQ_WPTR=0x%08X\n",
  4641. RREG32(mmCP_HQD_PQ_WPTR));
  4642. dev_info(adev->dev, " CP_HQD_PQ_BASE=0x%08X\n",
  4643. RREG32(mmCP_HQD_PQ_BASE));
  4644. dev_info(adev->dev, " CP_HQD_PQ_BASE_HI=0x%08X\n",
  4645. RREG32(mmCP_HQD_PQ_BASE_HI));
  4646. dev_info(adev->dev, " CP_HQD_PQ_CONTROL=0x%08X\n",
  4647. RREG32(mmCP_HQD_PQ_CONTROL));
  4648. dev_info(adev->dev, " CP_HQD_PQ_WPTR_POLL_ADDR=0x%08X\n",
  4649. RREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR));
  4650. dev_info(adev->dev, " CP_HQD_PQ_WPTR_POLL_ADDR_HI=0x%08X\n",
  4651. RREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI));
  4652. dev_info(adev->dev, " CP_HQD_PQ_RPTR_REPORT_ADDR=0x%08X\n",
  4653. RREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR));
  4654. dev_info(adev->dev, " CP_HQD_PQ_RPTR_REPORT_ADDR_HI=0x%08X\n",
  4655. RREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI));
  4656. dev_info(adev->dev, " CP_HQD_PQ_DOORBELL_CONTROL=0x%08X\n",
  4657. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL));
  4658. dev_info(adev->dev, " CP_HQD_PQ_WPTR=0x%08X\n",
  4659. RREG32(mmCP_HQD_PQ_WPTR));
  4660. dev_info(adev->dev, " CP_HQD_VMID=0x%08X\n",
  4661. RREG32(mmCP_HQD_VMID));
  4662. dev_info(adev->dev, " CP_MQD_BASE_ADDR=0x%08X\n",
  4663. RREG32(mmCP_MQD_BASE_ADDR));
  4664. dev_info(adev->dev, " CP_MQD_BASE_ADDR_HI=0x%08X\n",
  4665. RREG32(mmCP_MQD_BASE_ADDR_HI));
  4666. dev_info(adev->dev, " CP_MQD_CONTROL=0x%08X\n",
  4667. RREG32(mmCP_MQD_CONTROL));
  4668. }
  4669. }
  4670. cik_srbm_select(adev, 0, 0, 0, 0);
  4671. mutex_unlock(&adev->srbm_mutex);
  4672. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  4673. RREG32(mmCP_INT_CNTL_RING0));
  4674. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  4675. RREG32(mmRLC_LB_CNTL));
  4676. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  4677. RREG32(mmRLC_CNTL));
  4678. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  4679. RREG32(mmRLC_CGCG_CGLS_CTRL));
  4680. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  4681. RREG32(mmRLC_LB_CNTR_INIT));
  4682. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  4683. RREG32(mmRLC_LB_CNTR_MAX));
  4684. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  4685. RREG32(mmRLC_LB_INIT_CU_MASK));
  4686. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  4687. RREG32(mmRLC_LB_PARAMS));
  4688. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  4689. RREG32(mmRLC_LB_CNTL));
  4690. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  4691. RREG32(mmRLC_MC_CNTL));
  4692. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  4693. RREG32(mmRLC_UCODE_CNTL));
  4694. if (adev->asic_type == CHIP_BONAIRE)
  4695. dev_info(adev->dev, " RLC_DRIVER_CPDMA_STATUS=0x%08X\n",
  4696. RREG32(mmRLC_DRIVER_CPDMA_STATUS));
  4697. mutex_lock(&adev->srbm_mutex);
  4698. for (i = 0; i < 16; i++) {
  4699. cik_srbm_select(adev, 0, 0, 0, i);
  4700. dev_info(adev->dev, " VM %d:\n", i);
  4701. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  4702. RREG32(mmSH_MEM_CONFIG));
  4703. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  4704. RREG32(mmSH_MEM_APE1_BASE));
  4705. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  4706. RREG32(mmSH_MEM_APE1_LIMIT));
  4707. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  4708. RREG32(mmSH_MEM_BASES));
  4709. }
  4710. cik_srbm_select(adev, 0, 0, 0, 0);
  4711. mutex_unlock(&adev->srbm_mutex);
  4712. }
  4713. static int gfx_v7_0_soft_reset(void *handle)
  4714. {
  4715. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4716. u32 tmp;
  4717. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4718. /* GRBM_STATUS */
  4719. tmp = RREG32(mmGRBM_STATUS);
  4720. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4721. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4722. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4723. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4724. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4725. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4726. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4727. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4728. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4729. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4730. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4731. }
  4732. /* GRBM_STATUS2 */
  4733. tmp = RREG32(mmGRBM_STATUS2);
  4734. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4735. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4736. /* SRBM_STATUS */
  4737. tmp = RREG32(mmSRBM_STATUS);
  4738. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4739. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4740. if (grbm_soft_reset || srbm_soft_reset) {
  4741. gfx_v7_0_print_status((void *)adev);
  4742. /* disable CG/PG */
  4743. gfx_v7_0_fini_pg(adev);
  4744. gfx_v7_0_update_cg(adev, false);
  4745. /* stop the rlc */
  4746. gfx_v7_0_rlc_stop(adev);
  4747. /* Disable GFX parsing/prefetching */
  4748. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4749. /* Disable MEC parsing/prefetching */
  4750. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4751. if (grbm_soft_reset) {
  4752. tmp = RREG32(mmGRBM_SOFT_RESET);
  4753. tmp |= grbm_soft_reset;
  4754. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4755. WREG32(mmGRBM_SOFT_RESET, tmp);
  4756. tmp = RREG32(mmGRBM_SOFT_RESET);
  4757. udelay(50);
  4758. tmp &= ~grbm_soft_reset;
  4759. WREG32(mmGRBM_SOFT_RESET, tmp);
  4760. tmp = RREG32(mmGRBM_SOFT_RESET);
  4761. }
  4762. if (srbm_soft_reset) {
  4763. tmp = RREG32(mmSRBM_SOFT_RESET);
  4764. tmp |= srbm_soft_reset;
  4765. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4766. WREG32(mmSRBM_SOFT_RESET, tmp);
  4767. tmp = RREG32(mmSRBM_SOFT_RESET);
  4768. udelay(50);
  4769. tmp &= ~srbm_soft_reset;
  4770. WREG32(mmSRBM_SOFT_RESET, tmp);
  4771. tmp = RREG32(mmSRBM_SOFT_RESET);
  4772. }
  4773. /* Wait a little for things to settle down */
  4774. udelay(50);
  4775. gfx_v7_0_print_status((void *)adev);
  4776. }
  4777. return 0;
  4778. }
  4779. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4780. enum amdgpu_interrupt_state state)
  4781. {
  4782. u32 cp_int_cntl;
  4783. switch (state) {
  4784. case AMDGPU_IRQ_STATE_DISABLE:
  4785. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4786. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4787. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4788. break;
  4789. case AMDGPU_IRQ_STATE_ENABLE:
  4790. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4791. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4792. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4793. break;
  4794. default:
  4795. break;
  4796. }
  4797. }
  4798. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4799. int me, int pipe,
  4800. enum amdgpu_interrupt_state state)
  4801. {
  4802. u32 mec_int_cntl, mec_int_cntl_reg;
  4803. /*
  4804. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4805. * handles the setting of interrupts for this specific pipe. All other
  4806. * pipes' interrupts are set by amdkfd.
  4807. */
  4808. if (me == 1) {
  4809. switch (pipe) {
  4810. case 0:
  4811. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4812. break;
  4813. default:
  4814. DRM_DEBUG("invalid pipe %d\n", pipe);
  4815. return;
  4816. }
  4817. } else {
  4818. DRM_DEBUG("invalid me %d\n", me);
  4819. return;
  4820. }
  4821. switch (state) {
  4822. case AMDGPU_IRQ_STATE_DISABLE:
  4823. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4824. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4825. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4826. break;
  4827. case AMDGPU_IRQ_STATE_ENABLE:
  4828. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4829. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4830. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4831. break;
  4832. default:
  4833. break;
  4834. }
  4835. }
  4836. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4837. struct amdgpu_irq_src *src,
  4838. unsigned type,
  4839. enum amdgpu_interrupt_state state)
  4840. {
  4841. u32 cp_int_cntl;
  4842. switch (state) {
  4843. case AMDGPU_IRQ_STATE_DISABLE:
  4844. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4845. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4846. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4847. break;
  4848. case AMDGPU_IRQ_STATE_ENABLE:
  4849. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4850. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4851. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4852. break;
  4853. default:
  4854. break;
  4855. }
  4856. return 0;
  4857. }
  4858. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4859. struct amdgpu_irq_src *src,
  4860. unsigned type,
  4861. enum amdgpu_interrupt_state state)
  4862. {
  4863. u32 cp_int_cntl;
  4864. switch (state) {
  4865. case AMDGPU_IRQ_STATE_DISABLE:
  4866. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4867. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4868. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4869. break;
  4870. case AMDGPU_IRQ_STATE_ENABLE:
  4871. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4872. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4873. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4874. break;
  4875. default:
  4876. break;
  4877. }
  4878. return 0;
  4879. }
  4880. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4881. struct amdgpu_irq_src *src,
  4882. unsigned type,
  4883. enum amdgpu_interrupt_state state)
  4884. {
  4885. switch (type) {
  4886. case AMDGPU_CP_IRQ_GFX_EOP:
  4887. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4888. break;
  4889. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4890. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4891. break;
  4892. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4893. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4894. break;
  4895. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4896. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4897. break;
  4898. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4899. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4900. break;
  4901. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4902. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4903. break;
  4904. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4905. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4906. break;
  4907. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4908. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4909. break;
  4910. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4911. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4912. break;
  4913. default:
  4914. break;
  4915. }
  4916. return 0;
  4917. }
  4918. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4919. struct amdgpu_irq_src *source,
  4920. struct amdgpu_iv_entry *entry)
  4921. {
  4922. u8 me_id, pipe_id;
  4923. struct amdgpu_ring *ring;
  4924. int i;
  4925. DRM_DEBUG("IH: CP EOP\n");
  4926. me_id = (entry->ring_id & 0x0c) >> 2;
  4927. pipe_id = (entry->ring_id & 0x03) >> 0;
  4928. switch (me_id) {
  4929. case 0:
  4930. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4931. break;
  4932. case 1:
  4933. case 2:
  4934. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4935. ring = &adev->gfx.compute_ring[i];
  4936. if ((ring->me == me_id) & (ring->pipe == pipe_id))
  4937. amdgpu_fence_process(ring);
  4938. }
  4939. break;
  4940. }
  4941. return 0;
  4942. }
  4943. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4944. struct amdgpu_irq_src *source,
  4945. struct amdgpu_iv_entry *entry)
  4946. {
  4947. DRM_ERROR("Illegal register access in command stream\n");
  4948. schedule_work(&adev->reset_work);
  4949. return 0;
  4950. }
  4951. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4952. struct amdgpu_irq_src *source,
  4953. struct amdgpu_iv_entry *entry)
  4954. {
  4955. DRM_ERROR("Illegal instruction in command stream\n");
  4956. // XXX soft reset the gfx block only
  4957. schedule_work(&adev->reset_work);
  4958. return 0;
  4959. }
  4960. static int gfx_v7_0_set_clockgating_state(void *handle,
  4961. enum amd_clockgating_state state)
  4962. {
  4963. bool gate = false;
  4964. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4965. if (state == AMD_CG_STATE_GATE)
  4966. gate = true;
  4967. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4968. /* order matters! */
  4969. if (gate) {
  4970. gfx_v7_0_enable_mgcg(adev, true);
  4971. gfx_v7_0_enable_cgcg(adev, true);
  4972. } else {
  4973. gfx_v7_0_enable_cgcg(adev, false);
  4974. gfx_v7_0_enable_mgcg(adev, false);
  4975. }
  4976. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4977. return 0;
  4978. }
  4979. static int gfx_v7_0_set_powergating_state(void *handle,
  4980. enum amd_powergating_state state)
  4981. {
  4982. bool gate = false;
  4983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4984. if (state == AMD_PG_STATE_GATE)
  4985. gate = true;
  4986. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  4987. AMDGPU_PG_SUPPORT_GFX_SMG |
  4988. AMDGPU_PG_SUPPORT_GFX_DMG |
  4989. AMDGPU_PG_SUPPORT_CP |
  4990. AMDGPU_PG_SUPPORT_GDS |
  4991. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  4992. gfx_v7_0_update_gfx_pg(adev, gate);
  4993. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  4994. gfx_v7_0_enable_cp_pg(adev, gate);
  4995. gfx_v7_0_enable_gds_pg(adev, gate);
  4996. }
  4997. }
  4998. return 0;
  4999. }
  5000. const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  5001. .early_init = gfx_v7_0_early_init,
  5002. .late_init = gfx_v7_0_late_init,
  5003. .sw_init = gfx_v7_0_sw_init,
  5004. .sw_fini = gfx_v7_0_sw_fini,
  5005. .hw_init = gfx_v7_0_hw_init,
  5006. .hw_fini = gfx_v7_0_hw_fini,
  5007. .suspend = gfx_v7_0_suspend,
  5008. .resume = gfx_v7_0_resume,
  5009. .is_idle = gfx_v7_0_is_idle,
  5010. .wait_for_idle = gfx_v7_0_wait_for_idle,
  5011. .soft_reset = gfx_v7_0_soft_reset,
  5012. .print_status = gfx_v7_0_print_status,
  5013. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  5014. .set_powergating_state = gfx_v7_0_set_powergating_state,
  5015. };
  5016. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  5017. .get_rptr = gfx_v7_0_ring_get_rptr_gfx,
  5018. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  5019. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  5020. .parse_cs = NULL,
  5021. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  5022. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  5023. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  5024. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  5025. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  5026. .test_ring = gfx_v7_0_ring_test_ring,
  5027. .test_ib = gfx_v7_0_ring_test_ib,
  5028. .insert_nop = amdgpu_ring_insert_nop,
  5029. };
  5030. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  5031. .get_rptr = gfx_v7_0_ring_get_rptr_compute,
  5032. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  5033. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  5034. .parse_cs = NULL,
  5035. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  5036. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  5037. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  5038. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  5039. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  5040. .test_ring = gfx_v7_0_ring_test_ring,
  5041. .test_ib = gfx_v7_0_ring_test_ib,
  5042. .insert_nop = amdgpu_ring_insert_nop,
  5043. };
  5044. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  5045. {
  5046. int i;
  5047. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5048. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  5049. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5050. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  5051. }
  5052. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  5053. .set = gfx_v7_0_set_eop_interrupt_state,
  5054. .process = gfx_v7_0_eop_irq,
  5055. };
  5056. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  5057. .set = gfx_v7_0_set_priv_reg_fault_state,
  5058. .process = gfx_v7_0_priv_reg_irq,
  5059. };
  5060. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  5061. .set = gfx_v7_0_set_priv_inst_fault_state,
  5062. .process = gfx_v7_0_priv_inst_irq,
  5063. };
  5064. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  5065. {
  5066. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5067. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  5068. adev->gfx.priv_reg_irq.num_types = 1;
  5069. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  5070. adev->gfx.priv_inst_irq.num_types = 1;
  5071. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  5072. }
  5073. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  5074. {
  5075. /* init asci gds info */
  5076. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5077. adev->gds.gws.total_size = 64;
  5078. adev->gds.oa.total_size = 16;
  5079. if (adev->gds.mem.total_size == 64 * 1024) {
  5080. adev->gds.mem.gfx_partition_size = 4096;
  5081. adev->gds.mem.cs_partition_size = 4096;
  5082. adev->gds.gws.gfx_partition_size = 4;
  5083. adev->gds.gws.cs_partition_size = 4;
  5084. adev->gds.oa.gfx_partition_size = 4;
  5085. adev->gds.oa.cs_partition_size = 1;
  5086. } else {
  5087. adev->gds.mem.gfx_partition_size = 1024;
  5088. adev->gds.mem.cs_partition_size = 1024;
  5089. adev->gds.gws.gfx_partition_size = 16;
  5090. adev->gds.gws.cs_partition_size = 16;
  5091. adev->gds.oa.gfx_partition_size = 4;
  5092. adev->gds.oa.cs_partition_size = 4;
  5093. }
  5094. }
  5095. int gfx_v7_0_get_cu_info(struct amdgpu_device *adev,
  5096. struct amdgpu_cu_info *cu_info)
  5097. {
  5098. int i, j, k, counter, active_cu_number = 0;
  5099. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5100. if (!adev || !cu_info)
  5101. return -EINVAL;
  5102. mutex_lock(&adev->grbm_idx_mutex);
  5103. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5104. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5105. mask = 1;
  5106. ao_bitmap = 0;
  5107. counter = 0;
  5108. bitmap = gfx_v7_0_get_cu_active_bitmap(adev, i, j);
  5109. cu_info->bitmap[i][j] = bitmap;
  5110. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  5111. if (bitmap & mask) {
  5112. if (counter < 2)
  5113. ao_bitmap |= mask;
  5114. counter ++;
  5115. }
  5116. mask <<= 1;
  5117. }
  5118. active_cu_number += counter;
  5119. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5120. }
  5121. }
  5122. cu_info->number = active_cu_number;
  5123. cu_info->ao_cu_mask = ao_cu_mask;
  5124. mutex_unlock(&adev->grbm_idx_mutex);
  5125. return 0;
  5126. }