atombios_dp.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/amdgpu_drm.h>
  29. #include "amdgpu.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include "atombios_encoders.h"
  33. #include "atombios_dp.h"
  34. #include "amdgpu_connectors.h"
  35. #include "amdgpu_atombios.h"
  36. #include <drm/drm_dp_helper.h>
  37. /* move these to drm_dp_helper.c/h */
  38. #define DP_LINK_CONFIGURATION_SIZE 9
  39. #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
  40. static char *voltage_names[] = {
  41. "0.4V", "0.6V", "0.8V", "1.2V"
  42. };
  43. static char *pre_emph_names[] = {
  44. "0dB", "3.5dB", "6dB", "9.5dB"
  45. };
  46. /***** amdgpu AUX functions *****/
  47. union aux_channel_transaction {
  48. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  49. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  50. };
  51. static int amdgpu_atombios_dp_process_aux_ch(struct amdgpu_i2c_chan *chan,
  52. u8 *send, int send_bytes,
  53. u8 *recv, int recv_size,
  54. u8 delay, u8 *ack)
  55. {
  56. struct drm_device *dev = chan->dev;
  57. struct amdgpu_device *adev = dev->dev_private;
  58. union aux_channel_transaction args;
  59. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  60. unsigned char *base;
  61. int recv_bytes;
  62. int r = 0;
  63. memset(&args, 0, sizeof(args));
  64. mutex_lock(&chan->mutex);
  65. base = (unsigned char *)(adev->mode_info.atom_context->scratch + 1);
  66. amdgpu_atombios_copy_swap(base, send, send_bytes, true);
  67. args.v2.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
  68. args.v2.lpDataOut = cpu_to_le16((u16)(16 + 4));
  69. args.v2.ucDataOutLen = 0;
  70. args.v2.ucChannelID = chan->rec.i2c_id;
  71. args.v2.ucDelay = delay / 10;
  72. args.v2.ucHPD_ID = chan->rec.hpd;
  73. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  74. *ack = args.v2.ucReplyStatus;
  75. /* timeout */
  76. if (args.v2.ucReplyStatus == 1) {
  77. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  78. r = -ETIMEDOUT;
  79. goto done;
  80. }
  81. /* flags not zero */
  82. if (args.v2.ucReplyStatus == 2) {
  83. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  84. r = -EIO;
  85. goto done;
  86. }
  87. /* error */
  88. if (args.v2.ucReplyStatus == 3) {
  89. DRM_DEBUG_KMS("dp_aux_ch error\n");
  90. r = -EIO;
  91. goto done;
  92. }
  93. recv_bytes = args.v1.ucDataOutLen;
  94. if (recv_bytes > recv_size)
  95. recv_bytes = recv_size;
  96. if (recv && recv_size)
  97. amdgpu_atombios_copy_swap(recv, base + 16, recv_bytes, false);
  98. r = recv_bytes;
  99. done:
  100. mutex_unlock(&chan->mutex);
  101. return r;
  102. }
  103. #define BARE_ADDRESS_SIZE 3
  104. #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
  105. static ssize_t
  106. amdgpu_atombios_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
  107. {
  108. struct amdgpu_i2c_chan *chan =
  109. container_of(aux, struct amdgpu_i2c_chan, aux);
  110. int ret;
  111. u8 tx_buf[20];
  112. size_t tx_size;
  113. u8 ack, delay = 0;
  114. if (WARN_ON(msg->size > 16))
  115. return -E2BIG;
  116. tx_buf[0] = msg->address & 0xff;
  117. tx_buf[1] = msg->address >> 8;
  118. tx_buf[2] = (msg->request << 4) |
  119. ((msg->address >> 16) & 0xf);
  120. tx_buf[3] = msg->size ? (msg->size - 1) : 0;
  121. switch (msg->request & ~DP_AUX_I2C_MOT) {
  122. case DP_AUX_NATIVE_WRITE:
  123. case DP_AUX_I2C_WRITE:
  124. /* tx_size needs to be 4 even for bare address packets since the atom
  125. * table needs the info in tx_buf[3].
  126. */
  127. tx_size = HEADER_SIZE + msg->size;
  128. if (msg->size == 0)
  129. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  130. else
  131. tx_buf[3] |= tx_size << 4;
  132. memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
  133. ret = amdgpu_atombios_dp_process_aux_ch(chan,
  134. tx_buf, tx_size, NULL, 0, delay, &ack);
  135. if (ret >= 0)
  136. /* Return payload size. */
  137. ret = msg->size;
  138. break;
  139. case DP_AUX_NATIVE_READ:
  140. case DP_AUX_I2C_READ:
  141. /* tx_size needs to be 4 even for bare address packets since the atom
  142. * table needs the info in tx_buf[3].
  143. */
  144. tx_size = HEADER_SIZE;
  145. if (msg->size == 0)
  146. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  147. else
  148. tx_buf[3] |= tx_size << 4;
  149. ret = amdgpu_atombios_dp_process_aux_ch(chan,
  150. tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
  151. break;
  152. default:
  153. ret = -EINVAL;
  154. break;
  155. }
  156. if (ret >= 0)
  157. msg->reply = ack >> 4;
  158. return ret;
  159. }
  160. void amdgpu_atombios_dp_aux_init(struct amdgpu_connector *amdgpu_connector)
  161. {
  162. int ret;
  163. amdgpu_connector->ddc_bus->rec.hpd = amdgpu_connector->hpd.hpd;
  164. amdgpu_connector->ddc_bus->aux.dev = amdgpu_connector->base.kdev;
  165. amdgpu_connector->ddc_bus->aux.transfer = amdgpu_atombios_dp_aux_transfer;
  166. ret = drm_dp_aux_register(&amdgpu_connector->ddc_bus->aux);
  167. if (!ret)
  168. amdgpu_connector->ddc_bus->has_aux = true;
  169. WARN(ret, "drm_dp_aux_register_i2c_bus() failed with error %d\n", ret);
  170. }
  171. /***** general DP utility functions *****/
  172. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3
  173. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3
  174. static void amdgpu_atombios_dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
  175. int lane_count,
  176. u8 train_set[4])
  177. {
  178. u8 v = 0;
  179. u8 p = 0;
  180. int lane;
  181. for (lane = 0; lane < lane_count; lane++) {
  182. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  183. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  184. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  185. lane,
  186. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  187. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  188. if (this_v > v)
  189. v = this_v;
  190. if (this_p > p)
  191. p = this_p;
  192. }
  193. if (v >= DP_VOLTAGE_MAX)
  194. v |= DP_TRAIN_MAX_SWING_REACHED;
  195. if (p >= DP_PRE_EMPHASIS_MAX)
  196. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  197. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  198. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  199. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  200. for (lane = 0; lane < 4; lane++)
  201. train_set[lane] = v | p;
  202. }
  203. /* convert bits per color to bits per pixel */
  204. /* get bpc from the EDID */
  205. static unsigned amdgpu_atombios_dp_convert_bpc_to_bpp(int bpc)
  206. {
  207. if (bpc == 0)
  208. return 24;
  209. else
  210. return bpc * 3;
  211. }
  212. /***** amdgpu specific DP functions *****/
  213. static int amdgpu_atombios_dp_get_dp_link_config(struct drm_connector *connector,
  214. const u8 dpcd[DP_DPCD_SIZE],
  215. unsigned pix_clock,
  216. unsigned *dp_lanes, unsigned *dp_rate)
  217. {
  218. unsigned bpp =
  219. amdgpu_atombios_dp_convert_bpc_to_bpp(amdgpu_connector_get_monitor_bpc(connector));
  220. static const unsigned link_rates[3] = { 162000, 270000, 540000 };
  221. unsigned max_link_rate = drm_dp_max_link_rate(dpcd);
  222. unsigned max_lane_num = drm_dp_max_lane_count(dpcd);
  223. unsigned lane_num, i, max_pix_clock;
  224. for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
  225. for (i = 0; i < ARRAY_SIZE(link_rates) && link_rates[i] <= max_link_rate; i++) {
  226. max_pix_clock = (lane_num * link_rates[i] * 8) / bpp;
  227. if (max_pix_clock >= pix_clock) {
  228. *dp_lanes = lane_num;
  229. *dp_rate = link_rates[i];
  230. return 0;
  231. }
  232. }
  233. }
  234. return -EINVAL;
  235. }
  236. static u8 amdgpu_atombios_dp_encoder_service(struct amdgpu_device *adev,
  237. int action, int dp_clock,
  238. u8 ucconfig, u8 lane_num)
  239. {
  240. DP_ENCODER_SERVICE_PARAMETERS args;
  241. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  242. memset(&args, 0, sizeof(args));
  243. args.ucLinkClock = dp_clock / 10;
  244. args.ucConfig = ucconfig;
  245. args.ucAction = action;
  246. args.ucLaneNum = lane_num;
  247. args.ucStatus = 0;
  248. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  249. return args.ucStatus;
  250. }
  251. u8 amdgpu_atombios_dp_get_sinktype(struct amdgpu_connector *amdgpu_connector)
  252. {
  253. struct drm_device *dev = amdgpu_connector->base.dev;
  254. struct amdgpu_device *adev = dev->dev_private;
  255. return amdgpu_atombios_dp_encoder_service(adev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  256. amdgpu_connector->ddc_bus->rec.i2c_id, 0);
  257. }
  258. static void amdgpu_atombios_dp_probe_oui(struct amdgpu_connector *amdgpu_connector)
  259. {
  260. struct amdgpu_connector_atom_dig *dig_connector = amdgpu_connector->con_priv;
  261. u8 buf[3];
  262. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  263. return;
  264. if (drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
  265. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  266. buf[0], buf[1], buf[2]);
  267. if (drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
  268. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  269. buf[0], buf[1], buf[2]);
  270. }
  271. int amdgpu_atombios_dp_get_dpcd(struct amdgpu_connector *amdgpu_connector)
  272. {
  273. struct amdgpu_connector_atom_dig *dig_connector = amdgpu_connector->con_priv;
  274. u8 msg[DP_DPCD_SIZE];
  275. int ret, i;
  276. for (i = 0; i < 7; i++) {
  277. ret = drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_DPCD_REV, msg,
  278. DP_DPCD_SIZE);
  279. if (ret == DP_DPCD_SIZE) {
  280. memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
  281. DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
  282. dig_connector->dpcd);
  283. amdgpu_atombios_dp_probe_oui(amdgpu_connector);
  284. return 0;
  285. }
  286. }
  287. dig_connector->dpcd[0] = 0;
  288. return -EINVAL;
  289. }
  290. int amdgpu_atombios_dp_get_panel_mode(struct drm_encoder *encoder,
  291. struct drm_connector *connector)
  292. {
  293. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  294. struct amdgpu_connector_atom_dig *dig_connector;
  295. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  296. u16 dp_bridge = amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector);
  297. u8 tmp;
  298. if (!amdgpu_connector->con_priv)
  299. return panel_mode;
  300. dig_connector = amdgpu_connector->con_priv;
  301. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  302. /* DP bridge chips */
  303. if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux,
  304. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  305. if (tmp & 1)
  306. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  307. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  308. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  309. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  310. else
  311. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  312. }
  313. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  314. /* eDP */
  315. if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux,
  316. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  317. if (tmp & 1)
  318. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  319. }
  320. }
  321. return panel_mode;
  322. }
  323. void amdgpu_atombios_dp_set_link_config(struct drm_connector *connector,
  324. const struct drm_display_mode *mode)
  325. {
  326. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  327. struct amdgpu_connector_atom_dig *dig_connector;
  328. int ret;
  329. if (!amdgpu_connector->con_priv)
  330. return;
  331. dig_connector = amdgpu_connector->con_priv;
  332. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  333. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  334. ret = amdgpu_atombios_dp_get_dp_link_config(connector, dig_connector->dpcd,
  335. mode->clock,
  336. &dig_connector->dp_lane_count,
  337. &dig_connector->dp_clock);
  338. if (ret) {
  339. dig_connector->dp_clock = 0;
  340. dig_connector->dp_lane_count = 0;
  341. }
  342. }
  343. }
  344. int amdgpu_atombios_dp_mode_valid_helper(struct drm_connector *connector,
  345. struct drm_display_mode *mode)
  346. {
  347. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  348. struct amdgpu_connector_atom_dig *dig_connector;
  349. unsigned dp_lanes, dp_clock;
  350. int ret;
  351. if (!amdgpu_connector->con_priv)
  352. return MODE_CLOCK_HIGH;
  353. dig_connector = amdgpu_connector->con_priv;
  354. ret = amdgpu_atombios_dp_get_dp_link_config(connector, dig_connector->dpcd,
  355. mode->clock, &dp_lanes, &dp_clock);
  356. if (ret)
  357. return MODE_CLOCK_HIGH;
  358. if ((dp_clock == 540000) &&
  359. (!amdgpu_connector_is_dp12_capable(connector)))
  360. return MODE_CLOCK_HIGH;
  361. return MODE_OK;
  362. }
  363. bool amdgpu_atombios_dp_needs_link_train(struct amdgpu_connector *amdgpu_connector)
  364. {
  365. u8 link_status[DP_LINK_STATUS_SIZE];
  366. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  367. if (drm_dp_dpcd_read_link_status(&amdgpu_connector->ddc_bus->aux, link_status)
  368. <= 0)
  369. return false;
  370. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  371. return false;
  372. return true;
  373. }
  374. void amdgpu_atombios_dp_set_rx_power_state(struct drm_connector *connector,
  375. u8 power_state)
  376. {
  377. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  378. struct amdgpu_connector_atom_dig *dig_connector;
  379. if (!amdgpu_connector->con_priv)
  380. return;
  381. dig_connector = amdgpu_connector->con_priv;
  382. /* power up/down the sink */
  383. if (dig_connector->dpcd[0] >= 0x11) {
  384. drm_dp_dpcd_writeb(&amdgpu_connector->ddc_bus->aux,
  385. DP_SET_POWER, power_state);
  386. usleep_range(1000, 2000);
  387. }
  388. }
  389. struct amdgpu_atombios_dp_link_train_info {
  390. struct amdgpu_device *adev;
  391. struct drm_encoder *encoder;
  392. struct drm_connector *connector;
  393. int dp_clock;
  394. int dp_lane_count;
  395. bool tp3_supported;
  396. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  397. u8 train_set[4];
  398. u8 link_status[DP_LINK_STATUS_SIZE];
  399. u8 tries;
  400. struct drm_dp_aux *aux;
  401. };
  402. static void
  403. amdgpu_atombios_dp_update_vs_emph(struct amdgpu_atombios_dp_link_train_info *dp_info)
  404. {
  405. /* set the initial vs/emph on the source */
  406. amdgpu_atombios_encoder_setup_dig_transmitter(dp_info->encoder,
  407. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  408. 0, dp_info->train_set[0]); /* sets all lanes at once */
  409. /* set the vs/emph on the sink */
  410. drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
  411. dp_info->train_set, dp_info->dp_lane_count);
  412. }
  413. static void
  414. amdgpu_atombios_dp_set_tp(struct amdgpu_atombios_dp_link_train_info *dp_info, int tp)
  415. {
  416. int rtp = 0;
  417. /* set training pattern on the source */
  418. switch (tp) {
  419. case DP_TRAINING_PATTERN_1:
  420. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  421. break;
  422. case DP_TRAINING_PATTERN_2:
  423. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  424. break;
  425. case DP_TRAINING_PATTERN_3:
  426. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  427. break;
  428. }
  429. amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder, rtp, 0);
  430. /* enable training pattern on the sink */
  431. drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
  432. }
  433. static int
  434. amdgpu_atombios_dp_link_train_init(struct amdgpu_atombios_dp_link_train_info *dp_info)
  435. {
  436. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(dp_info->encoder);
  437. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  438. u8 tmp;
  439. /* power up the sink */
  440. amdgpu_atombios_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
  441. /* possibly enable downspread on the sink */
  442. if (dp_info->dpcd[3] & 0x1)
  443. drm_dp_dpcd_writeb(dp_info->aux,
  444. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  445. else
  446. drm_dp_dpcd_writeb(dp_info->aux,
  447. DP_DOWNSPREAD_CTRL, 0);
  448. if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
  449. drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
  450. /* set the lane count on the sink */
  451. tmp = dp_info->dp_lane_count;
  452. if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
  453. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  454. drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
  455. /* set the link rate on the sink */
  456. tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
  457. drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
  458. /* start training on the source */
  459. amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder,
  460. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  461. /* disable the training pattern on the sink */
  462. drm_dp_dpcd_writeb(dp_info->aux,
  463. DP_TRAINING_PATTERN_SET,
  464. DP_TRAINING_PATTERN_DISABLE);
  465. return 0;
  466. }
  467. static int
  468. amdgpu_atombios_dp_link_train_finish(struct amdgpu_atombios_dp_link_train_info *dp_info)
  469. {
  470. udelay(400);
  471. /* disable the training pattern on the sink */
  472. drm_dp_dpcd_writeb(dp_info->aux,
  473. DP_TRAINING_PATTERN_SET,
  474. DP_TRAINING_PATTERN_DISABLE);
  475. /* disable the training pattern on the source */
  476. amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder,
  477. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  478. return 0;
  479. }
  480. static int
  481. amdgpu_atombios_dp_link_train_cr(struct amdgpu_atombios_dp_link_train_info *dp_info)
  482. {
  483. bool clock_recovery;
  484. u8 voltage;
  485. int i;
  486. amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  487. memset(dp_info->train_set, 0, 4);
  488. amdgpu_atombios_dp_update_vs_emph(dp_info);
  489. udelay(400);
  490. /* clock recovery loop */
  491. clock_recovery = false;
  492. dp_info->tries = 0;
  493. voltage = 0xff;
  494. while (1) {
  495. drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
  496. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  497. dp_info->link_status) <= 0) {
  498. DRM_ERROR("displayport link status failed\n");
  499. break;
  500. }
  501. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  502. clock_recovery = true;
  503. break;
  504. }
  505. for (i = 0; i < dp_info->dp_lane_count; i++) {
  506. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  507. break;
  508. }
  509. if (i == dp_info->dp_lane_count) {
  510. DRM_ERROR("clock recovery reached max voltage\n");
  511. break;
  512. }
  513. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  514. ++dp_info->tries;
  515. if (dp_info->tries == 5) {
  516. DRM_ERROR("clock recovery tried 5 times\n");
  517. break;
  518. }
  519. } else
  520. dp_info->tries = 0;
  521. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  522. /* Compute new train_set as requested by sink */
  523. amdgpu_atombios_dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count,
  524. dp_info->train_set);
  525. amdgpu_atombios_dp_update_vs_emph(dp_info);
  526. }
  527. if (!clock_recovery) {
  528. DRM_ERROR("clock recovery failed\n");
  529. return -1;
  530. } else {
  531. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  532. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  533. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  534. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  535. return 0;
  536. }
  537. }
  538. static int
  539. amdgpu_atombios_dp_link_train_ce(struct amdgpu_atombios_dp_link_train_info *dp_info)
  540. {
  541. bool channel_eq;
  542. if (dp_info->tp3_supported)
  543. amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  544. else
  545. amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  546. /* channel equalization loop */
  547. dp_info->tries = 0;
  548. channel_eq = false;
  549. while (1) {
  550. drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
  551. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  552. dp_info->link_status) <= 0) {
  553. DRM_ERROR("displayport link status failed\n");
  554. break;
  555. }
  556. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  557. channel_eq = true;
  558. break;
  559. }
  560. /* Try 5 times */
  561. if (dp_info->tries > 5) {
  562. DRM_ERROR("channel eq failed: 5 tries\n");
  563. break;
  564. }
  565. /* Compute new train_set as requested by sink */
  566. amdgpu_atombios_dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count,
  567. dp_info->train_set);
  568. amdgpu_atombios_dp_update_vs_emph(dp_info);
  569. dp_info->tries++;
  570. }
  571. if (!channel_eq) {
  572. DRM_ERROR("channel eq failed\n");
  573. return -1;
  574. } else {
  575. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  576. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  577. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  578. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  579. return 0;
  580. }
  581. }
  582. void amdgpu_atombios_dp_link_train(struct drm_encoder *encoder,
  583. struct drm_connector *connector)
  584. {
  585. struct drm_device *dev = encoder->dev;
  586. struct amdgpu_device *adev = dev->dev_private;
  587. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  588. struct amdgpu_encoder_atom_dig *dig;
  589. struct amdgpu_connector *amdgpu_connector;
  590. struct amdgpu_connector_atom_dig *dig_connector;
  591. struct amdgpu_atombios_dp_link_train_info dp_info;
  592. u8 tmp;
  593. if (!amdgpu_encoder->enc_priv)
  594. return;
  595. dig = amdgpu_encoder->enc_priv;
  596. amdgpu_connector = to_amdgpu_connector(connector);
  597. if (!amdgpu_connector->con_priv)
  598. return;
  599. dig_connector = amdgpu_connector->con_priv;
  600. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  601. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  602. return;
  603. if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
  604. == 1) {
  605. if (tmp & DP_TPS3_SUPPORTED)
  606. dp_info.tp3_supported = true;
  607. else
  608. dp_info.tp3_supported = false;
  609. } else {
  610. dp_info.tp3_supported = false;
  611. }
  612. memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
  613. dp_info.adev = adev;
  614. dp_info.encoder = encoder;
  615. dp_info.connector = connector;
  616. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  617. dp_info.dp_clock = dig_connector->dp_clock;
  618. dp_info.aux = &amdgpu_connector->ddc_bus->aux;
  619. if (amdgpu_atombios_dp_link_train_init(&dp_info))
  620. goto done;
  621. if (amdgpu_atombios_dp_link_train_cr(&dp_info))
  622. goto done;
  623. if (amdgpu_atombios_dp_link_train_ce(&dp_info))
  624. goto done;
  625. done:
  626. if (amdgpu_atombios_dp_link_train_finish(&dp_info))
  627. return;
  628. }