mxgpu_ai.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "vega10/soc15ip.h"
  25. #include "vega10/NBIO/nbio_6_1_offset.h"
  26. #include "vega10/NBIO/nbio_6_1_sh_mask.h"
  27. #include "vega10/GC/gc_9_0_offset.h"
  28. #include "vega10/GC/gc_9_0_sh_mask.h"
  29. #include "soc15.h"
  30. #include "soc15_common.h"
  31. #include "mxgpu_ai.h"
  32. static void xgpu_ai_mailbox_send_ack(struct amdgpu_device *adev)
  33. {
  34. u32 reg;
  35. int timeout = AI_MAILBOX_TIMEDOUT;
  36. u32 mask = REG_FIELD_MASK(BIF_BX_PF0_MAILBOX_CONTROL, RCV_MSG_VALID);
  37. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  38. mmBIF_BX_PF0_MAILBOX_CONTROL));
  39. reg = REG_SET_FIELD(reg, BIF_BX_PF0_MAILBOX_CONTROL, RCV_MSG_ACK, 1);
  40. WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  41. mmBIF_BX_PF0_MAILBOX_CONTROL), reg);
  42. /*Wait for RCV_MSG_VALID to be 0*/
  43. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  44. mmBIF_BX_PF0_MAILBOX_CONTROL));
  45. while (reg & mask) {
  46. if (timeout <= 0) {
  47. pr_err("RCV_MSG_VALID is not cleared\n");
  48. break;
  49. }
  50. mdelay(1);
  51. timeout -=1;
  52. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  53. mmBIF_BX_PF0_MAILBOX_CONTROL));
  54. }
  55. }
  56. static void xgpu_ai_mailbox_set_valid(struct amdgpu_device *adev, bool val)
  57. {
  58. u32 reg;
  59. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  60. mmBIF_BX_PF0_MAILBOX_CONTROL));
  61. reg = REG_SET_FIELD(reg, BIF_BX_PF0_MAILBOX_CONTROL,
  62. TRN_MSG_VALID, val ? 1 : 0);
  63. WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_CONTROL),
  64. reg);
  65. }
  66. static void xgpu_ai_mailbox_trans_msg(struct amdgpu_device *adev,
  67. enum idh_request req)
  68. {
  69. u32 reg;
  70. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  71. mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW0));
  72. reg = REG_SET_FIELD(reg, BIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW0,
  73. MSGBUF_DATA, req);
  74. WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW0),
  75. reg);
  76. xgpu_ai_mailbox_set_valid(adev, true);
  77. }
  78. static int xgpu_ai_mailbox_rcv_msg(struct amdgpu_device *adev,
  79. enum idh_event event)
  80. {
  81. u32 reg;
  82. u32 mask = REG_FIELD_MASK(BIF_BX_PF0_MAILBOX_CONTROL, RCV_MSG_VALID);
  83. if (event != IDH_FLR_NOTIFICATION_CMPL) {
  84. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  85. mmBIF_BX_PF0_MAILBOX_CONTROL));
  86. if (!(reg & mask))
  87. return -ENOENT;
  88. }
  89. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  90. mmBIF_BX_PF0_MAILBOX_MSGBUF_RCV_DW0));
  91. if (reg != event)
  92. return -ENOENT;
  93. xgpu_ai_mailbox_send_ack(adev);
  94. return 0;
  95. }
  96. static int xgpu_ai_poll_ack(struct amdgpu_device *adev)
  97. {
  98. int r = 0, timeout = AI_MAILBOX_TIMEDOUT;
  99. u32 mask = REG_FIELD_MASK(BIF_BX_PF0_MAILBOX_CONTROL, TRN_MSG_ACK);
  100. u32 reg;
  101. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  102. mmBIF_BX_PF0_MAILBOX_CONTROL));
  103. while (!(reg & mask)) {
  104. if (timeout <= 0) {
  105. pr_err("Doesn't get ack from pf.\n");
  106. r = -ETIME;
  107. break;
  108. }
  109. msleep(1);
  110. timeout -= 1;
  111. reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
  112. mmBIF_BX_PF0_MAILBOX_CONTROL));
  113. }
  114. return r;
  115. }
  116. static int xgpu_ai_poll_msg(struct amdgpu_device *adev, enum idh_event event)
  117. {
  118. int r = 0, timeout = AI_MAILBOX_TIMEDOUT;
  119. r = xgpu_ai_mailbox_rcv_msg(adev, event);
  120. while (r) {
  121. if (timeout <= 0) {
  122. pr_err("Doesn't get ack from pf.\n");
  123. r = -ETIME;
  124. break;
  125. }
  126. msleep(1);
  127. timeout -= 1;
  128. r = xgpu_ai_mailbox_rcv_msg(adev, event);
  129. }
  130. return r;
  131. }
  132. static int xgpu_ai_send_access_requests(struct amdgpu_device *adev,
  133. enum idh_request req)
  134. {
  135. int r;
  136. xgpu_ai_mailbox_trans_msg(adev, req);
  137. /* start to poll ack */
  138. r = xgpu_ai_poll_ack(adev);
  139. if (r)
  140. return r;
  141. xgpu_ai_mailbox_set_valid(adev, false);
  142. /* start to check msg if request is idh_req_gpu_init_access */
  143. if (req == IDH_REQ_GPU_INIT_ACCESS ||
  144. req == IDH_REQ_GPU_FINI_ACCESS ||
  145. req == IDH_REQ_GPU_RESET_ACCESS) {
  146. r = xgpu_ai_poll_msg(adev, IDH_READY_TO_ACCESS_GPU);
  147. if (r)
  148. return r;
  149. }
  150. return 0;
  151. }
  152. static int xgpu_ai_request_full_gpu_access(struct amdgpu_device *adev,
  153. bool init)
  154. {
  155. enum idh_request req;
  156. req = init ? IDH_REQ_GPU_INIT_ACCESS : IDH_REQ_GPU_FINI_ACCESS;
  157. return xgpu_ai_send_access_requests(adev, req);
  158. }
  159. static int xgpu_ai_release_full_gpu_access(struct amdgpu_device *adev,
  160. bool init)
  161. {
  162. enum idh_request req;
  163. int r = 0;
  164. req = init ? IDH_REL_GPU_INIT_ACCESS : IDH_REL_GPU_FINI_ACCESS;
  165. r = xgpu_ai_send_access_requests(adev, req);
  166. return r;
  167. }
  168. const struct amdgpu_virt_ops xgpu_ai_virt_ops = {
  169. .req_full_gpu = xgpu_ai_request_full_gpu_access,
  170. .rel_full_gpu = xgpu_ai_release_full_gpu_access,
  171. };