qcom-ngd-ctrl.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2011-2017, The Linux Foundation. All rights reserved.
  3. // Copyright (c) 2018, Linaro Limited
  4. #include <linux/irq.h>
  5. #include <linux/kernel.h>
  6. #include <linux/init.h>
  7. #include <linux/slab.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/dmaengine.h>
  12. #include <linux/slimbus.h>
  13. #include <linux/delay.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/of.h>
  16. #include <linux/io.h>
  17. #include <linux/soc/qcom/qmi.h>
  18. #include <net/sock.h>
  19. #include "slimbus.h"
  20. /* NGD (Non-ported Generic Device) registers */
  21. #define NGD_CFG 0x0
  22. #define NGD_CFG_ENABLE BIT(0)
  23. #define NGD_CFG_RX_MSGQ_EN BIT(1)
  24. #define NGD_CFG_TX_MSGQ_EN BIT(2)
  25. #define NGD_STATUS 0x4
  26. #define NGD_LADDR BIT(1)
  27. #define NGD_RX_MSGQ_CFG 0x8
  28. #define NGD_INT_EN 0x10
  29. #define NGD_INT_RECFG_DONE BIT(24)
  30. #define NGD_INT_TX_NACKED_2 BIT(25)
  31. #define NGD_INT_MSG_BUF_CONTE BIT(26)
  32. #define NGD_INT_MSG_TX_INVAL BIT(27)
  33. #define NGD_INT_IE_VE_CHG BIT(28)
  34. #define NGD_INT_DEV_ERR BIT(29)
  35. #define NGD_INT_RX_MSG_RCVD BIT(30)
  36. #define NGD_INT_TX_MSG_SENT BIT(31)
  37. #define NGD_INT_STAT 0x14
  38. #define NGD_INT_CLR 0x18
  39. #define DEF_NGD_INT_MASK (NGD_INT_TX_NACKED_2 | NGD_INT_MSG_BUF_CONTE | \
  40. NGD_INT_MSG_TX_INVAL | NGD_INT_IE_VE_CHG | \
  41. NGD_INT_DEV_ERR | NGD_INT_TX_MSG_SENT | \
  42. NGD_INT_RX_MSG_RCVD)
  43. /* Slimbus QMI service */
  44. #define SLIMBUS_QMI_SVC_ID 0x0301
  45. #define SLIMBUS_QMI_SVC_V1 1
  46. #define SLIMBUS_QMI_INS_ID 0
  47. #define SLIMBUS_QMI_SELECT_INSTANCE_REQ_V01 0x0020
  48. #define SLIMBUS_QMI_SELECT_INSTANCE_RESP_V01 0x0020
  49. #define SLIMBUS_QMI_POWER_REQ_V01 0x0021
  50. #define SLIMBUS_QMI_POWER_RESP_V01 0x0021
  51. #define SLIMBUS_QMI_CHECK_FRAMER_STATUS_REQ 0x0022
  52. #define SLIMBUS_QMI_CHECK_FRAMER_STATUS_RESP 0x0022
  53. #define SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN 14
  54. #define SLIMBUS_QMI_POWER_RESP_MAX_MSG_LEN 7
  55. #define SLIMBUS_QMI_SELECT_INSTANCE_REQ_MAX_MSG_LEN 14
  56. #define SLIMBUS_QMI_SELECT_INSTANCE_RESP_MAX_MSG_LEN 7
  57. #define SLIMBUS_QMI_CHECK_FRAMER_STAT_RESP_MAX_MSG_LEN 7
  58. /* QMI response timeout of 500ms */
  59. #define SLIMBUS_QMI_RESP_TOUT 1000
  60. /* User defined commands */
  61. #define SLIM_USR_MC_GENERIC_ACK 0x25
  62. #define SLIM_USR_MC_MASTER_CAPABILITY 0x0
  63. #define SLIM_USR_MC_REPORT_SATELLITE 0x1
  64. #define SLIM_USR_MC_ADDR_QUERY 0xD
  65. #define SLIM_USR_MC_ADDR_REPLY 0xE
  66. #define SLIM_USR_MC_DEFINE_CHAN 0x20
  67. #define SLIM_USR_MC_DEF_ACT_CHAN 0x21
  68. #define SLIM_USR_MC_CHAN_CTRL 0x23
  69. #define SLIM_USR_MC_RECONFIG_NOW 0x24
  70. #define SLIM_USR_MC_REQ_BW 0x28
  71. #define SLIM_USR_MC_CONNECT_SRC 0x2C
  72. #define SLIM_USR_MC_CONNECT_SINK 0x2D
  73. #define SLIM_USR_MC_DISCONNECT_PORT 0x2E
  74. #define SLIM_USR_MC_REPEAT_CHANGE_VALUE 0x0
  75. #define QCOM_SLIM_NGD_AUTOSUSPEND MSEC_PER_SEC
  76. #define SLIM_RX_MSGQ_TIMEOUT_VAL 0x10000
  77. #define SLIM_LA_MGR 0xFF
  78. #define SLIM_ROOT_FREQ 24576000
  79. #define LADDR_RETRY 5
  80. /* Per spec.max 40 bytes per received message */
  81. #define SLIM_MSGQ_BUF_LEN 40
  82. #define QCOM_SLIM_NGD_DESC_NUM 32
  83. #define SLIM_MSG_ASM_FIRST_WORD(l, mt, mc, dt, ad) \
  84. ((l) | ((mt) << 5) | ((mc) << 8) | ((dt) << 15) | ((ad) << 16))
  85. #define INIT_MX_RETRIES 10
  86. #define DEF_RETRY_MS 10
  87. #define SAT_MAGIC_LSB 0xD9
  88. #define SAT_MAGIC_MSB 0xC5
  89. #define SAT_MSG_VER 0x1
  90. #define SAT_MSG_PROT 0x1
  91. #define to_ngd(d) container_of(d, struct qcom_slim_ngd, dev)
  92. struct ngd_reg_offset_data {
  93. u32 offset, size;
  94. };
  95. static const struct ngd_reg_offset_data ngd_v1_5_offset_info = {
  96. .offset = 0x1000,
  97. .size = 0x1000,
  98. };
  99. enum qcom_slim_ngd_state {
  100. QCOM_SLIM_NGD_CTRL_AWAKE,
  101. QCOM_SLIM_NGD_CTRL_IDLE,
  102. QCOM_SLIM_NGD_CTRL_ASLEEP,
  103. QCOM_SLIM_NGD_CTRL_DOWN,
  104. };
  105. struct qcom_slim_ngd_qmi {
  106. struct qmi_handle qmi;
  107. struct sockaddr_qrtr svc_info;
  108. struct qmi_handle svc_event_hdl;
  109. struct qmi_response_type_v01 resp;
  110. struct qmi_handle *handle;
  111. struct completion qmi_comp;
  112. };
  113. struct qcom_slim_ngd_ctrl;
  114. struct qcom_slim_ngd;
  115. struct qcom_slim_ngd_dma_desc {
  116. struct dma_async_tx_descriptor *desc;
  117. struct qcom_slim_ngd_ctrl *ctrl;
  118. struct completion *comp;
  119. dma_cookie_t cookie;
  120. dma_addr_t phys;
  121. void *base;
  122. };
  123. struct qcom_slim_ngd {
  124. struct platform_device *pdev;
  125. void __iomem *base;
  126. int id;
  127. };
  128. struct qcom_slim_ngd_ctrl {
  129. struct slim_framer framer;
  130. struct slim_controller ctrl;
  131. struct qcom_slim_ngd_qmi qmi;
  132. struct qcom_slim_ngd *ngd;
  133. struct device *dev;
  134. void __iomem *base;
  135. struct dma_chan *dma_rx_channel;
  136. struct dma_chan *dma_tx_channel;
  137. struct qcom_slim_ngd_dma_desc rx_desc[QCOM_SLIM_NGD_DESC_NUM];
  138. struct qcom_slim_ngd_dma_desc txdesc[QCOM_SLIM_NGD_DESC_NUM];
  139. struct completion reconf;
  140. struct work_struct m_work;
  141. struct workqueue_struct *mwq;
  142. spinlock_t tx_buf_lock;
  143. enum qcom_slim_ngd_state state;
  144. dma_addr_t rx_phys_base;
  145. dma_addr_t tx_phys_base;
  146. void *rx_base;
  147. void *tx_base;
  148. int tx_tail;
  149. int tx_head;
  150. u32 ver;
  151. };
  152. enum slimbus_mode_enum_type_v01 {
  153. /* To force a 32 bit signed enum. Do not change or use*/
  154. SLIMBUS_MODE_ENUM_TYPE_MIN_ENUM_VAL_V01 = INT_MIN,
  155. SLIMBUS_MODE_SATELLITE_V01 = 1,
  156. SLIMBUS_MODE_MASTER_V01 = 2,
  157. SLIMBUS_MODE_ENUM_TYPE_MAX_ENUM_VAL_V01 = INT_MAX,
  158. };
  159. enum slimbus_pm_enum_type_v01 {
  160. /* To force a 32 bit signed enum. Do not change or use*/
  161. SLIMBUS_PM_ENUM_TYPE_MIN_ENUM_VAL_V01 = INT_MIN,
  162. SLIMBUS_PM_INACTIVE_V01 = 1,
  163. SLIMBUS_PM_ACTIVE_V01 = 2,
  164. SLIMBUS_PM_ENUM_TYPE_MAX_ENUM_VAL_V01 = INT_MAX,
  165. };
  166. enum slimbus_resp_enum_type_v01 {
  167. SLIMBUS_RESP_ENUM_TYPE_MIN_VAL_V01 = INT_MIN,
  168. SLIMBUS_RESP_SYNCHRONOUS_V01 = 1,
  169. SLIMBUS_RESP_ENUM_TYPE_MAX_VAL_V01 = INT_MAX,
  170. };
  171. struct slimbus_select_inst_req_msg_v01 {
  172. uint32_t instance;
  173. uint8_t mode_valid;
  174. enum slimbus_mode_enum_type_v01 mode;
  175. };
  176. struct slimbus_select_inst_resp_msg_v01 {
  177. struct qmi_response_type_v01 resp;
  178. };
  179. struct slimbus_power_req_msg_v01 {
  180. enum slimbus_pm_enum_type_v01 pm_req;
  181. uint8_t resp_type_valid;
  182. enum slimbus_resp_enum_type_v01 resp_type;
  183. };
  184. struct slimbus_power_resp_msg_v01 {
  185. struct qmi_response_type_v01 resp;
  186. };
  187. static struct qmi_elem_info slimbus_select_inst_req_msg_v01_ei[] = {
  188. {
  189. .data_type = QMI_UNSIGNED_4_BYTE,
  190. .elem_len = 1,
  191. .elem_size = sizeof(uint32_t),
  192. .array_type = NO_ARRAY,
  193. .tlv_type = 0x01,
  194. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  195. instance),
  196. .ei_array = NULL,
  197. },
  198. {
  199. .data_type = QMI_OPT_FLAG,
  200. .elem_len = 1,
  201. .elem_size = sizeof(uint8_t),
  202. .array_type = NO_ARRAY,
  203. .tlv_type = 0x10,
  204. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  205. mode_valid),
  206. .ei_array = NULL,
  207. },
  208. {
  209. .data_type = QMI_UNSIGNED_4_BYTE,
  210. .elem_len = 1,
  211. .elem_size = sizeof(enum slimbus_mode_enum_type_v01),
  212. .array_type = NO_ARRAY,
  213. .tlv_type = 0x10,
  214. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  215. mode),
  216. .ei_array = NULL,
  217. },
  218. {
  219. .data_type = QMI_EOTI,
  220. .elem_len = 0,
  221. .elem_size = 0,
  222. .array_type = NO_ARRAY,
  223. .tlv_type = 0x00,
  224. .offset = 0,
  225. .ei_array = NULL,
  226. },
  227. };
  228. static struct qmi_elem_info slimbus_select_inst_resp_msg_v01_ei[] = {
  229. {
  230. .data_type = QMI_STRUCT,
  231. .elem_len = 1,
  232. .elem_size = sizeof(struct qmi_response_type_v01),
  233. .array_type = NO_ARRAY,
  234. .tlv_type = 0x02,
  235. .offset = offsetof(struct slimbus_select_inst_resp_msg_v01,
  236. resp),
  237. .ei_array = qmi_response_type_v01_ei,
  238. },
  239. {
  240. .data_type = QMI_EOTI,
  241. .elem_len = 0,
  242. .elem_size = 0,
  243. .array_type = NO_ARRAY,
  244. .tlv_type = 0x00,
  245. .offset = 0,
  246. .ei_array = NULL,
  247. },
  248. };
  249. static struct qmi_elem_info slimbus_power_req_msg_v01_ei[] = {
  250. {
  251. .data_type = QMI_UNSIGNED_4_BYTE,
  252. .elem_len = 1,
  253. .elem_size = sizeof(enum slimbus_pm_enum_type_v01),
  254. .array_type = NO_ARRAY,
  255. .tlv_type = 0x01,
  256. .offset = offsetof(struct slimbus_power_req_msg_v01,
  257. pm_req),
  258. .ei_array = NULL,
  259. },
  260. {
  261. .data_type = QMI_OPT_FLAG,
  262. .elem_len = 1,
  263. .elem_size = sizeof(uint8_t),
  264. .array_type = NO_ARRAY,
  265. .tlv_type = 0x10,
  266. .offset = offsetof(struct slimbus_power_req_msg_v01,
  267. resp_type_valid),
  268. },
  269. {
  270. .data_type = QMI_SIGNED_4_BYTE_ENUM,
  271. .elem_len = 1,
  272. .elem_size = sizeof(enum slimbus_resp_enum_type_v01),
  273. .array_type = NO_ARRAY,
  274. .tlv_type = 0x10,
  275. .offset = offsetof(struct slimbus_power_req_msg_v01,
  276. resp_type),
  277. },
  278. {
  279. .data_type = QMI_EOTI,
  280. .elem_len = 0,
  281. .elem_size = 0,
  282. .array_type = NO_ARRAY,
  283. .tlv_type = 0x00,
  284. .offset = 0,
  285. .ei_array = NULL,
  286. },
  287. };
  288. static struct qmi_elem_info slimbus_power_resp_msg_v01_ei[] = {
  289. {
  290. .data_type = QMI_STRUCT,
  291. .elem_len = 1,
  292. .elem_size = sizeof(struct qmi_response_type_v01),
  293. .array_type = NO_ARRAY,
  294. .tlv_type = 0x02,
  295. .offset = offsetof(struct slimbus_power_resp_msg_v01, resp),
  296. .ei_array = qmi_response_type_v01_ei,
  297. },
  298. {
  299. .data_type = QMI_EOTI,
  300. .elem_len = 0,
  301. .elem_size = 0,
  302. .array_type = NO_ARRAY,
  303. .tlv_type = 0x00,
  304. .offset = 0,
  305. .ei_array = NULL,
  306. },
  307. };
  308. static int qcom_slim_qmi_send_select_inst_req(struct qcom_slim_ngd_ctrl *ctrl,
  309. struct slimbus_select_inst_req_msg_v01 *req)
  310. {
  311. struct slimbus_select_inst_resp_msg_v01 resp = { { 0, 0 } };
  312. struct qmi_txn txn;
  313. int rc;
  314. rc = qmi_txn_init(ctrl->qmi.handle, &txn,
  315. slimbus_select_inst_resp_msg_v01_ei, &resp);
  316. if (rc < 0) {
  317. dev_err(ctrl->dev, "QMI TXN init fail: %d\n", rc);
  318. return rc;
  319. }
  320. rc = qmi_send_request(ctrl->qmi.handle, NULL, &txn,
  321. SLIMBUS_QMI_SELECT_INSTANCE_REQ_V01,
  322. SLIMBUS_QMI_SELECT_INSTANCE_REQ_MAX_MSG_LEN,
  323. slimbus_select_inst_req_msg_v01_ei, req);
  324. if (rc < 0) {
  325. dev_err(ctrl->dev, "QMI send req fail %d\n", rc);
  326. qmi_txn_cancel(&txn);
  327. return rc;
  328. }
  329. rc = qmi_txn_wait(&txn, SLIMBUS_QMI_RESP_TOUT);
  330. if (rc < 0) {
  331. dev_err(ctrl->dev, "QMI TXN wait fail: %d\n", rc);
  332. return rc;
  333. }
  334. /* Check the response */
  335. if (resp.resp.result != QMI_RESULT_SUCCESS_V01) {
  336. dev_err(ctrl->dev, "QMI request failed 0x%x\n",
  337. resp.resp.result);
  338. return -EREMOTEIO;
  339. }
  340. return 0;
  341. }
  342. static void qcom_slim_qmi_power_resp_cb(struct qmi_handle *handle,
  343. struct sockaddr_qrtr *sq,
  344. struct qmi_txn *txn, const void *data)
  345. {
  346. struct slimbus_power_resp_msg_v01 *resp;
  347. resp = (struct slimbus_power_resp_msg_v01 *)data;
  348. if (resp->resp.result != QMI_RESULT_SUCCESS_V01)
  349. pr_err("QMI power request failed 0x%x\n",
  350. resp->resp.result);
  351. complete(&txn->completion);
  352. }
  353. static int qcom_slim_qmi_send_power_request(struct qcom_slim_ngd_ctrl *ctrl,
  354. struct slimbus_power_req_msg_v01 *req)
  355. {
  356. struct slimbus_power_resp_msg_v01 resp = { { 0, 0 } };
  357. struct qmi_txn txn;
  358. int rc;
  359. rc = qmi_txn_init(ctrl->qmi.handle, &txn,
  360. slimbus_power_resp_msg_v01_ei, &resp);
  361. rc = qmi_send_request(ctrl->qmi.handle, NULL, &txn,
  362. SLIMBUS_QMI_POWER_REQ_V01,
  363. SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN,
  364. slimbus_power_req_msg_v01_ei, req);
  365. if (rc < 0) {
  366. dev_err(ctrl->dev, "QMI send req fail %d\n", rc);
  367. qmi_txn_cancel(&txn);
  368. return rc;
  369. }
  370. rc = qmi_txn_wait(&txn, SLIMBUS_QMI_RESP_TOUT);
  371. if (rc < 0) {
  372. dev_err(ctrl->dev, "QMI TXN wait fail: %d\n", rc);
  373. return rc;
  374. }
  375. /* Check the response */
  376. if (resp.resp.result != QMI_RESULT_SUCCESS_V01) {
  377. dev_err(ctrl->dev, "QMI request failed 0x%x\n",
  378. resp.resp.result);
  379. return -EREMOTEIO;
  380. }
  381. return 0;
  382. }
  383. static struct qmi_msg_handler qcom_slim_qmi_msg_handlers[] = {
  384. {
  385. .type = QMI_RESPONSE,
  386. .msg_id = SLIMBUS_QMI_POWER_RESP_V01,
  387. .ei = slimbus_power_resp_msg_v01_ei,
  388. .decoded_size = sizeof(struct slimbus_power_resp_msg_v01),
  389. .fn = qcom_slim_qmi_power_resp_cb,
  390. },
  391. {}
  392. };
  393. static int qcom_slim_qmi_init(struct qcom_slim_ngd_ctrl *ctrl,
  394. bool apps_is_master)
  395. {
  396. struct slimbus_select_inst_req_msg_v01 req;
  397. struct qmi_handle *handle;
  398. int rc;
  399. handle = devm_kzalloc(ctrl->dev, sizeof(*handle), GFP_KERNEL);
  400. if (!handle)
  401. return -ENOMEM;
  402. rc = qmi_handle_init(handle, SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN,
  403. NULL, qcom_slim_qmi_msg_handlers);
  404. if (rc < 0) {
  405. dev_err(ctrl->dev, "QMI client init failed: %d\n", rc);
  406. goto qmi_handle_init_failed;
  407. }
  408. rc = kernel_connect(handle->sock,
  409. (struct sockaddr *)&ctrl->qmi.svc_info,
  410. sizeof(ctrl->qmi.svc_info), 0);
  411. if (rc < 0) {
  412. dev_err(ctrl->dev, "Remote Service connect failed: %d\n", rc);
  413. goto qmi_connect_to_service_failed;
  414. }
  415. /* Instance is 0 based */
  416. req.instance = (ctrl->ngd->id >> 1);
  417. req.mode_valid = 1;
  418. /* Mode indicates the role of the ADSP */
  419. if (apps_is_master)
  420. req.mode = SLIMBUS_MODE_SATELLITE_V01;
  421. else
  422. req.mode = SLIMBUS_MODE_MASTER_V01;
  423. ctrl->qmi.handle = handle;
  424. rc = qcom_slim_qmi_send_select_inst_req(ctrl, &req);
  425. if (rc) {
  426. dev_err(ctrl->dev, "failed to select h/w instance\n");
  427. goto qmi_select_instance_failed;
  428. }
  429. return 0;
  430. qmi_select_instance_failed:
  431. ctrl->qmi.handle = NULL;
  432. qmi_connect_to_service_failed:
  433. qmi_handle_release(handle);
  434. qmi_handle_init_failed:
  435. devm_kfree(ctrl->dev, handle);
  436. return rc;
  437. }
  438. static void qcom_slim_qmi_exit(struct qcom_slim_ngd_ctrl *ctrl)
  439. {
  440. if (!ctrl->qmi.handle)
  441. return;
  442. qmi_handle_release(ctrl->qmi.handle);
  443. devm_kfree(ctrl->dev, ctrl->qmi.handle);
  444. ctrl->qmi.handle = NULL;
  445. }
  446. static int qcom_slim_qmi_power_request(struct qcom_slim_ngd_ctrl *ctrl,
  447. bool active)
  448. {
  449. struct slimbus_power_req_msg_v01 req;
  450. if (active)
  451. req.pm_req = SLIMBUS_PM_ACTIVE_V01;
  452. else
  453. req.pm_req = SLIMBUS_PM_INACTIVE_V01;
  454. req.resp_type_valid = 0;
  455. return qcom_slim_qmi_send_power_request(ctrl, &req);
  456. }
  457. static u32 *qcom_slim_ngd_tx_msg_get(struct qcom_slim_ngd_ctrl *ctrl, int len,
  458. struct completion *comp)
  459. {
  460. struct qcom_slim_ngd_dma_desc *desc;
  461. unsigned long flags;
  462. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  463. if ((ctrl->tx_tail + 1) % QCOM_SLIM_NGD_DESC_NUM == ctrl->tx_head) {
  464. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  465. return NULL;
  466. }
  467. desc = &ctrl->txdesc[ctrl->tx_tail];
  468. desc->base = ctrl->tx_base + ctrl->tx_tail * SLIM_MSGQ_BUF_LEN;
  469. desc->comp = comp;
  470. ctrl->tx_tail = (ctrl->tx_tail + 1) % QCOM_SLIM_NGD_DESC_NUM;
  471. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  472. return desc->base;
  473. }
  474. static void qcom_slim_ngd_tx_msg_dma_cb(void *args)
  475. {
  476. struct qcom_slim_ngd_dma_desc *desc = args;
  477. struct qcom_slim_ngd_ctrl *ctrl = desc->ctrl;
  478. unsigned long flags;
  479. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  480. if (desc->comp) {
  481. complete(desc->comp);
  482. desc->comp = NULL;
  483. }
  484. ctrl->tx_head = (ctrl->tx_head + 1) % QCOM_SLIM_NGD_DESC_NUM;
  485. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  486. }
  487. static int qcom_slim_ngd_tx_msg_post(struct qcom_slim_ngd_ctrl *ctrl,
  488. void *buf, int len)
  489. {
  490. struct qcom_slim_ngd_dma_desc *desc;
  491. unsigned long flags;
  492. int index, offset;
  493. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  494. offset = buf - ctrl->tx_base;
  495. index = offset/SLIM_MSGQ_BUF_LEN;
  496. desc = &ctrl->txdesc[index];
  497. desc->phys = ctrl->tx_phys_base + offset;
  498. desc->base = ctrl->tx_base + offset;
  499. desc->ctrl = ctrl;
  500. len = (len + 3) & 0xfc;
  501. desc->desc = dmaengine_prep_slave_single(ctrl->dma_tx_channel,
  502. desc->phys, len,
  503. DMA_MEM_TO_DEV,
  504. DMA_PREP_INTERRUPT);
  505. if (!desc->desc) {
  506. dev_err(ctrl->dev, "unable to prepare channel\n");
  507. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  508. return -EINVAL;
  509. }
  510. desc->desc->callback = qcom_slim_ngd_tx_msg_dma_cb;
  511. desc->desc->callback_param = desc;
  512. desc->desc->cookie = dmaengine_submit(desc->desc);
  513. dma_async_issue_pending(ctrl->dma_tx_channel);
  514. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  515. return 0;
  516. }
  517. static void qcom_slim_ngd_rx(struct qcom_slim_ngd_ctrl *ctrl, u8 *buf)
  518. {
  519. u8 mc, mt, len;
  520. mt = SLIM_HEADER_GET_MT(buf[0]);
  521. len = SLIM_HEADER_GET_RL(buf[0]);
  522. mc = SLIM_HEADER_GET_MC(buf[1]);
  523. if (mc == SLIM_USR_MC_MASTER_CAPABILITY &&
  524. mt == SLIM_MSG_MT_SRC_REFERRED_USER)
  525. queue_work(ctrl->mwq, &ctrl->m_work);
  526. if (mc == SLIM_MSG_MC_REPLY_INFORMATION ||
  527. mc == SLIM_MSG_MC_REPLY_VALUE || (mc == SLIM_USR_MC_ADDR_REPLY &&
  528. mt == SLIM_MSG_MT_SRC_REFERRED_USER) ||
  529. (mc == SLIM_USR_MC_GENERIC_ACK &&
  530. mt == SLIM_MSG_MT_SRC_REFERRED_USER)) {
  531. slim_msg_response(&ctrl->ctrl, &buf[4], buf[3], len - 4);
  532. pm_runtime_mark_last_busy(ctrl->dev);
  533. }
  534. }
  535. static void qcom_slim_ngd_rx_msgq_cb(void *args)
  536. {
  537. struct qcom_slim_ngd_dma_desc *desc = args;
  538. struct qcom_slim_ngd_ctrl *ctrl = desc->ctrl;
  539. qcom_slim_ngd_rx(ctrl, (u8 *)desc->base);
  540. /* Add descriptor back to the queue */
  541. desc->desc = dmaengine_prep_slave_single(ctrl->dma_rx_channel,
  542. desc->phys, SLIM_MSGQ_BUF_LEN,
  543. DMA_DEV_TO_MEM,
  544. DMA_PREP_INTERRUPT);
  545. if (!desc->desc) {
  546. dev_err(ctrl->dev, "Unable to prepare rx channel\n");
  547. return;
  548. }
  549. desc->desc->callback = qcom_slim_ngd_rx_msgq_cb;
  550. desc->desc->callback_param = desc;
  551. desc->desc->cookie = dmaengine_submit(desc->desc);
  552. dma_async_issue_pending(ctrl->dma_rx_channel);
  553. }
  554. static int qcom_slim_ngd_post_rx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  555. {
  556. struct qcom_slim_ngd_dma_desc *desc;
  557. int i;
  558. for (i = 0; i < QCOM_SLIM_NGD_DESC_NUM; i++) {
  559. desc = &ctrl->rx_desc[i];
  560. desc->phys = ctrl->rx_phys_base + i * SLIM_MSGQ_BUF_LEN;
  561. desc->ctrl = ctrl;
  562. desc->base = ctrl->rx_base + i * SLIM_MSGQ_BUF_LEN;
  563. desc->desc = dmaengine_prep_slave_single(ctrl->dma_rx_channel,
  564. desc->phys, SLIM_MSGQ_BUF_LEN,
  565. DMA_DEV_TO_MEM,
  566. DMA_PREP_INTERRUPT);
  567. if (!desc->desc) {
  568. dev_err(ctrl->dev, "Unable to prepare rx channel\n");
  569. return -EINVAL;
  570. }
  571. desc->desc->callback = qcom_slim_ngd_rx_msgq_cb;
  572. desc->desc->callback_param = desc;
  573. desc->desc->cookie = dmaengine_submit(desc->desc);
  574. }
  575. dma_async_issue_pending(ctrl->dma_rx_channel);
  576. return 0;
  577. }
  578. static int qcom_slim_ngd_init_rx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  579. {
  580. struct device *dev = ctrl->dev;
  581. int ret, size;
  582. ctrl->dma_rx_channel = dma_request_slave_channel(dev, "rx");
  583. if (!ctrl->dma_rx_channel) {
  584. dev_err(dev, "Failed to request dma channels");
  585. return -EINVAL;
  586. }
  587. size = QCOM_SLIM_NGD_DESC_NUM * SLIM_MSGQ_BUF_LEN;
  588. ctrl->rx_base = dma_alloc_coherent(dev, size, &ctrl->rx_phys_base,
  589. GFP_KERNEL);
  590. if (!ctrl->rx_base) {
  591. dev_err(dev, "dma_alloc_coherent failed\n");
  592. ret = -ENOMEM;
  593. goto rel_rx;
  594. }
  595. ret = qcom_slim_ngd_post_rx_msgq(ctrl);
  596. if (ret) {
  597. dev_err(dev, "post_rx_msgq() failed 0x%x\n", ret);
  598. goto rx_post_err;
  599. }
  600. return 0;
  601. rx_post_err:
  602. dma_free_coherent(dev, size, ctrl->rx_base, ctrl->rx_phys_base);
  603. rel_rx:
  604. dma_release_channel(ctrl->dma_rx_channel);
  605. return ret;
  606. }
  607. static int qcom_slim_ngd_init_tx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  608. {
  609. struct device *dev = ctrl->dev;
  610. unsigned long flags;
  611. int ret = 0;
  612. int size;
  613. ctrl->dma_tx_channel = dma_request_slave_channel(dev, "tx");
  614. if (!ctrl->dma_tx_channel) {
  615. dev_err(dev, "Failed to request dma channels");
  616. return -EINVAL;
  617. }
  618. size = ((QCOM_SLIM_NGD_DESC_NUM + 1) * SLIM_MSGQ_BUF_LEN);
  619. ctrl->tx_base = dma_alloc_coherent(dev, size, &ctrl->tx_phys_base,
  620. GFP_KERNEL);
  621. if (!ctrl->tx_base) {
  622. dev_err(dev, "dma_alloc_coherent failed\n");
  623. ret = -EINVAL;
  624. goto rel_tx;
  625. }
  626. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  627. ctrl->tx_tail = 0;
  628. ctrl->tx_head = 0;
  629. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  630. return 0;
  631. rel_tx:
  632. dma_release_channel(ctrl->dma_tx_channel);
  633. return ret;
  634. }
  635. static int qcom_slim_ngd_init_dma(struct qcom_slim_ngd_ctrl *ctrl)
  636. {
  637. int ret = 0;
  638. ret = qcom_slim_ngd_init_rx_msgq(ctrl);
  639. if (ret) {
  640. dev_err(ctrl->dev, "rx dma init failed\n");
  641. return ret;
  642. }
  643. ret = qcom_slim_ngd_init_tx_msgq(ctrl);
  644. if (ret)
  645. dev_err(ctrl->dev, "tx dma init failed\n");
  646. return ret;
  647. }
  648. static irqreturn_t qcom_slim_ngd_interrupt(int irq, void *d)
  649. {
  650. struct qcom_slim_ngd_ctrl *ctrl = d;
  651. void __iomem *base = ctrl->ngd->base;
  652. u32 stat = readl(base + NGD_INT_STAT);
  653. if ((stat & NGD_INT_MSG_BUF_CONTE) ||
  654. (stat & NGD_INT_MSG_TX_INVAL) || (stat & NGD_INT_DEV_ERR) ||
  655. (stat & NGD_INT_TX_NACKED_2)) {
  656. dev_err(ctrl->dev, "Error Interrupt received 0x%x\n", stat);
  657. }
  658. writel(stat, base + NGD_INT_CLR);
  659. return IRQ_HANDLED;
  660. }
  661. static int qcom_slim_ngd_xfer_msg(struct slim_controller *sctrl,
  662. struct slim_msg_txn *txn)
  663. {
  664. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  665. DECLARE_COMPLETION_ONSTACK(tx_sent);
  666. DECLARE_COMPLETION_ONSTACK(done);
  667. int ret, timeout, i;
  668. u8 wbuf[SLIM_MSGQ_BUF_LEN];
  669. u8 rbuf[SLIM_MSGQ_BUF_LEN];
  670. u32 *pbuf;
  671. u8 *puc;
  672. u8 la = txn->la;
  673. bool usr_msg = false;
  674. if (txn->mt == SLIM_MSG_MT_CORE &&
  675. (txn->mc >= SLIM_MSG_MC_BEGIN_RECONFIGURATION &&
  676. txn->mc <= SLIM_MSG_MC_RECONFIGURE_NOW))
  677. return 0;
  678. if (txn->dt == SLIM_MSG_DEST_ENUMADDR)
  679. return -EPROTONOSUPPORT;
  680. if (txn->msg->num_bytes > SLIM_MSGQ_BUF_LEN ||
  681. txn->rl > SLIM_MSGQ_BUF_LEN) {
  682. dev_err(ctrl->dev, "msg exeeds HW limit\n");
  683. return -EINVAL;
  684. }
  685. pbuf = qcom_slim_ngd_tx_msg_get(ctrl, txn->rl, &tx_sent);
  686. if (!pbuf) {
  687. dev_err(ctrl->dev, "Message buffer unavailable\n");
  688. return -ENOMEM;
  689. }
  690. if (txn->mt == SLIM_MSG_MT_CORE &&
  691. (txn->mc == SLIM_MSG_MC_CONNECT_SOURCE ||
  692. txn->mc == SLIM_MSG_MC_CONNECT_SINK ||
  693. txn->mc == SLIM_MSG_MC_DISCONNECT_PORT)) {
  694. txn->mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  695. switch (txn->mc) {
  696. case SLIM_MSG_MC_CONNECT_SOURCE:
  697. txn->mc = SLIM_USR_MC_CONNECT_SRC;
  698. break;
  699. case SLIM_MSG_MC_CONNECT_SINK:
  700. txn->mc = SLIM_USR_MC_CONNECT_SINK;
  701. break;
  702. case SLIM_MSG_MC_DISCONNECT_PORT:
  703. txn->mc = SLIM_USR_MC_DISCONNECT_PORT;
  704. break;
  705. default:
  706. return -EINVAL;
  707. }
  708. usr_msg = true;
  709. i = 0;
  710. wbuf[i++] = txn->la;
  711. la = SLIM_LA_MGR;
  712. wbuf[i++] = txn->msg->wbuf[0];
  713. if (txn->mc != SLIM_USR_MC_DISCONNECT_PORT)
  714. wbuf[i++] = txn->msg->wbuf[1];
  715. txn->comp = &done;
  716. ret = slim_alloc_txn_tid(sctrl, txn);
  717. if (ret) {
  718. dev_err(ctrl->dev, "Unable to allocate TID\n");
  719. return ret;
  720. }
  721. wbuf[i++] = txn->tid;
  722. txn->msg->num_bytes = i;
  723. txn->msg->wbuf = wbuf;
  724. txn->msg->rbuf = rbuf;
  725. txn->rl = txn->msg->num_bytes + 4;
  726. }
  727. /* HW expects length field to be excluded */
  728. txn->rl--;
  729. puc = (u8 *)pbuf;
  730. *pbuf = 0;
  731. if (txn->dt == SLIM_MSG_DEST_LOGICALADDR) {
  732. *pbuf = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt, txn->mc, 0,
  733. la);
  734. puc += 3;
  735. } else {
  736. *pbuf = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt, txn->mc, 1,
  737. la);
  738. puc += 2;
  739. }
  740. if (slim_tid_txn(txn->mt, txn->mc))
  741. *(puc++) = txn->tid;
  742. if (slim_ec_txn(txn->mt, txn->mc)) {
  743. *(puc++) = (txn->ec & 0xFF);
  744. *(puc++) = (txn->ec >> 8) & 0xFF;
  745. }
  746. if (txn->msg && txn->msg->wbuf)
  747. memcpy(puc, txn->msg->wbuf, txn->msg->num_bytes);
  748. ret = qcom_slim_ngd_tx_msg_post(ctrl, pbuf, txn->rl);
  749. if (ret)
  750. return ret;
  751. timeout = wait_for_completion_timeout(&tx_sent, HZ);
  752. if (!timeout) {
  753. dev_err(sctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
  754. txn->mt);
  755. return -ETIMEDOUT;
  756. }
  757. if (usr_msg) {
  758. timeout = wait_for_completion_timeout(&done, HZ);
  759. if (!timeout) {
  760. dev_err(sctrl->dev, "TX timed out:MC:0x%x,mt:0x%x",
  761. txn->mc, txn->mt);
  762. return -ETIMEDOUT;
  763. }
  764. }
  765. return 0;
  766. }
  767. static int qcom_slim_ngd_xfer_msg_sync(struct slim_controller *ctrl,
  768. struct slim_msg_txn *txn)
  769. {
  770. DECLARE_COMPLETION_ONSTACK(done);
  771. int ret, timeout;
  772. pm_runtime_get_sync(ctrl->dev);
  773. txn->comp = &done;
  774. ret = qcom_slim_ngd_xfer_msg(ctrl, txn);
  775. if (ret)
  776. return ret;
  777. timeout = wait_for_completion_timeout(&done, HZ);
  778. if (!timeout) {
  779. dev_err(ctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
  780. txn->mt);
  781. return -ETIMEDOUT;
  782. }
  783. return 0;
  784. }
  785. static int qcom_slim_ngd_enable_stream(struct slim_stream_runtime *rt)
  786. {
  787. struct slim_device *sdev = rt->dev;
  788. struct slim_controller *ctrl = sdev->ctrl;
  789. struct slim_val_inf msg = {0};
  790. u8 wbuf[SLIM_MSGQ_BUF_LEN];
  791. u8 rbuf[SLIM_MSGQ_BUF_LEN];
  792. struct slim_msg_txn txn = {0,};
  793. int i, ret;
  794. txn.mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  795. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  796. txn.la = SLIM_LA_MGR;
  797. txn.ec = 0;
  798. txn.msg = &msg;
  799. txn.msg->num_bytes = 0;
  800. txn.msg->wbuf = wbuf;
  801. txn.msg->rbuf = rbuf;
  802. for (i = 0; i < rt->num_ports; i++) {
  803. struct slim_port *port = &rt->ports[i];
  804. if (txn.msg->num_bytes == 0) {
  805. int seg_interval = SLIM_SLOTS_PER_SUPERFRAME/rt->ratem;
  806. int exp;
  807. wbuf[txn.msg->num_bytes++] = sdev->laddr;
  808. wbuf[txn.msg->num_bytes] = rt->bps >> 2 |
  809. (port->ch.aux_fmt << 6);
  810. /* Data channel segment interval not multiple of 3 */
  811. exp = seg_interval % 3;
  812. if (exp)
  813. wbuf[txn.msg->num_bytes] |= BIT(5);
  814. txn.msg->num_bytes++;
  815. wbuf[txn.msg->num_bytes++] = exp << 4 | rt->prot;
  816. if (rt->prot == SLIM_PROTO_ISO)
  817. wbuf[txn.msg->num_bytes++] =
  818. port->ch.prrate |
  819. SLIM_CHANNEL_CONTENT_FL;
  820. else
  821. wbuf[txn.msg->num_bytes++] = port->ch.prrate;
  822. ret = slim_alloc_txn_tid(ctrl, &txn);
  823. if (ret) {
  824. dev_err(&sdev->dev, "Fail to allocate TID\n");
  825. return -ENXIO;
  826. }
  827. wbuf[txn.msg->num_bytes++] = txn.tid;
  828. }
  829. wbuf[txn.msg->num_bytes++] = port->ch.id;
  830. }
  831. txn.mc = SLIM_USR_MC_DEF_ACT_CHAN;
  832. txn.rl = txn.msg->num_bytes + 4;
  833. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  834. if (ret) {
  835. slim_free_txn_tid(ctrl, &txn);
  836. dev_err(&sdev->dev, "TX timed out:MC:0x%x,mt:0x%x", txn.mc,
  837. txn.mt);
  838. return ret;
  839. }
  840. txn.mc = SLIM_USR_MC_RECONFIG_NOW;
  841. txn.msg->num_bytes = 2;
  842. wbuf[1] = sdev->laddr;
  843. txn.rl = txn.msg->num_bytes + 4;
  844. ret = slim_alloc_txn_tid(ctrl, &txn);
  845. if (ret) {
  846. dev_err(ctrl->dev, "Fail to allocate TID\n");
  847. return ret;
  848. }
  849. wbuf[0] = txn.tid;
  850. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  851. if (ret) {
  852. slim_free_txn_tid(ctrl, &txn);
  853. dev_err(&sdev->dev, "TX timed out:MC:0x%x,mt:0x%x", txn.mc,
  854. txn.mt);
  855. }
  856. return ret;
  857. }
  858. static int qcom_slim_ngd_get_laddr(struct slim_controller *ctrl,
  859. struct slim_eaddr *ea, u8 *laddr)
  860. {
  861. struct slim_val_inf msg = {0};
  862. u8 failed_ea[6] = {0, 0, 0, 0, 0, 0};
  863. struct slim_msg_txn txn;
  864. u8 wbuf[10] = {0};
  865. u8 rbuf[10] = {0};
  866. int ret;
  867. txn.mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  868. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  869. txn.la = SLIM_LA_MGR;
  870. txn.ec = 0;
  871. txn.mc = SLIM_USR_MC_ADDR_QUERY;
  872. txn.rl = 11;
  873. txn.msg = &msg;
  874. txn.msg->num_bytes = 7;
  875. txn.msg->wbuf = wbuf;
  876. txn.msg->rbuf = rbuf;
  877. ret = slim_alloc_txn_tid(ctrl, &txn);
  878. if (ret < 0)
  879. return ret;
  880. wbuf[0] = (u8)txn.tid;
  881. memcpy(&wbuf[1], ea, sizeof(*ea));
  882. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  883. if (ret) {
  884. slim_free_txn_tid(ctrl, &txn);
  885. return ret;
  886. }
  887. if (!memcmp(rbuf, failed_ea, 6))
  888. return -ENXIO;
  889. *laddr = rbuf[6];
  890. return ret;
  891. }
  892. static int qcom_slim_ngd_exit_dma(struct qcom_slim_ngd_ctrl *ctrl)
  893. {
  894. if (ctrl->dma_rx_channel) {
  895. dmaengine_terminate_sync(ctrl->dma_rx_channel);
  896. dma_release_channel(ctrl->dma_rx_channel);
  897. }
  898. if (ctrl->dma_tx_channel) {
  899. dmaengine_terminate_sync(ctrl->dma_tx_channel);
  900. dma_release_channel(ctrl->dma_tx_channel);
  901. }
  902. ctrl->dma_tx_channel = ctrl->dma_rx_channel = NULL;
  903. return 0;
  904. }
  905. static void qcom_slim_ngd_setup(struct qcom_slim_ngd_ctrl *ctrl)
  906. {
  907. u32 cfg = readl_relaxed(ctrl->ngd->base);
  908. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN)
  909. qcom_slim_ngd_init_dma(ctrl);
  910. /* By default enable message queues */
  911. cfg |= NGD_CFG_RX_MSGQ_EN;
  912. cfg |= NGD_CFG_TX_MSGQ_EN;
  913. /* Enable NGD if it's not already enabled*/
  914. if (!(cfg & NGD_CFG_ENABLE))
  915. cfg |= NGD_CFG_ENABLE;
  916. writel_relaxed(cfg, ctrl->ngd->base);
  917. }
  918. static int qcom_slim_ngd_power_up(struct qcom_slim_ngd_ctrl *ctrl)
  919. {
  920. enum qcom_slim_ngd_state cur_state = ctrl->state;
  921. struct qcom_slim_ngd *ngd = ctrl->ngd;
  922. u32 laddr, rx_msgq;
  923. int timeout, ret = 0;
  924. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN) {
  925. timeout = wait_for_completion_timeout(&ctrl->qmi.qmi_comp, HZ);
  926. if (!timeout)
  927. return -EREMOTEIO;
  928. }
  929. if (ctrl->state == QCOM_SLIM_NGD_CTRL_ASLEEP ||
  930. ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN) {
  931. ret = qcom_slim_qmi_power_request(ctrl, true);
  932. if (ret) {
  933. dev_err(ctrl->dev, "SLIM QMI power request failed:%d\n",
  934. ret);
  935. return ret;
  936. }
  937. }
  938. ctrl->ver = readl_relaxed(ctrl->base);
  939. /* Version info in 16 MSbits */
  940. ctrl->ver >>= 16;
  941. laddr = readl_relaxed(ngd->base + NGD_STATUS);
  942. if (laddr & NGD_LADDR) {
  943. /*
  944. * external MDM restart case where ADSP itself was active framer
  945. * For example, modem restarted when playback was active
  946. */
  947. if (cur_state == QCOM_SLIM_NGD_CTRL_AWAKE) {
  948. dev_info(ctrl->dev, "Subsys restart: ADSP active framer\n");
  949. return 0;
  950. }
  951. return 0;
  952. }
  953. writel_relaxed(DEF_NGD_INT_MASK, ngd->base + NGD_INT_EN);
  954. rx_msgq = readl_relaxed(ngd->base + NGD_RX_MSGQ_CFG);
  955. writel_relaxed(rx_msgq|SLIM_RX_MSGQ_TIMEOUT_VAL,
  956. ngd->base + NGD_RX_MSGQ_CFG);
  957. qcom_slim_ngd_setup(ctrl);
  958. timeout = wait_for_completion_timeout(&ctrl->reconf, HZ);
  959. if (!timeout) {
  960. dev_err(ctrl->dev, "capability exchange timed-out\n");
  961. return -ETIMEDOUT;
  962. }
  963. return 0;
  964. }
  965. static void qcom_slim_ngd_notify_slaves(struct qcom_slim_ngd_ctrl *ctrl)
  966. {
  967. struct slim_device *sbdev;
  968. struct device_node *node;
  969. for_each_child_of_node(ctrl->ngd->pdev->dev.of_node, node) {
  970. sbdev = of_slim_get_device(&ctrl->ctrl, node);
  971. if (!sbdev)
  972. continue;
  973. if (slim_get_logical_addr(sbdev))
  974. dev_err(ctrl->dev, "Failed to get logical address\n");
  975. }
  976. }
  977. static void qcom_slim_ngd_master_worker(struct work_struct *work)
  978. {
  979. struct qcom_slim_ngd_ctrl *ctrl;
  980. struct slim_msg_txn txn;
  981. struct slim_val_inf msg = {0};
  982. int retries = 0;
  983. u8 wbuf[8];
  984. int ret = 0;
  985. ctrl = container_of(work, struct qcom_slim_ngd_ctrl, m_work);
  986. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  987. txn.ec = 0;
  988. txn.mc = SLIM_USR_MC_REPORT_SATELLITE;
  989. txn.mt = SLIM_MSG_MT_SRC_REFERRED_USER;
  990. txn.la = SLIM_LA_MGR;
  991. wbuf[0] = SAT_MAGIC_LSB;
  992. wbuf[1] = SAT_MAGIC_MSB;
  993. wbuf[2] = SAT_MSG_VER;
  994. wbuf[3] = SAT_MSG_PROT;
  995. txn.msg = &msg;
  996. txn.msg->wbuf = wbuf;
  997. txn.msg->num_bytes = 4;
  998. txn.rl = 8;
  999. dev_info(ctrl->dev, "SLIM SAT: Rcvd master capability\n");
  1000. capability_retry:
  1001. ret = qcom_slim_ngd_xfer_msg(&ctrl->ctrl, &txn);
  1002. if (!ret) {
  1003. if (ctrl->state >= QCOM_SLIM_NGD_CTRL_ASLEEP)
  1004. complete(&ctrl->reconf);
  1005. else
  1006. dev_err(ctrl->dev, "unexpected state:%d\n",
  1007. ctrl->state);
  1008. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN)
  1009. qcom_slim_ngd_notify_slaves(ctrl);
  1010. } else if (ret == -EIO) {
  1011. dev_err(ctrl->dev, "capability message NACKed, retrying\n");
  1012. if (retries < INIT_MX_RETRIES) {
  1013. msleep(DEF_RETRY_MS);
  1014. retries++;
  1015. goto capability_retry;
  1016. }
  1017. } else {
  1018. dev_err(ctrl->dev, "SLIM: capability TX failed:%d\n", ret);
  1019. }
  1020. }
  1021. static int qcom_slim_ngd_runtime_resume(struct device *dev)
  1022. {
  1023. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1024. int ret = 0;
  1025. if (ctrl->state >= QCOM_SLIM_NGD_CTRL_ASLEEP)
  1026. ret = qcom_slim_ngd_power_up(ctrl);
  1027. if (ret) {
  1028. /* Did SSR cause this power up failure */
  1029. if (ctrl->state != QCOM_SLIM_NGD_CTRL_DOWN)
  1030. ctrl->state = QCOM_SLIM_NGD_CTRL_ASLEEP;
  1031. else
  1032. dev_err(ctrl->dev, "HW wakeup attempt during SSR\n");
  1033. } else {
  1034. ctrl->state = QCOM_SLIM_NGD_CTRL_AWAKE;
  1035. }
  1036. return 0;
  1037. }
  1038. static int qcom_slim_ngd_enable(struct qcom_slim_ngd_ctrl *ctrl, bool enable)
  1039. {
  1040. if (enable) {
  1041. int ret = qcom_slim_qmi_init(ctrl, false);
  1042. if (ret) {
  1043. dev_err(ctrl->dev, "qmi init fail, ret:%d, state:%d\n",
  1044. ret, ctrl->state);
  1045. return ret;
  1046. }
  1047. /* controller state should be in sync with framework state */
  1048. complete(&ctrl->qmi.qmi_comp);
  1049. if (!pm_runtime_enabled(ctrl->dev) ||
  1050. !pm_runtime_suspended(ctrl->dev))
  1051. qcom_slim_ngd_runtime_resume(ctrl->dev);
  1052. else
  1053. pm_runtime_resume(ctrl->dev);
  1054. pm_runtime_mark_last_busy(ctrl->dev);
  1055. pm_runtime_put(ctrl->dev);
  1056. ret = slim_register_controller(&ctrl->ctrl);
  1057. if (ret) {
  1058. dev_err(ctrl->dev, "error adding slim controller\n");
  1059. return ret;
  1060. }
  1061. dev_info(ctrl->dev, "SLIM controller Registered\n");
  1062. } else {
  1063. qcom_slim_qmi_exit(ctrl);
  1064. slim_unregister_controller(&ctrl->ctrl);
  1065. }
  1066. return 0;
  1067. }
  1068. static int qcom_slim_ngd_qmi_new_server(struct qmi_handle *hdl,
  1069. struct qmi_service *service)
  1070. {
  1071. struct qcom_slim_ngd_qmi *qmi =
  1072. container_of(hdl, struct qcom_slim_ngd_qmi, svc_event_hdl);
  1073. struct qcom_slim_ngd_ctrl *ctrl =
  1074. container_of(qmi, struct qcom_slim_ngd_ctrl, qmi);
  1075. qmi->svc_info.sq_family = AF_QIPCRTR;
  1076. qmi->svc_info.sq_node = service->node;
  1077. qmi->svc_info.sq_port = service->port;
  1078. qcom_slim_ngd_enable(ctrl, true);
  1079. return 0;
  1080. }
  1081. static void qcom_slim_ngd_qmi_del_server(struct qmi_handle *hdl,
  1082. struct qmi_service *service)
  1083. {
  1084. struct qcom_slim_ngd_qmi *qmi =
  1085. container_of(hdl, struct qcom_slim_ngd_qmi, svc_event_hdl);
  1086. qmi->svc_info.sq_node = 0;
  1087. qmi->svc_info.sq_port = 0;
  1088. }
  1089. static struct qmi_ops qcom_slim_ngd_qmi_svc_event_ops = {
  1090. .new_server = qcom_slim_ngd_qmi_new_server,
  1091. .del_server = qcom_slim_ngd_qmi_del_server,
  1092. };
  1093. static int qcom_slim_ngd_qmi_svc_event_init(struct qcom_slim_ngd_ctrl *ctrl)
  1094. {
  1095. struct qcom_slim_ngd_qmi *qmi = &ctrl->qmi;
  1096. int ret;
  1097. ret = qmi_handle_init(&qmi->svc_event_hdl, 0,
  1098. &qcom_slim_ngd_qmi_svc_event_ops, NULL);
  1099. if (ret < 0) {
  1100. dev_err(ctrl->dev, "qmi_handle_init failed: %d\n", ret);
  1101. return ret;
  1102. }
  1103. ret = qmi_add_lookup(&qmi->svc_event_hdl, SLIMBUS_QMI_SVC_ID,
  1104. SLIMBUS_QMI_SVC_V1, SLIMBUS_QMI_INS_ID);
  1105. if (ret < 0) {
  1106. dev_err(ctrl->dev, "qmi_add_lookup failed: %d\n", ret);
  1107. qmi_handle_release(&qmi->svc_event_hdl);
  1108. }
  1109. return ret;
  1110. }
  1111. static void qcom_slim_ngd_qmi_svc_event_deinit(struct qcom_slim_ngd_qmi *qmi)
  1112. {
  1113. qmi_handle_release(&qmi->svc_event_hdl);
  1114. }
  1115. static struct platform_driver qcom_slim_ngd_driver;
  1116. #define QCOM_SLIM_NGD_DRV_NAME "qcom,slim-ngd"
  1117. static const struct of_device_id qcom_slim_ngd_dt_match[] = {
  1118. {
  1119. .compatible = "qcom,slim-ngd-v1.5.0",
  1120. .data = &ngd_v1_5_offset_info,
  1121. },
  1122. {}
  1123. };
  1124. MODULE_DEVICE_TABLE(of, qcom_slim_ngd_dt_match);
  1125. static int of_qcom_slim_ngd_register(struct device *parent,
  1126. struct qcom_slim_ngd_ctrl *ctrl)
  1127. {
  1128. const struct ngd_reg_offset_data *data;
  1129. struct qcom_slim_ngd *ngd;
  1130. struct device_node *node;
  1131. u32 id;
  1132. data = of_match_node(qcom_slim_ngd_dt_match, parent->of_node)->data;
  1133. for_each_available_child_of_node(parent->of_node, node) {
  1134. if (of_property_read_u32(node, "reg", &id))
  1135. continue;
  1136. ngd = kzalloc(sizeof(*ngd), GFP_KERNEL);
  1137. if (!ngd)
  1138. return -ENOMEM;
  1139. ngd->pdev = platform_device_alloc(QCOM_SLIM_NGD_DRV_NAME, id);
  1140. ngd->id = id;
  1141. ngd->pdev->dev.parent = parent;
  1142. ngd->pdev->driver_override = QCOM_SLIM_NGD_DRV_NAME;
  1143. ngd->pdev->dev.of_node = node;
  1144. ctrl->ngd = ngd;
  1145. platform_set_drvdata(ngd->pdev, ctrl);
  1146. platform_device_add(ngd->pdev);
  1147. ngd->base = ctrl->base + ngd->id * data->offset +
  1148. (ngd->id - 1) * data->size;
  1149. ctrl->ngd = ngd;
  1150. return 0;
  1151. }
  1152. return -ENODEV;
  1153. }
  1154. static int qcom_slim_ngd_probe(struct platform_device *pdev)
  1155. {
  1156. struct qcom_slim_ngd_ctrl *ctrl = platform_get_drvdata(pdev);
  1157. struct device *dev = &pdev->dev;
  1158. int ret;
  1159. ctrl->ctrl.dev = dev;
  1160. pm_runtime_use_autosuspend(dev);
  1161. pm_runtime_set_autosuspend_delay(dev, QCOM_SLIM_NGD_AUTOSUSPEND);
  1162. pm_runtime_set_suspended(dev);
  1163. pm_runtime_enable(dev);
  1164. pm_runtime_get_noresume(dev);
  1165. ret = qcom_slim_ngd_qmi_svc_event_init(ctrl);
  1166. if (ret) {
  1167. dev_err(&pdev->dev, "QMI service registration failed:%d", ret);
  1168. return ret;
  1169. }
  1170. INIT_WORK(&ctrl->m_work, qcom_slim_ngd_master_worker);
  1171. ctrl->mwq = create_singlethread_workqueue("ngd_master");
  1172. if (!ctrl->mwq) {
  1173. dev_err(&pdev->dev, "Failed to start master worker\n");
  1174. ret = -ENOMEM;
  1175. goto wq_err;
  1176. }
  1177. return 0;
  1178. wq_err:
  1179. qcom_slim_ngd_qmi_svc_event_deinit(&ctrl->qmi);
  1180. if (ctrl->mwq)
  1181. destroy_workqueue(ctrl->mwq);
  1182. return ret;
  1183. }
  1184. static int qcom_slim_ngd_ctrl_probe(struct platform_device *pdev)
  1185. {
  1186. struct device *dev = &pdev->dev;
  1187. struct qcom_slim_ngd_ctrl *ctrl;
  1188. struct resource *res;
  1189. int ret;
  1190. ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
  1191. if (!ctrl)
  1192. return -ENOMEM;
  1193. dev_set_drvdata(dev, ctrl);
  1194. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1195. ctrl->base = devm_ioremap_resource(dev, res);
  1196. if (IS_ERR(ctrl->base))
  1197. return PTR_ERR(ctrl->base);
  1198. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1199. if (!res) {
  1200. dev_err(&pdev->dev, "no slimbus IRQ resource\n");
  1201. return -ENODEV;
  1202. }
  1203. ret = devm_request_irq(dev, res->start, qcom_slim_ngd_interrupt,
  1204. IRQF_TRIGGER_HIGH, "slim-ngd", ctrl);
  1205. if (ret) {
  1206. dev_err(&pdev->dev, "request IRQ failed\n");
  1207. return ret;
  1208. }
  1209. ctrl->dev = dev;
  1210. ctrl->framer.rootfreq = SLIM_ROOT_FREQ >> 3;
  1211. ctrl->framer.superfreq =
  1212. ctrl->framer.rootfreq / SLIM_CL_PER_SUPERFRAME_DIV8;
  1213. ctrl->ctrl.a_framer = &ctrl->framer;
  1214. ctrl->ctrl.clkgear = SLIM_MAX_CLK_GEAR;
  1215. ctrl->ctrl.get_laddr = qcom_slim_ngd_get_laddr;
  1216. ctrl->ctrl.enable_stream = qcom_slim_ngd_enable_stream;
  1217. ctrl->ctrl.xfer_msg = qcom_slim_ngd_xfer_msg;
  1218. ctrl->ctrl.wakeup = NULL;
  1219. ctrl->state = QCOM_SLIM_NGD_CTRL_DOWN;
  1220. spin_lock_init(&ctrl->tx_buf_lock);
  1221. init_completion(&ctrl->reconf);
  1222. init_completion(&ctrl->qmi.qmi_comp);
  1223. platform_driver_register(&qcom_slim_ngd_driver);
  1224. return of_qcom_slim_ngd_register(dev, ctrl);
  1225. }
  1226. static int qcom_slim_ngd_ctrl_remove(struct platform_device *pdev)
  1227. {
  1228. platform_driver_unregister(&qcom_slim_ngd_driver);
  1229. return 0;
  1230. }
  1231. static int qcom_slim_ngd_remove(struct platform_device *pdev)
  1232. {
  1233. struct qcom_slim_ngd_ctrl *ctrl = platform_get_drvdata(pdev);
  1234. pm_runtime_disable(&pdev->dev);
  1235. qcom_slim_ngd_enable(ctrl, false);
  1236. qcom_slim_ngd_exit_dma(ctrl);
  1237. qcom_slim_ngd_qmi_svc_event_deinit(&ctrl->qmi);
  1238. if (ctrl->mwq)
  1239. destroy_workqueue(ctrl->mwq);
  1240. kfree(ctrl->ngd);
  1241. ctrl->ngd = NULL;
  1242. return 0;
  1243. }
  1244. static int __maybe_unused qcom_slim_ngd_runtime_idle(struct device *dev)
  1245. {
  1246. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1247. if (ctrl->state == QCOM_SLIM_NGD_CTRL_AWAKE)
  1248. ctrl->state = QCOM_SLIM_NGD_CTRL_IDLE;
  1249. pm_request_autosuspend(dev);
  1250. return -EAGAIN;
  1251. }
  1252. static int __maybe_unused qcom_slim_ngd_runtime_suspend(struct device *dev)
  1253. {
  1254. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1255. int ret = 0;
  1256. ret = qcom_slim_qmi_power_request(ctrl, false);
  1257. if (ret && ret != -EBUSY)
  1258. dev_info(ctrl->dev, "slim resource not idle:%d\n", ret);
  1259. if (!ret || ret == -ETIMEDOUT)
  1260. ctrl->state = QCOM_SLIM_NGD_CTRL_ASLEEP;
  1261. return ret;
  1262. }
  1263. static const struct dev_pm_ops qcom_slim_ngd_dev_pm_ops = {
  1264. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1265. pm_runtime_force_resume)
  1266. SET_RUNTIME_PM_OPS(
  1267. qcom_slim_ngd_runtime_suspend,
  1268. qcom_slim_ngd_runtime_resume,
  1269. qcom_slim_ngd_runtime_idle
  1270. )
  1271. };
  1272. static struct platform_driver qcom_slim_ngd_ctrl_driver = {
  1273. .probe = qcom_slim_ngd_ctrl_probe,
  1274. .remove = qcom_slim_ngd_ctrl_remove,
  1275. .driver = {
  1276. .name = "qcom,slim-ngd-ctrl",
  1277. .of_match_table = qcom_slim_ngd_dt_match,
  1278. },
  1279. };
  1280. static struct platform_driver qcom_slim_ngd_driver = {
  1281. .probe = qcom_slim_ngd_probe,
  1282. .remove = qcom_slim_ngd_remove,
  1283. .driver = {
  1284. .name = QCOM_SLIM_NGD_DRV_NAME,
  1285. .pm = &qcom_slim_ngd_dev_pm_ops,
  1286. },
  1287. };
  1288. module_platform_driver(qcom_slim_ngd_ctrl_driver);
  1289. MODULE_LICENSE("GPL v2");
  1290. MODULE_DESCRIPTION("Qualcomm SLIMBus NGD controller");