amdgpu_ttm.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "amdgpu_amdkfd.h"
  50. #include "bif/bif_4_1_d.h"
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  53. struct ttm_mem_reg *mem, unsigned num_pages,
  54. uint64_t offset, unsigned window,
  55. struct amdgpu_ring *ring,
  56. uint64_t *addr);
  57. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  58. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  59. /*
  60. * Global memory.
  61. */
  62. /**
  63. * amdgpu_ttm_mem_global_init - Initialize and acquire reference to
  64. * memory object
  65. *
  66. * @ref: Object for initialization.
  67. *
  68. * This is called by drm_global_item_ref() when an object is being
  69. * initialized.
  70. */
  71. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  72. {
  73. return ttm_mem_global_init(ref->object);
  74. }
  75. /**
  76. * amdgpu_ttm_mem_global_release - Drop reference to a memory object
  77. *
  78. * @ref: Object being removed
  79. *
  80. * This is called by drm_global_item_unref() when an object is being
  81. * released.
  82. */
  83. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  84. {
  85. ttm_mem_global_release(ref->object);
  86. }
  87. /**
  88. * amdgpu_ttm_global_init - Initialize global TTM memory reference structures.
  89. *
  90. * @adev: AMDGPU device for which the global structures need to be registered.
  91. *
  92. * This is called as part of the AMDGPU ttm init from amdgpu_ttm_init()
  93. * during bring up.
  94. */
  95. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  96. {
  97. struct drm_global_reference *global_ref;
  98. int r;
  99. /* ensure reference is false in case init fails */
  100. adev->mman.mem_global_referenced = false;
  101. global_ref = &adev->mman.mem_global_ref;
  102. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  103. global_ref->size = sizeof(struct ttm_mem_global);
  104. global_ref->init = &amdgpu_ttm_mem_global_init;
  105. global_ref->release = &amdgpu_ttm_mem_global_release;
  106. r = drm_global_item_ref(global_ref);
  107. if (r) {
  108. DRM_ERROR("Failed setting up TTM memory accounting "
  109. "subsystem.\n");
  110. goto error_mem;
  111. }
  112. adev->mman.bo_global_ref.mem_glob =
  113. adev->mman.mem_global_ref.object;
  114. global_ref = &adev->mman.bo_global_ref.ref;
  115. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  116. global_ref->size = sizeof(struct ttm_bo_global);
  117. global_ref->init = &ttm_bo_global_init;
  118. global_ref->release = &ttm_bo_global_release;
  119. r = drm_global_item_ref(global_ref);
  120. if (r) {
  121. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  122. goto error_bo;
  123. }
  124. mutex_init(&adev->mman.gtt_window_lock);
  125. adev->mman.mem_global_referenced = true;
  126. return 0;
  127. error_bo:
  128. drm_global_item_unref(&adev->mman.mem_global_ref);
  129. error_mem:
  130. return r;
  131. }
  132. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  133. {
  134. if (adev->mman.mem_global_referenced) {
  135. mutex_destroy(&adev->mman.gtt_window_lock);
  136. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  137. drm_global_item_unref(&adev->mman.mem_global_ref);
  138. adev->mman.mem_global_referenced = false;
  139. }
  140. }
  141. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  142. {
  143. return 0;
  144. }
  145. /**
  146. * amdgpu_init_mem_type - Initialize a memory manager for a specific type of
  147. * memory request.
  148. *
  149. * @bdev: The TTM BO device object (contains a reference to amdgpu_device)
  150. * @type: The type of memory requested
  151. * @man: The memory type manager for each domain
  152. *
  153. * This is called by ttm_bo_init_mm() when a buffer object is being
  154. * initialized.
  155. */
  156. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  157. struct ttm_mem_type_manager *man)
  158. {
  159. struct amdgpu_device *adev;
  160. adev = amdgpu_ttm_adev(bdev);
  161. switch (type) {
  162. case TTM_PL_SYSTEM:
  163. /* System memory */
  164. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  165. man->available_caching = TTM_PL_MASK_CACHING;
  166. man->default_caching = TTM_PL_FLAG_CACHED;
  167. break;
  168. case TTM_PL_TT:
  169. /* GTT memory */
  170. man->func = &amdgpu_gtt_mgr_func;
  171. man->gpu_offset = adev->gmc.gart_start;
  172. man->available_caching = TTM_PL_MASK_CACHING;
  173. man->default_caching = TTM_PL_FLAG_CACHED;
  174. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  175. break;
  176. case TTM_PL_VRAM:
  177. /* "On-card" video ram */
  178. man->func = &amdgpu_vram_mgr_func;
  179. man->gpu_offset = adev->gmc.vram_start;
  180. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  181. TTM_MEMTYPE_FLAG_MAPPABLE;
  182. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  183. man->default_caching = TTM_PL_FLAG_WC;
  184. break;
  185. case AMDGPU_PL_GDS:
  186. case AMDGPU_PL_GWS:
  187. case AMDGPU_PL_OA:
  188. /* On-chip GDS memory*/
  189. man->func = &ttm_bo_manager_func;
  190. man->gpu_offset = 0;
  191. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  192. man->available_caching = TTM_PL_FLAG_UNCACHED;
  193. man->default_caching = TTM_PL_FLAG_UNCACHED;
  194. break;
  195. default:
  196. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  197. return -EINVAL;
  198. }
  199. return 0;
  200. }
  201. /**
  202. * amdgpu_evict_flags - Compute placement flags
  203. *
  204. * @bo: The buffer object to evict
  205. * @placement: Possible destination(s) for evicted BO
  206. *
  207. * Fill in placement data when ttm_bo_evict() is called
  208. */
  209. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  210. struct ttm_placement *placement)
  211. {
  212. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  213. struct amdgpu_bo *abo;
  214. static const struct ttm_place placements = {
  215. .fpfn = 0,
  216. .lpfn = 0,
  217. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  218. };
  219. /* Don't handle scatter gather BOs */
  220. if (bo->type == ttm_bo_type_sg) {
  221. placement->num_placement = 0;
  222. placement->num_busy_placement = 0;
  223. return;
  224. }
  225. /* Object isn't an AMDGPU object so ignore */
  226. if (!amdgpu_bo_is_amdgpu_bo(bo)) {
  227. placement->placement = &placements;
  228. placement->busy_placement = &placements;
  229. placement->num_placement = 1;
  230. placement->num_busy_placement = 1;
  231. return;
  232. }
  233. abo = ttm_to_amdgpu_bo(bo);
  234. switch (bo->mem.mem_type) {
  235. case TTM_PL_VRAM:
  236. if (!adev->mman.buffer_funcs_enabled) {
  237. /* Move to system memory */
  238. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  239. } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
  240. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  241. amdgpu_bo_in_cpu_visible_vram(abo)) {
  242. /* Try evicting to the CPU inaccessible part of VRAM
  243. * first, but only set GTT as busy placement, so this
  244. * BO will be evicted to GTT rather than causing other
  245. * BOs to be evicted from VRAM
  246. */
  247. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  248. AMDGPU_GEM_DOMAIN_GTT);
  249. abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  250. abo->placements[0].lpfn = 0;
  251. abo->placement.busy_placement = &abo->placements[1];
  252. abo->placement.num_busy_placement = 1;
  253. } else {
  254. /* Move to GTT memory */
  255. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  256. }
  257. break;
  258. case TTM_PL_TT:
  259. default:
  260. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  261. }
  262. *placement = abo->placement;
  263. }
  264. /**
  265. * amdgpu_verify_access - Verify access for a mmap call
  266. *
  267. * @bo: The buffer object to map
  268. * @filp: The file pointer from the process performing the mmap
  269. *
  270. * This is called by ttm_bo_mmap() to verify whether a process
  271. * has the right to mmap a BO to their process space.
  272. */
  273. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  274. {
  275. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  276. /*
  277. * Don't verify access for KFD BOs. They don't have a GEM
  278. * object associated with them.
  279. */
  280. if (abo->kfd_bo)
  281. return 0;
  282. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  283. return -EPERM;
  284. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  285. filp->private_data);
  286. }
  287. /**
  288. * amdgpu_move_null - Register memory for a buffer object
  289. *
  290. * @bo: The bo to assign the memory to
  291. * @new_mem: The memory to be assigned.
  292. *
  293. * Assign the memory from new_mem to the memory of the buffer object bo.
  294. */
  295. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  296. struct ttm_mem_reg *new_mem)
  297. {
  298. struct ttm_mem_reg *old_mem = &bo->mem;
  299. BUG_ON(old_mem->mm_node != NULL);
  300. *old_mem = *new_mem;
  301. new_mem->mm_node = NULL;
  302. }
  303. /**
  304. * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
  305. *
  306. * @bo: The bo to assign the memory to.
  307. * @mm_node: Memory manager node for drm allocator.
  308. * @mem: The region where the bo resides.
  309. *
  310. */
  311. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  312. struct drm_mm_node *mm_node,
  313. struct ttm_mem_reg *mem)
  314. {
  315. uint64_t addr = 0;
  316. if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
  317. addr = mm_node->start << PAGE_SHIFT;
  318. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  319. }
  320. return addr;
  321. }
  322. /**
  323. * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
  324. * @offset. It also modifies the offset to be within the drm_mm_node returned
  325. *
  326. * @mem: The region where the bo resides.
  327. * @offset: The offset that drm_mm_node is used for finding.
  328. *
  329. */
  330. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  331. unsigned long *offset)
  332. {
  333. struct drm_mm_node *mm_node = mem->mm_node;
  334. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  335. *offset -= (mm_node->size << PAGE_SHIFT);
  336. ++mm_node;
  337. }
  338. return mm_node;
  339. }
  340. /**
  341. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  342. *
  343. * The function copies @size bytes from {src->mem + src->offset} to
  344. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  345. * move and different for a BO to BO copy.
  346. *
  347. * @f: Returns the last fence if multiple jobs are submitted.
  348. */
  349. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  350. struct amdgpu_copy_mem *src,
  351. struct amdgpu_copy_mem *dst,
  352. uint64_t size,
  353. struct reservation_object *resv,
  354. struct dma_fence **f)
  355. {
  356. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  357. struct drm_mm_node *src_mm, *dst_mm;
  358. uint64_t src_node_start, dst_node_start, src_node_size,
  359. dst_node_size, src_page_offset, dst_page_offset;
  360. struct dma_fence *fence = NULL;
  361. int r = 0;
  362. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  363. AMDGPU_GPU_PAGE_SIZE);
  364. if (!adev->mman.buffer_funcs_enabled) {
  365. DRM_ERROR("Trying to move memory with ring turned off.\n");
  366. return -EINVAL;
  367. }
  368. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  369. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  370. src->offset;
  371. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  372. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  373. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  374. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  375. dst->offset;
  376. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  377. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  378. mutex_lock(&adev->mman.gtt_window_lock);
  379. while (size) {
  380. unsigned long cur_size;
  381. uint64_t from = src_node_start, to = dst_node_start;
  382. struct dma_fence *next;
  383. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  384. * begins at an offset, then adjust the size accordingly
  385. */
  386. cur_size = min3(min(src_node_size, dst_node_size), size,
  387. GTT_MAX_BYTES);
  388. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  389. cur_size + dst_page_offset > GTT_MAX_BYTES)
  390. cur_size -= max(src_page_offset, dst_page_offset);
  391. /* Map only what needs to be accessed. Map src to window 0 and
  392. * dst to window 1
  393. */
  394. if (src->mem->mem_type == TTM_PL_TT &&
  395. !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
  396. r = amdgpu_map_buffer(src->bo, src->mem,
  397. PFN_UP(cur_size + src_page_offset),
  398. src_node_start, 0, ring,
  399. &from);
  400. if (r)
  401. goto error;
  402. /* Adjust the offset because amdgpu_map_buffer returns
  403. * start of mapped page
  404. */
  405. from += src_page_offset;
  406. }
  407. if (dst->mem->mem_type == TTM_PL_TT &&
  408. !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
  409. r = amdgpu_map_buffer(dst->bo, dst->mem,
  410. PFN_UP(cur_size + dst_page_offset),
  411. dst_node_start, 1, ring,
  412. &to);
  413. if (r)
  414. goto error;
  415. to += dst_page_offset;
  416. }
  417. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  418. resv, &next, false, true);
  419. if (r)
  420. goto error;
  421. dma_fence_put(fence);
  422. fence = next;
  423. size -= cur_size;
  424. if (!size)
  425. break;
  426. src_node_size -= cur_size;
  427. if (!src_node_size) {
  428. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  429. src->mem);
  430. src_node_size = (src_mm->size << PAGE_SHIFT);
  431. } else {
  432. src_node_start += cur_size;
  433. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  434. }
  435. dst_node_size -= cur_size;
  436. if (!dst_node_size) {
  437. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  438. dst->mem);
  439. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  440. } else {
  441. dst_node_start += cur_size;
  442. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  443. }
  444. }
  445. error:
  446. mutex_unlock(&adev->mman.gtt_window_lock);
  447. if (f)
  448. *f = dma_fence_get(fence);
  449. dma_fence_put(fence);
  450. return r;
  451. }
  452. /**
  453. * amdgpu_move_blit - Copy an entire buffer to another buffer
  454. *
  455. * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
  456. * help move buffers to and from VRAM.
  457. */
  458. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  459. bool evict, bool no_wait_gpu,
  460. struct ttm_mem_reg *new_mem,
  461. struct ttm_mem_reg *old_mem)
  462. {
  463. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  464. struct amdgpu_copy_mem src, dst;
  465. struct dma_fence *fence = NULL;
  466. int r;
  467. src.bo = bo;
  468. dst.bo = bo;
  469. src.mem = old_mem;
  470. dst.mem = new_mem;
  471. src.offset = 0;
  472. dst.offset = 0;
  473. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  474. new_mem->num_pages << PAGE_SHIFT,
  475. bo->resv, &fence);
  476. if (r)
  477. goto error;
  478. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  479. dma_fence_put(fence);
  480. return r;
  481. error:
  482. if (fence)
  483. dma_fence_wait(fence, false);
  484. dma_fence_put(fence);
  485. return r;
  486. }
  487. /**
  488. * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
  489. *
  490. * Called by amdgpu_bo_move().
  491. */
  492. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
  493. struct ttm_operation_ctx *ctx,
  494. struct ttm_mem_reg *new_mem)
  495. {
  496. struct amdgpu_device *adev;
  497. struct ttm_mem_reg *old_mem = &bo->mem;
  498. struct ttm_mem_reg tmp_mem;
  499. struct ttm_place placements;
  500. struct ttm_placement placement;
  501. int r;
  502. adev = amdgpu_ttm_adev(bo->bdev);
  503. /* create space/pages for new_mem in GTT space */
  504. tmp_mem = *new_mem;
  505. tmp_mem.mm_node = NULL;
  506. placement.num_placement = 1;
  507. placement.placement = &placements;
  508. placement.num_busy_placement = 1;
  509. placement.busy_placement = &placements;
  510. placements.fpfn = 0;
  511. placements.lpfn = 0;
  512. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  513. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  514. if (unlikely(r)) {
  515. return r;
  516. }
  517. /* set caching flags */
  518. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  519. if (unlikely(r)) {
  520. goto out_cleanup;
  521. }
  522. /* Bind the memory to the GTT space */
  523. r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
  524. if (unlikely(r)) {
  525. goto out_cleanup;
  526. }
  527. /* blit VRAM to GTT */
  528. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
  529. if (unlikely(r)) {
  530. goto out_cleanup;
  531. }
  532. /* move BO (in tmp_mem) to new_mem */
  533. r = ttm_bo_move_ttm(bo, ctx, new_mem);
  534. out_cleanup:
  535. ttm_bo_mem_put(bo, &tmp_mem);
  536. return r;
  537. }
  538. /**
  539. * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
  540. *
  541. * Called by amdgpu_bo_move().
  542. */
  543. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
  544. struct ttm_operation_ctx *ctx,
  545. struct ttm_mem_reg *new_mem)
  546. {
  547. struct amdgpu_device *adev;
  548. struct ttm_mem_reg *old_mem = &bo->mem;
  549. struct ttm_mem_reg tmp_mem;
  550. struct ttm_placement placement;
  551. struct ttm_place placements;
  552. int r;
  553. adev = amdgpu_ttm_adev(bo->bdev);
  554. /* make space in GTT for old_mem buffer */
  555. tmp_mem = *new_mem;
  556. tmp_mem.mm_node = NULL;
  557. placement.num_placement = 1;
  558. placement.placement = &placements;
  559. placement.num_busy_placement = 1;
  560. placement.busy_placement = &placements;
  561. placements.fpfn = 0;
  562. placements.lpfn = 0;
  563. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  564. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  565. if (unlikely(r)) {
  566. return r;
  567. }
  568. /* move/bind old memory to GTT space */
  569. r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
  570. if (unlikely(r)) {
  571. goto out_cleanup;
  572. }
  573. /* copy to VRAM */
  574. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
  575. if (unlikely(r)) {
  576. goto out_cleanup;
  577. }
  578. out_cleanup:
  579. ttm_bo_mem_put(bo, &tmp_mem);
  580. return r;
  581. }
  582. /**
  583. * amdgpu_bo_move - Move a buffer object to a new memory location
  584. *
  585. * Called by ttm_bo_handle_move_mem()
  586. */
  587. static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
  588. struct ttm_operation_ctx *ctx,
  589. struct ttm_mem_reg *new_mem)
  590. {
  591. struct amdgpu_device *adev;
  592. struct amdgpu_bo *abo;
  593. struct ttm_mem_reg *old_mem = &bo->mem;
  594. int r;
  595. /* Can't move a pinned BO */
  596. abo = ttm_to_amdgpu_bo(bo);
  597. if (WARN_ON_ONCE(abo->pin_count > 0))
  598. return -EINVAL;
  599. adev = amdgpu_ttm_adev(bo->bdev);
  600. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  601. amdgpu_move_null(bo, new_mem);
  602. return 0;
  603. }
  604. if ((old_mem->mem_type == TTM_PL_TT &&
  605. new_mem->mem_type == TTM_PL_SYSTEM) ||
  606. (old_mem->mem_type == TTM_PL_SYSTEM &&
  607. new_mem->mem_type == TTM_PL_TT)) {
  608. /* bind is enough */
  609. amdgpu_move_null(bo, new_mem);
  610. return 0;
  611. }
  612. if (!adev->mman.buffer_funcs_enabled)
  613. goto memcpy;
  614. if (old_mem->mem_type == TTM_PL_VRAM &&
  615. new_mem->mem_type == TTM_PL_SYSTEM) {
  616. r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
  617. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  618. new_mem->mem_type == TTM_PL_VRAM) {
  619. r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
  620. } else {
  621. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
  622. new_mem, old_mem);
  623. }
  624. if (r) {
  625. memcpy:
  626. r = ttm_bo_move_memcpy(bo, ctx, new_mem);
  627. if (r) {
  628. return r;
  629. }
  630. }
  631. if (bo->type == ttm_bo_type_device &&
  632. new_mem->mem_type == TTM_PL_VRAM &&
  633. old_mem->mem_type != TTM_PL_VRAM) {
  634. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  635. * accesses the BO after it's moved.
  636. */
  637. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  638. }
  639. /* update statistics */
  640. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  641. return 0;
  642. }
  643. /**
  644. * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
  645. *
  646. * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
  647. */
  648. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  649. {
  650. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  651. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  652. struct drm_mm_node *mm_node = mem->mm_node;
  653. mem->bus.addr = NULL;
  654. mem->bus.offset = 0;
  655. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  656. mem->bus.base = 0;
  657. mem->bus.is_iomem = false;
  658. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  659. return -EINVAL;
  660. switch (mem->mem_type) {
  661. case TTM_PL_SYSTEM:
  662. /* system memory */
  663. return 0;
  664. case TTM_PL_TT:
  665. break;
  666. case TTM_PL_VRAM:
  667. mem->bus.offset = mem->start << PAGE_SHIFT;
  668. /* check if it's visible */
  669. if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
  670. return -EINVAL;
  671. /* Only physically contiguous buffers apply. In a contiguous
  672. * buffer, size of the first mm_node would match the number of
  673. * pages in ttm_mem_reg.
  674. */
  675. if (adev->mman.aper_base_kaddr &&
  676. (mm_node->size == mem->num_pages))
  677. mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
  678. mem->bus.offset;
  679. mem->bus.base = adev->gmc.aper_base;
  680. mem->bus.is_iomem = true;
  681. break;
  682. default:
  683. return -EINVAL;
  684. }
  685. return 0;
  686. }
  687. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  688. {
  689. }
  690. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  691. unsigned long page_offset)
  692. {
  693. struct drm_mm_node *mm;
  694. unsigned long offset = (page_offset << PAGE_SHIFT);
  695. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  696. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  697. (offset >> PAGE_SHIFT);
  698. }
  699. /*
  700. * TTM backend functions.
  701. */
  702. struct amdgpu_ttm_gup_task_list {
  703. struct list_head list;
  704. struct task_struct *task;
  705. };
  706. struct amdgpu_ttm_tt {
  707. struct ttm_dma_tt ttm;
  708. u64 offset;
  709. uint64_t userptr;
  710. struct task_struct *usertask;
  711. uint32_t userflags;
  712. spinlock_t guptasklock;
  713. struct list_head guptasks;
  714. atomic_t mmu_invalidations;
  715. uint32_t last_set_pages;
  716. };
  717. /**
  718. * amdgpu_ttm_tt_get_user_pages - Pin pages of memory pointed to by a USERPTR
  719. * pointer to memory
  720. *
  721. * Called by amdgpu_gem_userptr_ioctl() and amdgpu_cs_parser_bos().
  722. * This provides a wrapper around the get_user_pages() call to provide
  723. * device accessible pages that back user memory.
  724. */
  725. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  726. {
  727. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  728. struct mm_struct *mm = gtt->usertask->mm;
  729. unsigned int flags = 0;
  730. unsigned pinned = 0;
  731. int r;
  732. if (!mm) /* Happens during process shutdown */
  733. return -ESRCH;
  734. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  735. flags |= FOLL_WRITE;
  736. down_read(&mm->mmap_sem);
  737. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  738. /*
  739. * check that we only use anonymous memory to prevent problems
  740. * with writeback
  741. */
  742. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  743. struct vm_area_struct *vma;
  744. vma = find_vma(mm, gtt->userptr);
  745. if (!vma || vma->vm_file || vma->vm_end < end) {
  746. up_read(&mm->mmap_sem);
  747. return -EPERM;
  748. }
  749. }
  750. /* loop enough times using contiguous pages of memory */
  751. do {
  752. unsigned num_pages = ttm->num_pages - pinned;
  753. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  754. struct page **p = pages + pinned;
  755. struct amdgpu_ttm_gup_task_list guptask;
  756. guptask.task = current;
  757. spin_lock(&gtt->guptasklock);
  758. list_add(&guptask.list, &gtt->guptasks);
  759. spin_unlock(&gtt->guptasklock);
  760. if (mm == current->mm)
  761. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  762. else
  763. r = get_user_pages_remote(gtt->usertask,
  764. mm, userptr, num_pages,
  765. flags, p, NULL, NULL);
  766. spin_lock(&gtt->guptasklock);
  767. list_del(&guptask.list);
  768. spin_unlock(&gtt->guptasklock);
  769. if (r < 0)
  770. goto release_pages;
  771. pinned += r;
  772. } while (pinned < ttm->num_pages);
  773. up_read(&mm->mmap_sem);
  774. return 0;
  775. release_pages:
  776. release_pages(pages, pinned);
  777. up_read(&mm->mmap_sem);
  778. return r;
  779. }
  780. /**
  781. * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
  782. *
  783. * Called by amdgpu_cs_list_validate(). This creates the page list
  784. * that backs user memory and will ultimately be mapped into the device
  785. * address space.
  786. */
  787. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  788. {
  789. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  790. unsigned i;
  791. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  792. for (i = 0; i < ttm->num_pages; ++i) {
  793. if (ttm->pages[i])
  794. put_page(ttm->pages[i]);
  795. ttm->pages[i] = pages ? pages[i] : NULL;
  796. }
  797. }
  798. /**
  799. * amdgpu_ttm_tt_mark_user_page - Mark pages as dirty
  800. *
  801. * Called while unpinning userptr pages
  802. */
  803. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  804. {
  805. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  806. unsigned i;
  807. for (i = 0; i < ttm->num_pages; ++i) {
  808. struct page *page = ttm->pages[i];
  809. if (!page)
  810. continue;
  811. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  812. set_page_dirty(page);
  813. mark_page_accessed(page);
  814. }
  815. }
  816. /**
  817. * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
  818. *
  819. * Called by amdgpu_ttm_backend_bind()
  820. **/
  821. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  822. {
  823. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  824. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  825. unsigned nents;
  826. int r;
  827. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  828. enum dma_data_direction direction = write ?
  829. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  830. /* Allocate an SG array and squash pages into it */
  831. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  832. ttm->num_pages << PAGE_SHIFT,
  833. GFP_KERNEL);
  834. if (r)
  835. goto release_sg;
  836. /* Map SG to device */
  837. r = -ENOMEM;
  838. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  839. if (nents != ttm->sg->nents)
  840. goto release_sg;
  841. /* convert SG to linear array of pages and dma addresses */
  842. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  843. gtt->ttm.dma_address, ttm->num_pages);
  844. return 0;
  845. release_sg:
  846. kfree(ttm->sg);
  847. return r;
  848. }
  849. /**
  850. * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
  851. */
  852. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  853. {
  854. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  855. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  856. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  857. enum dma_data_direction direction = write ?
  858. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  859. /* double check that we don't free the table twice */
  860. if (!ttm->sg->sgl)
  861. return;
  862. /* unmap the pages mapped to the device */
  863. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  864. /* mark the pages as dirty */
  865. amdgpu_ttm_tt_mark_user_pages(ttm);
  866. sg_free_table(ttm->sg);
  867. }
  868. int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
  869. struct ttm_buffer_object *tbo,
  870. uint64_t flags)
  871. {
  872. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
  873. struct ttm_tt *ttm = tbo->ttm;
  874. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  875. int r;
  876. if (abo->flags & AMDGPU_GEM_CREATE_MQD_GFX9) {
  877. uint64_t page_idx = 1;
  878. r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
  879. ttm->pages, gtt->ttm.dma_address, flags);
  880. if (r)
  881. goto gart_bind_fail;
  882. /* Patch mtype of the second part BO */
  883. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  884. flags |= AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_NC);
  885. r = amdgpu_gart_bind(adev,
  886. gtt->offset + (page_idx << PAGE_SHIFT),
  887. ttm->num_pages - page_idx,
  888. &ttm->pages[page_idx],
  889. &(gtt->ttm.dma_address[page_idx]), flags);
  890. } else {
  891. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  892. ttm->pages, gtt->ttm.dma_address, flags);
  893. }
  894. gart_bind_fail:
  895. if (r)
  896. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  897. ttm->num_pages, gtt->offset);
  898. return r;
  899. }
  900. /**
  901. * amdgpu_ttm_backend_bind - Bind GTT memory
  902. *
  903. * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
  904. * This handles binding GTT memory to the device address space.
  905. */
  906. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  907. struct ttm_mem_reg *bo_mem)
  908. {
  909. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  910. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  911. uint64_t flags;
  912. int r = 0;
  913. if (gtt->userptr) {
  914. r = amdgpu_ttm_tt_pin_userptr(ttm);
  915. if (r) {
  916. DRM_ERROR("failed to pin userptr\n");
  917. return r;
  918. }
  919. }
  920. if (!ttm->num_pages) {
  921. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  922. ttm->num_pages, bo_mem, ttm);
  923. }
  924. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  925. bo_mem->mem_type == AMDGPU_PL_GWS ||
  926. bo_mem->mem_type == AMDGPU_PL_OA)
  927. return -EINVAL;
  928. if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
  929. gtt->offset = AMDGPU_BO_INVALID_OFFSET;
  930. return 0;
  931. }
  932. /* compute PTE flags relevant to this BO memory */
  933. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
  934. /* bind pages into GART page tables */
  935. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  936. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  937. ttm->pages, gtt->ttm.dma_address, flags);
  938. if (r)
  939. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  940. ttm->num_pages, gtt->offset);
  941. return r;
  942. }
  943. /**
  944. * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
  945. */
  946. int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
  947. {
  948. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  949. struct ttm_operation_ctx ctx = { false, false };
  950. struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
  951. struct ttm_mem_reg tmp;
  952. struct ttm_placement placement;
  953. struct ttm_place placements;
  954. uint64_t flags;
  955. int r;
  956. if (bo->mem.mem_type != TTM_PL_TT ||
  957. amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
  958. return 0;
  959. /* allocate GTT space */
  960. tmp = bo->mem;
  961. tmp.mm_node = NULL;
  962. placement.num_placement = 1;
  963. placement.placement = &placements;
  964. placement.num_busy_placement = 1;
  965. placement.busy_placement = &placements;
  966. placements.fpfn = 0;
  967. placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  968. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  969. TTM_PL_FLAG_TT;
  970. r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
  971. if (unlikely(r))
  972. return r;
  973. /* compute PTE flags for this buffer object */
  974. flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
  975. /* Bind pages */
  976. gtt->offset = (u64)tmp.start << PAGE_SHIFT;
  977. r = amdgpu_ttm_gart_bind(adev, bo, flags);
  978. if (unlikely(r)) {
  979. ttm_bo_mem_put(bo, &tmp);
  980. return r;
  981. }
  982. ttm_bo_mem_put(bo, &bo->mem);
  983. bo->mem = tmp;
  984. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  985. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  986. return 0;
  987. }
  988. /**
  989. * amdgpu_ttm_recover_gart - Rebind GTT pages
  990. *
  991. * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
  992. * rebind GTT pages during a GPU reset.
  993. */
  994. int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
  995. {
  996. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  997. uint64_t flags;
  998. int r;
  999. if (!tbo->ttm)
  1000. return 0;
  1001. flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
  1002. r = amdgpu_ttm_gart_bind(adev, tbo, flags);
  1003. return r;
  1004. }
  1005. /**
  1006. * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
  1007. *
  1008. * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
  1009. * ttm_tt_destroy().
  1010. */
  1011. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  1012. {
  1013. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1014. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1015. int r;
  1016. /* if the pages have userptr pinning then clear that first */
  1017. if (gtt->userptr)
  1018. amdgpu_ttm_tt_unpin_userptr(ttm);
  1019. if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
  1020. return 0;
  1021. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  1022. r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
  1023. if (r)
  1024. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  1025. gtt->ttm.ttm.num_pages, gtt->offset);
  1026. return r;
  1027. }
  1028. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  1029. {
  1030. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1031. if (gtt->usertask)
  1032. put_task_struct(gtt->usertask);
  1033. ttm_dma_tt_fini(&gtt->ttm);
  1034. kfree(gtt);
  1035. }
  1036. static struct ttm_backend_func amdgpu_backend_func = {
  1037. .bind = &amdgpu_ttm_backend_bind,
  1038. .unbind = &amdgpu_ttm_backend_unbind,
  1039. .destroy = &amdgpu_ttm_backend_destroy,
  1040. };
  1041. /**
  1042. * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
  1043. *
  1044. * @bo: The buffer object to create a GTT ttm_tt object around
  1045. *
  1046. * Called by ttm_tt_create().
  1047. */
  1048. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
  1049. uint32_t page_flags)
  1050. {
  1051. struct amdgpu_device *adev;
  1052. struct amdgpu_ttm_tt *gtt;
  1053. adev = amdgpu_ttm_adev(bo->bdev);
  1054. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  1055. if (gtt == NULL) {
  1056. return NULL;
  1057. }
  1058. gtt->ttm.ttm.func = &amdgpu_backend_func;
  1059. /* allocate space for the uninitialized page entries */
  1060. if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
  1061. kfree(gtt);
  1062. return NULL;
  1063. }
  1064. return &gtt->ttm.ttm;
  1065. }
  1066. /**
  1067. * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
  1068. *
  1069. * Map the pages of a ttm_tt object to an address space visible
  1070. * to the underlying device.
  1071. */
  1072. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
  1073. struct ttm_operation_ctx *ctx)
  1074. {
  1075. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1076. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1077. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1078. /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
  1079. if (gtt && gtt->userptr) {
  1080. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  1081. if (!ttm->sg)
  1082. return -ENOMEM;
  1083. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  1084. ttm->state = tt_unbound;
  1085. return 0;
  1086. }
  1087. if (slave && ttm->sg) {
  1088. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  1089. gtt->ttm.dma_address,
  1090. ttm->num_pages);
  1091. ttm->state = tt_unbound;
  1092. return 0;
  1093. }
  1094. #ifdef CONFIG_SWIOTLB
  1095. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1096. return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
  1097. }
  1098. #endif
  1099. /* fall back to generic helper to populate the page array
  1100. * and map them to the device */
  1101. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
  1102. }
  1103. /**
  1104. * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
  1105. *
  1106. * Unmaps pages of a ttm_tt object from the device address space and
  1107. * unpopulates the page array backing it.
  1108. */
  1109. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  1110. {
  1111. struct amdgpu_device *adev;
  1112. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1113. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1114. if (gtt && gtt->userptr) {
  1115. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  1116. kfree(ttm->sg);
  1117. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  1118. return;
  1119. }
  1120. if (slave)
  1121. return;
  1122. adev = amdgpu_ttm_adev(ttm->bdev);
  1123. #ifdef CONFIG_SWIOTLB
  1124. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1125. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  1126. return;
  1127. }
  1128. #endif
  1129. /* fall back to generic helper to unmap and unpopulate array */
  1130. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  1131. }
  1132. /**
  1133. * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
  1134. * task
  1135. *
  1136. * @ttm: The ttm_tt object to bind this userptr object to
  1137. * @addr: The address in the current tasks VM space to use
  1138. * @flags: Requirements of userptr object.
  1139. *
  1140. * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
  1141. * to current task
  1142. */
  1143. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1144. uint32_t flags)
  1145. {
  1146. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1147. if (gtt == NULL)
  1148. return -EINVAL;
  1149. gtt->userptr = addr;
  1150. gtt->userflags = flags;
  1151. if (gtt->usertask)
  1152. put_task_struct(gtt->usertask);
  1153. gtt->usertask = current->group_leader;
  1154. get_task_struct(gtt->usertask);
  1155. spin_lock_init(&gtt->guptasklock);
  1156. INIT_LIST_HEAD(&gtt->guptasks);
  1157. atomic_set(&gtt->mmu_invalidations, 0);
  1158. gtt->last_set_pages = 0;
  1159. return 0;
  1160. }
  1161. /**
  1162. * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
  1163. */
  1164. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  1165. {
  1166. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1167. if (gtt == NULL)
  1168. return NULL;
  1169. if (gtt->usertask == NULL)
  1170. return NULL;
  1171. return gtt->usertask->mm;
  1172. }
  1173. /**
  1174. * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
  1175. * address range for the current task.
  1176. *
  1177. */
  1178. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1179. unsigned long end)
  1180. {
  1181. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1182. struct amdgpu_ttm_gup_task_list *entry;
  1183. unsigned long size;
  1184. if (gtt == NULL || !gtt->userptr)
  1185. return false;
  1186. /* Return false if no part of the ttm_tt object lies within
  1187. * the range
  1188. */
  1189. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  1190. if (gtt->userptr > end || gtt->userptr + size <= start)
  1191. return false;
  1192. /* Search the lists of tasks that hold this mapping and see
  1193. * if current is one of them. If it is return false.
  1194. */
  1195. spin_lock(&gtt->guptasklock);
  1196. list_for_each_entry(entry, &gtt->guptasks, list) {
  1197. if (entry->task == current) {
  1198. spin_unlock(&gtt->guptasklock);
  1199. return false;
  1200. }
  1201. }
  1202. spin_unlock(&gtt->guptasklock);
  1203. atomic_inc(&gtt->mmu_invalidations);
  1204. return true;
  1205. }
  1206. /**
  1207. * amdgpu_ttm_tt_userptr_invalidated - Has the ttm_tt object been invalidated?
  1208. */
  1209. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1210. int *last_invalidated)
  1211. {
  1212. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1213. int prev_invalidated = *last_invalidated;
  1214. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  1215. return prev_invalidated != *last_invalidated;
  1216. }
  1217. /**
  1218. * amdgpu_ttm_tt_userptr_needs_pages - Have the pages backing this ttm_tt object
  1219. * been invalidated since the last time they've been set?
  1220. */
  1221. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  1222. {
  1223. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1224. if (gtt == NULL || !gtt->userptr)
  1225. return false;
  1226. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  1227. }
  1228. /**
  1229. * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
  1230. */
  1231. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  1232. {
  1233. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1234. if (gtt == NULL)
  1235. return false;
  1236. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  1237. }
  1238. /**
  1239. * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
  1240. *
  1241. * @ttm: The ttm_tt object to compute the flags for
  1242. * @mem: The memory registry backing this ttm_tt object
  1243. */
  1244. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1245. struct ttm_mem_reg *mem)
  1246. {
  1247. uint64_t flags = 0;
  1248. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  1249. flags |= AMDGPU_PTE_VALID;
  1250. if (mem && mem->mem_type == TTM_PL_TT) {
  1251. flags |= AMDGPU_PTE_SYSTEM;
  1252. if (ttm->caching_state == tt_cached)
  1253. flags |= AMDGPU_PTE_SNOOPED;
  1254. }
  1255. flags |= adev->gart.gart_pte_flags;
  1256. flags |= AMDGPU_PTE_READABLE;
  1257. if (!amdgpu_ttm_tt_is_readonly(ttm))
  1258. flags |= AMDGPU_PTE_WRITEABLE;
  1259. return flags;
  1260. }
  1261. /**
  1262. * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
  1263. * object.
  1264. *
  1265. * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
  1266. * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
  1267. * it can find space for a new object and by ttm_bo_force_list_clean() which is
  1268. * used to clean out a memory space.
  1269. */
  1270. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  1271. const struct ttm_place *place)
  1272. {
  1273. unsigned long num_pages = bo->mem.num_pages;
  1274. struct drm_mm_node *node = bo->mem.mm_node;
  1275. struct reservation_object_list *flist;
  1276. struct dma_fence *f;
  1277. int i;
  1278. /* If bo is a KFD BO, check if the bo belongs to the current process.
  1279. * If true, then return false as any KFD process needs all its BOs to
  1280. * be resident to run successfully
  1281. */
  1282. flist = reservation_object_get_list(bo->resv);
  1283. if (flist) {
  1284. for (i = 0; i < flist->shared_count; ++i) {
  1285. f = rcu_dereference_protected(flist->shared[i],
  1286. reservation_object_held(bo->resv));
  1287. if (amdkfd_fence_check_mm(f, current->mm))
  1288. return false;
  1289. }
  1290. }
  1291. switch (bo->mem.mem_type) {
  1292. case TTM_PL_TT:
  1293. return true;
  1294. case TTM_PL_VRAM:
  1295. /* Check each drm MM node individually */
  1296. while (num_pages) {
  1297. if (place->fpfn < (node->start + node->size) &&
  1298. !(place->lpfn && place->lpfn <= node->start))
  1299. return true;
  1300. num_pages -= node->size;
  1301. ++node;
  1302. }
  1303. return false;
  1304. default:
  1305. break;
  1306. }
  1307. return ttm_bo_eviction_valuable(bo, place);
  1308. }
  1309. /**
  1310. * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
  1311. *
  1312. * @bo: The buffer object to read/write
  1313. * @offset: Offset into buffer object
  1314. * @buf: Secondary buffer to write/read from
  1315. * @len: Length in bytes of access
  1316. * @write: true if writing
  1317. *
  1318. * This is used to access VRAM that backs a buffer object via MMIO
  1319. * access for debugging purposes.
  1320. */
  1321. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1322. unsigned long offset,
  1323. void *buf, int len, int write)
  1324. {
  1325. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1326. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1327. struct drm_mm_node *nodes;
  1328. uint32_t value = 0;
  1329. int ret = 0;
  1330. uint64_t pos;
  1331. unsigned long flags;
  1332. if (bo->mem.mem_type != TTM_PL_VRAM)
  1333. return -EIO;
  1334. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1335. pos = (nodes->start << PAGE_SHIFT) + offset;
  1336. while (len && pos < adev->gmc.mc_vram_size) {
  1337. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1338. uint32_t bytes = 4 - (pos & 3);
  1339. uint32_t shift = (pos & 3) * 8;
  1340. uint32_t mask = 0xffffffff << shift;
  1341. if (len < bytes) {
  1342. mask &= 0xffffffff >> (bytes - len) * 8;
  1343. bytes = len;
  1344. }
  1345. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1346. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1347. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1348. if (!write || mask != 0xffffffff)
  1349. value = RREG32_NO_KIQ(mmMM_DATA);
  1350. if (write) {
  1351. value &= ~mask;
  1352. value |= (*(uint32_t *)buf << shift) & mask;
  1353. WREG32_NO_KIQ(mmMM_DATA, value);
  1354. }
  1355. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1356. if (!write) {
  1357. value = (value & mask) >> shift;
  1358. memcpy(buf, &value, bytes);
  1359. }
  1360. ret += bytes;
  1361. buf = (uint8_t *)buf + bytes;
  1362. pos += bytes;
  1363. len -= bytes;
  1364. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1365. ++nodes;
  1366. pos = (nodes->start << PAGE_SHIFT);
  1367. }
  1368. }
  1369. return ret;
  1370. }
  1371. static struct ttm_bo_driver amdgpu_bo_driver = {
  1372. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1373. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1374. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1375. .invalidate_caches = &amdgpu_invalidate_caches,
  1376. .init_mem_type = &amdgpu_init_mem_type,
  1377. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1378. .evict_flags = &amdgpu_evict_flags,
  1379. .move = &amdgpu_bo_move,
  1380. .verify_access = &amdgpu_verify_access,
  1381. .move_notify = &amdgpu_bo_move_notify,
  1382. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1383. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1384. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1385. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1386. .access_memory = &amdgpu_ttm_access_memory
  1387. };
  1388. /*
  1389. * Firmware Reservation functions
  1390. */
  1391. /**
  1392. * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
  1393. *
  1394. * @adev: amdgpu_device pointer
  1395. *
  1396. * free fw reserved vram if it has been reserved.
  1397. */
  1398. static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
  1399. {
  1400. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  1401. NULL, &adev->fw_vram_usage.va);
  1402. }
  1403. /**
  1404. * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
  1405. *
  1406. * @adev: amdgpu_device pointer
  1407. *
  1408. * create bo vram reservation from fw.
  1409. */
  1410. static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
  1411. {
  1412. struct ttm_operation_ctx ctx = { false, false };
  1413. struct amdgpu_bo_param bp;
  1414. int r = 0;
  1415. int i;
  1416. u64 vram_size = adev->gmc.visible_vram_size;
  1417. u64 offset = adev->fw_vram_usage.start_offset;
  1418. u64 size = adev->fw_vram_usage.size;
  1419. struct amdgpu_bo *bo;
  1420. memset(&bp, 0, sizeof(bp));
  1421. bp.size = adev->fw_vram_usage.size;
  1422. bp.byte_align = PAGE_SIZE;
  1423. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  1424. bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1425. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  1426. bp.type = ttm_bo_type_kernel;
  1427. bp.resv = NULL;
  1428. adev->fw_vram_usage.va = NULL;
  1429. adev->fw_vram_usage.reserved_bo = NULL;
  1430. if (adev->fw_vram_usage.size > 0 &&
  1431. adev->fw_vram_usage.size <= vram_size) {
  1432. r = amdgpu_bo_create(adev, &bp,
  1433. &adev->fw_vram_usage.reserved_bo);
  1434. if (r)
  1435. goto error_create;
  1436. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  1437. if (r)
  1438. goto error_reserve;
  1439. /* remove the original mem node and create a new one at the
  1440. * request position
  1441. */
  1442. bo = adev->fw_vram_usage.reserved_bo;
  1443. offset = ALIGN(offset, PAGE_SIZE);
  1444. for (i = 0; i < bo->placement.num_placement; ++i) {
  1445. bo->placements[i].fpfn = offset >> PAGE_SHIFT;
  1446. bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
  1447. }
  1448. ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
  1449. r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
  1450. &bo->tbo.mem, &ctx);
  1451. if (r)
  1452. goto error_pin;
  1453. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  1454. AMDGPU_GEM_DOMAIN_VRAM,
  1455. adev->fw_vram_usage.start_offset,
  1456. (adev->fw_vram_usage.start_offset +
  1457. adev->fw_vram_usage.size));
  1458. if (r)
  1459. goto error_pin;
  1460. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  1461. &adev->fw_vram_usage.va);
  1462. if (r)
  1463. goto error_kmap;
  1464. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1465. }
  1466. return r;
  1467. error_kmap:
  1468. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  1469. error_pin:
  1470. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1471. error_reserve:
  1472. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  1473. error_create:
  1474. adev->fw_vram_usage.va = NULL;
  1475. adev->fw_vram_usage.reserved_bo = NULL;
  1476. return r;
  1477. }
  1478. /**
  1479. * amdgpu_ttm_init - Init the memory management (ttm) as well as various
  1480. * gtt/vram related fields.
  1481. *
  1482. * This initializes all of the memory space pools that the TTM layer
  1483. * will need such as the GTT space (system memory mapped to the device),
  1484. * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
  1485. * can be mapped per VMID.
  1486. */
  1487. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1488. {
  1489. uint64_t gtt_size;
  1490. int r;
  1491. u64 vis_vram_limit;
  1492. /* initialize global references for vram/gtt */
  1493. r = amdgpu_ttm_global_init(adev);
  1494. if (r) {
  1495. return r;
  1496. }
  1497. /* No others user of address space so set it to 0 */
  1498. r = ttm_bo_device_init(&adev->mman.bdev,
  1499. adev->mman.bo_global_ref.ref.object,
  1500. &amdgpu_bo_driver,
  1501. adev->ddev->anon_inode->i_mapping,
  1502. DRM_FILE_PAGE_OFFSET,
  1503. adev->need_dma32);
  1504. if (r) {
  1505. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1506. return r;
  1507. }
  1508. adev->mman.initialized = true;
  1509. /* We opt to avoid OOM on system pages allocations */
  1510. adev->mman.bdev.no_retry = true;
  1511. /* Initialize VRAM pool with all of VRAM divided into pages */
  1512. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1513. adev->gmc.real_vram_size >> PAGE_SHIFT);
  1514. if (r) {
  1515. DRM_ERROR("Failed initializing VRAM heap.\n");
  1516. return r;
  1517. }
  1518. /* Reduce size of CPU-visible VRAM if requested */
  1519. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1520. if (amdgpu_vis_vram_limit > 0 &&
  1521. vis_vram_limit <= adev->gmc.visible_vram_size)
  1522. adev->gmc.visible_vram_size = vis_vram_limit;
  1523. /* Change the size here instead of the init above so only lpfn is affected */
  1524. amdgpu_ttm_set_buffer_funcs_status(adev, false);
  1525. #ifdef CONFIG_64BIT
  1526. adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
  1527. adev->gmc.visible_vram_size);
  1528. #endif
  1529. /*
  1530. *The reserved vram for firmware must be pinned to the specified
  1531. *place on the VRAM, so reserve it early.
  1532. */
  1533. r = amdgpu_ttm_fw_reserve_vram_init(adev);
  1534. if (r) {
  1535. return r;
  1536. }
  1537. /* allocate memory as required for VGA
  1538. * This is used for VGA emulation and pre-OS scanout buffers to
  1539. * avoid display artifacts while transitioning between pre-OS
  1540. * and driver. */
  1541. if (adev->gmc.stolen_size) {
  1542. r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
  1543. AMDGPU_GEM_DOMAIN_VRAM,
  1544. &adev->stolen_vga_memory,
  1545. NULL, NULL);
  1546. if (r)
  1547. return r;
  1548. }
  1549. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1550. (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
  1551. /* Compute GTT size, either bsaed on 3/4th the size of RAM size
  1552. * or whatever the user passed on module init */
  1553. if (amdgpu_gtt_size == -1) {
  1554. struct sysinfo si;
  1555. si_meminfo(&si);
  1556. gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1557. adev->gmc.mc_vram_size),
  1558. ((uint64_t)si.totalram * si.mem_unit * 3/4));
  1559. }
  1560. else
  1561. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1562. /* Initialize GTT memory pool */
  1563. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1564. if (r) {
  1565. DRM_ERROR("Failed initializing GTT heap.\n");
  1566. return r;
  1567. }
  1568. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1569. (unsigned)(gtt_size / (1024 * 1024)));
  1570. /* Initialize various on-chip memory pools */
  1571. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1572. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1573. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1574. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1575. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1576. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1577. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1578. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1579. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1580. /* GDS Memory */
  1581. if (adev->gds.mem.total_size) {
  1582. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1583. adev->gds.mem.total_size >> PAGE_SHIFT);
  1584. if (r) {
  1585. DRM_ERROR("Failed initializing GDS heap.\n");
  1586. return r;
  1587. }
  1588. }
  1589. /* GWS */
  1590. if (adev->gds.gws.total_size) {
  1591. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1592. adev->gds.gws.total_size >> PAGE_SHIFT);
  1593. if (r) {
  1594. DRM_ERROR("Failed initializing gws heap.\n");
  1595. return r;
  1596. }
  1597. }
  1598. /* OA */
  1599. if (adev->gds.oa.total_size) {
  1600. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1601. adev->gds.oa.total_size >> PAGE_SHIFT);
  1602. if (r) {
  1603. DRM_ERROR("Failed initializing oa heap.\n");
  1604. return r;
  1605. }
  1606. }
  1607. /* Register debugfs entries for amdgpu_ttm */
  1608. r = amdgpu_ttm_debugfs_init(adev);
  1609. if (r) {
  1610. DRM_ERROR("Failed to init debugfs\n");
  1611. return r;
  1612. }
  1613. return 0;
  1614. }
  1615. /**
  1616. * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
  1617. */
  1618. void amdgpu_ttm_late_init(struct amdgpu_device *adev)
  1619. {
  1620. /* return the VGA stolen memory (if any) back to VRAM */
  1621. amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
  1622. }
  1623. /**
  1624. * amdgpu_ttm_fini - De-initialize the TTM memory pools
  1625. */
  1626. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1627. {
  1628. if (!adev->mman.initialized)
  1629. return;
  1630. amdgpu_ttm_debugfs_fini(adev);
  1631. amdgpu_ttm_fw_reserve_vram_fini(adev);
  1632. if (adev->mman.aper_base_kaddr)
  1633. iounmap(adev->mman.aper_base_kaddr);
  1634. adev->mman.aper_base_kaddr = NULL;
  1635. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1636. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1637. if (adev->gds.mem.total_size)
  1638. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1639. if (adev->gds.gws.total_size)
  1640. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1641. if (adev->gds.oa.total_size)
  1642. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1643. ttm_bo_device_release(&adev->mman.bdev);
  1644. amdgpu_ttm_global_fini(adev);
  1645. adev->mman.initialized = false;
  1646. DRM_INFO("amdgpu: ttm finalized\n");
  1647. }
  1648. /**
  1649. * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
  1650. *
  1651. * @adev: amdgpu_device pointer
  1652. * @enable: true when we can use buffer functions.
  1653. *
  1654. * Enable/disable use of buffer functions during suspend/resume. This should
  1655. * only be called at bootup or when userspace isn't running.
  1656. */
  1657. void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
  1658. {
  1659. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1660. uint64_t size;
  1661. int r;
  1662. if (!adev->mman.initialized || adev->in_gpu_reset ||
  1663. adev->mman.buffer_funcs_enabled == enable)
  1664. return;
  1665. if (enable) {
  1666. struct amdgpu_ring *ring;
  1667. struct drm_sched_rq *rq;
  1668. ring = adev->mman.buffer_funcs_ring;
  1669. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  1670. r = drm_sched_entity_init(&adev->mman.entity, &rq, 1, NULL);
  1671. if (r) {
  1672. DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
  1673. r);
  1674. return;
  1675. }
  1676. } else {
  1677. drm_sched_entity_destroy(&adev->mman.entity);
  1678. dma_fence_put(man->move);
  1679. man->move = NULL;
  1680. }
  1681. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1682. if (enable)
  1683. size = adev->gmc.real_vram_size;
  1684. else
  1685. size = adev->gmc.visible_vram_size;
  1686. man->size = size >> PAGE_SHIFT;
  1687. adev->mman.buffer_funcs_enabled = enable;
  1688. }
  1689. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1690. {
  1691. struct drm_file *file_priv;
  1692. struct amdgpu_device *adev;
  1693. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1694. return -EINVAL;
  1695. file_priv = filp->private_data;
  1696. adev = file_priv->minor->dev->dev_private;
  1697. if (adev == NULL)
  1698. return -EINVAL;
  1699. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1700. }
  1701. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1702. struct ttm_mem_reg *mem, unsigned num_pages,
  1703. uint64_t offset, unsigned window,
  1704. struct amdgpu_ring *ring,
  1705. uint64_t *addr)
  1706. {
  1707. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1708. struct amdgpu_device *adev = ring->adev;
  1709. struct ttm_tt *ttm = bo->ttm;
  1710. struct amdgpu_job *job;
  1711. unsigned num_dw, num_bytes;
  1712. dma_addr_t *dma_address;
  1713. struct dma_fence *fence;
  1714. uint64_t src_addr, dst_addr;
  1715. uint64_t flags;
  1716. int r;
  1717. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1718. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1719. *addr = adev->gmc.gart_start;
  1720. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1721. AMDGPU_GPU_PAGE_SIZE;
  1722. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1723. while (num_dw & 0x7)
  1724. num_dw++;
  1725. num_bytes = num_pages * 8;
  1726. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1727. if (r)
  1728. return r;
  1729. src_addr = num_dw * 4;
  1730. src_addr += job->ibs[0].gpu_addr;
  1731. dst_addr = adev->gart.table_addr;
  1732. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1733. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1734. dst_addr, num_bytes);
  1735. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1736. WARN_ON(job->ibs[0].length_dw > num_dw);
  1737. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1738. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1739. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1740. &job->ibs[0].ptr[num_dw]);
  1741. if (r)
  1742. goto error_free;
  1743. r = amdgpu_job_submit(job, &adev->mman.entity,
  1744. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1745. if (r)
  1746. goto error_free;
  1747. dma_fence_put(fence);
  1748. return r;
  1749. error_free:
  1750. amdgpu_job_free(job);
  1751. return r;
  1752. }
  1753. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1754. uint64_t dst_offset, uint32_t byte_count,
  1755. struct reservation_object *resv,
  1756. struct dma_fence **fence, bool direct_submit,
  1757. bool vm_needs_flush)
  1758. {
  1759. struct amdgpu_device *adev = ring->adev;
  1760. struct amdgpu_job *job;
  1761. uint32_t max_bytes;
  1762. unsigned num_loops, num_dw;
  1763. unsigned i;
  1764. int r;
  1765. if (direct_submit && !ring->ready) {
  1766. DRM_ERROR("Trying to move memory with ring turned off.\n");
  1767. return -EINVAL;
  1768. }
  1769. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1770. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1771. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1772. /* for IB padding */
  1773. while (num_dw & 0x7)
  1774. num_dw++;
  1775. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1776. if (r)
  1777. return r;
  1778. job->vm_needs_flush = vm_needs_flush;
  1779. if (resv) {
  1780. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1781. AMDGPU_FENCE_OWNER_UNDEFINED,
  1782. false);
  1783. if (r) {
  1784. DRM_ERROR("sync failed (%d).\n", r);
  1785. goto error_free;
  1786. }
  1787. }
  1788. for (i = 0; i < num_loops; i++) {
  1789. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1790. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1791. dst_offset, cur_size_in_bytes);
  1792. src_offset += cur_size_in_bytes;
  1793. dst_offset += cur_size_in_bytes;
  1794. byte_count -= cur_size_in_bytes;
  1795. }
  1796. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1797. WARN_ON(job->ibs[0].length_dw > num_dw);
  1798. if (direct_submit)
  1799. r = amdgpu_job_submit_direct(job, ring, fence);
  1800. else
  1801. r = amdgpu_job_submit(job, &adev->mman.entity,
  1802. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1803. if (r)
  1804. goto error_free;
  1805. return r;
  1806. error_free:
  1807. amdgpu_job_free(job);
  1808. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1809. return r;
  1810. }
  1811. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1812. uint32_t src_data,
  1813. struct reservation_object *resv,
  1814. struct dma_fence **fence)
  1815. {
  1816. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1817. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1818. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1819. struct drm_mm_node *mm_node;
  1820. unsigned long num_pages;
  1821. unsigned int num_loops, num_dw;
  1822. struct amdgpu_job *job;
  1823. int r;
  1824. if (!adev->mman.buffer_funcs_enabled) {
  1825. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1826. return -EINVAL;
  1827. }
  1828. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1829. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  1830. if (r)
  1831. return r;
  1832. }
  1833. num_pages = bo->tbo.num_pages;
  1834. mm_node = bo->tbo.mem.mm_node;
  1835. num_loops = 0;
  1836. while (num_pages) {
  1837. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1838. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1839. num_pages -= mm_node->size;
  1840. ++mm_node;
  1841. }
  1842. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1843. /* for IB padding */
  1844. num_dw += 64;
  1845. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1846. if (r)
  1847. return r;
  1848. if (resv) {
  1849. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1850. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1851. if (r) {
  1852. DRM_ERROR("sync failed (%d).\n", r);
  1853. goto error_free;
  1854. }
  1855. }
  1856. num_pages = bo->tbo.num_pages;
  1857. mm_node = bo->tbo.mem.mm_node;
  1858. while (num_pages) {
  1859. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1860. uint64_t dst_addr;
  1861. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1862. while (byte_count) {
  1863. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1864. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1865. dst_addr, cur_size_in_bytes);
  1866. dst_addr += cur_size_in_bytes;
  1867. byte_count -= cur_size_in_bytes;
  1868. }
  1869. num_pages -= mm_node->size;
  1870. ++mm_node;
  1871. }
  1872. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1873. WARN_ON(job->ibs[0].length_dw > num_dw);
  1874. r = amdgpu_job_submit(job, &adev->mman.entity,
  1875. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1876. if (r)
  1877. goto error_free;
  1878. return 0;
  1879. error_free:
  1880. amdgpu_job_free(job);
  1881. return r;
  1882. }
  1883. #if defined(CONFIG_DEBUG_FS)
  1884. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1885. {
  1886. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1887. unsigned ttm_pl = *(int *)node->info_ent->data;
  1888. struct drm_device *dev = node->minor->dev;
  1889. struct amdgpu_device *adev = dev->dev_private;
  1890. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1891. struct drm_printer p = drm_seq_file_printer(m);
  1892. man->func->debug(man, &p);
  1893. return 0;
  1894. }
  1895. static int ttm_pl_vram = TTM_PL_VRAM;
  1896. static int ttm_pl_tt = TTM_PL_TT;
  1897. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1898. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1899. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1900. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1901. #ifdef CONFIG_SWIOTLB
  1902. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1903. #endif
  1904. };
  1905. /**
  1906. * amdgpu_ttm_vram_read - Linear read access to VRAM
  1907. *
  1908. * Accesses VRAM via MMIO for debugging purposes.
  1909. */
  1910. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1911. size_t size, loff_t *pos)
  1912. {
  1913. struct amdgpu_device *adev = file_inode(f)->i_private;
  1914. ssize_t result = 0;
  1915. int r;
  1916. if (size & 0x3 || *pos & 0x3)
  1917. return -EINVAL;
  1918. if (*pos >= adev->gmc.mc_vram_size)
  1919. return -ENXIO;
  1920. while (size) {
  1921. unsigned long flags;
  1922. uint32_t value;
  1923. if (*pos >= adev->gmc.mc_vram_size)
  1924. return result;
  1925. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1926. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1927. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1928. value = RREG32_NO_KIQ(mmMM_DATA);
  1929. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1930. r = put_user(value, (uint32_t *)buf);
  1931. if (r)
  1932. return r;
  1933. result += 4;
  1934. buf += 4;
  1935. *pos += 4;
  1936. size -= 4;
  1937. }
  1938. return result;
  1939. }
  1940. /**
  1941. * amdgpu_ttm_vram_write - Linear write access to VRAM
  1942. *
  1943. * Accesses VRAM via MMIO for debugging purposes.
  1944. */
  1945. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1946. size_t size, loff_t *pos)
  1947. {
  1948. struct amdgpu_device *adev = file_inode(f)->i_private;
  1949. ssize_t result = 0;
  1950. int r;
  1951. if (size & 0x3 || *pos & 0x3)
  1952. return -EINVAL;
  1953. if (*pos >= adev->gmc.mc_vram_size)
  1954. return -ENXIO;
  1955. while (size) {
  1956. unsigned long flags;
  1957. uint32_t value;
  1958. if (*pos >= adev->gmc.mc_vram_size)
  1959. return result;
  1960. r = get_user(value, (uint32_t *)buf);
  1961. if (r)
  1962. return r;
  1963. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1964. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1965. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1966. WREG32_NO_KIQ(mmMM_DATA, value);
  1967. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1968. result += 4;
  1969. buf += 4;
  1970. *pos += 4;
  1971. size -= 4;
  1972. }
  1973. return result;
  1974. }
  1975. static const struct file_operations amdgpu_ttm_vram_fops = {
  1976. .owner = THIS_MODULE,
  1977. .read = amdgpu_ttm_vram_read,
  1978. .write = amdgpu_ttm_vram_write,
  1979. .llseek = default_llseek,
  1980. };
  1981. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1982. /**
  1983. * amdgpu_ttm_gtt_read - Linear read access to GTT memory
  1984. */
  1985. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1986. size_t size, loff_t *pos)
  1987. {
  1988. struct amdgpu_device *adev = file_inode(f)->i_private;
  1989. ssize_t result = 0;
  1990. int r;
  1991. while (size) {
  1992. loff_t p = *pos / PAGE_SIZE;
  1993. unsigned off = *pos & ~PAGE_MASK;
  1994. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1995. struct page *page;
  1996. void *ptr;
  1997. if (p >= adev->gart.num_cpu_pages)
  1998. return result;
  1999. page = adev->gart.pages[p];
  2000. if (page) {
  2001. ptr = kmap(page);
  2002. ptr += off;
  2003. r = copy_to_user(buf, ptr, cur_size);
  2004. kunmap(adev->gart.pages[p]);
  2005. } else
  2006. r = clear_user(buf, cur_size);
  2007. if (r)
  2008. return -EFAULT;
  2009. result += cur_size;
  2010. buf += cur_size;
  2011. *pos += cur_size;
  2012. size -= cur_size;
  2013. }
  2014. return result;
  2015. }
  2016. static const struct file_operations amdgpu_ttm_gtt_fops = {
  2017. .owner = THIS_MODULE,
  2018. .read = amdgpu_ttm_gtt_read,
  2019. .llseek = default_llseek
  2020. };
  2021. #endif
  2022. /**
  2023. * amdgpu_iomem_read - Virtual read access to GPU mapped memory
  2024. *
  2025. * This function is used to read memory that has been mapped to the
  2026. * GPU and the known addresses are not physical addresses but instead
  2027. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2028. */
  2029. static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
  2030. size_t size, loff_t *pos)
  2031. {
  2032. struct amdgpu_device *adev = file_inode(f)->i_private;
  2033. struct iommu_domain *dom;
  2034. ssize_t result = 0;
  2035. int r;
  2036. /* retrieve the IOMMU domain if any for this device */
  2037. dom = iommu_get_domain_for_dev(adev->dev);
  2038. while (size) {
  2039. phys_addr_t addr = *pos & PAGE_MASK;
  2040. loff_t off = *pos & ~PAGE_MASK;
  2041. size_t bytes = PAGE_SIZE - off;
  2042. unsigned long pfn;
  2043. struct page *p;
  2044. void *ptr;
  2045. bytes = bytes < size ? bytes : size;
  2046. /* Translate the bus address to a physical address. If
  2047. * the domain is NULL it means there is no IOMMU active
  2048. * and the address translation is the identity
  2049. */
  2050. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2051. pfn = addr >> PAGE_SHIFT;
  2052. if (!pfn_valid(pfn))
  2053. return -EPERM;
  2054. p = pfn_to_page(pfn);
  2055. if (p->mapping != adev->mman.bdev.dev_mapping)
  2056. return -EPERM;
  2057. ptr = kmap(p);
  2058. r = copy_to_user(buf, ptr + off, bytes);
  2059. kunmap(p);
  2060. if (r)
  2061. return -EFAULT;
  2062. size -= bytes;
  2063. *pos += bytes;
  2064. result += bytes;
  2065. }
  2066. return result;
  2067. }
  2068. /**
  2069. * amdgpu_iomem_write - Virtual write access to GPU mapped memory
  2070. *
  2071. * This function is used to write memory that has been mapped to the
  2072. * GPU and the known addresses are not physical addresses but instead
  2073. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2074. */
  2075. static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
  2076. size_t size, loff_t *pos)
  2077. {
  2078. struct amdgpu_device *adev = file_inode(f)->i_private;
  2079. struct iommu_domain *dom;
  2080. ssize_t result = 0;
  2081. int r;
  2082. dom = iommu_get_domain_for_dev(adev->dev);
  2083. while (size) {
  2084. phys_addr_t addr = *pos & PAGE_MASK;
  2085. loff_t off = *pos & ~PAGE_MASK;
  2086. size_t bytes = PAGE_SIZE - off;
  2087. unsigned long pfn;
  2088. struct page *p;
  2089. void *ptr;
  2090. bytes = bytes < size ? bytes : size;
  2091. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2092. pfn = addr >> PAGE_SHIFT;
  2093. if (!pfn_valid(pfn))
  2094. return -EPERM;
  2095. p = pfn_to_page(pfn);
  2096. if (p->mapping != adev->mman.bdev.dev_mapping)
  2097. return -EPERM;
  2098. ptr = kmap(p);
  2099. r = copy_from_user(ptr + off, buf, bytes);
  2100. kunmap(p);
  2101. if (r)
  2102. return -EFAULT;
  2103. size -= bytes;
  2104. *pos += bytes;
  2105. result += bytes;
  2106. }
  2107. return result;
  2108. }
  2109. static const struct file_operations amdgpu_ttm_iomem_fops = {
  2110. .owner = THIS_MODULE,
  2111. .read = amdgpu_iomem_read,
  2112. .write = amdgpu_iomem_write,
  2113. .llseek = default_llseek
  2114. };
  2115. static const struct {
  2116. char *name;
  2117. const struct file_operations *fops;
  2118. int domain;
  2119. } ttm_debugfs_entries[] = {
  2120. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  2121. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  2122. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  2123. #endif
  2124. { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
  2125. };
  2126. #endif
  2127. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  2128. {
  2129. #if defined(CONFIG_DEBUG_FS)
  2130. unsigned count;
  2131. struct drm_minor *minor = adev->ddev->primary;
  2132. struct dentry *ent, *root = minor->debugfs_root;
  2133. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  2134. ent = debugfs_create_file(
  2135. ttm_debugfs_entries[count].name,
  2136. S_IFREG | S_IRUGO, root,
  2137. adev,
  2138. ttm_debugfs_entries[count].fops);
  2139. if (IS_ERR(ent))
  2140. return PTR_ERR(ent);
  2141. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  2142. i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
  2143. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  2144. i_size_write(ent->d_inode, adev->gmc.gart_size);
  2145. adev->mman.debugfs_entries[count] = ent;
  2146. }
  2147. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  2148. #ifdef CONFIG_SWIOTLB
  2149. if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
  2150. --count;
  2151. #endif
  2152. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  2153. #else
  2154. return 0;
  2155. #endif
  2156. }
  2157. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  2158. {
  2159. #if defined(CONFIG_DEBUG_FS)
  2160. unsigned i;
  2161. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  2162. debugfs_remove(adev->mman.debugfs_entries[i]);
  2163. #endif
  2164. }