dce_virtual.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_SI
  31. #include "dce_v6_0.h"
  32. #endif
  33. #ifdef CONFIG_DRM_AMDGPU_CIK
  34. #include "dce_v8_0.h"
  35. #endif
  36. #include "dce_v10_0.h"
  37. #include "dce_v11_0.h"
  38. #include "dce_virtual.h"
  39. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  40. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  41. /**
  42. * dce_virtual_vblank_wait - vblank wait asic callback.
  43. *
  44. * @adev: amdgpu_device pointer
  45. * @crtc: crtc to wait for vblank on
  46. *
  47. * Wait for vblank on the requested crtc (evergreen+).
  48. */
  49. static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
  50. {
  51. return;
  52. }
  53. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  54. {
  55. return 0;
  56. }
  57. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  58. int crtc_id, u64 crtc_base, bool async)
  59. {
  60. return;
  61. }
  62. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  63. u32 *vbl, u32 *position)
  64. {
  65. *vbl = 0;
  66. *position = 0;
  67. return -EINVAL;
  68. }
  69. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  70. enum amdgpu_hpd_id hpd)
  71. {
  72. return true;
  73. }
  74. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  75. enum amdgpu_hpd_id hpd)
  76. {
  77. return;
  78. }
  79. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  80. {
  81. return 0;
  82. }
  83. static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
  84. {
  85. return false;
  86. }
  87. static void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
  88. struct amdgpu_mode_mc_save *save)
  89. {
  90. switch (adev->asic_type) {
  91. #ifdef CONFIG_DRM_AMDGPU_SI
  92. case CHIP_TAHITI:
  93. case CHIP_PITCAIRN:
  94. case CHIP_VERDE:
  95. case CHIP_OLAND:
  96. dce_v6_0_disable_dce(adev);
  97. break;
  98. #endif
  99. #ifdef CONFIG_DRM_AMDGPU_CIK
  100. case CHIP_BONAIRE:
  101. case CHIP_HAWAII:
  102. case CHIP_KAVERI:
  103. case CHIP_KABINI:
  104. case CHIP_MULLINS:
  105. dce_v8_0_disable_dce(adev);
  106. break;
  107. #endif
  108. case CHIP_FIJI:
  109. case CHIP_TONGA:
  110. dce_v10_0_disable_dce(adev);
  111. break;
  112. case CHIP_CARRIZO:
  113. case CHIP_STONEY:
  114. case CHIP_POLARIS11:
  115. case CHIP_POLARIS10:
  116. dce_v11_0_disable_dce(adev);
  117. break;
  118. case CHIP_TOPAZ:
  119. #ifdef CONFIG_DRM_AMDGPU_SI
  120. case CHIP_HAINAN:
  121. #endif
  122. /* no DCE */
  123. return;
  124. default:
  125. DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
  126. }
  127. return;
  128. }
  129. static void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
  130. struct amdgpu_mode_mc_save *save)
  131. {
  132. return;
  133. }
  134. static void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
  135. bool render)
  136. {
  137. return;
  138. }
  139. /**
  140. * dce_virtual_bandwidth_update - program display watermarks
  141. *
  142. * @adev: amdgpu_device pointer
  143. *
  144. * Calculate and program the display watermarks and line
  145. * buffer allocation (CIK).
  146. */
  147. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  148. {
  149. return;
  150. }
  151. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  152. u16 *green, u16 *blue, uint32_t size)
  153. {
  154. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  155. int i;
  156. /* userspace palettes are always correct as is */
  157. for (i = 0; i < size; i++) {
  158. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  159. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  160. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  161. }
  162. return 0;
  163. }
  164. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  165. {
  166. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  167. drm_crtc_cleanup(crtc);
  168. kfree(amdgpu_crtc);
  169. }
  170. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  171. .cursor_set2 = NULL,
  172. .cursor_move = NULL,
  173. .gamma_set = dce_virtual_crtc_gamma_set,
  174. .set_config = amdgpu_crtc_set_config,
  175. .destroy = dce_virtual_crtc_destroy,
  176. .page_flip_target = amdgpu_crtc_page_flip_target,
  177. };
  178. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  179. {
  180. struct drm_device *dev = crtc->dev;
  181. struct amdgpu_device *adev = dev->dev_private;
  182. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  183. unsigned type;
  184. switch (mode) {
  185. case DRM_MODE_DPMS_ON:
  186. amdgpu_crtc->enabled = true;
  187. /* Make sure VBLANK interrupts are still enabled */
  188. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  189. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  190. drm_vblank_on(dev, amdgpu_crtc->crtc_id);
  191. break;
  192. case DRM_MODE_DPMS_STANDBY:
  193. case DRM_MODE_DPMS_SUSPEND:
  194. case DRM_MODE_DPMS_OFF:
  195. drm_vblank_off(dev, amdgpu_crtc->crtc_id);
  196. amdgpu_crtc->enabled = false;
  197. break;
  198. }
  199. }
  200. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  201. {
  202. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  203. }
  204. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  205. {
  206. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  207. }
  208. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  209. {
  210. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  211. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  212. if (crtc->primary->fb) {
  213. int r;
  214. struct amdgpu_framebuffer *amdgpu_fb;
  215. struct amdgpu_bo *abo;
  216. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  217. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  218. r = amdgpu_bo_reserve(abo, false);
  219. if (unlikely(r))
  220. DRM_ERROR("failed to reserve abo before unpin\n");
  221. else {
  222. amdgpu_bo_unpin(abo);
  223. amdgpu_bo_unreserve(abo);
  224. }
  225. }
  226. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  227. amdgpu_crtc->encoder = NULL;
  228. amdgpu_crtc->connector = NULL;
  229. }
  230. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  231. struct drm_display_mode *mode,
  232. struct drm_display_mode *adjusted_mode,
  233. int x, int y, struct drm_framebuffer *old_fb)
  234. {
  235. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  236. /* update the hw version fpr dpm */
  237. amdgpu_crtc->hw_mode = *adjusted_mode;
  238. return 0;
  239. }
  240. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  241. const struct drm_display_mode *mode,
  242. struct drm_display_mode *adjusted_mode)
  243. {
  244. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  245. struct drm_device *dev = crtc->dev;
  246. struct drm_encoder *encoder;
  247. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  248. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  249. if (encoder->crtc == crtc) {
  250. amdgpu_crtc->encoder = encoder;
  251. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  252. break;
  253. }
  254. }
  255. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  256. amdgpu_crtc->encoder = NULL;
  257. amdgpu_crtc->connector = NULL;
  258. return false;
  259. }
  260. return true;
  261. }
  262. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  263. struct drm_framebuffer *old_fb)
  264. {
  265. return 0;
  266. }
  267. static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
  268. {
  269. return;
  270. }
  271. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  272. struct drm_framebuffer *fb,
  273. int x, int y, enum mode_set_atomic state)
  274. {
  275. return 0;
  276. }
  277. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  278. .dpms = dce_virtual_crtc_dpms,
  279. .mode_fixup = dce_virtual_crtc_mode_fixup,
  280. .mode_set = dce_virtual_crtc_mode_set,
  281. .mode_set_base = dce_virtual_crtc_set_base,
  282. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  283. .prepare = dce_virtual_crtc_prepare,
  284. .commit = dce_virtual_crtc_commit,
  285. .load_lut = dce_virtual_crtc_load_lut,
  286. .disable = dce_virtual_crtc_disable,
  287. };
  288. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  289. {
  290. struct amdgpu_crtc *amdgpu_crtc;
  291. int i;
  292. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  293. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  294. if (amdgpu_crtc == NULL)
  295. return -ENOMEM;
  296. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  297. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  298. amdgpu_crtc->crtc_id = index;
  299. adev->mode_info.crtcs[index] = amdgpu_crtc;
  300. for (i = 0; i < 256; i++) {
  301. amdgpu_crtc->lut_r[i] = i << 2;
  302. amdgpu_crtc->lut_g[i] = i << 2;
  303. amdgpu_crtc->lut_b[i] = i << 2;
  304. }
  305. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  306. amdgpu_crtc->encoder = NULL;
  307. amdgpu_crtc->connector = NULL;
  308. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  309. return 0;
  310. }
  311. static int dce_virtual_early_init(void *handle)
  312. {
  313. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  314. adev->mode_info.vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
  315. dce_virtual_set_display_funcs(adev);
  316. dce_virtual_set_irq_funcs(adev);
  317. adev->mode_info.num_crtc = 1;
  318. adev->mode_info.num_hpd = 1;
  319. adev->mode_info.num_dig = 1;
  320. return 0;
  321. }
  322. static bool dce_virtual_get_connector_info(struct amdgpu_device *adev)
  323. {
  324. struct amdgpu_i2c_bus_rec ddc_bus;
  325. struct amdgpu_router router;
  326. struct amdgpu_hpd hpd;
  327. /* look up gpio for ddc, hpd */
  328. ddc_bus.valid = false;
  329. hpd.hpd = AMDGPU_HPD_NONE;
  330. /* needed for aux chan transactions */
  331. ddc_bus.hpd = hpd.hpd;
  332. memset(&router, 0, sizeof(router));
  333. router.ddc_valid = false;
  334. router.cd_valid = false;
  335. amdgpu_display_add_connector(adev,
  336. 0,
  337. ATOM_DEVICE_CRT1_SUPPORT,
  338. DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus,
  339. CONNECTOR_OBJECT_ID_VIRTUAL,
  340. &hpd,
  341. &router);
  342. amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL,
  343. ATOM_DEVICE_CRT1_SUPPORT,
  344. 0);
  345. amdgpu_link_encoder_connector(adev->ddev);
  346. return true;
  347. }
  348. static int dce_virtual_sw_init(void *handle)
  349. {
  350. int r, i;
  351. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  352. r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
  353. if (r)
  354. return r;
  355. adev->ddev->max_vblank_count = 0;
  356. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  357. adev->ddev->mode_config.max_width = 16384;
  358. adev->ddev->mode_config.max_height = 16384;
  359. adev->ddev->mode_config.preferred_depth = 24;
  360. adev->ddev->mode_config.prefer_shadow = 1;
  361. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  362. r = amdgpu_modeset_create_props(adev);
  363. if (r)
  364. return r;
  365. adev->ddev->mode_config.max_width = 16384;
  366. adev->ddev->mode_config.max_height = 16384;
  367. /* allocate crtcs */
  368. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  369. r = dce_virtual_crtc_init(adev, i);
  370. if (r)
  371. return r;
  372. }
  373. dce_virtual_get_connector_info(adev);
  374. amdgpu_print_display_setup(adev->ddev);
  375. drm_kms_helper_poll_init(adev->ddev);
  376. adev->mode_info.mode_config_initialized = true;
  377. return 0;
  378. }
  379. static int dce_virtual_sw_fini(void *handle)
  380. {
  381. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  382. kfree(adev->mode_info.bios_hardcoded_edid);
  383. drm_kms_helper_poll_fini(adev->ddev);
  384. drm_mode_config_cleanup(adev->ddev);
  385. adev->mode_info.mode_config_initialized = false;
  386. return 0;
  387. }
  388. static int dce_virtual_hw_init(void *handle)
  389. {
  390. return 0;
  391. }
  392. static int dce_virtual_hw_fini(void *handle)
  393. {
  394. return 0;
  395. }
  396. static int dce_virtual_suspend(void *handle)
  397. {
  398. return dce_virtual_hw_fini(handle);
  399. }
  400. static int dce_virtual_resume(void *handle)
  401. {
  402. return dce_virtual_hw_init(handle);
  403. }
  404. static bool dce_virtual_is_idle(void *handle)
  405. {
  406. return true;
  407. }
  408. static int dce_virtual_wait_for_idle(void *handle)
  409. {
  410. return 0;
  411. }
  412. static int dce_virtual_soft_reset(void *handle)
  413. {
  414. return 0;
  415. }
  416. static int dce_virtual_set_clockgating_state(void *handle,
  417. enum amd_clockgating_state state)
  418. {
  419. return 0;
  420. }
  421. static int dce_virtual_set_powergating_state(void *handle,
  422. enum amd_powergating_state state)
  423. {
  424. return 0;
  425. }
  426. const struct amd_ip_funcs dce_virtual_ip_funcs = {
  427. .name = "dce_virtual",
  428. .early_init = dce_virtual_early_init,
  429. .late_init = NULL,
  430. .sw_init = dce_virtual_sw_init,
  431. .sw_fini = dce_virtual_sw_fini,
  432. .hw_init = dce_virtual_hw_init,
  433. .hw_fini = dce_virtual_hw_fini,
  434. .suspend = dce_virtual_suspend,
  435. .resume = dce_virtual_resume,
  436. .is_idle = dce_virtual_is_idle,
  437. .wait_for_idle = dce_virtual_wait_for_idle,
  438. .soft_reset = dce_virtual_soft_reset,
  439. .set_clockgating_state = dce_virtual_set_clockgating_state,
  440. .set_powergating_state = dce_virtual_set_powergating_state,
  441. };
  442. /* these are handled by the primary encoders */
  443. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  444. {
  445. return;
  446. }
  447. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  448. {
  449. return;
  450. }
  451. static void
  452. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  453. struct drm_display_mode *mode,
  454. struct drm_display_mode *adjusted_mode)
  455. {
  456. return;
  457. }
  458. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  459. {
  460. return;
  461. }
  462. static void
  463. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  464. {
  465. return;
  466. }
  467. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  468. const struct drm_display_mode *mode,
  469. struct drm_display_mode *adjusted_mode)
  470. {
  471. /* set the active encoder to connector routing */
  472. amdgpu_encoder_set_active_device(encoder);
  473. return true;
  474. }
  475. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  476. .dpms = dce_virtual_encoder_dpms,
  477. .mode_fixup = dce_virtual_encoder_mode_fixup,
  478. .prepare = dce_virtual_encoder_prepare,
  479. .mode_set = dce_virtual_encoder_mode_set,
  480. .commit = dce_virtual_encoder_commit,
  481. .disable = dce_virtual_encoder_disable,
  482. };
  483. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  484. {
  485. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  486. kfree(amdgpu_encoder->enc_priv);
  487. drm_encoder_cleanup(encoder);
  488. kfree(amdgpu_encoder);
  489. }
  490. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  491. .destroy = dce_virtual_encoder_destroy,
  492. };
  493. static void dce_virtual_encoder_add(struct amdgpu_device *adev,
  494. uint32_t encoder_enum,
  495. uint32_t supported_device,
  496. u16 caps)
  497. {
  498. struct drm_device *dev = adev->ddev;
  499. struct drm_encoder *encoder;
  500. struct amdgpu_encoder *amdgpu_encoder;
  501. /* see if we already added it */
  502. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  503. amdgpu_encoder = to_amdgpu_encoder(encoder);
  504. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  505. amdgpu_encoder->devices |= supported_device;
  506. return;
  507. }
  508. }
  509. /* add a new one */
  510. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  511. if (!amdgpu_encoder)
  512. return;
  513. encoder = &amdgpu_encoder->base;
  514. encoder->possible_crtcs = 0x1;
  515. amdgpu_encoder->enc_priv = NULL;
  516. amdgpu_encoder->encoder_enum = encoder_enum;
  517. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  518. amdgpu_encoder->devices = supported_device;
  519. amdgpu_encoder->rmx_type = RMX_OFF;
  520. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  521. amdgpu_encoder->is_ext_encoder = false;
  522. amdgpu_encoder->caps = caps;
  523. drm_encoder_init(dev, encoder, &dce_virtual_encoder_funcs,
  524. DRM_MODE_ENCODER_VIRTUAL, NULL);
  525. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  526. DRM_INFO("[FM]encoder: %d is VIRTUAL\n", amdgpu_encoder->encoder_id);
  527. }
  528. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  529. .set_vga_render_state = &dce_virtual_set_vga_render_state,
  530. .bandwidth_update = &dce_virtual_bandwidth_update,
  531. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  532. .vblank_wait = &dce_virtual_vblank_wait,
  533. .is_display_hung = &dce_virtual_is_display_hung,
  534. .backlight_set_level = NULL,
  535. .backlight_get_level = NULL,
  536. .hpd_sense = &dce_virtual_hpd_sense,
  537. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  538. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  539. .page_flip = &dce_virtual_page_flip,
  540. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  541. .add_encoder = &dce_virtual_encoder_add,
  542. .add_connector = &amdgpu_connector_add,
  543. .stop_mc_access = &dce_virtual_stop_mc_access,
  544. .resume_mc_access = &dce_virtual_resume_mc_access,
  545. };
  546. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  547. {
  548. if (adev->mode_info.funcs == NULL)
  549. adev->mode_info.funcs = &dce_virtual_display_funcs;
  550. }
  551. static int dce_virtual_pageflip(struct amdgpu_device *adev,
  552. unsigned crtc_id)
  553. {
  554. unsigned long flags;
  555. struct amdgpu_crtc *amdgpu_crtc;
  556. struct amdgpu_flip_work *works;
  557. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  558. if (crtc_id >= adev->mode_info.num_crtc) {
  559. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  560. return -EINVAL;
  561. }
  562. /* IRQ could occur when in initial stage */
  563. if (amdgpu_crtc == NULL)
  564. return 0;
  565. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  566. works = amdgpu_crtc->pflip_works;
  567. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  568. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  569. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  570. amdgpu_crtc->pflip_status,
  571. AMDGPU_FLIP_SUBMITTED);
  572. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  573. return 0;
  574. }
  575. /* page flip completed. clean up */
  576. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  577. amdgpu_crtc->pflip_works = NULL;
  578. /* wakeup usersapce */
  579. if (works->event)
  580. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  581. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  582. drm_crtc_vblank_put(&amdgpu_crtc->base);
  583. schedule_work(&works->unpin_work);
  584. return 0;
  585. }
  586. static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
  587. {
  588. struct amdgpu_mode_info *mode_info =
  589. container_of(vblank_timer, struct amdgpu_mode_info , vblank_timer);
  590. struct amdgpu_device *adev =
  591. container_of(mode_info, struct amdgpu_device , mode_info);
  592. unsigned crtc = 0;
  593. drm_handle_vblank(adev->ddev, crtc);
  594. dce_virtual_pageflip(adev, crtc);
  595. hrtimer_start(vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD),
  596. HRTIMER_MODE_REL);
  597. return HRTIMER_NORESTART;
  598. }
  599. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  600. int crtc,
  601. enum amdgpu_interrupt_state state)
  602. {
  603. if (crtc >= adev->mode_info.num_crtc) {
  604. DRM_DEBUG("invalid crtc %d\n", crtc);
  605. return;
  606. }
  607. if (state && !adev->mode_info.vsync_timer_enabled) {
  608. DRM_DEBUG("Enable software vsync timer\n");
  609. hrtimer_init(&adev->mode_info.vblank_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  610. hrtimer_set_expires(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD));
  611. adev->mode_info.vblank_timer.function = dce_virtual_vblank_timer_handle;
  612. hrtimer_start(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
  613. } else if (!state && adev->mode_info.vsync_timer_enabled) {
  614. DRM_DEBUG("Disable software vsync timer\n");
  615. hrtimer_cancel(&adev->mode_info.vblank_timer);
  616. }
  617. adev->mode_info.vsync_timer_enabled = state;
  618. DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
  619. }
  620. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  621. struct amdgpu_irq_src *source,
  622. unsigned type,
  623. enum amdgpu_interrupt_state state)
  624. {
  625. switch (type) {
  626. case AMDGPU_CRTC_IRQ_VBLANK1:
  627. dce_virtual_set_crtc_vblank_interrupt_state(adev, 0, state);
  628. break;
  629. default:
  630. break;
  631. }
  632. return 0;
  633. }
  634. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  635. .set = dce_virtual_set_crtc_irq_state,
  636. .process = NULL,
  637. };
  638. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  639. {
  640. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  641. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  642. }