gfx_v8_0.c 213 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "clearstate_vi.h"
  32. #include "gmc/gmc_8_2_d.h"
  33. #include "gmc/gmc_8_2_sh_mask.h"
  34. #include "oss/oss_3_0_d.h"
  35. #include "oss/oss_3_0_sh_mask.h"
  36. #include "bif/bif_5_0_d.h"
  37. #include "bif/bif_5_0_sh_mask.h"
  38. #include "gca/gfx_8_0_d.h"
  39. #include "gca/gfx_8_0_enum.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "dce/dce_10_0_d.h"
  43. #include "dce/dce_10_0_sh_mask.h"
  44. #define GFX8_NUM_GFX_RINGS 1
  45. #define GFX8_NUM_COMPUTE_RINGS 8
  46. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  47. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  60. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  61. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  62. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  63. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  64. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  65. /* BPM SERDES CMD */
  66. #define SET_BPM_SERDES_CMD 1
  67. #define CLE_BPM_SERDES_CMD 0
  68. /* BPM Register Address*/
  69. enum {
  70. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  71. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  72. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  73. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  74. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  75. BPM_REG_FGCG_MAX
  76. };
  77. #define RLC_FormatDirectRegListLength 14
  78. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  79. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  80. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  84. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  85. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  89. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  90. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  95. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  96. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  100. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  101. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  106. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  107. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  118. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  119. {
  120. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  121. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  122. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  123. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  124. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  125. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  126. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  127. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  128. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  129. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  130. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  131. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  132. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  133. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  134. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  135. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  136. };
  137. static const u32 golden_settings_tonga_a11[] =
  138. {
  139. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  140. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  141. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  142. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  143. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  144. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  145. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  146. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  147. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  148. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  149. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  150. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  151. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  152. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  153. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  154. };
  155. static const u32 tonga_golden_common_all[] =
  156. {
  157. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  158. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  159. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  160. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  161. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  162. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  163. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  164. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  165. };
  166. static const u32 tonga_mgcg_cgcg_init[] =
  167. {
  168. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  169. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  170. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  171. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  172. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  175. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  177. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  186. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  190. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  193. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  194. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  195. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  196. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  198. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  199. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  240. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  241. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  242. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  243. };
  244. static const u32 golden_settings_polaris11_a11[] =
  245. {
  246. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00006208,
  247. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  248. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  249. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  250. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  251. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  252. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  253. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  254. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  255. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  256. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  257. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  258. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  259. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  260. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  261. };
  262. static const u32 polaris11_golden_common_all[] =
  263. {
  264. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  265. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  266. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  267. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  268. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  269. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  270. };
  271. static const u32 golden_settings_polaris10_a11[] =
  272. {
  273. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  274. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  275. mmCB_HW_CONTROL_2, 0, 0x0f000000,
  276. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  277. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  278. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  279. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  280. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  281. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  282. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  283. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  284. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  285. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  286. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  287. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  288. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  289. };
  290. static const u32 polaris10_golden_common_all[] =
  291. {
  292. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  293. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  294. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  295. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  296. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  297. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  298. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  299. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  300. };
  301. static const u32 fiji_golden_common_all[] =
  302. {
  303. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  304. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  305. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  306. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  307. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  308. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  309. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  310. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  311. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  312. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  313. };
  314. static const u32 golden_settings_fiji_a10[] =
  315. {
  316. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  317. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  318. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  319. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  320. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  321. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  322. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  323. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  324. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  325. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  326. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  327. };
  328. static const u32 fiji_mgcg_cgcg_init[] =
  329. {
  330. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  331. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  332. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  334. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  336. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  337. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  339. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  341. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  348. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  349. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  350. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  351. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  352. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  354. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  355. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  356. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  357. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  358. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  359. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  360. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  361. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  362. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  363. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  364. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  365. };
  366. static const u32 golden_settings_iceland_a11[] =
  367. {
  368. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  369. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  370. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  371. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  372. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  373. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  374. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  375. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  376. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  377. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  378. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  379. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  380. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  381. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  382. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  383. };
  384. static const u32 iceland_golden_common_all[] =
  385. {
  386. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  387. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  389. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  390. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  391. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  392. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  393. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  394. };
  395. static const u32 iceland_mgcg_cgcg_init[] =
  396. {
  397. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  398. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  399. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  400. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  401. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  402. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  403. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  404. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  406. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  408. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  412. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  415. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  416. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  417. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  419. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  420. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  423. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  424. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  425. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  426. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  427. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  428. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  429. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  430. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  431. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  432. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  433. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  434. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  435. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  436. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  437. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  438. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  439. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  440. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  441. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  442. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  443. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  444. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  445. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  446. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  447. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  448. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  449. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  450. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  451. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  452. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  453. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  454. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  455. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  456. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  457. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  458. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  459. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  460. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  461. };
  462. static const u32 cz_golden_settings_a11[] =
  463. {
  464. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  465. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  466. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  467. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  468. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  469. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  470. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  471. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  472. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  473. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  474. };
  475. static const u32 cz_golden_common_all[] =
  476. {
  477. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  478. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  479. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  480. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  481. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  482. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  483. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  484. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  485. };
  486. static const u32 cz_mgcg_cgcg_init[] =
  487. {
  488. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  489. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  490. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  491. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  492. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  493. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  494. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  495. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  496. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  497. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  498. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  499. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  505. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  506. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  507. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  508. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  509. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  510. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  514. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  515. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  516. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  517. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  518. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  519. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  520. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  521. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  522. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  523. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  524. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  525. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  526. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  527. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  528. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  529. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  530. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  531. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  532. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  533. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  534. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  535. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  536. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  537. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  538. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  539. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  540. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  541. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  542. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  543. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  544. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  545. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  546. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  547. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  548. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  549. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  550. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  551. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  552. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  553. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  554. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  555. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  556. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  557. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  558. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  559. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  560. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  561. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  562. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  563. };
  564. static const u32 stoney_golden_settings_a11[] =
  565. {
  566. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  567. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  568. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  569. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  570. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  571. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  572. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  573. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  574. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  575. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  576. };
  577. static const u32 stoney_golden_common_all[] =
  578. {
  579. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  580. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  581. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  582. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  583. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  584. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  585. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  586. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  587. };
  588. static const u32 stoney_mgcg_cgcg_init[] =
  589. {
  590. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  591. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  592. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  593. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  594. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  595. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  596. };
  597. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  598. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  599. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  600. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  601. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  602. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  603. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  604. {
  605. switch (adev->asic_type) {
  606. case CHIP_TOPAZ:
  607. amdgpu_program_register_sequence(adev,
  608. iceland_mgcg_cgcg_init,
  609. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  610. amdgpu_program_register_sequence(adev,
  611. golden_settings_iceland_a11,
  612. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  613. amdgpu_program_register_sequence(adev,
  614. iceland_golden_common_all,
  615. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  616. break;
  617. case CHIP_FIJI:
  618. amdgpu_program_register_sequence(adev,
  619. fiji_mgcg_cgcg_init,
  620. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  621. amdgpu_program_register_sequence(adev,
  622. golden_settings_fiji_a10,
  623. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  624. amdgpu_program_register_sequence(adev,
  625. fiji_golden_common_all,
  626. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  627. break;
  628. case CHIP_TONGA:
  629. amdgpu_program_register_sequence(adev,
  630. tonga_mgcg_cgcg_init,
  631. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  632. amdgpu_program_register_sequence(adev,
  633. golden_settings_tonga_a11,
  634. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  635. amdgpu_program_register_sequence(adev,
  636. tonga_golden_common_all,
  637. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  638. break;
  639. case CHIP_POLARIS11:
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_polaris11_a11,
  642. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  643. amdgpu_program_register_sequence(adev,
  644. polaris11_golden_common_all,
  645. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  646. break;
  647. case CHIP_POLARIS10:
  648. amdgpu_program_register_sequence(adev,
  649. golden_settings_polaris10_a11,
  650. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  651. amdgpu_program_register_sequence(adev,
  652. polaris10_golden_common_all,
  653. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  654. break;
  655. case CHIP_CARRIZO:
  656. amdgpu_program_register_sequence(adev,
  657. cz_mgcg_cgcg_init,
  658. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  659. amdgpu_program_register_sequence(adev,
  660. cz_golden_settings_a11,
  661. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  662. amdgpu_program_register_sequence(adev,
  663. cz_golden_common_all,
  664. (const u32)ARRAY_SIZE(cz_golden_common_all));
  665. break;
  666. case CHIP_STONEY:
  667. amdgpu_program_register_sequence(adev,
  668. stoney_mgcg_cgcg_init,
  669. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  670. amdgpu_program_register_sequence(adev,
  671. stoney_golden_settings_a11,
  672. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  673. amdgpu_program_register_sequence(adev,
  674. stoney_golden_common_all,
  675. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  676. break;
  677. default:
  678. break;
  679. }
  680. }
  681. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  682. {
  683. int i;
  684. adev->gfx.scratch.num_reg = 7;
  685. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  686. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  687. adev->gfx.scratch.free[i] = true;
  688. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  689. }
  690. }
  691. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  692. {
  693. struct amdgpu_device *adev = ring->adev;
  694. uint32_t scratch;
  695. uint32_t tmp = 0;
  696. unsigned i;
  697. int r;
  698. r = amdgpu_gfx_scratch_get(adev, &scratch);
  699. if (r) {
  700. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  701. return r;
  702. }
  703. WREG32(scratch, 0xCAFEDEAD);
  704. r = amdgpu_ring_alloc(ring, 3);
  705. if (r) {
  706. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  707. ring->idx, r);
  708. amdgpu_gfx_scratch_free(adev, scratch);
  709. return r;
  710. }
  711. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  712. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  713. amdgpu_ring_write(ring, 0xDEADBEEF);
  714. amdgpu_ring_commit(ring);
  715. for (i = 0; i < adev->usec_timeout; i++) {
  716. tmp = RREG32(scratch);
  717. if (tmp == 0xDEADBEEF)
  718. break;
  719. DRM_UDELAY(1);
  720. }
  721. if (i < adev->usec_timeout) {
  722. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  723. ring->idx, i);
  724. } else {
  725. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  726. ring->idx, scratch, tmp);
  727. r = -EINVAL;
  728. }
  729. amdgpu_gfx_scratch_free(adev, scratch);
  730. return r;
  731. }
  732. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  733. {
  734. struct amdgpu_device *adev = ring->adev;
  735. struct amdgpu_ib ib;
  736. struct fence *f = NULL;
  737. uint32_t scratch;
  738. uint32_t tmp = 0;
  739. unsigned i;
  740. int r;
  741. r = amdgpu_gfx_scratch_get(adev, &scratch);
  742. if (r) {
  743. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  744. return r;
  745. }
  746. WREG32(scratch, 0xCAFEDEAD);
  747. memset(&ib, 0, sizeof(ib));
  748. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  749. if (r) {
  750. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  751. goto err1;
  752. }
  753. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  754. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  755. ib.ptr[2] = 0xDEADBEEF;
  756. ib.length_dw = 3;
  757. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  758. if (r)
  759. goto err2;
  760. r = fence_wait(f, false);
  761. if (r) {
  762. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  763. goto err2;
  764. }
  765. for (i = 0; i < adev->usec_timeout; i++) {
  766. tmp = RREG32(scratch);
  767. if (tmp == 0xDEADBEEF)
  768. break;
  769. DRM_UDELAY(1);
  770. }
  771. if (i < adev->usec_timeout) {
  772. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  773. ring->idx, i);
  774. goto err2;
  775. } else {
  776. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  777. scratch, tmp);
  778. r = -EINVAL;
  779. }
  780. err2:
  781. fence_put(f);
  782. amdgpu_ib_free(adev, &ib, NULL);
  783. fence_put(f);
  784. err1:
  785. amdgpu_gfx_scratch_free(adev, scratch);
  786. return r;
  787. }
  788. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  789. release_firmware(adev->gfx.pfp_fw);
  790. adev->gfx.pfp_fw = NULL;
  791. release_firmware(adev->gfx.me_fw);
  792. adev->gfx.me_fw = NULL;
  793. release_firmware(adev->gfx.ce_fw);
  794. adev->gfx.ce_fw = NULL;
  795. release_firmware(adev->gfx.rlc_fw);
  796. adev->gfx.rlc_fw = NULL;
  797. release_firmware(adev->gfx.mec_fw);
  798. adev->gfx.mec_fw = NULL;
  799. if ((adev->asic_type != CHIP_STONEY) &&
  800. (adev->asic_type != CHIP_TOPAZ))
  801. release_firmware(adev->gfx.mec2_fw);
  802. adev->gfx.mec2_fw = NULL;
  803. kfree(adev->gfx.rlc.register_list_format);
  804. }
  805. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  806. {
  807. const char *chip_name;
  808. char fw_name[30];
  809. int err;
  810. struct amdgpu_firmware_info *info = NULL;
  811. const struct common_firmware_header *header = NULL;
  812. const struct gfx_firmware_header_v1_0 *cp_hdr;
  813. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  814. unsigned int *tmp = NULL, i;
  815. DRM_DEBUG("\n");
  816. switch (adev->asic_type) {
  817. case CHIP_TOPAZ:
  818. chip_name = "topaz";
  819. break;
  820. case CHIP_TONGA:
  821. chip_name = "tonga";
  822. break;
  823. case CHIP_CARRIZO:
  824. chip_name = "carrizo";
  825. break;
  826. case CHIP_FIJI:
  827. chip_name = "fiji";
  828. break;
  829. case CHIP_POLARIS11:
  830. chip_name = "polaris11";
  831. break;
  832. case CHIP_POLARIS10:
  833. chip_name = "polaris10";
  834. break;
  835. case CHIP_STONEY:
  836. chip_name = "stoney";
  837. break;
  838. default:
  839. BUG();
  840. }
  841. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  842. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  843. if (err)
  844. goto out;
  845. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  846. if (err)
  847. goto out;
  848. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  849. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  850. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  851. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  852. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  853. if (err)
  854. goto out;
  855. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  856. if (err)
  857. goto out;
  858. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  859. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  860. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  861. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  862. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  863. if (err)
  864. goto out;
  865. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  866. if (err)
  867. goto out;
  868. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  869. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  870. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  871. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  872. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  873. if (err)
  874. goto out;
  875. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  876. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  877. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  878. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  879. adev->gfx.rlc.save_and_restore_offset =
  880. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  881. adev->gfx.rlc.clear_state_descriptor_offset =
  882. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  883. adev->gfx.rlc.avail_scratch_ram_locations =
  884. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  885. adev->gfx.rlc.reg_restore_list_size =
  886. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  887. adev->gfx.rlc.reg_list_format_start =
  888. le32_to_cpu(rlc_hdr->reg_list_format_start);
  889. adev->gfx.rlc.reg_list_format_separate_start =
  890. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  891. adev->gfx.rlc.starting_offsets_start =
  892. le32_to_cpu(rlc_hdr->starting_offsets_start);
  893. adev->gfx.rlc.reg_list_format_size_bytes =
  894. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  895. adev->gfx.rlc.reg_list_size_bytes =
  896. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  897. adev->gfx.rlc.register_list_format =
  898. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  899. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  900. if (!adev->gfx.rlc.register_list_format) {
  901. err = -ENOMEM;
  902. goto out;
  903. }
  904. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  905. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  906. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  907. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  908. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  909. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  910. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  911. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  912. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  913. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  914. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  915. if (err)
  916. goto out;
  917. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  918. if (err)
  919. goto out;
  920. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  921. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  922. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  923. if ((adev->asic_type != CHIP_STONEY) &&
  924. (adev->asic_type != CHIP_TOPAZ)) {
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  926. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  927. if (!err) {
  928. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  929. if (err)
  930. goto out;
  931. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  932. adev->gfx.mec2_fw->data;
  933. adev->gfx.mec2_fw_version =
  934. le32_to_cpu(cp_hdr->header.ucode_version);
  935. adev->gfx.mec2_feature_version =
  936. le32_to_cpu(cp_hdr->ucode_feature_version);
  937. } else {
  938. err = 0;
  939. adev->gfx.mec2_fw = NULL;
  940. }
  941. }
  942. if (adev->firmware.smu_load) {
  943. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  944. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  945. info->fw = adev->gfx.pfp_fw;
  946. header = (const struct common_firmware_header *)info->fw->data;
  947. adev->firmware.fw_size +=
  948. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  949. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  950. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  951. info->fw = adev->gfx.me_fw;
  952. header = (const struct common_firmware_header *)info->fw->data;
  953. adev->firmware.fw_size +=
  954. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  955. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  956. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  957. info->fw = adev->gfx.ce_fw;
  958. header = (const struct common_firmware_header *)info->fw->data;
  959. adev->firmware.fw_size +=
  960. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  961. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  962. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  963. info->fw = adev->gfx.rlc_fw;
  964. header = (const struct common_firmware_header *)info->fw->data;
  965. adev->firmware.fw_size +=
  966. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  967. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  968. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  969. info->fw = adev->gfx.mec_fw;
  970. header = (const struct common_firmware_header *)info->fw->data;
  971. adev->firmware.fw_size +=
  972. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  973. if (adev->gfx.mec2_fw) {
  974. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  975. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  976. info->fw = adev->gfx.mec2_fw;
  977. header = (const struct common_firmware_header *)info->fw->data;
  978. adev->firmware.fw_size +=
  979. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  980. }
  981. }
  982. out:
  983. if (err) {
  984. dev_err(adev->dev,
  985. "gfx8: Failed to load firmware \"%s\"\n",
  986. fw_name);
  987. release_firmware(adev->gfx.pfp_fw);
  988. adev->gfx.pfp_fw = NULL;
  989. release_firmware(adev->gfx.me_fw);
  990. adev->gfx.me_fw = NULL;
  991. release_firmware(adev->gfx.ce_fw);
  992. adev->gfx.ce_fw = NULL;
  993. release_firmware(adev->gfx.rlc_fw);
  994. adev->gfx.rlc_fw = NULL;
  995. release_firmware(adev->gfx.mec_fw);
  996. adev->gfx.mec_fw = NULL;
  997. release_firmware(adev->gfx.mec2_fw);
  998. adev->gfx.mec2_fw = NULL;
  999. }
  1000. return err;
  1001. }
  1002. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1003. volatile u32 *buffer)
  1004. {
  1005. u32 count = 0, i;
  1006. const struct cs_section_def *sect = NULL;
  1007. const struct cs_extent_def *ext = NULL;
  1008. if (adev->gfx.rlc.cs_data == NULL)
  1009. return;
  1010. if (buffer == NULL)
  1011. return;
  1012. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1013. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1014. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1015. buffer[count++] = cpu_to_le32(0x80000000);
  1016. buffer[count++] = cpu_to_le32(0x80000000);
  1017. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1018. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1019. if (sect->id == SECT_CONTEXT) {
  1020. buffer[count++] =
  1021. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1022. buffer[count++] = cpu_to_le32(ext->reg_index -
  1023. PACKET3_SET_CONTEXT_REG_START);
  1024. for (i = 0; i < ext->reg_count; i++)
  1025. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1026. } else {
  1027. return;
  1028. }
  1029. }
  1030. }
  1031. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1032. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1033. PACKET3_SET_CONTEXT_REG_START);
  1034. switch (adev->asic_type) {
  1035. case CHIP_TONGA:
  1036. case CHIP_POLARIS10:
  1037. buffer[count++] = cpu_to_le32(0x16000012);
  1038. buffer[count++] = cpu_to_le32(0x0000002A);
  1039. break;
  1040. case CHIP_POLARIS11:
  1041. buffer[count++] = cpu_to_le32(0x16000012);
  1042. buffer[count++] = cpu_to_le32(0x00000000);
  1043. break;
  1044. case CHIP_FIJI:
  1045. buffer[count++] = cpu_to_le32(0x3a00161a);
  1046. buffer[count++] = cpu_to_le32(0x0000002e);
  1047. break;
  1048. case CHIP_TOPAZ:
  1049. case CHIP_CARRIZO:
  1050. buffer[count++] = cpu_to_le32(0x00000002);
  1051. buffer[count++] = cpu_to_le32(0x00000000);
  1052. break;
  1053. case CHIP_STONEY:
  1054. buffer[count++] = cpu_to_le32(0x00000000);
  1055. buffer[count++] = cpu_to_le32(0x00000000);
  1056. break;
  1057. default:
  1058. buffer[count++] = cpu_to_le32(0x00000000);
  1059. buffer[count++] = cpu_to_le32(0x00000000);
  1060. break;
  1061. }
  1062. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1063. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1064. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1065. buffer[count++] = cpu_to_le32(0);
  1066. }
  1067. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1068. {
  1069. int r;
  1070. /* clear state block */
  1071. if (adev->gfx.rlc.clear_state_obj) {
  1072. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1073. if (unlikely(r != 0))
  1074. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1075. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1076. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1077. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1078. adev->gfx.rlc.clear_state_obj = NULL;
  1079. }
  1080. }
  1081. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1082. {
  1083. volatile u32 *dst_ptr;
  1084. u32 dws;
  1085. const struct cs_section_def *cs_data;
  1086. int r;
  1087. adev->gfx.rlc.cs_data = vi_cs_data;
  1088. cs_data = adev->gfx.rlc.cs_data;
  1089. if (cs_data) {
  1090. /* clear state block */
  1091. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1092. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1093. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1094. AMDGPU_GEM_DOMAIN_VRAM,
  1095. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1096. NULL, NULL,
  1097. &adev->gfx.rlc.clear_state_obj);
  1098. if (r) {
  1099. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1100. gfx_v8_0_rlc_fini(adev);
  1101. return r;
  1102. }
  1103. }
  1104. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1105. if (unlikely(r != 0)) {
  1106. gfx_v8_0_rlc_fini(adev);
  1107. return r;
  1108. }
  1109. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1110. &adev->gfx.rlc.clear_state_gpu_addr);
  1111. if (r) {
  1112. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1113. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1114. gfx_v8_0_rlc_fini(adev);
  1115. return r;
  1116. }
  1117. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1118. if (r) {
  1119. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1120. gfx_v8_0_rlc_fini(adev);
  1121. return r;
  1122. }
  1123. /* set up the cs buffer */
  1124. dst_ptr = adev->gfx.rlc.cs_ptr;
  1125. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1126. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1127. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1128. }
  1129. return 0;
  1130. }
  1131. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1132. {
  1133. int r;
  1134. if (adev->gfx.mec.hpd_eop_obj) {
  1135. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1136. if (unlikely(r != 0))
  1137. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1138. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1139. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1140. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1141. adev->gfx.mec.hpd_eop_obj = NULL;
  1142. }
  1143. }
  1144. #define MEC_HPD_SIZE 2048
  1145. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1146. {
  1147. int r;
  1148. u32 *hpd;
  1149. /*
  1150. * we assign only 1 pipe because all other pipes will
  1151. * be handled by KFD
  1152. */
  1153. adev->gfx.mec.num_mec = 1;
  1154. adev->gfx.mec.num_pipe = 1;
  1155. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1156. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1157. r = amdgpu_bo_create(adev,
  1158. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1159. PAGE_SIZE, true,
  1160. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1161. &adev->gfx.mec.hpd_eop_obj);
  1162. if (r) {
  1163. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1164. return r;
  1165. }
  1166. }
  1167. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1168. if (unlikely(r != 0)) {
  1169. gfx_v8_0_mec_fini(adev);
  1170. return r;
  1171. }
  1172. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1173. &adev->gfx.mec.hpd_eop_gpu_addr);
  1174. if (r) {
  1175. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1176. gfx_v8_0_mec_fini(adev);
  1177. return r;
  1178. }
  1179. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1180. if (r) {
  1181. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1182. gfx_v8_0_mec_fini(adev);
  1183. return r;
  1184. }
  1185. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1186. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1187. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1188. return 0;
  1189. }
  1190. static const u32 vgpr_init_compute_shader[] =
  1191. {
  1192. 0x7e000209, 0x7e020208,
  1193. 0x7e040207, 0x7e060206,
  1194. 0x7e080205, 0x7e0a0204,
  1195. 0x7e0c0203, 0x7e0e0202,
  1196. 0x7e100201, 0x7e120200,
  1197. 0x7e140209, 0x7e160208,
  1198. 0x7e180207, 0x7e1a0206,
  1199. 0x7e1c0205, 0x7e1e0204,
  1200. 0x7e200203, 0x7e220202,
  1201. 0x7e240201, 0x7e260200,
  1202. 0x7e280209, 0x7e2a0208,
  1203. 0x7e2c0207, 0x7e2e0206,
  1204. 0x7e300205, 0x7e320204,
  1205. 0x7e340203, 0x7e360202,
  1206. 0x7e380201, 0x7e3a0200,
  1207. 0x7e3c0209, 0x7e3e0208,
  1208. 0x7e400207, 0x7e420206,
  1209. 0x7e440205, 0x7e460204,
  1210. 0x7e480203, 0x7e4a0202,
  1211. 0x7e4c0201, 0x7e4e0200,
  1212. 0x7e500209, 0x7e520208,
  1213. 0x7e540207, 0x7e560206,
  1214. 0x7e580205, 0x7e5a0204,
  1215. 0x7e5c0203, 0x7e5e0202,
  1216. 0x7e600201, 0x7e620200,
  1217. 0x7e640209, 0x7e660208,
  1218. 0x7e680207, 0x7e6a0206,
  1219. 0x7e6c0205, 0x7e6e0204,
  1220. 0x7e700203, 0x7e720202,
  1221. 0x7e740201, 0x7e760200,
  1222. 0x7e780209, 0x7e7a0208,
  1223. 0x7e7c0207, 0x7e7e0206,
  1224. 0xbf8a0000, 0xbf810000,
  1225. };
  1226. static const u32 sgpr_init_compute_shader[] =
  1227. {
  1228. 0xbe8a0100, 0xbe8c0102,
  1229. 0xbe8e0104, 0xbe900106,
  1230. 0xbe920108, 0xbe940100,
  1231. 0xbe960102, 0xbe980104,
  1232. 0xbe9a0106, 0xbe9c0108,
  1233. 0xbe9e0100, 0xbea00102,
  1234. 0xbea20104, 0xbea40106,
  1235. 0xbea60108, 0xbea80100,
  1236. 0xbeaa0102, 0xbeac0104,
  1237. 0xbeae0106, 0xbeb00108,
  1238. 0xbeb20100, 0xbeb40102,
  1239. 0xbeb60104, 0xbeb80106,
  1240. 0xbeba0108, 0xbebc0100,
  1241. 0xbebe0102, 0xbec00104,
  1242. 0xbec20106, 0xbec40108,
  1243. 0xbec60100, 0xbec80102,
  1244. 0xbee60004, 0xbee70005,
  1245. 0xbeea0006, 0xbeeb0007,
  1246. 0xbee80008, 0xbee90009,
  1247. 0xbefc0000, 0xbf8a0000,
  1248. 0xbf810000, 0x00000000,
  1249. };
  1250. static const u32 vgpr_init_regs[] =
  1251. {
  1252. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1253. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1254. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1255. mmCOMPUTE_NUM_THREAD_Y, 1,
  1256. mmCOMPUTE_NUM_THREAD_Z, 1,
  1257. mmCOMPUTE_PGM_RSRC2, 20,
  1258. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1259. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1260. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1261. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1262. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1263. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1264. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1265. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1266. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1267. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1268. };
  1269. static const u32 sgpr1_init_regs[] =
  1270. {
  1271. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1272. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1273. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1274. mmCOMPUTE_NUM_THREAD_Y, 1,
  1275. mmCOMPUTE_NUM_THREAD_Z, 1,
  1276. mmCOMPUTE_PGM_RSRC2, 20,
  1277. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1278. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1279. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1280. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1281. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1282. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1283. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1284. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1285. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1286. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1287. };
  1288. static const u32 sgpr2_init_regs[] =
  1289. {
  1290. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1291. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1292. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1293. mmCOMPUTE_NUM_THREAD_Y, 1,
  1294. mmCOMPUTE_NUM_THREAD_Z, 1,
  1295. mmCOMPUTE_PGM_RSRC2, 20,
  1296. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1297. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1298. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1299. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1300. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1301. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1302. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1303. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1304. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1305. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1306. };
  1307. static const u32 sec_ded_counter_registers[] =
  1308. {
  1309. mmCPC_EDC_ATC_CNT,
  1310. mmCPC_EDC_SCRATCH_CNT,
  1311. mmCPC_EDC_UCODE_CNT,
  1312. mmCPF_EDC_ATC_CNT,
  1313. mmCPF_EDC_ROQ_CNT,
  1314. mmCPF_EDC_TAG_CNT,
  1315. mmCPG_EDC_ATC_CNT,
  1316. mmCPG_EDC_DMA_CNT,
  1317. mmCPG_EDC_TAG_CNT,
  1318. mmDC_EDC_CSINVOC_CNT,
  1319. mmDC_EDC_RESTORE_CNT,
  1320. mmDC_EDC_STATE_CNT,
  1321. mmGDS_EDC_CNT,
  1322. mmGDS_EDC_GRBM_CNT,
  1323. mmGDS_EDC_OA_DED,
  1324. mmSPI_EDC_CNT,
  1325. mmSQC_ATC_EDC_GATCL1_CNT,
  1326. mmSQC_EDC_CNT,
  1327. mmSQ_EDC_DED_CNT,
  1328. mmSQ_EDC_INFO,
  1329. mmSQ_EDC_SEC_CNT,
  1330. mmTCC_EDC_CNT,
  1331. mmTCP_ATC_EDC_GATCL1_CNT,
  1332. mmTCP_EDC_CNT,
  1333. mmTD_EDC_CNT
  1334. };
  1335. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1336. {
  1337. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1338. struct amdgpu_ib ib;
  1339. struct fence *f = NULL;
  1340. int r, i;
  1341. u32 tmp;
  1342. unsigned total_size, vgpr_offset, sgpr_offset;
  1343. u64 gpu_addr;
  1344. /* only supported on CZ */
  1345. if (adev->asic_type != CHIP_CARRIZO)
  1346. return 0;
  1347. /* bail if the compute ring is not ready */
  1348. if (!ring->ready)
  1349. return 0;
  1350. tmp = RREG32(mmGB_EDC_MODE);
  1351. WREG32(mmGB_EDC_MODE, 0);
  1352. total_size =
  1353. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1354. total_size +=
  1355. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1356. total_size +=
  1357. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1358. total_size = ALIGN(total_size, 256);
  1359. vgpr_offset = total_size;
  1360. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1361. sgpr_offset = total_size;
  1362. total_size += sizeof(sgpr_init_compute_shader);
  1363. /* allocate an indirect buffer to put the commands in */
  1364. memset(&ib, 0, sizeof(ib));
  1365. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1366. if (r) {
  1367. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1368. return r;
  1369. }
  1370. /* load the compute shaders */
  1371. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1372. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1373. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1374. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1375. /* init the ib length to 0 */
  1376. ib.length_dw = 0;
  1377. /* VGPR */
  1378. /* write the register state for the compute dispatch */
  1379. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1380. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1381. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1382. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1383. }
  1384. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1385. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1386. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1387. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1388. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1389. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1390. /* write dispatch packet */
  1391. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1392. ib.ptr[ib.length_dw++] = 8; /* x */
  1393. ib.ptr[ib.length_dw++] = 1; /* y */
  1394. ib.ptr[ib.length_dw++] = 1; /* z */
  1395. ib.ptr[ib.length_dw++] =
  1396. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1397. /* write CS partial flush packet */
  1398. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1399. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1400. /* SGPR1 */
  1401. /* write the register state for the compute dispatch */
  1402. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1403. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1404. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1405. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1406. }
  1407. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1408. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1409. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1410. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1411. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1412. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1413. /* write dispatch packet */
  1414. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1415. ib.ptr[ib.length_dw++] = 8; /* x */
  1416. ib.ptr[ib.length_dw++] = 1; /* y */
  1417. ib.ptr[ib.length_dw++] = 1; /* z */
  1418. ib.ptr[ib.length_dw++] =
  1419. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1420. /* write CS partial flush packet */
  1421. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1422. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1423. /* SGPR2 */
  1424. /* write the register state for the compute dispatch */
  1425. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1426. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1427. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1428. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1429. }
  1430. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1431. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1432. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1433. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1434. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1435. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1436. /* write dispatch packet */
  1437. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1438. ib.ptr[ib.length_dw++] = 8; /* x */
  1439. ib.ptr[ib.length_dw++] = 1; /* y */
  1440. ib.ptr[ib.length_dw++] = 1; /* z */
  1441. ib.ptr[ib.length_dw++] =
  1442. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1443. /* write CS partial flush packet */
  1444. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1445. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1446. /* shedule the ib on the ring */
  1447. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1448. if (r) {
  1449. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1450. goto fail;
  1451. }
  1452. /* wait for the GPU to finish processing the IB */
  1453. r = fence_wait(f, false);
  1454. if (r) {
  1455. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1456. goto fail;
  1457. }
  1458. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1459. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1460. WREG32(mmGB_EDC_MODE, tmp);
  1461. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1462. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1463. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1464. /* read back registers to clear the counters */
  1465. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1466. RREG32(sec_ded_counter_registers[i]);
  1467. fail:
  1468. fence_put(f);
  1469. amdgpu_ib_free(adev, &ib, NULL);
  1470. fence_put(f);
  1471. return r;
  1472. }
  1473. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1474. {
  1475. u32 gb_addr_config;
  1476. u32 mc_shared_chmap, mc_arb_ramcfg;
  1477. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1478. u32 tmp;
  1479. int ret;
  1480. switch (adev->asic_type) {
  1481. case CHIP_TOPAZ:
  1482. adev->gfx.config.max_shader_engines = 1;
  1483. adev->gfx.config.max_tile_pipes = 2;
  1484. adev->gfx.config.max_cu_per_sh = 6;
  1485. adev->gfx.config.max_sh_per_se = 1;
  1486. adev->gfx.config.max_backends_per_se = 2;
  1487. adev->gfx.config.max_texture_channel_caches = 2;
  1488. adev->gfx.config.max_gprs = 256;
  1489. adev->gfx.config.max_gs_threads = 32;
  1490. adev->gfx.config.max_hw_contexts = 8;
  1491. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1492. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1493. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1494. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1495. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1496. break;
  1497. case CHIP_FIJI:
  1498. adev->gfx.config.max_shader_engines = 4;
  1499. adev->gfx.config.max_tile_pipes = 16;
  1500. adev->gfx.config.max_cu_per_sh = 16;
  1501. adev->gfx.config.max_sh_per_se = 1;
  1502. adev->gfx.config.max_backends_per_se = 4;
  1503. adev->gfx.config.max_texture_channel_caches = 16;
  1504. adev->gfx.config.max_gprs = 256;
  1505. adev->gfx.config.max_gs_threads = 32;
  1506. adev->gfx.config.max_hw_contexts = 8;
  1507. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1508. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1509. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1510. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1511. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1512. break;
  1513. case CHIP_POLARIS11:
  1514. ret = amdgpu_atombios_get_gfx_info(adev);
  1515. if (ret)
  1516. return ret;
  1517. adev->gfx.config.max_gprs = 256;
  1518. adev->gfx.config.max_gs_threads = 32;
  1519. adev->gfx.config.max_hw_contexts = 8;
  1520. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1521. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1522. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1523. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1524. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1525. break;
  1526. case CHIP_POLARIS10:
  1527. ret = amdgpu_atombios_get_gfx_info(adev);
  1528. if (ret)
  1529. return ret;
  1530. adev->gfx.config.max_gprs = 256;
  1531. adev->gfx.config.max_gs_threads = 32;
  1532. adev->gfx.config.max_hw_contexts = 8;
  1533. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1534. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1535. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1536. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1537. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1538. break;
  1539. case CHIP_TONGA:
  1540. adev->gfx.config.max_shader_engines = 4;
  1541. adev->gfx.config.max_tile_pipes = 8;
  1542. adev->gfx.config.max_cu_per_sh = 8;
  1543. adev->gfx.config.max_sh_per_se = 1;
  1544. adev->gfx.config.max_backends_per_se = 2;
  1545. adev->gfx.config.max_texture_channel_caches = 8;
  1546. adev->gfx.config.max_gprs = 256;
  1547. adev->gfx.config.max_gs_threads = 32;
  1548. adev->gfx.config.max_hw_contexts = 8;
  1549. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1550. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1551. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1552. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1553. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1554. break;
  1555. case CHIP_CARRIZO:
  1556. adev->gfx.config.max_shader_engines = 1;
  1557. adev->gfx.config.max_tile_pipes = 2;
  1558. adev->gfx.config.max_sh_per_se = 1;
  1559. adev->gfx.config.max_backends_per_se = 2;
  1560. switch (adev->pdev->revision) {
  1561. case 0xc4:
  1562. case 0x84:
  1563. case 0xc8:
  1564. case 0xcc:
  1565. case 0xe1:
  1566. case 0xe3:
  1567. /* B10 */
  1568. adev->gfx.config.max_cu_per_sh = 8;
  1569. break;
  1570. case 0xc5:
  1571. case 0x81:
  1572. case 0x85:
  1573. case 0xc9:
  1574. case 0xcd:
  1575. case 0xe2:
  1576. case 0xe4:
  1577. /* B8 */
  1578. adev->gfx.config.max_cu_per_sh = 6;
  1579. break;
  1580. case 0xc6:
  1581. case 0xca:
  1582. case 0xce:
  1583. case 0x88:
  1584. /* B6 */
  1585. adev->gfx.config.max_cu_per_sh = 6;
  1586. break;
  1587. case 0xc7:
  1588. case 0x87:
  1589. case 0xcb:
  1590. case 0xe5:
  1591. case 0x89:
  1592. default:
  1593. /* B4 */
  1594. adev->gfx.config.max_cu_per_sh = 4;
  1595. break;
  1596. }
  1597. adev->gfx.config.max_texture_channel_caches = 2;
  1598. adev->gfx.config.max_gprs = 256;
  1599. adev->gfx.config.max_gs_threads = 32;
  1600. adev->gfx.config.max_hw_contexts = 8;
  1601. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1602. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1603. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1604. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1605. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1606. break;
  1607. case CHIP_STONEY:
  1608. adev->gfx.config.max_shader_engines = 1;
  1609. adev->gfx.config.max_tile_pipes = 2;
  1610. adev->gfx.config.max_sh_per_se = 1;
  1611. adev->gfx.config.max_backends_per_se = 1;
  1612. switch (adev->pdev->revision) {
  1613. case 0xc0:
  1614. case 0xc1:
  1615. case 0xc2:
  1616. case 0xc4:
  1617. case 0xc8:
  1618. case 0xc9:
  1619. adev->gfx.config.max_cu_per_sh = 3;
  1620. break;
  1621. case 0xd0:
  1622. case 0xd1:
  1623. case 0xd2:
  1624. default:
  1625. adev->gfx.config.max_cu_per_sh = 2;
  1626. break;
  1627. }
  1628. adev->gfx.config.max_texture_channel_caches = 2;
  1629. adev->gfx.config.max_gprs = 256;
  1630. adev->gfx.config.max_gs_threads = 16;
  1631. adev->gfx.config.max_hw_contexts = 8;
  1632. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1633. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1634. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1635. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1636. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1637. break;
  1638. default:
  1639. adev->gfx.config.max_shader_engines = 2;
  1640. adev->gfx.config.max_tile_pipes = 4;
  1641. adev->gfx.config.max_cu_per_sh = 2;
  1642. adev->gfx.config.max_sh_per_se = 1;
  1643. adev->gfx.config.max_backends_per_se = 2;
  1644. adev->gfx.config.max_texture_channel_caches = 4;
  1645. adev->gfx.config.max_gprs = 256;
  1646. adev->gfx.config.max_gs_threads = 32;
  1647. adev->gfx.config.max_hw_contexts = 8;
  1648. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1649. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1650. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1651. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1652. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1653. break;
  1654. }
  1655. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1656. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1657. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1658. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1659. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1660. if (adev->flags & AMD_IS_APU) {
  1661. /* Get memory bank mapping mode. */
  1662. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1663. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1664. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1665. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1666. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1667. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1668. /* Validate settings in case only one DIMM installed. */
  1669. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1670. dimm00_addr_map = 0;
  1671. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1672. dimm01_addr_map = 0;
  1673. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1674. dimm10_addr_map = 0;
  1675. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1676. dimm11_addr_map = 0;
  1677. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1678. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1679. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1680. adev->gfx.config.mem_row_size_in_kb = 2;
  1681. else
  1682. adev->gfx.config.mem_row_size_in_kb = 1;
  1683. } else {
  1684. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1685. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1686. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1687. adev->gfx.config.mem_row_size_in_kb = 4;
  1688. }
  1689. adev->gfx.config.shader_engine_tile_size = 32;
  1690. adev->gfx.config.num_gpus = 1;
  1691. adev->gfx.config.multi_gpu_tile_size = 64;
  1692. /* fix up row size */
  1693. switch (adev->gfx.config.mem_row_size_in_kb) {
  1694. case 1:
  1695. default:
  1696. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1697. break;
  1698. case 2:
  1699. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1700. break;
  1701. case 4:
  1702. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1703. break;
  1704. }
  1705. adev->gfx.config.gb_addr_config = gb_addr_config;
  1706. return 0;
  1707. }
  1708. static int gfx_v8_0_sw_init(void *handle)
  1709. {
  1710. int i, r;
  1711. struct amdgpu_ring *ring;
  1712. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1713. /* EOP Event */
  1714. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1715. if (r)
  1716. return r;
  1717. /* Privileged reg */
  1718. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1719. if (r)
  1720. return r;
  1721. /* Privileged inst */
  1722. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1723. if (r)
  1724. return r;
  1725. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1726. gfx_v8_0_scratch_init(adev);
  1727. r = gfx_v8_0_init_microcode(adev);
  1728. if (r) {
  1729. DRM_ERROR("Failed to load gfx firmware!\n");
  1730. return r;
  1731. }
  1732. r = gfx_v8_0_rlc_init(adev);
  1733. if (r) {
  1734. DRM_ERROR("Failed to init rlc BOs!\n");
  1735. return r;
  1736. }
  1737. r = gfx_v8_0_mec_init(adev);
  1738. if (r) {
  1739. DRM_ERROR("Failed to init MEC BOs!\n");
  1740. return r;
  1741. }
  1742. /* set up the gfx ring */
  1743. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1744. ring = &adev->gfx.gfx_ring[i];
  1745. ring->ring_obj = NULL;
  1746. sprintf(ring->name, "gfx");
  1747. /* no gfx doorbells on iceland */
  1748. if (adev->asic_type != CHIP_TOPAZ) {
  1749. ring->use_doorbell = true;
  1750. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1751. }
  1752. r = amdgpu_ring_init(adev, ring, 1024,
  1753. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1754. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1755. AMDGPU_RING_TYPE_GFX);
  1756. if (r)
  1757. return r;
  1758. }
  1759. /* set up the compute queues */
  1760. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1761. unsigned irq_type;
  1762. /* max 32 queues per MEC */
  1763. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1764. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1765. break;
  1766. }
  1767. ring = &adev->gfx.compute_ring[i];
  1768. ring->ring_obj = NULL;
  1769. ring->use_doorbell = true;
  1770. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1771. ring->me = 1; /* first MEC */
  1772. ring->pipe = i / 8;
  1773. ring->queue = i % 8;
  1774. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1775. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1776. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1777. r = amdgpu_ring_init(adev, ring, 1024,
  1778. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1779. &adev->gfx.eop_irq, irq_type,
  1780. AMDGPU_RING_TYPE_COMPUTE);
  1781. if (r)
  1782. return r;
  1783. }
  1784. /* reserve GDS, GWS and OA resource for gfx */
  1785. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1786. PAGE_SIZE, true,
  1787. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1788. NULL, &adev->gds.gds_gfx_bo);
  1789. if (r)
  1790. return r;
  1791. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1792. PAGE_SIZE, true,
  1793. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1794. NULL, &adev->gds.gws_gfx_bo);
  1795. if (r)
  1796. return r;
  1797. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1798. PAGE_SIZE, true,
  1799. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1800. NULL, &adev->gds.oa_gfx_bo);
  1801. if (r)
  1802. return r;
  1803. adev->gfx.ce_ram_size = 0x8000;
  1804. r = gfx_v8_0_gpu_early_init(adev);
  1805. if (r)
  1806. return r;
  1807. return 0;
  1808. }
  1809. static int gfx_v8_0_sw_fini(void *handle)
  1810. {
  1811. int i;
  1812. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1813. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1814. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1815. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1816. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1817. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1818. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1819. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1820. gfx_v8_0_mec_fini(adev);
  1821. gfx_v8_0_rlc_fini(adev);
  1822. gfx_v8_0_free_microcode(adev);
  1823. return 0;
  1824. }
  1825. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1826. {
  1827. uint32_t *modearray, *mod2array;
  1828. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1829. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1830. u32 reg_offset;
  1831. modearray = adev->gfx.config.tile_mode_array;
  1832. mod2array = adev->gfx.config.macrotile_mode_array;
  1833. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1834. modearray[reg_offset] = 0;
  1835. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1836. mod2array[reg_offset] = 0;
  1837. switch (adev->asic_type) {
  1838. case CHIP_TOPAZ:
  1839. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1840. PIPE_CONFIG(ADDR_SURF_P2) |
  1841. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1842. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1843. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1844. PIPE_CONFIG(ADDR_SURF_P2) |
  1845. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1846. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1847. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1848. PIPE_CONFIG(ADDR_SURF_P2) |
  1849. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1850. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1851. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1852. PIPE_CONFIG(ADDR_SURF_P2) |
  1853. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1854. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1855. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1856. PIPE_CONFIG(ADDR_SURF_P2) |
  1857. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1858. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1859. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1860. PIPE_CONFIG(ADDR_SURF_P2) |
  1861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1863. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1864. PIPE_CONFIG(ADDR_SURF_P2) |
  1865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1867. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1868. PIPE_CONFIG(ADDR_SURF_P2));
  1869. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1870. PIPE_CONFIG(ADDR_SURF_P2) |
  1871. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1872. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1873. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1874. PIPE_CONFIG(ADDR_SURF_P2) |
  1875. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1876. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1877. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1878. PIPE_CONFIG(ADDR_SURF_P2) |
  1879. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1880. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1881. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1882. PIPE_CONFIG(ADDR_SURF_P2) |
  1883. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1885. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1886. PIPE_CONFIG(ADDR_SURF_P2) |
  1887. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1889. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1890. PIPE_CONFIG(ADDR_SURF_P2) |
  1891. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1893. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1894. PIPE_CONFIG(ADDR_SURF_P2) |
  1895. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1897. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1898. PIPE_CONFIG(ADDR_SURF_P2) |
  1899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1901. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1902. PIPE_CONFIG(ADDR_SURF_P2) |
  1903. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1905. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1906. PIPE_CONFIG(ADDR_SURF_P2) |
  1907. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1909. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1910. PIPE_CONFIG(ADDR_SURF_P2) |
  1911. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1913. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1914. PIPE_CONFIG(ADDR_SURF_P2) |
  1915. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1917. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1918. PIPE_CONFIG(ADDR_SURF_P2) |
  1919. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1921. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1922. PIPE_CONFIG(ADDR_SURF_P2) |
  1923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1925. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1926. PIPE_CONFIG(ADDR_SURF_P2) |
  1927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1929. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1930. PIPE_CONFIG(ADDR_SURF_P2) |
  1931. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1933. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1934. PIPE_CONFIG(ADDR_SURF_P2) |
  1935. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1937. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1938. PIPE_CONFIG(ADDR_SURF_P2) |
  1939. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1941. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1942. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1943. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1944. NUM_BANKS(ADDR_SURF_8_BANK));
  1945. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1946. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1947. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1948. NUM_BANKS(ADDR_SURF_8_BANK));
  1949. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1950. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1951. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1952. NUM_BANKS(ADDR_SURF_8_BANK));
  1953. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1954. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1955. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1956. NUM_BANKS(ADDR_SURF_8_BANK));
  1957. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1960. NUM_BANKS(ADDR_SURF_8_BANK));
  1961. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1964. NUM_BANKS(ADDR_SURF_8_BANK));
  1965. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1968. NUM_BANKS(ADDR_SURF_8_BANK));
  1969. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1972. NUM_BANKS(ADDR_SURF_16_BANK));
  1973. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1976. NUM_BANKS(ADDR_SURF_16_BANK));
  1977. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1980. NUM_BANKS(ADDR_SURF_16_BANK));
  1981. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1984. NUM_BANKS(ADDR_SURF_16_BANK));
  1985. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1988. NUM_BANKS(ADDR_SURF_16_BANK));
  1989. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1992. NUM_BANKS(ADDR_SURF_16_BANK));
  1993. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1996. NUM_BANKS(ADDR_SURF_8_BANK));
  1997. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1998. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  1999. reg_offset != 23)
  2000. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2001. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2002. if (reg_offset != 7)
  2003. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2004. break;
  2005. case CHIP_FIJI:
  2006. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2007. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2010. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2011. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2012. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2014. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2015. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2016. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2018. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2019. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2021. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2022. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2023. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2024. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2026. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2027. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2029. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2030. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2031. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2034. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2035. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2038. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2039. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2040. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2044. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2045. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2048. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2049. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2050. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2052. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2053. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2054. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2056. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2057. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2058. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2060. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2061. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2062. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2064. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2065. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2066. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2068. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2069. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2072. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2073. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2076. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2077. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2080. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2081. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2084. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2085. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2088. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2089. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2092. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2093. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2096. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2097. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2100. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2101. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2102. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2104. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2105. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2106. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2108. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2109. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2112. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2113. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2114. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2116. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2117. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2120. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2121. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2124. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2125. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2128. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2131. NUM_BANKS(ADDR_SURF_8_BANK));
  2132. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2135. NUM_BANKS(ADDR_SURF_8_BANK));
  2136. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2139. NUM_BANKS(ADDR_SURF_8_BANK));
  2140. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2143. NUM_BANKS(ADDR_SURF_8_BANK));
  2144. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2147. NUM_BANKS(ADDR_SURF_8_BANK));
  2148. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2151. NUM_BANKS(ADDR_SURF_8_BANK));
  2152. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2155. NUM_BANKS(ADDR_SURF_8_BANK));
  2156. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2159. NUM_BANKS(ADDR_SURF_8_BANK));
  2160. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2163. NUM_BANKS(ADDR_SURF_8_BANK));
  2164. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2167. NUM_BANKS(ADDR_SURF_8_BANK));
  2168. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2171. NUM_BANKS(ADDR_SURF_8_BANK));
  2172. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2175. NUM_BANKS(ADDR_SURF_8_BANK));
  2176. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2179. NUM_BANKS(ADDR_SURF_8_BANK));
  2180. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2183. NUM_BANKS(ADDR_SURF_4_BANK));
  2184. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2185. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2186. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2187. if (reg_offset != 7)
  2188. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2189. break;
  2190. case CHIP_TONGA:
  2191. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2192. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2193. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2195. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2196. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2197. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2199. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2200. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2201. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2203. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2204. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2205. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2207. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2208. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2209. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2211. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2212. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2213. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2215. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2216. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2217. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2219. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2220. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2221. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2223. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2224. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2225. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2229. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2233. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2237. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2240. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2241. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2242. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2244. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2245. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2246. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2247. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2248. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2249. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2250. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2252. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2253. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2254. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2256. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2257. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2258. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2260. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2261. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2262. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2265. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2266. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2269. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2270. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2273. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2274. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2277. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2278. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2281. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2282. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2285. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2286. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2289. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2290. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2293. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2294. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2297. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2298. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2301. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2302. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2305. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2306. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2309. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2310. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2313. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2314. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2315. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2316. NUM_BANKS(ADDR_SURF_16_BANK));
  2317. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2320. NUM_BANKS(ADDR_SURF_16_BANK));
  2321. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2322. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2323. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2324. NUM_BANKS(ADDR_SURF_16_BANK));
  2325. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2326. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2327. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2328. NUM_BANKS(ADDR_SURF_16_BANK));
  2329. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2332. NUM_BANKS(ADDR_SURF_16_BANK));
  2333. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2336. NUM_BANKS(ADDR_SURF_16_BANK));
  2337. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2340. NUM_BANKS(ADDR_SURF_16_BANK));
  2341. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2344. NUM_BANKS(ADDR_SURF_16_BANK));
  2345. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2348. NUM_BANKS(ADDR_SURF_16_BANK));
  2349. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2350. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2351. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2352. NUM_BANKS(ADDR_SURF_16_BANK));
  2353. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2356. NUM_BANKS(ADDR_SURF_16_BANK));
  2357. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2360. NUM_BANKS(ADDR_SURF_8_BANK));
  2361. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2362. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2363. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2364. NUM_BANKS(ADDR_SURF_4_BANK));
  2365. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2368. NUM_BANKS(ADDR_SURF_4_BANK));
  2369. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2370. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2371. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2372. if (reg_offset != 7)
  2373. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2374. break;
  2375. case CHIP_POLARIS11:
  2376. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2377. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2378. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2379. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2380. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2381. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2382. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2383. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2384. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2385. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2386. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2388. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2389. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2390. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2392. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2393. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2394. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2396. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2397. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2398. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2400. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2401. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2402. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2404. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2405. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2406. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2408. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2409. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2410. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2414. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2418. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2422. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2424. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2425. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2426. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2427. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2428. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2429. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2430. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2431. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2432. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2433. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2434. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2435. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2436. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2437. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2438. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2439. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2440. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2441. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2442. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2443. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2444. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2445. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2446. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2447. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2450. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2451. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2454. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2455. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2456. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2457. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2458. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2459. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2461. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2462. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2463. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2464. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2465. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2466. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2467. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2468. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2470. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2471. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2472. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2473. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2474. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2475. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2476. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2478. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2479. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2480. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2481. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2482. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2483. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2485. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2486. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2487. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2489. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2490. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2491. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2493. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2494. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2495. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2497. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2498. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2501. NUM_BANKS(ADDR_SURF_16_BANK));
  2502. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2503. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2504. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2505. NUM_BANKS(ADDR_SURF_16_BANK));
  2506. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2509. NUM_BANKS(ADDR_SURF_16_BANK));
  2510. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2511. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2512. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2513. NUM_BANKS(ADDR_SURF_16_BANK));
  2514. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2515. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2516. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2517. NUM_BANKS(ADDR_SURF_16_BANK));
  2518. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2521. NUM_BANKS(ADDR_SURF_16_BANK));
  2522. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2523. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2524. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2525. NUM_BANKS(ADDR_SURF_16_BANK));
  2526. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2527. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2528. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2529. NUM_BANKS(ADDR_SURF_16_BANK));
  2530. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2533. NUM_BANKS(ADDR_SURF_16_BANK));
  2534. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2535. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2536. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2537. NUM_BANKS(ADDR_SURF_16_BANK));
  2538. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2539. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2540. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2541. NUM_BANKS(ADDR_SURF_16_BANK));
  2542. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2543. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2544. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2545. NUM_BANKS(ADDR_SURF_16_BANK));
  2546. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2547. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2548. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2549. NUM_BANKS(ADDR_SURF_8_BANK));
  2550. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2551. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2552. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2553. NUM_BANKS(ADDR_SURF_4_BANK));
  2554. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2555. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2556. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2557. if (reg_offset != 7)
  2558. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2559. break;
  2560. case CHIP_POLARIS10:
  2561. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2562. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2563. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2565. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2566. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2567. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2569. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2570. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2571. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2573. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2574. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2575. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2577. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2578. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2579. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2581. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2582. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2583. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2585. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2586. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2587. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2589. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2590. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2591. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2593. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2594. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2595. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2603. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2608. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2609. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2610. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2611. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2612. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2613. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2614. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2615. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2616. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2617. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2619. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2620. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2621. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2622. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2623. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2624. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2625. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2626. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2627. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2628. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2629. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2630. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2631. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2632. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2633. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2634. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2635. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2636. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2637. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2638. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2639. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2640. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2641. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2642. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2643. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2644. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2645. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2646. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2647. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2648. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2649. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2650. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2651. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2652. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2653. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2654. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2655. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2656. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2657. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2658. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2659. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2660. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2661. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2662. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2663. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2664. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2665. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2666. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2667. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2668. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2669. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2670. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2671. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2672. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2674. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2675. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2676. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2678. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2679. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2680. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2682. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2683. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2684. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2685. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2686. NUM_BANKS(ADDR_SURF_16_BANK));
  2687. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2688. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2689. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2690. NUM_BANKS(ADDR_SURF_16_BANK));
  2691. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2692. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2693. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2694. NUM_BANKS(ADDR_SURF_16_BANK));
  2695. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2696. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2697. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2698. NUM_BANKS(ADDR_SURF_16_BANK));
  2699. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2700. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2701. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2702. NUM_BANKS(ADDR_SURF_16_BANK));
  2703. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2704. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2705. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2706. NUM_BANKS(ADDR_SURF_16_BANK));
  2707. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2708. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2709. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2710. NUM_BANKS(ADDR_SURF_16_BANK));
  2711. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2712. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2713. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2714. NUM_BANKS(ADDR_SURF_16_BANK));
  2715. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2716. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2717. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2718. NUM_BANKS(ADDR_SURF_16_BANK));
  2719. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2720. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2721. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2722. NUM_BANKS(ADDR_SURF_16_BANK));
  2723. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2724. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2725. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2726. NUM_BANKS(ADDR_SURF_16_BANK));
  2727. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2728. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2729. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2730. NUM_BANKS(ADDR_SURF_8_BANK));
  2731. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2732. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2733. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2734. NUM_BANKS(ADDR_SURF_4_BANK));
  2735. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2736. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2737. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2738. NUM_BANKS(ADDR_SURF_4_BANK));
  2739. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2740. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2741. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2742. if (reg_offset != 7)
  2743. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2744. break;
  2745. case CHIP_STONEY:
  2746. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2747. PIPE_CONFIG(ADDR_SURF_P2) |
  2748. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2749. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2750. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2751. PIPE_CONFIG(ADDR_SURF_P2) |
  2752. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2754. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2755. PIPE_CONFIG(ADDR_SURF_P2) |
  2756. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2758. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2759. PIPE_CONFIG(ADDR_SURF_P2) |
  2760. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2762. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2763. PIPE_CONFIG(ADDR_SURF_P2) |
  2764. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2766. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2767. PIPE_CONFIG(ADDR_SURF_P2) |
  2768. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2770. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2771. PIPE_CONFIG(ADDR_SURF_P2) |
  2772. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2774. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2775. PIPE_CONFIG(ADDR_SURF_P2));
  2776. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P2) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P2) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2784. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P2) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2788. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P2) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2792. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2793. PIPE_CONFIG(ADDR_SURF_P2) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2795. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2796. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2797. PIPE_CONFIG(ADDR_SURF_P2) |
  2798. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2799. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2800. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2801. PIPE_CONFIG(ADDR_SURF_P2) |
  2802. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2803. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2804. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2805. PIPE_CONFIG(ADDR_SURF_P2) |
  2806. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2807. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2808. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2809. PIPE_CONFIG(ADDR_SURF_P2) |
  2810. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2811. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2812. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2813. PIPE_CONFIG(ADDR_SURF_P2) |
  2814. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2815. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2816. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2817. PIPE_CONFIG(ADDR_SURF_P2) |
  2818. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2819. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2820. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2821. PIPE_CONFIG(ADDR_SURF_P2) |
  2822. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2823. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2824. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2825. PIPE_CONFIG(ADDR_SURF_P2) |
  2826. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2827. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2828. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2829. PIPE_CONFIG(ADDR_SURF_P2) |
  2830. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2831. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2832. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2833. PIPE_CONFIG(ADDR_SURF_P2) |
  2834. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2835. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2836. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2837. PIPE_CONFIG(ADDR_SURF_P2) |
  2838. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2839. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2840. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2841. PIPE_CONFIG(ADDR_SURF_P2) |
  2842. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2843. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2844. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2845. PIPE_CONFIG(ADDR_SURF_P2) |
  2846. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2847. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2848. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2849. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2850. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2851. NUM_BANKS(ADDR_SURF_8_BANK));
  2852. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2853. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2854. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2855. NUM_BANKS(ADDR_SURF_8_BANK));
  2856. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2859. NUM_BANKS(ADDR_SURF_8_BANK));
  2860. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2863. NUM_BANKS(ADDR_SURF_8_BANK));
  2864. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2865. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2866. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2867. NUM_BANKS(ADDR_SURF_8_BANK));
  2868. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2871. NUM_BANKS(ADDR_SURF_8_BANK));
  2872. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2873. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2874. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2875. NUM_BANKS(ADDR_SURF_8_BANK));
  2876. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2877. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2878. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2879. NUM_BANKS(ADDR_SURF_16_BANK));
  2880. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2883. NUM_BANKS(ADDR_SURF_16_BANK));
  2884. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2885. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2886. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2887. NUM_BANKS(ADDR_SURF_16_BANK));
  2888. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2889. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2890. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2891. NUM_BANKS(ADDR_SURF_16_BANK));
  2892. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2895. NUM_BANKS(ADDR_SURF_16_BANK));
  2896. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2897. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2898. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2899. NUM_BANKS(ADDR_SURF_16_BANK));
  2900. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2901. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2902. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2903. NUM_BANKS(ADDR_SURF_8_BANK));
  2904. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2905. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2906. reg_offset != 23)
  2907. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2908. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2909. if (reg_offset != 7)
  2910. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2911. break;
  2912. default:
  2913. dev_warn(adev->dev,
  2914. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2915. adev->asic_type);
  2916. case CHIP_CARRIZO:
  2917. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2920. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2921. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2924. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2925. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2928. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2929. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2932. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2933. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2936. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2937. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2940. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2941. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2945. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2946. PIPE_CONFIG(ADDR_SURF_P2));
  2947. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2948. PIPE_CONFIG(ADDR_SURF_P2) |
  2949. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2951. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2952. PIPE_CONFIG(ADDR_SURF_P2) |
  2953. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2954. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2955. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2956. PIPE_CONFIG(ADDR_SURF_P2) |
  2957. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2958. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2959. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2960. PIPE_CONFIG(ADDR_SURF_P2) |
  2961. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2962. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2963. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2964. PIPE_CONFIG(ADDR_SURF_P2) |
  2965. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2967. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2968. PIPE_CONFIG(ADDR_SURF_P2) |
  2969. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2971. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2972. PIPE_CONFIG(ADDR_SURF_P2) |
  2973. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2975. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2976. PIPE_CONFIG(ADDR_SURF_P2) |
  2977. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2979. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2980. PIPE_CONFIG(ADDR_SURF_P2) |
  2981. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2983. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2984. PIPE_CONFIG(ADDR_SURF_P2) |
  2985. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2987. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2988. PIPE_CONFIG(ADDR_SURF_P2) |
  2989. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2991. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2992. PIPE_CONFIG(ADDR_SURF_P2) |
  2993. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2995. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2996. PIPE_CONFIG(ADDR_SURF_P2) |
  2997. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2999. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3000. PIPE_CONFIG(ADDR_SURF_P2) |
  3001. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3003. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3004. PIPE_CONFIG(ADDR_SURF_P2) |
  3005. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3007. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3008. PIPE_CONFIG(ADDR_SURF_P2) |
  3009. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3011. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3012. PIPE_CONFIG(ADDR_SURF_P2) |
  3013. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3015. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3016. PIPE_CONFIG(ADDR_SURF_P2) |
  3017. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3019. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3020. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3021. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3022. NUM_BANKS(ADDR_SURF_8_BANK));
  3023. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3024. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3025. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3026. NUM_BANKS(ADDR_SURF_8_BANK));
  3027. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3028. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3029. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3030. NUM_BANKS(ADDR_SURF_8_BANK));
  3031. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3034. NUM_BANKS(ADDR_SURF_8_BANK));
  3035. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3036. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3037. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3038. NUM_BANKS(ADDR_SURF_8_BANK));
  3039. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3042. NUM_BANKS(ADDR_SURF_8_BANK));
  3043. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3046. NUM_BANKS(ADDR_SURF_8_BANK));
  3047. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3050. NUM_BANKS(ADDR_SURF_16_BANK));
  3051. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3054. NUM_BANKS(ADDR_SURF_16_BANK));
  3055. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3058. NUM_BANKS(ADDR_SURF_16_BANK));
  3059. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3062. NUM_BANKS(ADDR_SURF_16_BANK));
  3063. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3066. NUM_BANKS(ADDR_SURF_16_BANK));
  3067. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3070. NUM_BANKS(ADDR_SURF_16_BANK));
  3071. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3074. NUM_BANKS(ADDR_SURF_8_BANK));
  3075. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3076. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3077. reg_offset != 23)
  3078. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3079. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3080. if (reg_offset != 7)
  3081. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3082. break;
  3083. }
  3084. }
  3085. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  3086. {
  3087. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3088. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  3089. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3090. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3091. } else if (se_num == 0xffffffff) {
  3092. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3093. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3094. } else if (sh_num == 0xffffffff) {
  3095. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3096. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3097. } else {
  3098. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3099. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3100. }
  3101. WREG32(mmGRBM_GFX_INDEX, data);
  3102. }
  3103. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3104. {
  3105. return (u32)((1ULL << bit_width) - 1);
  3106. }
  3107. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3108. {
  3109. u32 data, mask;
  3110. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  3111. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3112. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  3113. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  3114. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3115. adev->gfx.config.max_sh_per_se);
  3116. return (~data) & mask;
  3117. }
  3118. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3119. {
  3120. int i, j;
  3121. u32 data;
  3122. u32 active_rbs = 0;
  3123. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3124. adev->gfx.config.max_sh_per_se;
  3125. mutex_lock(&adev->grbm_idx_mutex);
  3126. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3127. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3128. gfx_v8_0_select_se_sh(adev, i, j);
  3129. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3130. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3131. rb_bitmap_width_per_sh);
  3132. }
  3133. }
  3134. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3135. mutex_unlock(&adev->grbm_idx_mutex);
  3136. adev->gfx.config.backend_enable_mask = active_rbs;
  3137. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3138. }
  3139. /**
  3140. * gfx_v8_0_init_compute_vmid - gart enable
  3141. *
  3142. * @rdev: amdgpu_device pointer
  3143. *
  3144. * Initialize compute vmid sh_mem registers
  3145. *
  3146. */
  3147. #define DEFAULT_SH_MEM_BASES (0x6000)
  3148. #define FIRST_COMPUTE_VMID (8)
  3149. #define LAST_COMPUTE_VMID (16)
  3150. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3151. {
  3152. int i;
  3153. uint32_t sh_mem_config;
  3154. uint32_t sh_mem_bases;
  3155. /*
  3156. * Configure apertures:
  3157. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3158. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3159. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3160. */
  3161. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3162. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3163. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3164. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3165. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3166. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3167. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3168. mutex_lock(&adev->srbm_mutex);
  3169. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3170. vi_srbm_select(adev, 0, 0, 0, i);
  3171. /* CP and shaders */
  3172. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3173. WREG32(mmSH_MEM_APE1_BASE, 1);
  3174. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3175. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3176. }
  3177. vi_srbm_select(adev, 0, 0, 0, 0);
  3178. mutex_unlock(&adev->srbm_mutex);
  3179. }
  3180. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3181. {
  3182. u32 tmp;
  3183. int i;
  3184. tmp = RREG32(mmGRBM_CNTL);
  3185. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  3186. WREG32(mmGRBM_CNTL, tmp);
  3187. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3188. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3189. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3190. gfx_v8_0_tiling_mode_table_init(adev);
  3191. gfx_v8_0_setup_rb(adev);
  3192. gfx_v8_0_get_cu_info(adev);
  3193. /* XXX SH_MEM regs */
  3194. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3195. mutex_lock(&adev->srbm_mutex);
  3196. for (i = 0; i < 16; i++) {
  3197. vi_srbm_select(adev, 0, 0, 0, i);
  3198. /* CP and shaders */
  3199. if (i == 0) {
  3200. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3201. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3202. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3203. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3204. WREG32(mmSH_MEM_CONFIG, tmp);
  3205. } else {
  3206. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3207. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3208. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3209. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3210. WREG32(mmSH_MEM_CONFIG, tmp);
  3211. }
  3212. WREG32(mmSH_MEM_APE1_BASE, 1);
  3213. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3214. WREG32(mmSH_MEM_BASES, 0);
  3215. }
  3216. vi_srbm_select(adev, 0, 0, 0, 0);
  3217. mutex_unlock(&adev->srbm_mutex);
  3218. gfx_v8_0_init_compute_vmid(adev);
  3219. mutex_lock(&adev->grbm_idx_mutex);
  3220. /*
  3221. * making sure that the following register writes will be broadcasted
  3222. * to all the shaders
  3223. */
  3224. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3225. WREG32(mmPA_SC_FIFO_SIZE,
  3226. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3227. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3228. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3229. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3230. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3231. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3232. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3233. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3234. mutex_unlock(&adev->grbm_idx_mutex);
  3235. }
  3236. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3237. {
  3238. u32 i, j, k;
  3239. u32 mask;
  3240. mutex_lock(&adev->grbm_idx_mutex);
  3241. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3242. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3243. gfx_v8_0_select_se_sh(adev, i, j);
  3244. for (k = 0; k < adev->usec_timeout; k++) {
  3245. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3246. break;
  3247. udelay(1);
  3248. }
  3249. }
  3250. }
  3251. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3252. mutex_unlock(&adev->grbm_idx_mutex);
  3253. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3254. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3255. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3256. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3257. for (k = 0; k < adev->usec_timeout; k++) {
  3258. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3259. break;
  3260. udelay(1);
  3261. }
  3262. }
  3263. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3264. bool enable)
  3265. {
  3266. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3267. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3268. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3269. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3270. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3271. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3272. }
  3273. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3274. {
  3275. /* csib */
  3276. WREG32(mmRLC_CSIB_ADDR_HI,
  3277. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3278. WREG32(mmRLC_CSIB_ADDR_LO,
  3279. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3280. WREG32(mmRLC_CSIB_LENGTH,
  3281. adev->gfx.rlc.clear_state_size);
  3282. }
  3283. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3284. int ind_offset,
  3285. int list_size,
  3286. int *unique_indices,
  3287. int *indices_count,
  3288. int max_indices,
  3289. int *ind_start_offsets,
  3290. int *offset_count,
  3291. int max_offset)
  3292. {
  3293. int indices;
  3294. bool new_entry = true;
  3295. for (; ind_offset < list_size; ind_offset++) {
  3296. if (new_entry) {
  3297. new_entry = false;
  3298. ind_start_offsets[*offset_count] = ind_offset;
  3299. *offset_count = *offset_count + 1;
  3300. BUG_ON(*offset_count >= max_offset);
  3301. }
  3302. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3303. new_entry = true;
  3304. continue;
  3305. }
  3306. ind_offset += 2;
  3307. /* look for the matching indice */
  3308. for (indices = 0;
  3309. indices < *indices_count;
  3310. indices++) {
  3311. if (unique_indices[indices] ==
  3312. register_list_format[ind_offset])
  3313. break;
  3314. }
  3315. if (indices >= *indices_count) {
  3316. unique_indices[*indices_count] =
  3317. register_list_format[ind_offset];
  3318. indices = *indices_count;
  3319. *indices_count = *indices_count + 1;
  3320. BUG_ON(*indices_count >= max_indices);
  3321. }
  3322. register_list_format[ind_offset] = indices;
  3323. }
  3324. }
  3325. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3326. {
  3327. int i, temp, data;
  3328. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3329. int indices_count = 0;
  3330. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3331. int offset_count = 0;
  3332. int list_size;
  3333. unsigned int *register_list_format =
  3334. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3335. if (register_list_format == NULL)
  3336. return -ENOMEM;
  3337. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3338. adev->gfx.rlc.reg_list_format_size_bytes);
  3339. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3340. RLC_FormatDirectRegListLength,
  3341. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3342. unique_indices,
  3343. &indices_count,
  3344. sizeof(unique_indices) / sizeof(int),
  3345. indirect_start_offsets,
  3346. &offset_count,
  3347. sizeof(indirect_start_offsets)/sizeof(int));
  3348. /* save and restore list */
  3349. temp = RREG32(mmRLC_SRM_CNTL);
  3350. temp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  3351. WREG32(mmRLC_SRM_CNTL, temp);
  3352. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3353. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3354. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3355. /* indirect list */
  3356. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3357. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3358. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3359. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3360. list_size = list_size >> 1;
  3361. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3362. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3363. /* starting offsets starts */
  3364. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3365. adev->gfx.rlc.starting_offsets_start);
  3366. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3367. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3368. indirect_start_offsets[i]);
  3369. /* unique indices */
  3370. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3371. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3372. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3373. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3374. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3375. }
  3376. kfree(register_list_format);
  3377. return 0;
  3378. }
  3379. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3380. {
  3381. uint32_t data;
  3382. data = RREG32(mmRLC_SRM_CNTL);
  3383. data |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  3384. WREG32(mmRLC_SRM_CNTL, data);
  3385. }
  3386. static void polaris11_init_power_gating(struct amdgpu_device *adev)
  3387. {
  3388. uint32_t data;
  3389. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3390. AMD_PG_SUPPORT_GFX_SMG |
  3391. AMD_PG_SUPPORT_GFX_DMG)) {
  3392. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3393. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3394. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3395. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3396. data = 0;
  3397. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  3398. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  3399. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  3400. data |= (0x10 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  3401. WREG32(mmRLC_PG_DELAY, data);
  3402. data = RREG32(mmRLC_PG_DELAY_2);
  3403. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  3404. data |= (0x3 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  3405. WREG32(mmRLC_PG_DELAY_2, data);
  3406. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3407. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3408. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3409. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3410. }
  3411. }
  3412. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3413. {
  3414. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3415. AMD_PG_SUPPORT_GFX_SMG |
  3416. AMD_PG_SUPPORT_GFX_DMG |
  3417. AMD_PG_SUPPORT_CP |
  3418. AMD_PG_SUPPORT_GDS |
  3419. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3420. gfx_v8_0_init_csb(adev);
  3421. gfx_v8_0_init_save_restore_list(adev);
  3422. gfx_v8_0_enable_save_restore_machine(adev);
  3423. if (adev->asic_type == CHIP_POLARIS11)
  3424. polaris11_init_power_gating(adev);
  3425. }
  3426. }
  3427. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3428. {
  3429. u32 tmp = RREG32(mmRLC_CNTL);
  3430. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  3431. WREG32(mmRLC_CNTL, tmp);
  3432. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3433. gfx_v8_0_wait_for_rlc_serdes(adev);
  3434. }
  3435. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3436. {
  3437. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3438. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3439. WREG32(mmGRBM_SOFT_RESET, tmp);
  3440. udelay(50);
  3441. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3442. WREG32(mmGRBM_SOFT_RESET, tmp);
  3443. udelay(50);
  3444. }
  3445. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3446. {
  3447. u32 tmp = RREG32(mmRLC_CNTL);
  3448. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  3449. WREG32(mmRLC_CNTL, tmp);
  3450. /* carrizo do enable cp interrupt after cp inited */
  3451. if (!(adev->flags & AMD_IS_APU))
  3452. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3453. udelay(50);
  3454. }
  3455. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3456. {
  3457. const struct rlc_firmware_header_v2_0 *hdr;
  3458. const __le32 *fw_data;
  3459. unsigned i, fw_size;
  3460. if (!adev->gfx.rlc_fw)
  3461. return -EINVAL;
  3462. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3463. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3464. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3465. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3466. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3467. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3468. for (i = 0; i < fw_size; i++)
  3469. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3470. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3471. return 0;
  3472. }
  3473. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3474. {
  3475. int r;
  3476. gfx_v8_0_rlc_stop(adev);
  3477. /* disable CG */
  3478. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3479. if (adev->asic_type == CHIP_POLARIS11 ||
  3480. adev->asic_type == CHIP_POLARIS10)
  3481. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3482. /* disable PG */
  3483. WREG32(mmRLC_PG_CNTL, 0);
  3484. gfx_v8_0_rlc_reset(adev);
  3485. gfx_v8_0_init_pg(adev);
  3486. if (!adev->pp_enabled) {
  3487. if (!adev->firmware.smu_load) {
  3488. /* legacy rlc firmware loading */
  3489. r = gfx_v8_0_rlc_load_microcode(adev);
  3490. if (r)
  3491. return r;
  3492. } else {
  3493. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3494. AMDGPU_UCODE_ID_RLC_G);
  3495. if (r)
  3496. return -EINVAL;
  3497. }
  3498. }
  3499. gfx_v8_0_rlc_start(adev);
  3500. return 0;
  3501. }
  3502. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3503. {
  3504. int i;
  3505. u32 tmp = RREG32(mmCP_ME_CNTL);
  3506. if (enable) {
  3507. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3508. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3509. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3510. } else {
  3511. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3512. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3513. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3514. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3515. adev->gfx.gfx_ring[i].ready = false;
  3516. }
  3517. WREG32(mmCP_ME_CNTL, tmp);
  3518. udelay(50);
  3519. }
  3520. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3521. {
  3522. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3523. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3524. const struct gfx_firmware_header_v1_0 *me_hdr;
  3525. const __le32 *fw_data;
  3526. unsigned i, fw_size;
  3527. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3528. return -EINVAL;
  3529. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3530. adev->gfx.pfp_fw->data;
  3531. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3532. adev->gfx.ce_fw->data;
  3533. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3534. adev->gfx.me_fw->data;
  3535. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3536. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3537. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3538. gfx_v8_0_cp_gfx_enable(adev, false);
  3539. /* PFP */
  3540. fw_data = (const __le32 *)
  3541. (adev->gfx.pfp_fw->data +
  3542. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3543. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3544. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3545. for (i = 0; i < fw_size; i++)
  3546. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3547. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3548. /* CE */
  3549. fw_data = (const __le32 *)
  3550. (adev->gfx.ce_fw->data +
  3551. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3552. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3553. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3554. for (i = 0; i < fw_size; i++)
  3555. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3556. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3557. /* ME */
  3558. fw_data = (const __le32 *)
  3559. (adev->gfx.me_fw->data +
  3560. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3561. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3562. WREG32(mmCP_ME_RAM_WADDR, 0);
  3563. for (i = 0; i < fw_size; i++)
  3564. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3565. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3566. return 0;
  3567. }
  3568. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3569. {
  3570. u32 count = 0;
  3571. const struct cs_section_def *sect = NULL;
  3572. const struct cs_extent_def *ext = NULL;
  3573. /* begin clear state */
  3574. count += 2;
  3575. /* context control state */
  3576. count += 3;
  3577. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3578. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3579. if (sect->id == SECT_CONTEXT)
  3580. count += 2 + ext->reg_count;
  3581. else
  3582. return 0;
  3583. }
  3584. }
  3585. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3586. count += 4;
  3587. /* end clear state */
  3588. count += 2;
  3589. /* clear state */
  3590. count += 2;
  3591. return count;
  3592. }
  3593. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3594. {
  3595. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3596. const struct cs_section_def *sect = NULL;
  3597. const struct cs_extent_def *ext = NULL;
  3598. int r, i;
  3599. /* init the CP */
  3600. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3601. WREG32(mmCP_ENDIAN_SWAP, 0);
  3602. WREG32(mmCP_DEVICE_ID, 1);
  3603. gfx_v8_0_cp_gfx_enable(adev, true);
  3604. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3605. if (r) {
  3606. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3607. return r;
  3608. }
  3609. /* clear state buffer */
  3610. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3611. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3612. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3613. amdgpu_ring_write(ring, 0x80000000);
  3614. amdgpu_ring_write(ring, 0x80000000);
  3615. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3616. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3617. if (sect->id == SECT_CONTEXT) {
  3618. amdgpu_ring_write(ring,
  3619. PACKET3(PACKET3_SET_CONTEXT_REG,
  3620. ext->reg_count));
  3621. amdgpu_ring_write(ring,
  3622. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3623. for (i = 0; i < ext->reg_count; i++)
  3624. amdgpu_ring_write(ring, ext->extent[i]);
  3625. }
  3626. }
  3627. }
  3628. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3629. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3630. switch (adev->asic_type) {
  3631. case CHIP_TONGA:
  3632. case CHIP_POLARIS10:
  3633. amdgpu_ring_write(ring, 0x16000012);
  3634. amdgpu_ring_write(ring, 0x0000002A);
  3635. break;
  3636. case CHIP_POLARIS11:
  3637. amdgpu_ring_write(ring, 0x16000012);
  3638. amdgpu_ring_write(ring, 0x00000000);
  3639. break;
  3640. case CHIP_FIJI:
  3641. amdgpu_ring_write(ring, 0x3a00161a);
  3642. amdgpu_ring_write(ring, 0x0000002e);
  3643. break;
  3644. case CHIP_CARRIZO:
  3645. amdgpu_ring_write(ring, 0x00000002);
  3646. amdgpu_ring_write(ring, 0x00000000);
  3647. break;
  3648. case CHIP_TOPAZ:
  3649. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3650. 0x00000000 : 0x00000002);
  3651. amdgpu_ring_write(ring, 0x00000000);
  3652. break;
  3653. case CHIP_STONEY:
  3654. amdgpu_ring_write(ring, 0x00000000);
  3655. amdgpu_ring_write(ring, 0x00000000);
  3656. break;
  3657. default:
  3658. BUG();
  3659. }
  3660. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3661. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3662. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3663. amdgpu_ring_write(ring, 0);
  3664. /* init the CE partitions */
  3665. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3666. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3667. amdgpu_ring_write(ring, 0x8000);
  3668. amdgpu_ring_write(ring, 0x8000);
  3669. amdgpu_ring_commit(ring);
  3670. return 0;
  3671. }
  3672. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3673. {
  3674. struct amdgpu_ring *ring;
  3675. u32 tmp;
  3676. u32 rb_bufsz;
  3677. u64 rb_addr, rptr_addr;
  3678. int r;
  3679. /* Set the write pointer delay */
  3680. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3681. /* set the RB to use vmid 0 */
  3682. WREG32(mmCP_RB_VMID, 0);
  3683. /* Set ring buffer size */
  3684. ring = &adev->gfx.gfx_ring[0];
  3685. rb_bufsz = order_base_2(ring->ring_size / 8);
  3686. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3687. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3688. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3689. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3690. #ifdef __BIG_ENDIAN
  3691. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3692. #endif
  3693. WREG32(mmCP_RB0_CNTL, tmp);
  3694. /* Initialize the ring buffer's read and write pointers */
  3695. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3696. ring->wptr = 0;
  3697. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3698. /* set the wb address wether it's enabled or not */
  3699. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3700. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3701. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3702. mdelay(1);
  3703. WREG32(mmCP_RB0_CNTL, tmp);
  3704. rb_addr = ring->gpu_addr >> 8;
  3705. WREG32(mmCP_RB0_BASE, rb_addr);
  3706. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3707. /* no gfx doorbells on iceland */
  3708. if (adev->asic_type != CHIP_TOPAZ) {
  3709. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3710. if (ring->use_doorbell) {
  3711. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3712. DOORBELL_OFFSET, ring->doorbell_index);
  3713. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3714. DOORBELL_HIT, 0);
  3715. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3716. DOORBELL_EN, 1);
  3717. } else {
  3718. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3719. DOORBELL_EN, 0);
  3720. }
  3721. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3722. if (adev->asic_type == CHIP_TONGA) {
  3723. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3724. DOORBELL_RANGE_LOWER,
  3725. AMDGPU_DOORBELL_GFX_RING0);
  3726. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3727. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3728. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3729. }
  3730. }
  3731. /* start the ring */
  3732. gfx_v8_0_cp_gfx_start(adev);
  3733. ring->ready = true;
  3734. r = amdgpu_ring_test_ring(ring);
  3735. if (r) {
  3736. ring->ready = false;
  3737. return r;
  3738. }
  3739. return 0;
  3740. }
  3741. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3742. {
  3743. int i;
  3744. if (enable) {
  3745. WREG32(mmCP_MEC_CNTL, 0);
  3746. } else {
  3747. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3748. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3749. adev->gfx.compute_ring[i].ready = false;
  3750. }
  3751. udelay(50);
  3752. }
  3753. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  3754. {
  3755. const struct gfx_firmware_header_v1_0 *mec_hdr;
  3756. const __le32 *fw_data;
  3757. unsigned i, fw_size;
  3758. if (!adev->gfx.mec_fw)
  3759. return -EINVAL;
  3760. gfx_v8_0_cp_compute_enable(adev, false);
  3761. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3762. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  3763. fw_data = (const __le32 *)
  3764. (adev->gfx.mec_fw->data +
  3765. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3766. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3767. /* MEC1 */
  3768. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  3769. for (i = 0; i < fw_size; i++)
  3770. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  3771. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  3772. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  3773. if (adev->gfx.mec2_fw) {
  3774. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  3775. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3776. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  3777. fw_data = (const __le32 *)
  3778. (adev->gfx.mec2_fw->data +
  3779. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  3780. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  3781. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  3782. for (i = 0; i < fw_size; i++)
  3783. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  3784. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  3785. }
  3786. return 0;
  3787. }
  3788. struct vi_mqd {
  3789. uint32_t header; /* ordinal0 */
  3790. uint32_t compute_dispatch_initiator; /* ordinal1 */
  3791. uint32_t compute_dim_x; /* ordinal2 */
  3792. uint32_t compute_dim_y; /* ordinal3 */
  3793. uint32_t compute_dim_z; /* ordinal4 */
  3794. uint32_t compute_start_x; /* ordinal5 */
  3795. uint32_t compute_start_y; /* ordinal6 */
  3796. uint32_t compute_start_z; /* ordinal7 */
  3797. uint32_t compute_num_thread_x; /* ordinal8 */
  3798. uint32_t compute_num_thread_y; /* ordinal9 */
  3799. uint32_t compute_num_thread_z; /* ordinal10 */
  3800. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  3801. uint32_t compute_perfcount_enable; /* ordinal12 */
  3802. uint32_t compute_pgm_lo; /* ordinal13 */
  3803. uint32_t compute_pgm_hi; /* ordinal14 */
  3804. uint32_t compute_tba_lo; /* ordinal15 */
  3805. uint32_t compute_tba_hi; /* ordinal16 */
  3806. uint32_t compute_tma_lo; /* ordinal17 */
  3807. uint32_t compute_tma_hi; /* ordinal18 */
  3808. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  3809. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  3810. uint32_t compute_vmid; /* ordinal21 */
  3811. uint32_t compute_resource_limits; /* ordinal22 */
  3812. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  3813. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  3814. uint32_t compute_tmpring_size; /* ordinal25 */
  3815. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  3816. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  3817. uint32_t compute_restart_x; /* ordinal28 */
  3818. uint32_t compute_restart_y; /* ordinal29 */
  3819. uint32_t compute_restart_z; /* ordinal30 */
  3820. uint32_t compute_thread_trace_enable; /* ordinal31 */
  3821. uint32_t compute_misc_reserved; /* ordinal32 */
  3822. uint32_t compute_dispatch_id; /* ordinal33 */
  3823. uint32_t compute_threadgroup_id; /* ordinal34 */
  3824. uint32_t compute_relaunch; /* ordinal35 */
  3825. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  3826. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  3827. uint32_t compute_wave_restore_control; /* ordinal38 */
  3828. uint32_t reserved9; /* ordinal39 */
  3829. uint32_t reserved10; /* ordinal40 */
  3830. uint32_t reserved11; /* ordinal41 */
  3831. uint32_t reserved12; /* ordinal42 */
  3832. uint32_t reserved13; /* ordinal43 */
  3833. uint32_t reserved14; /* ordinal44 */
  3834. uint32_t reserved15; /* ordinal45 */
  3835. uint32_t reserved16; /* ordinal46 */
  3836. uint32_t reserved17; /* ordinal47 */
  3837. uint32_t reserved18; /* ordinal48 */
  3838. uint32_t reserved19; /* ordinal49 */
  3839. uint32_t reserved20; /* ordinal50 */
  3840. uint32_t reserved21; /* ordinal51 */
  3841. uint32_t reserved22; /* ordinal52 */
  3842. uint32_t reserved23; /* ordinal53 */
  3843. uint32_t reserved24; /* ordinal54 */
  3844. uint32_t reserved25; /* ordinal55 */
  3845. uint32_t reserved26; /* ordinal56 */
  3846. uint32_t reserved27; /* ordinal57 */
  3847. uint32_t reserved28; /* ordinal58 */
  3848. uint32_t reserved29; /* ordinal59 */
  3849. uint32_t reserved30; /* ordinal60 */
  3850. uint32_t reserved31; /* ordinal61 */
  3851. uint32_t reserved32; /* ordinal62 */
  3852. uint32_t reserved33; /* ordinal63 */
  3853. uint32_t reserved34; /* ordinal64 */
  3854. uint32_t compute_user_data_0; /* ordinal65 */
  3855. uint32_t compute_user_data_1; /* ordinal66 */
  3856. uint32_t compute_user_data_2; /* ordinal67 */
  3857. uint32_t compute_user_data_3; /* ordinal68 */
  3858. uint32_t compute_user_data_4; /* ordinal69 */
  3859. uint32_t compute_user_data_5; /* ordinal70 */
  3860. uint32_t compute_user_data_6; /* ordinal71 */
  3861. uint32_t compute_user_data_7; /* ordinal72 */
  3862. uint32_t compute_user_data_8; /* ordinal73 */
  3863. uint32_t compute_user_data_9; /* ordinal74 */
  3864. uint32_t compute_user_data_10; /* ordinal75 */
  3865. uint32_t compute_user_data_11; /* ordinal76 */
  3866. uint32_t compute_user_data_12; /* ordinal77 */
  3867. uint32_t compute_user_data_13; /* ordinal78 */
  3868. uint32_t compute_user_data_14; /* ordinal79 */
  3869. uint32_t compute_user_data_15; /* ordinal80 */
  3870. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3871. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3872. uint32_t reserved35; /* ordinal83 */
  3873. uint32_t reserved36; /* ordinal84 */
  3874. uint32_t reserved37; /* ordinal85 */
  3875. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3876. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3877. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3878. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3879. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3880. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3881. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3882. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3883. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3884. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3885. uint32_t reserved38; /* ordinal96 */
  3886. uint32_t reserved39; /* ordinal97 */
  3887. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3888. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3889. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3890. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3891. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3892. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3893. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3894. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3895. uint32_t reserved40; /* ordinal106 */
  3896. uint32_t reserved41; /* ordinal107 */
  3897. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3898. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3899. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3900. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3901. uint32_t reserved42; /* ordinal112 */
  3902. uint32_t reserved43; /* ordinal113 */
  3903. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3904. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3905. uint32_t cp_packet_id_lo; /* ordinal116 */
  3906. uint32_t cp_packet_id_hi; /* ordinal117 */
  3907. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3908. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3909. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3910. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3911. uint32_t gds_save_mask_lo; /* ordinal122 */
  3912. uint32_t gds_save_mask_hi; /* ordinal123 */
  3913. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3914. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3915. uint32_t reserved44; /* ordinal126 */
  3916. uint32_t reserved45; /* ordinal127 */
  3917. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3918. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3919. uint32_t cp_hqd_active; /* ordinal130 */
  3920. uint32_t cp_hqd_vmid; /* ordinal131 */
  3921. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3922. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3923. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3924. uint32_t cp_hqd_quantum; /* ordinal135 */
  3925. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3926. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3927. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3928. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3929. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3930. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3931. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3932. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3933. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3934. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3935. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3936. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3937. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3938. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3939. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3940. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3941. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3942. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3943. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3944. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3945. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3946. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3947. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3948. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3949. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3950. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3951. uint32_t cp_mqd_control; /* ordinal162 */
  3952. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3953. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3954. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3955. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3956. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3957. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3958. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3959. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3960. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3961. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3962. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3963. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3964. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3965. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3966. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3967. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3968. uint32_t cp_hqd_error; /* ordinal179 */
  3969. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3970. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3971. uint32_t reserved46; /* ordinal182 */
  3972. uint32_t reserved47; /* ordinal183 */
  3973. uint32_t reserved48; /* ordinal184 */
  3974. uint32_t reserved49; /* ordinal185 */
  3975. uint32_t reserved50; /* ordinal186 */
  3976. uint32_t reserved51; /* ordinal187 */
  3977. uint32_t reserved52; /* ordinal188 */
  3978. uint32_t reserved53; /* ordinal189 */
  3979. uint32_t reserved54; /* ordinal190 */
  3980. uint32_t reserved55; /* ordinal191 */
  3981. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3982. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3983. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3984. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3985. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3986. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3987. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3988. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3989. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3990. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3991. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3992. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3993. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3994. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3995. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3996. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3997. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3998. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3999. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4000. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4001. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4002. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4003. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4004. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4005. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4006. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4007. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4008. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4009. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4010. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4011. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4012. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4013. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4014. uint32_t reserved56; /* ordinal225 */
  4015. uint32_t reserved57; /* ordinal226 */
  4016. uint32_t reserved58; /* ordinal227 */
  4017. uint32_t set_resources_header; /* ordinal228 */
  4018. uint32_t set_resources_dw1; /* ordinal229 */
  4019. uint32_t set_resources_dw2; /* ordinal230 */
  4020. uint32_t set_resources_dw3; /* ordinal231 */
  4021. uint32_t set_resources_dw4; /* ordinal232 */
  4022. uint32_t set_resources_dw5; /* ordinal233 */
  4023. uint32_t set_resources_dw6; /* ordinal234 */
  4024. uint32_t set_resources_dw7; /* ordinal235 */
  4025. uint32_t reserved59; /* ordinal236 */
  4026. uint32_t reserved60; /* ordinal237 */
  4027. uint32_t reserved61; /* ordinal238 */
  4028. uint32_t reserved62; /* ordinal239 */
  4029. uint32_t reserved63; /* ordinal240 */
  4030. uint32_t reserved64; /* ordinal241 */
  4031. uint32_t reserved65; /* ordinal242 */
  4032. uint32_t reserved66; /* ordinal243 */
  4033. uint32_t reserved67; /* ordinal244 */
  4034. uint32_t reserved68; /* ordinal245 */
  4035. uint32_t reserved69; /* ordinal246 */
  4036. uint32_t reserved70; /* ordinal247 */
  4037. uint32_t reserved71; /* ordinal248 */
  4038. uint32_t reserved72; /* ordinal249 */
  4039. uint32_t reserved73; /* ordinal250 */
  4040. uint32_t reserved74; /* ordinal251 */
  4041. uint32_t reserved75; /* ordinal252 */
  4042. uint32_t reserved76; /* ordinal253 */
  4043. uint32_t reserved77; /* ordinal254 */
  4044. uint32_t reserved78; /* ordinal255 */
  4045. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4046. };
  4047. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4048. {
  4049. int i, r;
  4050. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4051. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4052. if (ring->mqd_obj) {
  4053. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4054. if (unlikely(r != 0))
  4055. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4056. amdgpu_bo_unpin(ring->mqd_obj);
  4057. amdgpu_bo_unreserve(ring->mqd_obj);
  4058. amdgpu_bo_unref(&ring->mqd_obj);
  4059. ring->mqd_obj = NULL;
  4060. }
  4061. }
  4062. }
  4063. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4064. {
  4065. int r, i, j;
  4066. u32 tmp;
  4067. bool use_doorbell = true;
  4068. u64 hqd_gpu_addr;
  4069. u64 mqd_gpu_addr;
  4070. u64 eop_gpu_addr;
  4071. u64 wb_gpu_addr;
  4072. u32 *buf;
  4073. struct vi_mqd *mqd;
  4074. /* init the pipes */
  4075. mutex_lock(&adev->srbm_mutex);
  4076. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4077. int me = (i < 4) ? 1 : 2;
  4078. int pipe = (i < 4) ? i : (i - 4);
  4079. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4080. eop_gpu_addr >>= 8;
  4081. vi_srbm_select(adev, me, pipe, 0, 0);
  4082. /* write the EOP addr */
  4083. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4084. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4085. /* set the VMID assigned */
  4086. WREG32(mmCP_HQD_VMID, 0);
  4087. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4088. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4089. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4090. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4091. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4092. }
  4093. vi_srbm_select(adev, 0, 0, 0, 0);
  4094. mutex_unlock(&adev->srbm_mutex);
  4095. /* init the queues. Just two for now. */
  4096. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4097. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4098. if (ring->mqd_obj == NULL) {
  4099. r = amdgpu_bo_create(adev,
  4100. sizeof(struct vi_mqd),
  4101. PAGE_SIZE, true,
  4102. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4103. NULL, &ring->mqd_obj);
  4104. if (r) {
  4105. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4106. return r;
  4107. }
  4108. }
  4109. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4110. if (unlikely(r != 0)) {
  4111. gfx_v8_0_cp_compute_fini(adev);
  4112. return r;
  4113. }
  4114. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4115. &mqd_gpu_addr);
  4116. if (r) {
  4117. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4118. gfx_v8_0_cp_compute_fini(adev);
  4119. return r;
  4120. }
  4121. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4122. if (r) {
  4123. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4124. gfx_v8_0_cp_compute_fini(adev);
  4125. return r;
  4126. }
  4127. /* init the mqd struct */
  4128. memset(buf, 0, sizeof(struct vi_mqd));
  4129. mqd = (struct vi_mqd *)buf;
  4130. mqd->header = 0xC0310800;
  4131. mqd->compute_pipelinestat_enable = 0x00000001;
  4132. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4133. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4134. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4135. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4136. mqd->compute_misc_reserved = 0x00000003;
  4137. mutex_lock(&adev->srbm_mutex);
  4138. vi_srbm_select(adev, ring->me,
  4139. ring->pipe,
  4140. ring->queue, 0);
  4141. /* disable wptr polling */
  4142. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4143. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4144. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4145. mqd->cp_hqd_eop_base_addr_lo =
  4146. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4147. mqd->cp_hqd_eop_base_addr_hi =
  4148. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4149. /* enable doorbell? */
  4150. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4151. if (use_doorbell) {
  4152. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4153. } else {
  4154. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4155. }
  4156. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4157. mqd->cp_hqd_pq_doorbell_control = tmp;
  4158. /* disable the queue if it's active */
  4159. mqd->cp_hqd_dequeue_request = 0;
  4160. mqd->cp_hqd_pq_rptr = 0;
  4161. mqd->cp_hqd_pq_wptr= 0;
  4162. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4163. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4164. for (j = 0; j < adev->usec_timeout; j++) {
  4165. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4166. break;
  4167. udelay(1);
  4168. }
  4169. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4170. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4171. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4172. }
  4173. /* set the pointer to the MQD */
  4174. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4175. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4176. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4177. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4178. /* set MQD vmid to 0 */
  4179. tmp = RREG32(mmCP_MQD_CONTROL);
  4180. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4181. WREG32(mmCP_MQD_CONTROL, tmp);
  4182. mqd->cp_mqd_control = tmp;
  4183. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4184. hqd_gpu_addr = ring->gpu_addr >> 8;
  4185. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4186. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4187. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4188. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4189. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4190. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4191. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4192. (order_base_2(ring->ring_size / 4) - 1));
  4193. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4194. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4195. #ifdef __BIG_ENDIAN
  4196. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4197. #endif
  4198. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4199. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4200. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4201. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4202. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4203. mqd->cp_hqd_pq_control = tmp;
  4204. /* set the wb address wether it's enabled or not */
  4205. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4206. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4207. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4208. upper_32_bits(wb_gpu_addr) & 0xffff;
  4209. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4210. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4211. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4212. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4213. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4214. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4215. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4216. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4217. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4218. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4219. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4220. /* enable the doorbell if requested */
  4221. if (use_doorbell) {
  4222. if ((adev->asic_type == CHIP_CARRIZO) ||
  4223. (adev->asic_type == CHIP_FIJI) ||
  4224. (adev->asic_type == CHIP_STONEY) ||
  4225. (adev->asic_type == CHIP_POLARIS11) ||
  4226. (adev->asic_type == CHIP_POLARIS10)) {
  4227. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4228. AMDGPU_DOORBELL_KIQ << 2);
  4229. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4230. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4231. }
  4232. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4233. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4234. DOORBELL_OFFSET, ring->doorbell_index);
  4235. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4236. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4237. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4238. mqd->cp_hqd_pq_doorbell_control = tmp;
  4239. } else {
  4240. mqd->cp_hqd_pq_doorbell_control = 0;
  4241. }
  4242. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4243. mqd->cp_hqd_pq_doorbell_control);
  4244. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4245. ring->wptr = 0;
  4246. mqd->cp_hqd_pq_wptr = ring->wptr;
  4247. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4248. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4249. /* set the vmid for the queue */
  4250. mqd->cp_hqd_vmid = 0;
  4251. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4252. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4253. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4254. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4255. mqd->cp_hqd_persistent_state = tmp;
  4256. if (adev->asic_type == CHIP_STONEY ||
  4257. adev->asic_type == CHIP_POLARIS11 ||
  4258. adev->asic_type == CHIP_POLARIS10) {
  4259. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4260. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4261. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4262. }
  4263. /* activate the queue */
  4264. mqd->cp_hqd_active = 1;
  4265. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4266. vi_srbm_select(adev, 0, 0, 0, 0);
  4267. mutex_unlock(&adev->srbm_mutex);
  4268. amdgpu_bo_kunmap(ring->mqd_obj);
  4269. amdgpu_bo_unreserve(ring->mqd_obj);
  4270. }
  4271. if (use_doorbell) {
  4272. tmp = RREG32(mmCP_PQ_STATUS);
  4273. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4274. WREG32(mmCP_PQ_STATUS, tmp);
  4275. }
  4276. gfx_v8_0_cp_compute_enable(adev, true);
  4277. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4278. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4279. ring->ready = true;
  4280. r = amdgpu_ring_test_ring(ring);
  4281. if (r)
  4282. ring->ready = false;
  4283. }
  4284. return 0;
  4285. }
  4286. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4287. {
  4288. int r;
  4289. if (!(adev->flags & AMD_IS_APU))
  4290. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4291. if (!adev->pp_enabled) {
  4292. if (!adev->firmware.smu_load) {
  4293. /* legacy firmware loading */
  4294. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4295. if (r)
  4296. return r;
  4297. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4298. if (r)
  4299. return r;
  4300. } else {
  4301. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4302. AMDGPU_UCODE_ID_CP_CE);
  4303. if (r)
  4304. return -EINVAL;
  4305. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4306. AMDGPU_UCODE_ID_CP_PFP);
  4307. if (r)
  4308. return -EINVAL;
  4309. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4310. AMDGPU_UCODE_ID_CP_ME);
  4311. if (r)
  4312. return -EINVAL;
  4313. if (adev->asic_type == CHIP_TOPAZ) {
  4314. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4315. if (r)
  4316. return r;
  4317. } else {
  4318. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4319. AMDGPU_UCODE_ID_CP_MEC1);
  4320. if (r)
  4321. return -EINVAL;
  4322. }
  4323. }
  4324. }
  4325. r = gfx_v8_0_cp_gfx_resume(adev);
  4326. if (r)
  4327. return r;
  4328. r = gfx_v8_0_cp_compute_resume(adev);
  4329. if (r)
  4330. return r;
  4331. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4332. return 0;
  4333. }
  4334. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4335. {
  4336. gfx_v8_0_cp_gfx_enable(adev, enable);
  4337. gfx_v8_0_cp_compute_enable(adev, enable);
  4338. }
  4339. static int gfx_v8_0_hw_init(void *handle)
  4340. {
  4341. int r;
  4342. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4343. gfx_v8_0_init_golden_registers(adev);
  4344. gfx_v8_0_gpu_init(adev);
  4345. r = gfx_v8_0_rlc_resume(adev);
  4346. if (r)
  4347. return r;
  4348. r = gfx_v8_0_cp_resume(adev);
  4349. if (r)
  4350. return r;
  4351. return r;
  4352. }
  4353. static int gfx_v8_0_hw_fini(void *handle)
  4354. {
  4355. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4356. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4357. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4358. gfx_v8_0_cp_enable(adev, false);
  4359. gfx_v8_0_rlc_stop(adev);
  4360. gfx_v8_0_cp_compute_fini(adev);
  4361. amdgpu_set_powergating_state(adev,
  4362. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4363. return 0;
  4364. }
  4365. static int gfx_v8_0_suspend(void *handle)
  4366. {
  4367. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4368. return gfx_v8_0_hw_fini(adev);
  4369. }
  4370. static int gfx_v8_0_resume(void *handle)
  4371. {
  4372. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4373. return gfx_v8_0_hw_init(adev);
  4374. }
  4375. static bool gfx_v8_0_is_idle(void *handle)
  4376. {
  4377. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4378. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4379. return false;
  4380. else
  4381. return true;
  4382. }
  4383. static int gfx_v8_0_wait_for_idle(void *handle)
  4384. {
  4385. unsigned i;
  4386. u32 tmp;
  4387. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4388. for (i = 0; i < adev->usec_timeout; i++) {
  4389. /* read MC_STATUS */
  4390. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4391. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  4392. return 0;
  4393. udelay(1);
  4394. }
  4395. return -ETIMEDOUT;
  4396. }
  4397. static int gfx_v8_0_soft_reset(void *handle)
  4398. {
  4399. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4400. u32 tmp;
  4401. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4402. /* GRBM_STATUS */
  4403. tmp = RREG32(mmGRBM_STATUS);
  4404. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4405. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4406. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4407. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4408. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4409. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  4410. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4411. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4412. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4413. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4414. }
  4415. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4416. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4417. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4418. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4419. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4420. }
  4421. /* GRBM_STATUS2 */
  4422. tmp = RREG32(mmGRBM_STATUS2);
  4423. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4424. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4425. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4426. /* SRBM_STATUS */
  4427. tmp = RREG32(mmSRBM_STATUS);
  4428. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4429. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4430. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4431. if (grbm_soft_reset || srbm_soft_reset) {
  4432. /* stop the rlc */
  4433. gfx_v8_0_rlc_stop(adev);
  4434. /* Disable GFX parsing/prefetching */
  4435. gfx_v8_0_cp_gfx_enable(adev, false);
  4436. /* Disable MEC parsing/prefetching */
  4437. gfx_v8_0_cp_compute_enable(adev, false);
  4438. if (grbm_soft_reset || srbm_soft_reset) {
  4439. tmp = RREG32(mmGMCON_DEBUG);
  4440. tmp = REG_SET_FIELD(tmp,
  4441. GMCON_DEBUG, GFX_STALL, 1);
  4442. tmp = REG_SET_FIELD(tmp,
  4443. GMCON_DEBUG, GFX_CLEAR, 1);
  4444. WREG32(mmGMCON_DEBUG, tmp);
  4445. udelay(50);
  4446. }
  4447. if (grbm_soft_reset) {
  4448. tmp = RREG32(mmGRBM_SOFT_RESET);
  4449. tmp |= grbm_soft_reset;
  4450. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4451. WREG32(mmGRBM_SOFT_RESET, tmp);
  4452. tmp = RREG32(mmGRBM_SOFT_RESET);
  4453. udelay(50);
  4454. tmp &= ~grbm_soft_reset;
  4455. WREG32(mmGRBM_SOFT_RESET, tmp);
  4456. tmp = RREG32(mmGRBM_SOFT_RESET);
  4457. }
  4458. if (srbm_soft_reset) {
  4459. tmp = RREG32(mmSRBM_SOFT_RESET);
  4460. tmp |= srbm_soft_reset;
  4461. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4462. WREG32(mmSRBM_SOFT_RESET, tmp);
  4463. tmp = RREG32(mmSRBM_SOFT_RESET);
  4464. udelay(50);
  4465. tmp &= ~srbm_soft_reset;
  4466. WREG32(mmSRBM_SOFT_RESET, tmp);
  4467. tmp = RREG32(mmSRBM_SOFT_RESET);
  4468. }
  4469. if (grbm_soft_reset || srbm_soft_reset) {
  4470. tmp = RREG32(mmGMCON_DEBUG);
  4471. tmp = REG_SET_FIELD(tmp,
  4472. GMCON_DEBUG, GFX_STALL, 0);
  4473. tmp = REG_SET_FIELD(tmp,
  4474. GMCON_DEBUG, GFX_CLEAR, 0);
  4475. WREG32(mmGMCON_DEBUG, tmp);
  4476. }
  4477. /* Wait a little for things to settle down */
  4478. udelay(50);
  4479. }
  4480. return 0;
  4481. }
  4482. /**
  4483. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4484. *
  4485. * @adev: amdgpu_device pointer
  4486. *
  4487. * Fetches a GPU clock counter snapshot.
  4488. * Returns the 64 bit clock counter snapshot.
  4489. */
  4490. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4491. {
  4492. uint64_t clock;
  4493. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4494. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4495. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4496. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4497. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4498. return clock;
  4499. }
  4500. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4501. uint32_t vmid,
  4502. uint32_t gds_base, uint32_t gds_size,
  4503. uint32_t gws_base, uint32_t gws_size,
  4504. uint32_t oa_base, uint32_t oa_size)
  4505. {
  4506. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4507. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4508. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4509. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4510. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4511. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4512. /* GDS Base */
  4513. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4514. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4515. WRITE_DATA_DST_SEL(0)));
  4516. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4517. amdgpu_ring_write(ring, 0);
  4518. amdgpu_ring_write(ring, gds_base);
  4519. /* GDS Size */
  4520. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4521. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4522. WRITE_DATA_DST_SEL(0)));
  4523. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4524. amdgpu_ring_write(ring, 0);
  4525. amdgpu_ring_write(ring, gds_size);
  4526. /* GWS */
  4527. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4528. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4529. WRITE_DATA_DST_SEL(0)));
  4530. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4531. amdgpu_ring_write(ring, 0);
  4532. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4533. /* OA */
  4534. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4535. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4536. WRITE_DATA_DST_SEL(0)));
  4537. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4538. amdgpu_ring_write(ring, 0);
  4539. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4540. }
  4541. static int gfx_v8_0_early_init(void *handle)
  4542. {
  4543. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4544. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4545. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4546. gfx_v8_0_set_ring_funcs(adev);
  4547. gfx_v8_0_set_irq_funcs(adev);
  4548. gfx_v8_0_set_gds_init(adev);
  4549. gfx_v8_0_set_rlc_funcs(adev);
  4550. return 0;
  4551. }
  4552. static int gfx_v8_0_late_init(void *handle)
  4553. {
  4554. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4555. int r;
  4556. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4557. if (r)
  4558. return r;
  4559. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4560. if (r)
  4561. return r;
  4562. /* requires IBs so do in late init after IB pool is initialized */
  4563. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4564. if (r)
  4565. return r;
  4566. amdgpu_set_powergating_state(adev,
  4567. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4568. return 0;
  4569. }
  4570. static void polaris11_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4571. bool enable)
  4572. {
  4573. uint32_t data, temp;
  4574. /* Send msg to SMU via Powerplay */
  4575. amdgpu_set_powergating_state(adev,
  4576. AMD_IP_BLOCK_TYPE_SMC,
  4577. enable ? AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4578. if (enable) {
  4579. /* Enable static MGPG */
  4580. temp = data = RREG32(mmRLC_PG_CNTL);
  4581. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4582. if (temp != data)
  4583. WREG32(mmRLC_PG_CNTL, data);
  4584. } else {
  4585. temp = data = RREG32(mmRLC_PG_CNTL);
  4586. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4587. if (temp != data)
  4588. WREG32(mmRLC_PG_CNTL, data);
  4589. }
  4590. }
  4591. static void polaris11_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4592. bool enable)
  4593. {
  4594. uint32_t data, temp;
  4595. if (enable) {
  4596. /* Enable dynamic MGPG */
  4597. temp = data = RREG32(mmRLC_PG_CNTL);
  4598. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4599. if (temp != data)
  4600. WREG32(mmRLC_PG_CNTL, data);
  4601. } else {
  4602. temp = data = RREG32(mmRLC_PG_CNTL);
  4603. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4604. if (temp != data)
  4605. WREG32(mmRLC_PG_CNTL, data);
  4606. }
  4607. }
  4608. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4609. bool enable)
  4610. {
  4611. uint32_t data, temp;
  4612. if (enable) {
  4613. /* Enable quick PG */
  4614. temp = data = RREG32(mmRLC_PG_CNTL);
  4615. data |= 0x100000;
  4616. if (temp != data)
  4617. WREG32(mmRLC_PG_CNTL, data);
  4618. } else {
  4619. temp = data = RREG32(mmRLC_PG_CNTL);
  4620. data &= ~0x100000;
  4621. if (temp != data)
  4622. WREG32(mmRLC_PG_CNTL, data);
  4623. }
  4624. }
  4625. static int gfx_v8_0_set_powergating_state(void *handle,
  4626. enum amd_powergating_state state)
  4627. {
  4628. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4629. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4630. return 0;
  4631. switch (adev->asic_type) {
  4632. case CHIP_POLARIS11:
  4633. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG)
  4634. polaris11_enable_gfx_static_mg_power_gating(adev,
  4635. state == AMD_PG_STATE_GATE ? true : false);
  4636. else if (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG)
  4637. polaris11_enable_gfx_dynamic_mg_power_gating(adev,
  4638. state == AMD_PG_STATE_GATE ? true : false);
  4639. else
  4640. polaris11_enable_gfx_quick_mg_power_gating(adev,
  4641. state == AMD_PG_STATE_GATE ? true : false);
  4642. break;
  4643. default:
  4644. break;
  4645. }
  4646. return 0;
  4647. }
  4648. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4649. uint32_t reg_addr, uint32_t cmd)
  4650. {
  4651. uint32_t data;
  4652. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4653. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4654. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4655. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4656. if (adev->asic_type == CHIP_STONEY)
  4657. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4658. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4659. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4660. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4661. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4662. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4663. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4664. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4665. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4666. else
  4667. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4668. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4669. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4670. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4671. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4672. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4673. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4674. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4675. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4676. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4677. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4678. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4679. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4680. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4681. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4682. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4683. }
  4684. #define MSG_ENTER_RLC_SAFE_MODE 1
  4685. #define MSG_EXIT_RLC_SAFE_MODE 0
  4686. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4687. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4688. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4689. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4690. {
  4691. u32 data = 0;
  4692. unsigned i;
  4693. data = RREG32(mmRLC_CNTL);
  4694. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4695. return;
  4696. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4697. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4698. AMD_PG_SUPPORT_GFX_DMG))) {
  4699. data |= RLC_GPR_REG2__REQ_MASK;
  4700. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4701. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4702. WREG32(mmRLC_GPR_REG2, data);
  4703. for (i = 0; i < adev->usec_timeout; i++) {
  4704. if ((RREG32(mmRLC_GPM_STAT) &
  4705. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4706. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4707. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4708. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4709. break;
  4710. udelay(1);
  4711. }
  4712. for (i = 0; i < adev->usec_timeout; i++) {
  4713. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4714. break;
  4715. udelay(1);
  4716. }
  4717. adev->gfx.rlc.in_safe_mode = true;
  4718. }
  4719. }
  4720. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4721. {
  4722. u32 data;
  4723. unsigned i;
  4724. data = RREG32(mmRLC_CNTL);
  4725. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4726. return;
  4727. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4728. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4729. AMD_PG_SUPPORT_GFX_DMG))) {
  4730. data |= RLC_GPR_REG2__REQ_MASK;
  4731. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4732. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4733. WREG32(mmRLC_GPR_REG2, data);
  4734. adev->gfx.rlc.in_safe_mode = false;
  4735. }
  4736. for (i = 0; i < adev->usec_timeout; i++) {
  4737. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4738. break;
  4739. udelay(1);
  4740. }
  4741. }
  4742. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4743. {
  4744. u32 data;
  4745. unsigned i;
  4746. data = RREG32(mmRLC_CNTL);
  4747. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4748. return;
  4749. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4750. data |= RLC_SAFE_MODE__CMD_MASK;
  4751. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4752. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4753. WREG32(mmRLC_SAFE_MODE, data);
  4754. for (i = 0; i < adev->usec_timeout; i++) {
  4755. if ((RREG32(mmRLC_GPM_STAT) &
  4756. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4757. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4758. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4759. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4760. break;
  4761. udelay(1);
  4762. }
  4763. for (i = 0; i < adev->usec_timeout; i++) {
  4764. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4765. break;
  4766. udelay(1);
  4767. }
  4768. adev->gfx.rlc.in_safe_mode = true;
  4769. }
  4770. }
  4771. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4772. {
  4773. u32 data = 0;
  4774. unsigned i;
  4775. data = RREG32(mmRLC_CNTL);
  4776. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4777. return;
  4778. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4779. if (adev->gfx.rlc.in_safe_mode) {
  4780. data |= RLC_SAFE_MODE__CMD_MASK;
  4781. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4782. WREG32(mmRLC_SAFE_MODE, data);
  4783. adev->gfx.rlc.in_safe_mode = false;
  4784. }
  4785. }
  4786. for (i = 0; i < adev->usec_timeout; i++) {
  4787. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4788. break;
  4789. udelay(1);
  4790. }
  4791. }
  4792. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4793. {
  4794. adev->gfx.rlc.in_safe_mode = true;
  4795. }
  4796. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4797. {
  4798. adev->gfx.rlc.in_safe_mode = false;
  4799. }
  4800. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  4801. .enter_safe_mode = cz_enter_rlc_safe_mode,
  4802. .exit_safe_mode = cz_exit_rlc_safe_mode
  4803. };
  4804. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  4805. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  4806. .exit_safe_mode = iceland_exit_rlc_safe_mode
  4807. };
  4808. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  4809. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  4810. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  4811. };
  4812. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  4813. bool enable)
  4814. {
  4815. uint32_t temp, data;
  4816. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4817. /* It is disabled by HW by default */
  4818. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  4819. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  4820. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  4821. /* 1 - RLC memory Light sleep */
  4822. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  4823. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4824. if (temp != data)
  4825. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4826. }
  4827. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  4828. /* 2 - CP memory Light sleep */
  4829. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  4830. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4831. if (temp != data)
  4832. WREG32(mmCP_MEM_SLP_CNTL, data);
  4833. }
  4834. }
  4835. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  4836. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4837. if (adev->flags & AMD_IS_APU)
  4838. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4839. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4840. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  4841. else
  4842. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4843. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4844. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4845. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4846. if (temp != data)
  4847. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4848. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4849. gfx_v8_0_wait_for_rlc_serdes(adev);
  4850. /* 5 - clear mgcg override */
  4851. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4852. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  4853. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  4854. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4855. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  4856. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  4857. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  4858. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  4859. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  4860. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  4861. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  4862. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  4863. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  4864. if (temp != data)
  4865. WREG32(mmCGTS_SM_CTRL_REG, data);
  4866. }
  4867. udelay(50);
  4868. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4869. gfx_v8_0_wait_for_rlc_serdes(adev);
  4870. } else {
  4871. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  4872. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4873. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4874. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4875. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4876. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4877. if (temp != data)
  4878. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4879. /* 2 - disable MGLS in RLC */
  4880. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4881. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  4882. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4883. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4884. }
  4885. /* 3 - disable MGLS in CP */
  4886. data = RREG32(mmCP_MEM_SLP_CNTL);
  4887. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  4888. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4889. WREG32(mmCP_MEM_SLP_CNTL, data);
  4890. }
  4891. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  4892. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4893. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  4894. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  4895. if (temp != data)
  4896. WREG32(mmCGTS_SM_CTRL_REG, data);
  4897. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4898. gfx_v8_0_wait_for_rlc_serdes(adev);
  4899. /* 6 - set mgcg override */
  4900. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4901. udelay(50);
  4902. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4903. gfx_v8_0_wait_for_rlc_serdes(adev);
  4904. }
  4905. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4906. }
  4907. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  4908. bool enable)
  4909. {
  4910. uint32_t temp, temp1, data, data1;
  4911. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4912. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4913. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  4914. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  4915. * Cmp_busy/GFX_Idle interrupts
  4916. */
  4917. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4918. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4919. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  4920. if (temp1 != data1)
  4921. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4922. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4923. gfx_v8_0_wait_for_rlc_serdes(adev);
  4924. /* 3 - clear cgcg override */
  4925. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4926. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4927. gfx_v8_0_wait_for_rlc_serdes(adev);
  4928. /* 4 - write cmd to set CGLS */
  4929. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4930. /* 5 - enable cgcg */
  4931. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4932. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  4933. /* enable cgls*/
  4934. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4935. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4936. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4937. if (temp1 != data1)
  4938. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4939. } else {
  4940. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4941. }
  4942. if (temp != data)
  4943. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4944. } else {
  4945. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4946. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4947. /* TEST CGCG */
  4948. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4949. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4950. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4951. if (temp1 != data1)
  4952. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4953. /* read gfx register to wake up cgcg */
  4954. RREG32(mmCB_CGTT_SCLK_CTRL);
  4955. RREG32(mmCB_CGTT_SCLK_CTRL);
  4956. RREG32(mmCB_CGTT_SCLK_CTRL);
  4957. RREG32(mmCB_CGTT_SCLK_CTRL);
  4958. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4959. gfx_v8_0_wait_for_rlc_serdes(adev);
  4960. /* write cmd to Set CGCG Overrride */
  4961. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4962. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4963. gfx_v8_0_wait_for_rlc_serdes(adev);
  4964. /* write cmd to Clear CGLS */
  4965. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4966. /* disable cgcg, cgls should be disabled too. */
  4967. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4968. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4969. if (temp != data)
  4970. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4971. }
  4972. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4973. }
  4974. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  4975. bool enable)
  4976. {
  4977. if (enable) {
  4978. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4979. * === MGCG + MGLS + TS(CG/LS) ===
  4980. */
  4981. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4982. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4983. } else {
  4984. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4985. * === CGCG + CGLS ===
  4986. */
  4987. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4988. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4989. }
  4990. return 0;
  4991. }
  4992. static int gfx_v8_0_set_clockgating_state(void *handle,
  4993. enum amd_clockgating_state state)
  4994. {
  4995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4996. switch (adev->asic_type) {
  4997. case CHIP_FIJI:
  4998. case CHIP_CARRIZO:
  4999. case CHIP_STONEY:
  5000. gfx_v8_0_update_gfx_clock_gating(adev,
  5001. state == AMD_CG_STATE_GATE ? true : false);
  5002. break;
  5003. default:
  5004. break;
  5005. }
  5006. return 0;
  5007. }
  5008. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  5009. {
  5010. u32 rptr;
  5011. rptr = ring->adev->wb.wb[ring->rptr_offs];
  5012. return rptr;
  5013. }
  5014. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5015. {
  5016. struct amdgpu_device *adev = ring->adev;
  5017. u32 wptr;
  5018. if (ring->use_doorbell)
  5019. /* XXX check if swapping is necessary on BE */
  5020. wptr = ring->adev->wb.wb[ring->wptr_offs];
  5021. else
  5022. wptr = RREG32(mmCP_RB0_WPTR);
  5023. return wptr;
  5024. }
  5025. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5026. {
  5027. struct amdgpu_device *adev = ring->adev;
  5028. if (ring->use_doorbell) {
  5029. /* XXX check if swapping is necessary on BE */
  5030. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5031. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5032. } else {
  5033. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5034. (void)RREG32(mmCP_RB0_WPTR);
  5035. }
  5036. }
  5037. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5038. {
  5039. u32 ref_and_mask, reg_mem_engine;
  5040. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5041. switch (ring->me) {
  5042. case 1:
  5043. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5044. break;
  5045. case 2:
  5046. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5047. break;
  5048. default:
  5049. return;
  5050. }
  5051. reg_mem_engine = 0;
  5052. } else {
  5053. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5054. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5055. }
  5056. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5057. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5058. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5059. reg_mem_engine));
  5060. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5061. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5062. amdgpu_ring_write(ring, ref_and_mask);
  5063. amdgpu_ring_write(ring, ref_and_mask);
  5064. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5065. }
  5066. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5067. {
  5068. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5069. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5070. WRITE_DATA_DST_SEL(0) |
  5071. WR_CONFIRM));
  5072. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5073. amdgpu_ring_write(ring, 0);
  5074. amdgpu_ring_write(ring, 1);
  5075. }
  5076. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5077. struct amdgpu_ib *ib,
  5078. unsigned vm_id, bool ctx_switch)
  5079. {
  5080. u32 header, control = 0;
  5081. u32 next_rptr = ring->wptr + 5;
  5082. if (ctx_switch)
  5083. next_rptr += 2;
  5084. next_rptr += 4;
  5085. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5086. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5087. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5088. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5089. amdgpu_ring_write(ring, next_rptr);
  5090. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  5091. if (ctx_switch) {
  5092. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5093. amdgpu_ring_write(ring, 0);
  5094. }
  5095. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5096. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5097. else
  5098. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5099. control |= ib->length_dw | (vm_id << 24);
  5100. amdgpu_ring_write(ring, header);
  5101. amdgpu_ring_write(ring,
  5102. #ifdef __BIG_ENDIAN
  5103. (2 << 0) |
  5104. #endif
  5105. (ib->gpu_addr & 0xFFFFFFFC));
  5106. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5107. amdgpu_ring_write(ring, control);
  5108. }
  5109. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5110. struct amdgpu_ib *ib,
  5111. unsigned vm_id, bool ctx_switch)
  5112. {
  5113. u32 header, control = 0;
  5114. u32 next_rptr = ring->wptr + 5;
  5115. control |= INDIRECT_BUFFER_VALID;
  5116. next_rptr += 4;
  5117. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5118. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5119. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5120. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5121. amdgpu_ring_write(ring, next_rptr);
  5122. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5123. control |= ib->length_dw | (vm_id << 24);
  5124. amdgpu_ring_write(ring, header);
  5125. amdgpu_ring_write(ring,
  5126. #ifdef __BIG_ENDIAN
  5127. (2 << 0) |
  5128. #endif
  5129. (ib->gpu_addr & 0xFFFFFFFC));
  5130. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5131. amdgpu_ring_write(ring, control);
  5132. }
  5133. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5134. u64 seq, unsigned flags)
  5135. {
  5136. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5137. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5138. /* EVENT_WRITE_EOP - flush caches, send int */
  5139. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5140. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5141. EOP_TC_ACTION_EN |
  5142. EOP_TC_WB_ACTION_EN |
  5143. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5144. EVENT_INDEX(5)));
  5145. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5146. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5147. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5148. amdgpu_ring_write(ring, lower_32_bits(seq));
  5149. amdgpu_ring_write(ring, upper_32_bits(seq));
  5150. }
  5151. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5152. {
  5153. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5154. uint32_t seq = ring->fence_drv.sync_seq;
  5155. uint64_t addr = ring->fence_drv.gpu_addr;
  5156. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5157. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5158. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5159. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5160. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5161. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5162. amdgpu_ring_write(ring, seq);
  5163. amdgpu_ring_write(ring, 0xffffffff);
  5164. amdgpu_ring_write(ring, 4); /* poll interval */
  5165. if (usepfp) {
  5166. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  5167. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5168. amdgpu_ring_write(ring, 0);
  5169. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5170. amdgpu_ring_write(ring, 0);
  5171. }
  5172. }
  5173. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5174. unsigned vm_id, uint64_t pd_addr)
  5175. {
  5176. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5177. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5178. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5179. WRITE_DATA_DST_SEL(0)) |
  5180. WR_CONFIRM);
  5181. if (vm_id < 8) {
  5182. amdgpu_ring_write(ring,
  5183. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5184. } else {
  5185. amdgpu_ring_write(ring,
  5186. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5187. }
  5188. amdgpu_ring_write(ring, 0);
  5189. amdgpu_ring_write(ring, pd_addr >> 12);
  5190. /* bits 0-15 are the VM contexts0-15 */
  5191. /* invalidate the cache */
  5192. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5193. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5194. WRITE_DATA_DST_SEL(0)));
  5195. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5196. amdgpu_ring_write(ring, 0);
  5197. amdgpu_ring_write(ring, 1 << vm_id);
  5198. /* wait for the invalidate to complete */
  5199. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5200. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5201. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5202. WAIT_REG_MEM_ENGINE(0))); /* me */
  5203. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5204. amdgpu_ring_write(ring, 0);
  5205. amdgpu_ring_write(ring, 0); /* ref */
  5206. amdgpu_ring_write(ring, 0); /* mask */
  5207. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5208. /* compute doesn't have PFP */
  5209. if (usepfp) {
  5210. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5211. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5212. amdgpu_ring_write(ring, 0x0);
  5213. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5214. amdgpu_ring_write(ring, 0);
  5215. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5216. amdgpu_ring_write(ring, 0);
  5217. }
  5218. }
  5219. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  5220. {
  5221. return ring->adev->wb.wb[ring->rptr_offs];
  5222. }
  5223. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5224. {
  5225. return ring->adev->wb.wb[ring->wptr_offs];
  5226. }
  5227. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5228. {
  5229. struct amdgpu_device *adev = ring->adev;
  5230. /* XXX check if swapping is necessary on BE */
  5231. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5232. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5233. }
  5234. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5235. u64 addr, u64 seq,
  5236. unsigned flags)
  5237. {
  5238. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5239. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5240. /* RELEASE_MEM - flush caches, send int */
  5241. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5242. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5243. EOP_TC_ACTION_EN |
  5244. EOP_TC_WB_ACTION_EN |
  5245. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5246. EVENT_INDEX(5)));
  5247. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5248. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5249. amdgpu_ring_write(ring, upper_32_bits(addr));
  5250. amdgpu_ring_write(ring, lower_32_bits(seq));
  5251. amdgpu_ring_write(ring, upper_32_bits(seq));
  5252. }
  5253. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5254. enum amdgpu_interrupt_state state)
  5255. {
  5256. u32 cp_int_cntl;
  5257. switch (state) {
  5258. case AMDGPU_IRQ_STATE_DISABLE:
  5259. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5260. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5261. TIME_STAMP_INT_ENABLE, 0);
  5262. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5263. break;
  5264. case AMDGPU_IRQ_STATE_ENABLE:
  5265. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5266. cp_int_cntl =
  5267. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5268. TIME_STAMP_INT_ENABLE, 1);
  5269. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5270. break;
  5271. default:
  5272. break;
  5273. }
  5274. }
  5275. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5276. int me, int pipe,
  5277. enum amdgpu_interrupt_state state)
  5278. {
  5279. u32 mec_int_cntl, mec_int_cntl_reg;
  5280. /*
  5281. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5282. * handles the setting of interrupts for this specific pipe. All other
  5283. * pipes' interrupts are set by amdkfd.
  5284. */
  5285. if (me == 1) {
  5286. switch (pipe) {
  5287. case 0:
  5288. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5289. break;
  5290. default:
  5291. DRM_DEBUG("invalid pipe %d\n", pipe);
  5292. return;
  5293. }
  5294. } else {
  5295. DRM_DEBUG("invalid me %d\n", me);
  5296. return;
  5297. }
  5298. switch (state) {
  5299. case AMDGPU_IRQ_STATE_DISABLE:
  5300. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5301. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5302. TIME_STAMP_INT_ENABLE, 0);
  5303. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5304. break;
  5305. case AMDGPU_IRQ_STATE_ENABLE:
  5306. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5307. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5308. TIME_STAMP_INT_ENABLE, 1);
  5309. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5310. break;
  5311. default:
  5312. break;
  5313. }
  5314. }
  5315. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5316. struct amdgpu_irq_src *source,
  5317. unsigned type,
  5318. enum amdgpu_interrupt_state state)
  5319. {
  5320. u32 cp_int_cntl;
  5321. switch (state) {
  5322. case AMDGPU_IRQ_STATE_DISABLE:
  5323. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5324. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5325. PRIV_REG_INT_ENABLE, 0);
  5326. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5327. break;
  5328. case AMDGPU_IRQ_STATE_ENABLE:
  5329. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5330. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5331. PRIV_REG_INT_ENABLE, 1);
  5332. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5333. break;
  5334. default:
  5335. break;
  5336. }
  5337. return 0;
  5338. }
  5339. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5340. struct amdgpu_irq_src *source,
  5341. unsigned type,
  5342. enum amdgpu_interrupt_state state)
  5343. {
  5344. u32 cp_int_cntl;
  5345. switch (state) {
  5346. case AMDGPU_IRQ_STATE_DISABLE:
  5347. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5348. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5349. PRIV_INSTR_INT_ENABLE, 0);
  5350. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5351. break;
  5352. case AMDGPU_IRQ_STATE_ENABLE:
  5353. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5354. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5355. PRIV_INSTR_INT_ENABLE, 1);
  5356. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5357. break;
  5358. default:
  5359. break;
  5360. }
  5361. return 0;
  5362. }
  5363. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5364. struct amdgpu_irq_src *src,
  5365. unsigned type,
  5366. enum amdgpu_interrupt_state state)
  5367. {
  5368. switch (type) {
  5369. case AMDGPU_CP_IRQ_GFX_EOP:
  5370. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5371. break;
  5372. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5373. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5374. break;
  5375. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5376. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5377. break;
  5378. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5379. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5380. break;
  5381. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5382. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5383. break;
  5384. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5385. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5386. break;
  5387. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5388. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5389. break;
  5390. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5391. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5392. break;
  5393. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5394. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5395. break;
  5396. default:
  5397. break;
  5398. }
  5399. return 0;
  5400. }
  5401. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5402. struct amdgpu_irq_src *source,
  5403. struct amdgpu_iv_entry *entry)
  5404. {
  5405. int i;
  5406. u8 me_id, pipe_id, queue_id;
  5407. struct amdgpu_ring *ring;
  5408. DRM_DEBUG("IH: CP EOP\n");
  5409. me_id = (entry->ring_id & 0x0c) >> 2;
  5410. pipe_id = (entry->ring_id & 0x03) >> 0;
  5411. queue_id = (entry->ring_id & 0x70) >> 4;
  5412. switch (me_id) {
  5413. case 0:
  5414. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5415. break;
  5416. case 1:
  5417. case 2:
  5418. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5419. ring = &adev->gfx.compute_ring[i];
  5420. /* Per-queue interrupt is supported for MEC starting from VI.
  5421. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5422. */
  5423. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5424. amdgpu_fence_process(ring);
  5425. }
  5426. break;
  5427. }
  5428. return 0;
  5429. }
  5430. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5431. struct amdgpu_irq_src *source,
  5432. struct amdgpu_iv_entry *entry)
  5433. {
  5434. DRM_ERROR("Illegal register access in command stream\n");
  5435. schedule_work(&adev->reset_work);
  5436. return 0;
  5437. }
  5438. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5439. struct amdgpu_irq_src *source,
  5440. struct amdgpu_iv_entry *entry)
  5441. {
  5442. DRM_ERROR("Illegal instruction in command stream\n");
  5443. schedule_work(&adev->reset_work);
  5444. return 0;
  5445. }
  5446. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5447. .name = "gfx_v8_0",
  5448. .early_init = gfx_v8_0_early_init,
  5449. .late_init = gfx_v8_0_late_init,
  5450. .sw_init = gfx_v8_0_sw_init,
  5451. .sw_fini = gfx_v8_0_sw_fini,
  5452. .hw_init = gfx_v8_0_hw_init,
  5453. .hw_fini = gfx_v8_0_hw_fini,
  5454. .suspend = gfx_v8_0_suspend,
  5455. .resume = gfx_v8_0_resume,
  5456. .is_idle = gfx_v8_0_is_idle,
  5457. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5458. .soft_reset = gfx_v8_0_soft_reset,
  5459. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5460. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5461. };
  5462. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5463. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  5464. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5465. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5466. .parse_cs = NULL,
  5467. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5468. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5469. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5470. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5471. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5472. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5473. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5474. .test_ring = gfx_v8_0_ring_test_ring,
  5475. .test_ib = gfx_v8_0_ring_test_ib,
  5476. .insert_nop = amdgpu_ring_insert_nop,
  5477. .pad_ib = amdgpu_ring_generic_pad_ib,
  5478. };
  5479. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5480. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  5481. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5482. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5483. .parse_cs = NULL,
  5484. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5485. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5486. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5487. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5488. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5489. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5490. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5491. .test_ring = gfx_v8_0_ring_test_ring,
  5492. .test_ib = gfx_v8_0_ring_test_ib,
  5493. .insert_nop = amdgpu_ring_insert_nop,
  5494. .pad_ib = amdgpu_ring_generic_pad_ib,
  5495. };
  5496. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5497. {
  5498. int i;
  5499. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5500. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5501. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5502. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5503. }
  5504. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5505. .set = gfx_v8_0_set_eop_interrupt_state,
  5506. .process = gfx_v8_0_eop_irq,
  5507. };
  5508. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5509. .set = gfx_v8_0_set_priv_reg_fault_state,
  5510. .process = gfx_v8_0_priv_reg_irq,
  5511. };
  5512. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5513. .set = gfx_v8_0_set_priv_inst_fault_state,
  5514. .process = gfx_v8_0_priv_inst_irq,
  5515. };
  5516. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5517. {
  5518. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5519. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5520. adev->gfx.priv_reg_irq.num_types = 1;
  5521. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5522. adev->gfx.priv_inst_irq.num_types = 1;
  5523. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5524. }
  5525. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5526. {
  5527. switch (adev->asic_type) {
  5528. case CHIP_TOPAZ:
  5529. case CHIP_STONEY:
  5530. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5531. break;
  5532. case CHIP_CARRIZO:
  5533. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5534. break;
  5535. default:
  5536. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5537. break;
  5538. }
  5539. }
  5540. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5541. {
  5542. /* init asci gds info */
  5543. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5544. adev->gds.gws.total_size = 64;
  5545. adev->gds.oa.total_size = 16;
  5546. if (adev->gds.mem.total_size == 64 * 1024) {
  5547. adev->gds.mem.gfx_partition_size = 4096;
  5548. adev->gds.mem.cs_partition_size = 4096;
  5549. adev->gds.gws.gfx_partition_size = 4;
  5550. adev->gds.gws.cs_partition_size = 4;
  5551. adev->gds.oa.gfx_partition_size = 4;
  5552. adev->gds.oa.cs_partition_size = 1;
  5553. } else {
  5554. adev->gds.mem.gfx_partition_size = 1024;
  5555. adev->gds.mem.cs_partition_size = 1024;
  5556. adev->gds.gws.gfx_partition_size = 16;
  5557. adev->gds.gws.cs_partition_size = 16;
  5558. adev->gds.oa.gfx_partition_size = 4;
  5559. adev->gds.oa.cs_partition_size = 4;
  5560. }
  5561. }
  5562. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5563. {
  5564. u32 data, mask;
  5565. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  5566. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5567. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5568. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5569. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5570. return (~data) & mask;
  5571. }
  5572. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5573. {
  5574. int i, j, k, counter, active_cu_number = 0;
  5575. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5576. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5577. memset(cu_info, 0, sizeof(*cu_info));
  5578. mutex_lock(&adev->grbm_idx_mutex);
  5579. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5580. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5581. mask = 1;
  5582. ao_bitmap = 0;
  5583. counter = 0;
  5584. gfx_v8_0_select_se_sh(adev, i, j);
  5585. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5586. cu_info->bitmap[i][j] = bitmap;
  5587. for (k = 0; k < 16; k ++) {
  5588. if (bitmap & mask) {
  5589. if (counter < 2)
  5590. ao_bitmap |= mask;
  5591. counter ++;
  5592. }
  5593. mask <<= 1;
  5594. }
  5595. active_cu_number += counter;
  5596. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5597. }
  5598. }
  5599. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  5600. mutex_unlock(&adev->grbm_idx_mutex);
  5601. cu_info->number = active_cu_number;
  5602. cu_info->ao_cu_mask = ao_cu_mask;
  5603. }